tegra30-mc.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Tegra30 Memory Controller
  3. *
  4. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/ratelimit.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/io.h>
  25. #define DRV_NAME "tegra30-mc"
  26. #define MC_INTSTATUS 0x0
  27. #define MC_INTMASK 0x4
  28. #define MC_INT_ERR_SHIFT 6
  29. #define MC_INT_ERR_MASK (0x1f << MC_INT_ERR_SHIFT)
  30. #define MC_INT_DECERR_EMEM BIT(MC_INT_ERR_SHIFT)
  31. #define MC_INT_SECURITY_VIOLATION BIT(MC_INT_ERR_SHIFT + 2)
  32. #define MC_INT_ARBITRATION_EMEM BIT(MC_INT_ERR_SHIFT + 3)
  33. #define MC_INT_INVALID_SMMU_PAGE BIT(MC_INT_ERR_SHIFT + 4)
  34. #define MC_ERR_STATUS 0x8
  35. #define MC_ERR_ADR 0xc
  36. #define MC_ERR_TYPE_SHIFT 28
  37. #define MC_ERR_TYPE_MASK (7 << MC_ERR_TYPE_SHIFT)
  38. #define MC_ERR_TYPE_DECERR_EMEM 2
  39. #define MC_ERR_TYPE_SECURITY_TRUSTZONE 3
  40. #define MC_ERR_TYPE_SECURITY_CARVEOUT 4
  41. #define MC_ERR_TYPE_INVALID_SMMU_PAGE 6
  42. #define MC_ERR_INVALID_SMMU_PAGE_SHIFT 25
  43. #define MC_ERR_INVALID_SMMU_PAGE_MASK (7 << MC_ERR_INVALID_SMMU_PAGE_SHIFT)
  44. #define MC_ERR_RW_SHIFT 16
  45. #define MC_ERR_RW BIT(MC_ERR_RW_SHIFT)
  46. #define MC_ERR_SECURITY BIT(MC_ERR_RW_SHIFT + 1)
  47. #define SECURITY_VIOLATION_TYPE BIT(30) /* 0=TRUSTZONE, 1=CARVEOUT */
  48. #define MC_EMEM_ARB_CFG 0x90
  49. #define MC_EMEM_ARB_OUTSTANDING_REQ 0x94
  50. #define MC_EMEM_ARB_TIMING_RCD 0x98
  51. #define MC_EMEM_ARB_TIMING_RP 0x9c
  52. #define MC_EMEM_ARB_TIMING_RC 0xa0
  53. #define MC_EMEM_ARB_TIMING_RAS 0xa4
  54. #define MC_EMEM_ARB_TIMING_FAW 0xa8
  55. #define MC_EMEM_ARB_TIMING_RRD 0xac
  56. #define MC_EMEM_ARB_TIMING_RAP2PRE 0xb0
  57. #define MC_EMEM_ARB_TIMING_WAP2PRE 0xb4
  58. #define MC_EMEM_ARB_TIMING_R2R 0xb8
  59. #define MC_EMEM_ARB_TIMING_W2W 0xbc
  60. #define MC_EMEM_ARB_TIMING_R2W 0xc0
  61. #define MC_EMEM_ARB_TIMING_W2R 0xc4
  62. #define MC_EMEM_ARB_DA_TURNS 0xd0
  63. #define MC_EMEM_ARB_DA_COVERS 0xd4
  64. #define MC_EMEM_ARB_MISC0 0xd8
  65. #define MC_EMEM_ARB_MISC1 0xdc
  66. #define MC_EMEM_ARB_RING3_THROTTLE 0xe4
  67. #define MC_EMEM_ARB_OVERRIDE 0xe8
  68. #define MC_TIMING_CONTROL 0xfc
  69. #define MC_CLIENT_ID_MASK 0x7f
  70. #define NUM_MC_REG_BANKS 4
  71. struct tegra30_mc {
  72. void __iomem *regs[NUM_MC_REG_BANKS];
  73. struct device *dev;
  74. u32 ctx[0];
  75. };
  76. static inline u32 mc_readl(struct tegra30_mc *mc, u32 offs)
  77. {
  78. u32 val = 0;
  79. if (offs < 0x10)
  80. val = readl(mc->regs[0] + offs);
  81. if (offs < 0x1f0)
  82. val = readl(mc->regs[1] + offs - 0x3c);
  83. if (offs < 0x228)
  84. val = readl(mc->regs[2] + offs - 0x200);
  85. if (offs < 0x400)
  86. val = readl(mc->regs[3] + offs - 0x284);
  87. return val;
  88. }
  89. static inline void mc_writel(struct tegra30_mc *mc, u32 val, u32 offs)
  90. {
  91. if (offs < 0x10) {
  92. writel(val, mc->regs[0] + offs);
  93. return;
  94. }
  95. if (offs < 0x1f0) {
  96. writel(val, mc->regs[1] + offs - 0x3c);
  97. return;
  98. }
  99. if (offs < 0x228) {
  100. writel(val, mc->regs[2] + offs - 0x200);
  101. return;
  102. }
  103. if (offs < 0x400) {
  104. writel(val, mc->regs[3] + offs - 0x284);
  105. return;
  106. }
  107. }
  108. static const char * const tegra30_mc_client[] = {
  109. "csr_ptcr",
  110. "cbr_display0a",
  111. "cbr_display0ab",
  112. "cbr_display0b",
  113. "cbr_display0bb",
  114. "cbr_display0c",
  115. "cbr_display0cb",
  116. "cbr_display1b",
  117. "cbr_display1bb",
  118. "cbr_eppup",
  119. "cbr_g2pr",
  120. "cbr_g2sr",
  121. "cbr_mpeunifbr",
  122. "cbr_viruv",
  123. "csr_afir",
  124. "csr_avpcarm7r",
  125. "csr_displayhc",
  126. "csr_displayhcb",
  127. "csr_fdcdrd",
  128. "csr_fdcdrd2",
  129. "csr_g2dr",
  130. "csr_hdar",
  131. "csr_host1xdmar",
  132. "csr_host1xr",
  133. "csr_idxsrd",
  134. "csr_idxsrd2",
  135. "csr_mpe_ipred",
  136. "csr_mpeamemrd",
  137. "csr_mpecsrd",
  138. "csr_ppcsahbdmar",
  139. "csr_ppcsahbslvr",
  140. "csr_satar",
  141. "csr_texsrd",
  142. "csr_texsrd2",
  143. "csr_vdebsevr",
  144. "csr_vdember",
  145. "csr_vdemcer",
  146. "csr_vdetper",
  147. "csr_mpcorelpr",
  148. "csr_mpcorer",
  149. "cbw_eppu",
  150. "cbw_eppv",
  151. "cbw_eppy",
  152. "cbw_mpeunifbw",
  153. "cbw_viwsb",
  154. "cbw_viwu",
  155. "cbw_viwv",
  156. "cbw_viwy",
  157. "ccw_g2dw",
  158. "csw_afiw",
  159. "csw_avpcarm7w",
  160. "csw_fdcdwr",
  161. "csw_fdcdwr2",
  162. "csw_hdaw",
  163. "csw_host1xw",
  164. "csw_ispw",
  165. "csw_mpcorelpw",
  166. "csw_mpcorew",
  167. "csw_mpecswr",
  168. "csw_ppcsahbdmaw",
  169. "csw_ppcsahbslvw",
  170. "csw_sataw",
  171. "csw_vdebsevw",
  172. "csw_vdedbgw",
  173. "csw_vdembew",
  174. "csw_vdetpmw",
  175. };
  176. static void tegra30_mc_decode(struct tegra30_mc *mc, int n)
  177. {
  178. u32 err, addr;
  179. const char * const mc_int_err[] = {
  180. "MC_DECERR",
  181. "Unknown",
  182. "MC_SECURITY_ERR",
  183. "MC_ARBITRATION_EMEM",
  184. "MC_SMMU_ERR",
  185. };
  186. const char * const err_type[] = {
  187. "Unknown",
  188. "Unknown",
  189. "DECERR_EMEM",
  190. "SECURITY_TRUSTZONE",
  191. "SECURITY_CARVEOUT",
  192. "Unknown",
  193. "INVALID_SMMU_PAGE",
  194. "Unknown",
  195. };
  196. char attr[6];
  197. int cid, perm, type, idx;
  198. const char *client = "Unknown";
  199. idx = n - MC_INT_ERR_SHIFT;
  200. if ((idx < 0) || (idx >= ARRAY_SIZE(mc_int_err)) || (idx == 1)) {
  201. pr_err_ratelimited("Unknown interrupt status %08lx\n", BIT(n));
  202. return;
  203. }
  204. err = readl(mc + MC_ERR_STATUS);
  205. type = (err & MC_ERR_TYPE_MASK) >> MC_ERR_TYPE_SHIFT;
  206. perm = (err & MC_ERR_INVALID_SMMU_PAGE_MASK) >>
  207. MC_ERR_INVALID_SMMU_PAGE_SHIFT;
  208. if (type == MC_ERR_TYPE_INVALID_SMMU_PAGE)
  209. sprintf(attr, "%c-%c-%c",
  210. (perm & BIT(2)) ? 'R' : '-',
  211. (perm & BIT(1)) ? 'W' : '-',
  212. (perm & BIT(0)) ? 'S' : '-');
  213. else
  214. attr[0] = '\0';
  215. cid = err & MC_CLIENT_ID_MASK;
  216. if (cid < ARRAY_SIZE(tegra30_mc_client))
  217. client = tegra30_mc_client[cid];
  218. addr = readl(mc + MC_ERR_ADR);
  219. pr_err_ratelimited("%s (0x%08x): 0x%08x %s (%s %s %s %s)\n",
  220. mc_int_err[idx], err, addr, client,
  221. (err & MC_ERR_SECURITY) ? "secure" : "non-secure",
  222. (err & MC_ERR_RW) ? "write" : "read",
  223. err_type[type], attr);
  224. }
  225. static const u32 tegra30_mc_ctx[] = {
  226. MC_EMEM_ARB_CFG,
  227. MC_EMEM_ARB_OUTSTANDING_REQ,
  228. MC_EMEM_ARB_TIMING_RCD,
  229. MC_EMEM_ARB_TIMING_RP,
  230. MC_EMEM_ARB_TIMING_RC,
  231. MC_EMEM_ARB_TIMING_RAS,
  232. MC_EMEM_ARB_TIMING_FAW,
  233. MC_EMEM_ARB_TIMING_RRD,
  234. MC_EMEM_ARB_TIMING_RAP2PRE,
  235. MC_EMEM_ARB_TIMING_WAP2PRE,
  236. MC_EMEM_ARB_TIMING_R2R,
  237. MC_EMEM_ARB_TIMING_W2W,
  238. MC_EMEM_ARB_TIMING_R2W,
  239. MC_EMEM_ARB_TIMING_W2R,
  240. MC_EMEM_ARB_DA_TURNS,
  241. MC_EMEM_ARB_DA_COVERS,
  242. MC_EMEM_ARB_MISC0,
  243. MC_EMEM_ARB_MISC1,
  244. MC_EMEM_ARB_RING3_THROTTLE,
  245. MC_EMEM_ARB_OVERRIDE,
  246. MC_INTMASK,
  247. };
  248. static int tegra30_mc_suspend(struct device *dev)
  249. {
  250. int i;
  251. struct tegra30_mc *mc = dev_get_drvdata(dev);
  252. for (i = 0; i < ARRAY_SIZE(tegra30_mc_ctx); i++)
  253. mc->ctx[i] = mc_readl(mc, tegra30_mc_ctx[i]);
  254. return 0;
  255. }
  256. static int tegra30_mc_resume(struct device *dev)
  257. {
  258. int i;
  259. struct tegra30_mc *mc = dev_get_drvdata(dev);
  260. for (i = 0; i < ARRAY_SIZE(tegra30_mc_ctx); i++)
  261. mc_writel(mc, mc->ctx[i], tegra30_mc_ctx[i]);
  262. mc_writel(mc, 1, MC_TIMING_CONTROL);
  263. /* Read-back to ensure that write reached */
  264. mc_readl(mc, MC_TIMING_CONTROL);
  265. return 0;
  266. }
  267. static UNIVERSAL_DEV_PM_OPS(tegra30_mc_pm,
  268. tegra30_mc_suspend,
  269. tegra30_mc_resume, NULL);
  270. static const struct of_device_id tegra30_mc_of_match[] __devinitconst = {
  271. { .compatible = "nvidia,tegra30-mc", },
  272. {},
  273. };
  274. static irqreturn_t tegra30_mc_isr(int irq, void *data)
  275. {
  276. u32 stat, mask, bit;
  277. struct tegra30_mc *mc = data;
  278. stat = mc_readl(mc, MC_INTSTATUS);
  279. mask = mc_readl(mc, MC_INTMASK);
  280. mask &= stat;
  281. if (!mask)
  282. return IRQ_NONE;
  283. while ((bit = ffs(mask)) != 0)
  284. tegra30_mc_decode(mc, bit - 1);
  285. mc_writel(mc, stat, MC_INTSTATUS);
  286. return IRQ_HANDLED;
  287. }
  288. static int __devinit tegra30_mc_probe(struct platform_device *pdev)
  289. {
  290. struct resource *irq;
  291. struct tegra30_mc *mc;
  292. size_t bytes;
  293. int err, i;
  294. u32 intmask;
  295. bytes = sizeof(*mc) + sizeof(u32) * ARRAY_SIZE(tegra30_mc_ctx);
  296. mc = devm_kzalloc(&pdev->dev, bytes, GFP_KERNEL);
  297. if (!mc)
  298. return -ENOMEM;
  299. mc->dev = &pdev->dev;
  300. for (i = 0; i < ARRAY_SIZE(mc->regs); i++) {
  301. struct resource *res;
  302. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  303. if (!res)
  304. return -ENODEV;
  305. mc->regs[i] = devm_request_and_ioremap(&pdev->dev, res);
  306. if (!mc->regs[i])
  307. return -EBUSY;
  308. }
  309. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  310. if (!irq)
  311. return -ENODEV;
  312. err = devm_request_irq(&pdev->dev, irq->start, tegra30_mc_isr,
  313. IRQF_SHARED, dev_name(&pdev->dev), mc);
  314. if (err)
  315. return -ENODEV;
  316. platform_set_drvdata(pdev, mc);
  317. intmask = MC_INT_INVALID_SMMU_PAGE |
  318. MC_INT_DECERR_EMEM | MC_INT_SECURITY_VIOLATION;
  319. mc_writel(mc, intmask, MC_INTMASK);
  320. return 0;
  321. }
  322. static int __devexit tegra30_mc_remove(struct platform_device *pdev)
  323. {
  324. return 0;
  325. }
  326. static struct platform_driver tegra30_mc_driver = {
  327. .probe = tegra30_mc_probe,
  328. .remove = __devexit_p(tegra30_mc_remove),
  329. .driver = {
  330. .name = DRV_NAME,
  331. .owner = THIS_MODULE,
  332. .of_match_table = tegra30_mc_of_match,
  333. .pm = &tegra30_mc_pm,
  334. },
  335. };
  336. module_platform_driver(tegra30_mc_driver);
  337. MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
  338. MODULE_DESCRIPTION("Tegra30 MC driver");
  339. MODULE_LICENSE("GPL v2");
  340. MODULE_ALIAS("platform:" DRV_NAME);