perf_event.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. /*
  16. * | NHM/WSM | SNB |
  17. * register -------------------------------
  18. * | HT | no HT | HT | no HT |
  19. *-----------------------------------------
  20. * offcore | core | core | cpu | core |
  21. * lbr_sel | core | core | cpu | core |
  22. * ld_lat | cpu | core | cpu | core |
  23. *-----------------------------------------
  24. *
  25. * Given that there is a small number of shared regs,
  26. * we can pre-allocate their slot in the per-cpu
  27. * per-core reg tables.
  28. */
  29. enum extra_reg_type {
  30. EXTRA_REG_NONE = -1, /* not used */
  31. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  32. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  33. EXTRA_REG_LBR = 2, /* lbr_select */
  34. EXTRA_REG_MAX /* number of entries needed */
  35. };
  36. struct event_constraint {
  37. union {
  38. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  39. u64 idxmsk64;
  40. };
  41. u64 code;
  42. u64 cmask;
  43. int weight;
  44. int overlap;
  45. };
  46. struct amd_nb {
  47. int nb_id; /* NorthBridge id */
  48. int refcnt; /* reference count */
  49. struct perf_event *owners[X86_PMC_IDX_MAX];
  50. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  51. };
  52. /* The maximal number of PEBS events: */
  53. #define MAX_PEBS_EVENTS 4
  54. /*
  55. * A debug store configuration.
  56. *
  57. * We only support architectures that use 64bit fields.
  58. */
  59. struct debug_store {
  60. u64 bts_buffer_base;
  61. u64 bts_index;
  62. u64 bts_absolute_maximum;
  63. u64 bts_interrupt_threshold;
  64. u64 pebs_buffer_base;
  65. u64 pebs_index;
  66. u64 pebs_absolute_maximum;
  67. u64 pebs_interrupt_threshold;
  68. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  69. };
  70. /*
  71. * Per register state.
  72. */
  73. struct er_account {
  74. raw_spinlock_t lock; /* per-core: protect structure */
  75. u64 config; /* extra MSR config */
  76. u64 reg; /* extra MSR number */
  77. atomic_t ref; /* reference count */
  78. };
  79. /*
  80. * Per core/cpu state
  81. *
  82. * Used to coordinate shared registers between HT threads or
  83. * among events on a single PMU.
  84. */
  85. struct intel_shared_regs {
  86. struct er_account regs[EXTRA_REG_MAX];
  87. int refcnt; /* per-core: #HT threads */
  88. unsigned core_id; /* per-core: core id */
  89. };
  90. #define MAX_LBR_ENTRIES 16
  91. struct cpu_hw_events {
  92. /*
  93. * Generic x86 PMC bits
  94. */
  95. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  96. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  97. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  98. int enabled;
  99. int n_events;
  100. int n_added;
  101. int n_txn;
  102. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  103. u64 tags[X86_PMC_IDX_MAX];
  104. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  105. unsigned int group_flag;
  106. /*
  107. * Intel DebugStore bits
  108. */
  109. struct debug_store *ds;
  110. u64 pebs_enabled;
  111. /*
  112. * Intel LBR bits
  113. */
  114. int lbr_users;
  115. void *lbr_context;
  116. struct perf_branch_stack lbr_stack;
  117. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  118. struct er_account *lbr_sel;
  119. /*
  120. * Intel host/guest exclude bits
  121. */
  122. u64 intel_ctrl_guest_mask;
  123. u64 intel_ctrl_host_mask;
  124. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  125. /*
  126. * manage shared (per-core, per-cpu) registers
  127. * used on Intel NHM/WSM/SNB
  128. */
  129. struct intel_shared_regs *shared_regs;
  130. /*
  131. * AMD specific bits
  132. */
  133. struct amd_nb *amd_nb;
  134. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  135. u64 perf_ctr_virt_mask;
  136. void *kfree_on_online;
  137. };
  138. #define __EVENT_CONSTRAINT(c, n, m, w, o) {\
  139. { .idxmsk64 = (n) }, \
  140. .code = (c), \
  141. .cmask = (m), \
  142. .weight = (w), \
  143. .overlap = (o), \
  144. }
  145. #define EVENT_CONSTRAINT(c, n, m) \
  146. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0)
  147. /*
  148. * The overlap flag marks event constraints with overlapping counter
  149. * masks. This is the case if the counter mask of such an event is not
  150. * a subset of any other counter mask of a constraint with an equal or
  151. * higher weight, e.g.:
  152. *
  153. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  154. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  155. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  156. *
  157. * The event scheduler may not select the correct counter in the first
  158. * cycle because it needs to know which subsequent events will be
  159. * scheduled. It may fail to schedule the events then. So we set the
  160. * overlap flag for such constraints to give the scheduler a hint which
  161. * events to select for counter rescheduling.
  162. *
  163. * Care must be taken as the rescheduling algorithm is O(n!) which
  164. * will increase scheduling cycles for an over-commited system
  165. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  166. * and its counter masks must be kept at a minimum.
  167. */
  168. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  169. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1)
  170. /*
  171. * Constraint on the Event code.
  172. */
  173. #define INTEL_EVENT_CONSTRAINT(c, n) \
  174. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  175. /*
  176. * Constraint on the Event code + UMask + fixed-mask
  177. *
  178. * filter mask to validate fixed counter events.
  179. * the following filters disqualify for fixed counters:
  180. * - inv
  181. * - edge
  182. * - cnt-mask
  183. * The other filters are supported by fixed counters.
  184. * The any-thread option is supported starting with v3.
  185. */
  186. #define FIXED_EVENT_CONSTRAINT(c, n) \
  187. EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
  188. /*
  189. * Constraint on the Event code + UMask
  190. */
  191. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  192. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  193. #define EVENT_CONSTRAINT_END \
  194. EVENT_CONSTRAINT(0, 0, 0)
  195. #define for_each_event_constraint(e, c) \
  196. for ((e) = (c); (e)->weight; (e)++)
  197. /*
  198. * Extra registers for specific events.
  199. *
  200. * Some events need large masks and require external MSRs.
  201. * Those extra MSRs end up being shared for all events on
  202. * a PMU and sometimes between PMU of sibling HT threads.
  203. * In either case, the kernel needs to handle conflicting
  204. * accesses to those extra, shared, regs. The data structure
  205. * to manage those registers is stored in cpu_hw_event.
  206. */
  207. struct extra_reg {
  208. unsigned int event;
  209. unsigned int msr;
  210. u64 config_mask;
  211. u64 valid_mask;
  212. int idx; /* per_xxx->regs[] reg index */
  213. };
  214. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  215. .event = (e), \
  216. .msr = (ms), \
  217. .config_mask = (m), \
  218. .valid_mask = (vm), \
  219. .idx = EXTRA_REG_##i \
  220. }
  221. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  222. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  223. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  224. union perf_capabilities {
  225. struct {
  226. u64 lbr_format:6;
  227. u64 pebs_trap:1;
  228. u64 pebs_arch_reg:1;
  229. u64 pebs_format:4;
  230. u64 smm_freeze:1;
  231. };
  232. u64 capabilities;
  233. };
  234. struct x86_pmu_quirk {
  235. struct x86_pmu_quirk *next;
  236. void (*func)(void);
  237. };
  238. /*
  239. * struct x86_pmu - generic x86 pmu
  240. */
  241. struct x86_pmu {
  242. /*
  243. * Generic x86 PMC bits
  244. */
  245. const char *name;
  246. int version;
  247. int (*handle_irq)(struct pt_regs *);
  248. void (*disable_all)(void);
  249. void (*enable_all)(int added);
  250. void (*enable)(struct perf_event *);
  251. void (*disable)(struct perf_event *);
  252. int (*hw_config)(struct perf_event *event);
  253. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  254. unsigned eventsel;
  255. unsigned perfctr;
  256. u64 (*event_map)(int);
  257. int max_events;
  258. int num_counters;
  259. int num_counters_fixed;
  260. int cntval_bits;
  261. u64 cntval_mask;
  262. union {
  263. unsigned long events_maskl;
  264. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  265. };
  266. int events_mask_len;
  267. int apic;
  268. u64 max_period;
  269. struct event_constraint *
  270. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  271. struct perf_event *event);
  272. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  273. struct perf_event *event);
  274. struct event_constraint *event_constraints;
  275. struct x86_pmu_quirk *quirks;
  276. int perfctr_second_write;
  277. /*
  278. * sysfs attrs
  279. */
  280. int attr_rdpmc;
  281. /*
  282. * CPU Hotplug hooks
  283. */
  284. int (*cpu_prepare)(int cpu);
  285. void (*cpu_starting)(int cpu);
  286. void (*cpu_dying)(int cpu);
  287. void (*cpu_dead)(int cpu);
  288. /*
  289. * Intel Arch Perfmon v2+
  290. */
  291. u64 intel_ctrl;
  292. union perf_capabilities intel_cap;
  293. /*
  294. * Intel DebugStore bits
  295. */
  296. int bts, pebs;
  297. int bts_active, pebs_active;
  298. int pebs_record_size;
  299. void (*drain_pebs)(struct pt_regs *regs);
  300. struct event_constraint *pebs_constraints;
  301. /*
  302. * Intel LBR
  303. */
  304. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  305. int lbr_nr; /* hardware stack size */
  306. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  307. const int *lbr_sel_map; /* lbr_select mappings */
  308. /*
  309. * Extra registers for events
  310. */
  311. struct extra_reg *extra_regs;
  312. unsigned int er_flags;
  313. /*
  314. * Intel host/guest support (KVM)
  315. */
  316. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  317. };
  318. #define x86_add_quirk(func_) \
  319. do { \
  320. static struct x86_pmu_quirk __quirk __initdata = { \
  321. .func = func_, \
  322. }; \
  323. __quirk.next = x86_pmu.quirks; \
  324. x86_pmu.quirks = &__quirk; \
  325. } while (0)
  326. #define ERF_NO_HT_SHARING 1
  327. #define ERF_HAS_RSP_1 2
  328. extern struct x86_pmu x86_pmu __read_mostly;
  329. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  330. int x86_perf_event_set_period(struct perf_event *event);
  331. /*
  332. * Generalized hw caching related hw_event table, filled
  333. * in on a per model basis. A value of 0 means
  334. * 'not supported', -1 means 'hw_event makes no sense on
  335. * this CPU', any other value means the raw hw_event
  336. * ID.
  337. */
  338. #define C(x) PERF_COUNT_HW_CACHE_##x
  339. extern u64 __read_mostly hw_cache_event_ids
  340. [PERF_COUNT_HW_CACHE_MAX]
  341. [PERF_COUNT_HW_CACHE_OP_MAX]
  342. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  343. extern u64 __read_mostly hw_cache_extra_regs
  344. [PERF_COUNT_HW_CACHE_MAX]
  345. [PERF_COUNT_HW_CACHE_OP_MAX]
  346. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  347. u64 x86_perf_event_update(struct perf_event *event);
  348. static inline int x86_pmu_addr_offset(int index)
  349. {
  350. int offset;
  351. /* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
  352. alternative_io(ASM_NOP2,
  353. "shll $1, %%eax",
  354. X86_FEATURE_PERFCTR_CORE,
  355. "=a" (offset),
  356. "a" (index));
  357. return offset;
  358. }
  359. static inline unsigned int x86_pmu_config_addr(int index)
  360. {
  361. return x86_pmu.eventsel + x86_pmu_addr_offset(index);
  362. }
  363. static inline unsigned int x86_pmu_event_addr(int index)
  364. {
  365. return x86_pmu.perfctr + x86_pmu_addr_offset(index);
  366. }
  367. int x86_setup_perfctr(struct perf_event *event);
  368. int x86_pmu_hw_config(struct perf_event *event);
  369. void x86_pmu_disable_all(void);
  370. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  371. u64 enable_mask)
  372. {
  373. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  374. if (hwc->extra_reg.reg)
  375. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  376. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  377. }
  378. void x86_pmu_enable_all(int added);
  379. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  380. void x86_pmu_stop(struct perf_event *event, int flags);
  381. static inline void x86_pmu_disable_event(struct perf_event *event)
  382. {
  383. struct hw_perf_event *hwc = &event->hw;
  384. wrmsrl(hwc->config_base, hwc->config);
  385. }
  386. void x86_pmu_enable_event(struct perf_event *event);
  387. int x86_pmu_handle_irq(struct pt_regs *regs);
  388. extern struct event_constraint emptyconstraint;
  389. extern struct event_constraint unconstrained;
  390. #ifdef CONFIG_CPU_SUP_AMD
  391. int amd_pmu_init(void);
  392. #else /* CONFIG_CPU_SUP_AMD */
  393. static inline int amd_pmu_init(void)
  394. {
  395. return 0;
  396. }
  397. #endif /* CONFIG_CPU_SUP_AMD */
  398. #ifdef CONFIG_CPU_SUP_INTEL
  399. int intel_pmu_save_and_restart(struct perf_event *event);
  400. struct event_constraint *
  401. x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event);
  402. struct intel_shared_regs *allocate_shared_regs(int cpu);
  403. int intel_pmu_init(void);
  404. void init_debug_store_on_cpu(int cpu);
  405. void fini_debug_store_on_cpu(int cpu);
  406. void release_ds_buffers(void);
  407. void reserve_ds_buffers(void);
  408. extern struct event_constraint bts_constraint;
  409. void intel_pmu_enable_bts(u64 config);
  410. void intel_pmu_disable_bts(void);
  411. int intel_pmu_drain_bts_buffer(void);
  412. extern struct event_constraint intel_core2_pebs_event_constraints[];
  413. extern struct event_constraint intel_atom_pebs_event_constraints[];
  414. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  415. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  416. extern struct event_constraint intel_snb_pebs_event_constraints[];
  417. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  418. void intel_pmu_pebs_enable(struct perf_event *event);
  419. void intel_pmu_pebs_disable(struct perf_event *event);
  420. void intel_pmu_pebs_enable_all(void);
  421. void intel_pmu_pebs_disable_all(void);
  422. void intel_ds_init(void);
  423. void intel_pmu_lbr_reset(void);
  424. void intel_pmu_lbr_enable(struct perf_event *event);
  425. void intel_pmu_lbr_disable(struct perf_event *event);
  426. void intel_pmu_lbr_enable_all(void);
  427. void intel_pmu_lbr_disable_all(void);
  428. void intel_pmu_lbr_read(void);
  429. void intel_pmu_lbr_init_core(void);
  430. void intel_pmu_lbr_init_nhm(void);
  431. void intel_pmu_lbr_init_atom(void);
  432. int p4_pmu_init(void);
  433. int p6_pmu_init(void);
  434. #else /* CONFIG_CPU_SUP_INTEL */
  435. static inline void reserve_ds_buffers(void)
  436. {
  437. }
  438. static inline void release_ds_buffers(void)
  439. {
  440. }
  441. static inline int intel_pmu_init(void)
  442. {
  443. return 0;
  444. }
  445. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  446. {
  447. return NULL;
  448. }
  449. #endif /* CONFIG_CPU_SUP_INTEL */