quirks.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include "pci.h"
  25. /* The Mellanox Tavor device gives false positive parity errors
  26. * Mark this device with a broken_parity_status, to allow
  27. * PCI scanning code to "skip" this now blacklisted device.
  28. */
  29. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  30. {
  31. dev->broken_parity_status = 1; /* This device gives false positives */
  32. }
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  34. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  35. /* Many VIA bridges seem to corrupt data for DAC. Disable it here */
  36. int forbid_dac __read_mostly;
  37. EXPORT_SYMBOL(forbid_dac);
  38. static __devinit void via_no_dac(struct pci_dev *dev)
  39. {
  40. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
  41. dev_info(&dev->dev,
  42. "VIA PCI bridge detected. Disabling DAC.\n");
  43. forbid_dac = 1;
  44. }
  45. }
  46. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
  47. /* Deal with broken BIOS'es that neglect to enable passive release,
  48. which can cause problems in combination with the 82441FX/PPro MTRRs */
  49. static void quirk_passive_release(struct pci_dev *dev)
  50. {
  51. struct pci_dev *d = NULL;
  52. unsigned char dlc;
  53. /* We have to make sure a particular bit is set in the PIIX3
  54. ISA bridge, so we have to go out and find it. */
  55. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  56. pci_read_config_byte(d, 0x82, &dlc);
  57. if (!(dlc & 1<<1)) {
  58. dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
  59. dlc |= 1<<1;
  60. pci_write_config_byte(d, 0x82, dlc);
  61. }
  62. }
  63. }
  64. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  65. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  66. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  67. but VIA don't answer queries. If you happen to have good contacts at VIA
  68. ask them for me please -- Alan
  69. This appears to be BIOS not version dependent. So presumably there is a
  70. chipset level fix */
  71. int isa_dma_bridge_buggy;
  72. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  73. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  74. {
  75. if (!isa_dma_bridge_buggy) {
  76. isa_dma_bridge_buggy=1;
  77. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  78. }
  79. }
  80. /*
  81. * Its not totally clear which chipsets are the problematic ones
  82. * We know 82C586 and 82C596 variants are affected.
  83. */
  84. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  85. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  91. int pci_pci_problems;
  92. EXPORT_SYMBOL(pci_pci_problems);
  93. /*
  94. * Chipsets where PCI->PCI transfers vanish or hang
  95. */
  96. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  97. {
  98. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  99. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  100. pci_pci_problems |= PCIPCI_FAIL;
  101. }
  102. }
  103. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  104. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  105. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  106. {
  107. u8 rev;
  108. pci_read_config_byte(dev, 0x08, &rev);
  109. if (rev == 0x13) {
  110. /* Erratum 24 */
  111. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  112. pci_pci_problems |= PCIAGP_FAIL;
  113. }
  114. }
  115. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  116. /*
  117. * Triton requires workarounds to be used by the drivers
  118. */
  119. static void __devinit quirk_triton(struct pci_dev *dev)
  120. {
  121. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  122. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  123. pci_pci_problems |= PCIPCI_TRITON;
  124. }
  125. }
  126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  127. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  128. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  129. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  130. /*
  131. * VIA Apollo KT133 needs PCI latency patch
  132. * Made according to a windows driver based patch by George E. Breese
  133. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  134. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  135. * the info on which Mr Breese based his work.
  136. *
  137. * Updated based on further information from the site and also on
  138. * information provided by VIA
  139. */
  140. static void quirk_vialatency(struct pci_dev *dev)
  141. {
  142. struct pci_dev *p;
  143. u8 busarb;
  144. /* Ok we have a potential problem chipset here. Now see if we have
  145. a buggy southbridge */
  146. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  147. if (p!=NULL) {
  148. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  149. /* Check for buggy part revisions */
  150. if (p->revision < 0x40 || p->revision > 0x42)
  151. goto exit;
  152. } else {
  153. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  154. if (p==NULL) /* No problem parts */
  155. goto exit;
  156. /* Check for buggy part revisions */
  157. if (p->revision < 0x10 || p->revision > 0x12)
  158. goto exit;
  159. }
  160. /*
  161. * Ok we have the problem. Now set the PCI master grant to
  162. * occur every master grant. The apparent bug is that under high
  163. * PCI load (quite common in Linux of course) you can get data
  164. * loss when the CPU is held off the bus for 3 bus master requests
  165. * This happens to include the IDE controllers....
  166. *
  167. * VIA only apply this fix when an SB Live! is present but under
  168. * both Linux and Windows this isnt enough, and we have seen
  169. * corruption without SB Live! but with things like 3 UDMA IDE
  170. * controllers. So we ignore that bit of the VIA recommendation..
  171. */
  172. pci_read_config_byte(dev, 0x76, &busarb);
  173. /* Set bit 4 and bi 5 of byte 76 to 0x01
  174. "Master priority rotation on every PCI master grant */
  175. busarb &= ~(1<<5);
  176. busarb |= (1<<4);
  177. pci_write_config_byte(dev, 0x76, busarb);
  178. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  179. exit:
  180. pci_dev_put(p);
  181. }
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  183. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  184. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  185. /* Must restore this on a resume from RAM */
  186. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  187. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  188. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  189. /*
  190. * VIA Apollo VP3 needs ETBF on BT848/878
  191. */
  192. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  193. {
  194. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  195. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  196. pci_pci_problems |= PCIPCI_VIAETBF;
  197. }
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  200. static void __devinit quirk_vsfx(struct pci_dev *dev)
  201. {
  202. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  203. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  204. pci_pci_problems |= PCIPCI_VSFX;
  205. }
  206. }
  207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  208. /*
  209. * Ali Magik requires workarounds to be used by the drivers
  210. * that DMA to AGP space. Latency must be set to 0xA and triton
  211. * workaround applied too
  212. * [Info kindly provided by ALi]
  213. */
  214. static void __init quirk_alimagik(struct pci_dev *dev)
  215. {
  216. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  217. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  218. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  223. /*
  224. * Natoma has some interesting boundary conditions with Zoran stuff
  225. * at least
  226. */
  227. static void __devinit quirk_natoma(struct pci_dev *dev)
  228. {
  229. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  230. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  231. pci_pci_problems |= PCIPCI_NATOMA;
  232. }
  233. }
  234. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  235. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  237. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  240. /*
  241. * This chip can cause PCI parity errors if config register 0xA0 is read
  242. * while DMAs are occurring.
  243. */
  244. static void __devinit quirk_citrine(struct pci_dev *dev)
  245. {
  246. dev->cfg_size = 0xA0;
  247. }
  248. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  249. /*
  250. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  251. * If it's needed, re-allocate the region.
  252. */
  253. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  254. {
  255. struct resource *r = &dev->resource[0];
  256. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  257. r->start = 0;
  258. r->end = 0x3ffffff;
  259. }
  260. }
  261. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  262. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  263. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  264. unsigned size, int nr, const char *name)
  265. {
  266. region &= ~(size-1);
  267. if (region) {
  268. struct pci_bus_region bus_region;
  269. struct resource *res = dev->resource + nr;
  270. res->name = pci_name(dev);
  271. res->start = region;
  272. res->end = region + size - 1;
  273. res->flags = IORESOURCE_IO;
  274. /* Convert from PCI bus to resource space. */
  275. bus_region.start = res->start;
  276. bus_region.end = res->end;
  277. pcibios_bus_to_resource(dev, res, &bus_region);
  278. pci_claim_resource(dev, nr);
  279. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  280. }
  281. }
  282. /*
  283. * ATI Northbridge setups MCE the processor if you even
  284. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  285. */
  286. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  287. {
  288. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  289. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  290. request_region(0x3b0, 0x0C, "RadeonIGP");
  291. request_region(0x3d3, 0x01, "RadeonIGP");
  292. }
  293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  294. /*
  295. * Let's make the southbridge information explicit instead
  296. * of having to worry about people probing the ACPI areas,
  297. * for example.. (Yes, it happens, and if you read the wrong
  298. * ACPI register it will put the machine to sleep with no
  299. * way of waking it up again. Bummer).
  300. *
  301. * ALI M7101: Two IO regions pointed to by words at
  302. * 0xE0 (64 bytes of ACPI registers)
  303. * 0xE2 (32 bytes of SMB registers)
  304. */
  305. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  306. {
  307. u16 region;
  308. pci_read_config_word(dev, 0xE0, &region);
  309. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  310. pci_read_config_word(dev, 0xE2, &region);
  311. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  312. }
  313. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  314. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  315. {
  316. u32 devres;
  317. u32 mask, size, base;
  318. pci_read_config_dword(dev, port, &devres);
  319. if ((devres & enable) != enable)
  320. return;
  321. mask = (devres >> 16) & 15;
  322. base = devres & 0xffff;
  323. size = 16;
  324. for (;;) {
  325. unsigned bit = size >> 1;
  326. if ((bit & mask) == bit)
  327. break;
  328. size = bit;
  329. }
  330. /*
  331. * For now we only print it out. Eventually we'll want to
  332. * reserve it (at least if it's in the 0x1000+ range), but
  333. * let's get enough confirmation reports first.
  334. */
  335. base &= -size;
  336. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  337. }
  338. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  339. {
  340. u32 devres;
  341. u32 mask, size, base;
  342. pci_read_config_dword(dev, port, &devres);
  343. if ((devres & enable) != enable)
  344. return;
  345. base = devres & 0xffff0000;
  346. mask = (devres & 0x3f) << 16;
  347. size = 128 << 16;
  348. for (;;) {
  349. unsigned bit = size >> 1;
  350. if ((bit & mask) == bit)
  351. break;
  352. size = bit;
  353. }
  354. /*
  355. * For now we only print it out. Eventually we'll want to
  356. * reserve it, but let's get enough confirmation reports first.
  357. */
  358. base &= -size;
  359. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  360. }
  361. /*
  362. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  363. * 0x40 (64 bytes of ACPI registers)
  364. * 0x90 (16 bytes of SMB registers)
  365. * and a few strange programmable PIIX4 device resources.
  366. */
  367. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  368. {
  369. u32 region, res_a;
  370. pci_read_config_dword(dev, 0x40, &region);
  371. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  372. pci_read_config_dword(dev, 0x90, &region);
  373. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  374. /* Device resource A has enables for some of the other ones */
  375. pci_read_config_dword(dev, 0x5c, &res_a);
  376. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  377. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  378. /* Device resource D is just bitfields for static resources */
  379. /* Device 12 enabled? */
  380. if (res_a & (1 << 29)) {
  381. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  382. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  383. }
  384. /* Device 13 enabled? */
  385. if (res_a & (1 << 30)) {
  386. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  387. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  388. }
  389. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  390. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  391. }
  392. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  393. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  394. /*
  395. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  396. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  397. * 0x58 (64 bytes of GPIO I/O space)
  398. */
  399. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  400. {
  401. u32 region;
  402. pci_read_config_dword(dev, 0x40, &region);
  403. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  404. pci_read_config_dword(dev, 0x58, &region);
  405. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  406. }
  407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  409. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  410. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  411. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  412. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  417. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  418. {
  419. u32 region;
  420. pci_read_config_dword(dev, 0x40, &region);
  421. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  422. pci_read_config_dword(dev, 0x48, &region);
  423. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  424. }
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
  427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
  428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
  429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
  430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
  431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
  432. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
  433. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
  434. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
  435. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
  436. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
  437. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
  438. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
  439. /*
  440. * VIA ACPI: One IO region pointed to by longword at
  441. * 0x48 or 0x20 (256 bytes of ACPI registers)
  442. */
  443. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  444. {
  445. u32 region;
  446. if (dev->revision & 0x10) {
  447. pci_read_config_dword(dev, 0x48, &region);
  448. region &= PCI_BASE_ADDRESS_IO_MASK;
  449. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  450. }
  451. }
  452. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  453. /*
  454. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  455. * 0x48 (256 bytes of ACPI registers)
  456. * 0x70 (128 bytes of hardware monitoring register)
  457. * 0x90 (16 bytes of SMB registers)
  458. */
  459. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  460. {
  461. u16 hm;
  462. u32 smb;
  463. quirk_vt82c586_acpi(dev);
  464. pci_read_config_word(dev, 0x70, &hm);
  465. hm &= PCI_BASE_ADDRESS_IO_MASK;
  466. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  467. pci_read_config_dword(dev, 0x90, &smb);
  468. smb &= PCI_BASE_ADDRESS_IO_MASK;
  469. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  470. }
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  472. /*
  473. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  474. * 0x88 (128 bytes of power management registers)
  475. * 0xd0 (16 bytes of SMB registers)
  476. */
  477. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  478. {
  479. u16 pm, smb;
  480. pci_read_config_word(dev, 0x88, &pm);
  481. pm &= PCI_BASE_ADDRESS_IO_MASK;
  482. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  483. pci_read_config_word(dev, 0xd0, &smb);
  484. smb &= PCI_BASE_ADDRESS_IO_MASK;
  485. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  486. }
  487. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  488. #ifdef CONFIG_X86_IO_APIC
  489. #include <asm/io_apic.h>
  490. /*
  491. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  492. * devices to the external APIC.
  493. *
  494. * TODO: When we have device-specific interrupt routers,
  495. * this code will go away from quirks.
  496. */
  497. static void quirk_via_ioapic(struct pci_dev *dev)
  498. {
  499. u8 tmp;
  500. if (nr_ioapics < 1)
  501. tmp = 0; /* nothing routed to external APIC */
  502. else
  503. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  504. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  505. tmp == 0 ? "Disa" : "Ena");
  506. /* Offset 0x58: External APIC IRQ output control */
  507. pci_write_config_byte (dev, 0x58, tmp);
  508. }
  509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  510. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  511. /*
  512. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  513. * This leads to doubled level interrupt rates.
  514. * Set this bit to get rid of cycle wastage.
  515. * Otherwise uncritical.
  516. */
  517. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  518. {
  519. u8 misc_control2;
  520. #define BYPASS_APIC_DEASSERT 8
  521. pci_read_config_byte(dev, 0x5B, &misc_control2);
  522. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  523. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  524. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  525. }
  526. }
  527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  528. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  529. /*
  530. * The AMD io apic can hang the box when an apic irq is masked.
  531. * We check all revs >= B0 (yet not in the pre production!) as the bug
  532. * is currently marked NoFix
  533. *
  534. * We have multiple reports of hangs with this chipset that went away with
  535. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  536. * of course. However the advice is demonstrably good even if so..
  537. */
  538. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  539. {
  540. if (dev->revision >= 0x02) {
  541. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  542. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  543. }
  544. }
  545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  546. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  547. {
  548. if (dev->devfn == 0 && dev->bus->number == 0)
  549. sis_apic_bug = 1;
  550. }
  551. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  552. #define AMD8131_revA0 0x01
  553. #define AMD8131_revB0 0x11
  554. #define AMD8131_MISC 0x40
  555. #define AMD8131_NIOAMODE_BIT 0
  556. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  557. {
  558. unsigned char tmp;
  559. if (nr_ioapics == 0)
  560. return;
  561. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  562. dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
  563. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  564. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  565. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  566. }
  567. }
  568. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  569. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  570. #endif /* CONFIG_X86_IO_APIC */
  571. /*
  572. * Some settings of MMRBC can lead to data corruption so block changes.
  573. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  574. */
  575. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  576. {
  577. if (dev->subordinate && dev->revision <= 0x12) {
  578. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  579. "disabling PCI-X MMRBC\n", dev->revision);
  580. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  581. }
  582. }
  583. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  584. /*
  585. * FIXME: it is questionable that quirk_via_acpi
  586. * is needed. It shows up as an ISA bridge, and does not
  587. * support the PCI_INTERRUPT_LINE register at all. Therefore
  588. * it seems like setting the pci_dev's 'irq' to the
  589. * value of the ACPI SCI interrupt is only done for convenience.
  590. * -jgarzik
  591. */
  592. static void __devinit quirk_via_acpi(struct pci_dev *d)
  593. {
  594. /*
  595. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  596. */
  597. u8 irq;
  598. pci_read_config_byte(d, 0x42, &irq);
  599. irq &= 0xf;
  600. if (irq && (irq != 2))
  601. d->irq = irq;
  602. }
  603. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  604. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  605. /*
  606. * VIA bridges which have VLink
  607. */
  608. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  609. static void quirk_via_bridge(struct pci_dev *dev)
  610. {
  611. /* See what bridge we have and find the device ranges */
  612. switch (dev->device) {
  613. case PCI_DEVICE_ID_VIA_82C686:
  614. /* The VT82C686 is special, it attaches to PCI and can have
  615. any device number. All its subdevices are functions of
  616. that single device. */
  617. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  618. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  619. break;
  620. case PCI_DEVICE_ID_VIA_8237:
  621. case PCI_DEVICE_ID_VIA_8237A:
  622. via_vlink_dev_lo = 15;
  623. break;
  624. case PCI_DEVICE_ID_VIA_8235:
  625. via_vlink_dev_lo = 16;
  626. break;
  627. case PCI_DEVICE_ID_VIA_8231:
  628. case PCI_DEVICE_ID_VIA_8233_0:
  629. case PCI_DEVICE_ID_VIA_8233A:
  630. case PCI_DEVICE_ID_VIA_8233C_0:
  631. via_vlink_dev_lo = 17;
  632. break;
  633. }
  634. }
  635. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  636. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  637. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  638. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  639. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  641. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  643. /**
  644. * quirk_via_vlink - VIA VLink IRQ number update
  645. * @dev: PCI device
  646. *
  647. * If the device we are dealing with is on a PIC IRQ we need to
  648. * ensure that the IRQ line register which usually is not relevant
  649. * for PCI cards, is actually written so that interrupts get sent
  650. * to the right place.
  651. * We only do this on systems where a VIA south bridge was detected,
  652. * and only for VIA devices on the motherboard (see quirk_via_bridge
  653. * above).
  654. */
  655. static void quirk_via_vlink(struct pci_dev *dev)
  656. {
  657. u8 irq, new_irq;
  658. /* Check if we have VLink at all */
  659. if (via_vlink_dev_lo == -1)
  660. return;
  661. new_irq = dev->irq;
  662. /* Don't quirk interrupts outside the legacy IRQ range */
  663. if (!new_irq || new_irq > 15)
  664. return;
  665. /* Internal device ? */
  666. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  667. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  668. return;
  669. /* This is an internal VLink device on a PIC interrupt. The BIOS
  670. ought to have set this but may not have, so we redo it */
  671. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  672. if (new_irq != irq) {
  673. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  674. irq, new_irq);
  675. udelay(15); /* unknown if delay really needed */
  676. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  677. }
  678. }
  679. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  680. /*
  681. * VIA VT82C598 has its device ID settable and many BIOSes
  682. * set it to the ID of VT82C597 for backward compatibility.
  683. * We need to switch it off to be able to recognize the real
  684. * type of the chip.
  685. */
  686. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  687. {
  688. pci_write_config_byte(dev, 0xfc, 0);
  689. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  690. }
  691. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  692. /*
  693. * CardBus controllers have a legacy base address that enables them
  694. * to respond as i82365 pcmcia controllers. We don't want them to
  695. * do this even if the Linux CardBus driver is not loaded, because
  696. * the Linux i82365 driver does not (and should not) handle CardBus.
  697. */
  698. static void quirk_cardbus_legacy(struct pci_dev *dev)
  699. {
  700. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  701. return;
  702. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  703. }
  704. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  705. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  706. /*
  707. * Following the PCI ordering rules is optional on the AMD762. I'm not
  708. * sure what the designers were smoking but let's not inhale...
  709. *
  710. * To be fair to AMD, it follows the spec by default, its BIOS people
  711. * who turn it off!
  712. */
  713. static void quirk_amd_ordering(struct pci_dev *dev)
  714. {
  715. u32 pcic;
  716. pci_read_config_dword(dev, 0x4C, &pcic);
  717. if ((pcic&6)!=6) {
  718. pcic |= 6;
  719. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  720. pci_write_config_dword(dev, 0x4C, pcic);
  721. pci_read_config_dword(dev, 0x84, &pcic);
  722. pcic |= (1<<23); /* Required in this mode */
  723. pci_write_config_dword(dev, 0x84, pcic);
  724. }
  725. }
  726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  727. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  728. /*
  729. * DreamWorks provided workaround for Dunord I-3000 problem
  730. *
  731. * This card decodes and responds to addresses not apparently
  732. * assigned to it. We force a larger allocation to ensure that
  733. * nothing gets put too close to it.
  734. */
  735. static void __devinit quirk_dunord ( struct pci_dev * dev )
  736. {
  737. struct resource *r = &dev->resource [1];
  738. r->start = 0;
  739. r->end = 0xffffff;
  740. }
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  742. /*
  743. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  744. * is subtractive decoding (transparent), and does indicate this
  745. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  746. * instead of 0x01.
  747. */
  748. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  749. {
  750. dev->transparent = 1;
  751. }
  752. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  753. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  754. /*
  755. * Common misconfiguration of the MediaGX/Geode PCI master that will
  756. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  757. * datasheets found at http://www.national.com/ds/GX for info on what
  758. * these bits do. <christer@weinigel.se>
  759. */
  760. static void quirk_mediagx_master(struct pci_dev *dev)
  761. {
  762. u8 reg;
  763. pci_read_config_byte(dev, 0x41, &reg);
  764. if (reg & 2) {
  765. reg &= ~2;
  766. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  767. pci_write_config_byte(dev, 0x41, reg);
  768. }
  769. }
  770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  771. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  772. /*
  773. * Ensure C0 rev restreaming is off. This is normally done by
  774. * the BIOS but in the odd case it is not the results are corruption
  775. * hence the presence of a Linux check
  776. */
  777. static void quirk_disable_pxb(struct pci_dev *pdev)
  778. {
  779. u16 config;
  780. if (pdev->revision != 0x04) /* Only C0 requires this */
  781. return;
  782. pci_read_config_word(pdev, 0x40, &config);
  783. if (config & (1<<6)) {
  784. config &= ~(1<<6);
  785. pci_write_config_word(pdev, 0x40, config);
  786. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  787. }
  788. }
  789. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  790. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  791. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  792. {
  793. /* set sb600/sb700/sb800 sata to ahci mode */
  794. u8 tmp;
  795. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  796. if (tmp == 0x01) {
  797. pci_read_config_byte(pdev, 0x40, &tmp);
  798. pci_write_config_byte(pdev, 0x40, tmp|1);
  799. pci_write_config_byte(pdev, 0x9, 1);
  800. pci_write_config_byte(pdev, 0xa, 6);
  801. pci_write_config_byte(pdev, 0x40, tmp);
  802. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  803. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  804. }
  805. }
  806. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  807. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  808. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  809. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  810. /*
  811. * Serverworks CSB5 IDE does not fully support native mode
  812. */
  813. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  814. {
  815. u8 prog;
  816. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  817. if (prog & 5) {
  818. prog &= ~5;
  819. pdev->class &= ~5;
  820. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  821. /* PCI layer will sort out resources */
  822. }
  823. }
  824. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  825. /*
  826. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  827. */
  828. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  829. {
  830. u8 prog;
  831. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  832. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  833. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  834. prog &= ~5;
  835. pdev->class &= ~5;
  836. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  837. }
  838. }
  839. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  840. /*
  841. * Some ATA devices break if put into D3
  842. */
  843. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  844. {
  845. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  846. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  847. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  848. }
  849. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  850. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  851. /* This was originally an Alpha specific thing, but it really fits here.
  852. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  853. */
  854. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  855. {
  856. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  857. }
  858. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  859. /*
  860. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  861. * is not activated. The myth is that Asus said that they do not want the
  862. * users to be irritated by just another PCI Device in the Win98 device
  863. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  864. * package 2.7.0 for details)
  865. *
  866. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  867. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  868. * becomes necessary to do this tweak in two steps -- the chosen trigger
  869. * is either the Host bridge (preferred) or on-board VGA controller.
  870. *
  871. * Note that we used to unhide the SMBus that way on Toshiba laptops
  872. * (Satellite A40 and Tecra M2) but then found that the thermal management
  873. * was done by SMM code, which could cause unsynchronized concurrent
  874. * accesses to the SMBus registers, with potentially bad effects. Thus you
  875. * should be very careful when adding new entries: if SMM is accessing the
  876. * Intel SMBus, this is a very good reason to leave it hidden.
  877. *
  878. * Likewise, many recent laptops use ACPI for thermal management. If the
  879. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  880. * natively, and keeping the SMBus hidden is the right thing to do. If you
  881. * are about to add an entry in the table below, please first disassemble
  882. * the DSDT and double-check that there is no code accessing the SMBus.
  883. */
  884. static int asus_hides_smbus;
  885. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  886. {
  887. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  888. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  889. switch(dev->subsystem_device) {
  890. case 0x8025: /* P4B-LX */
  891. case 0x8070: /* P4B */
  892. case 0x8088: /* P4B533 */
  893. case 0x1626: /* L3C notebook */
  894. asus_hides_smbus = 1;
  895. }
  896. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  897. switch(dev->subsystem_device) {
  898. case 0x80b1: /* P4GE-V */
  899. case 0x80b2: /* P4PE */
  900. case 0x8093: /* P4B533-V */
  901. asus_hides_smbus = 1;
  902. }
  903. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  904. switch(dev->subsystem_device) {
  905. case 0x8030: /* P4T533 */
  906. asus_hides_smbus = 1;
  907. }
  908. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  909. switch (dev->subsystem_device) {
  910. case 0x8070: /* P4G8X Deluxe */
  911. asus_hides_smbus = 1;
  912. }
  913. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  914. switch (dev->subsystem_device) {
  915. case 0x80c9: /* PU-DLS */
  916. asus_hides_smbus = 1;
  917. }
  918. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  919. switch (dev->subsystem_device) {
  920. case 0x1751: /* M2N notebook */
  921. case 0x1821: /* M5N notebook */
  922. asus_hides_smbus = 1;
  923. }
  924. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  925. switch (dev->subsystem_device) {
  926. case 0x184b: /* W1N notebook */
  927. case 0x186a: /* M6Ne notebook */
  928. asus_hides_smbus = 1;
  929. }
  930. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  931. switch (dev->subsystem_device) {
  932. case 0x80f2: /* P4P800-X */
  933. asus_hides_smbus = 1;
  934. }
  935. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  936. switch (dev->subsystem_device) {
  937. case 0x1882: /* M6V notebook */
  938. case 0x1977: /* A6VA notebook */
  939. asus_hides_smbus = 1;
  940. }
  941. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  942. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  943. switch(dev->subsystem_device) {
  944. case 0x088C: /* HP Compaq nc8000 */
  945. case 0x0890: /* HP Compaq nc6000 */
  946. asus_hides_smbus = 1;
  947. }
  948. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  949. switch (dev->subsystem_device) {
  950. case 0x12bc: /* HP D330L */
  951. case 0x12bd: /* HP D530 */
  952. asus_hides_smbus = 1;
  953. }
  954. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  955. switch (dev->subsystem_device) {
  956. case 0x12bf: /* HP xw4100 */
  957. asus_hides_smbus = 1;
  958. }
  959. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  960. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  961. switch(dev->subsystem_device) {
  962. case 0xC00C: /* Samsung P35 notebook */
  963. asus_hides_smbus = 1;
  964. }
  965. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  966. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  967. switch(dev->subsystem_device) {
  968. case 0x0058: /* Compaq Evo N620c */
  969. asus_hides_smbus = 1;
  970. }
  971. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  972. switch(dev->subsystem_device) {
  973. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  974. /* Motherboard doesn't have Host bridge
  975. * subvendor/subdevice IDs, therefore checking
  976. * its on-board VGA controller */
  977. asus_hides_smbus = 1;
  978. }
  979. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
  980. switch(dev->subsystem_device) {
  981. case 0x00b8: /* Compaq Evo D510 CMT */
  982. case 0x00b9: /* Compaq Evo D510 SFF */
  983. asus_hides_smbus = 1;
  984. }
  985. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  986. switch (dev->subsystem_device) {
  987. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  988. /* Motherboard doesn't have host bridge
  989. * subvendor/subdevice IDs, therefore checking
  990. * its on-board VGA controller */
  991. asus_hides_smbus = 1;
  992. }
  993. }
  994. }
  995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1000. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1001. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1002. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1003. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1004. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1005. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1006. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
  1007. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1008. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1009. {
  1010. u16 val;
  1011. if (likely(!asus_hides_smbus))
  1012. return;
  1013. pci_read_config_word(dev, 0xF2, &val);
  1014. if (val & 0x8) {
  1015. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1016. pci_read_config_word(dev, 0xF2, &val);
  1017. if (val & 0x8)
  1018. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1019. else
  1020. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1021. }
  1022. }
  1023. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1024. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1025. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1026. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1027. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1028. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1029. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1030. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1031. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1032. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1033. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1034. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1035. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1036. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1037. /* It appears we just have one such device. If not, we have a warning */
  1038. static void __iomem *asus_rcba_base;
  1039. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1040. {
  1041. u32 rcba;
  1042. if (likely(!asus_hides_smbus))
  1043. return;
  1044. WARN_ON(asus_rcba_base);
  1045. pci_read_config_dword(dev, 0xF0, &rcba);
  1046. /* use bits 31:14, 16 kB aligned */
  1047. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1048. if (asus_rcba_base == NULL)
  1049. return;
  1050. }
  1051. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1052. {
  1053. u32 val;
  1054. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1055. return;
  1056. /* read the Function Disable register, dword mode only */
  1057. val = readl(asus_rcba_base + 0x3418);
  1058. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1059. }
  1060. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1061. {
  1062. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1063. return;
  1064. iounmap(asus_rcba_base);
  1065. asus_rcba_base = NULL;
  1066. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1067. }
  1068. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1069. {
  1070. asus_hides_smbus_lpc_ich6_suspend(dev);
  1071. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1072. asus_hides_smbus_lpc_ich6_resume(dev);
  1073. }
  1074. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1075. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1076. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1077. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1078. /*
  1079. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1080. */
  1081. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1082. {
  1083. u8 val = 0;
  1084. pci_read_config_byte(dev, 0x77, &val);
  1085. if (val & 0x10) {
  1086. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1087. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1088. }
  1089. }
  1090. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1091. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1092. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1093. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1094. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1095. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1096. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1097. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1098. /*
  1099. * ... This is further complicated by the fact that some SiS96x south
  1100. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1101. * spotted a compatible north bridge to make sure.
  1102. * (pci_find_device doesn't work yet)
  1103. *
  1104. * We can also enable the sis96x bit in the discovery register..
  1105. */
  1106. #define SIS_DETECT_REGISTER 0x40
  1107. static void quirk_sis_503(struct pci_dev *dev)
  1108. {
  1109. u8 reg;
  1110. u16 devid;
  1111. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1112. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1113. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1114. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1115. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1116. return;
  1117. }
  1118. /*
  1119. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1120. * hand in case it has already been processed.
  1121. * (depends on link order, which is apparently not guaranteed)
  1122. */
  1123. dev->device = devid;
  1124. quirk_sis_96x_smbus(dev);
  1125. }
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1127. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1128. /*
  1129. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1130. * and MC97 modem controller are disabled when a second PCI soundcard is
  1131. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1132. * -- bjd
  1133. */
  1134. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1135. {
  1136. u8 val;
  1137. int asus_hides_ac97 = 0;
  1138. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1139. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1140. asus_hides_ac97 = 1;
  1141. }
  1142. if (!asus_hides_ac97)
  1143. return;
  1144. pci_read_config_byte(dev, 0x50, &val);
  1145. if (val & 0xc0) {
  1146. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1147. pci_read_config_byte(dev, 0x50, &val);
  1148. if (val & 0xc0)
  1149. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1150. else
  1151. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1152. }
  1153. }
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1155. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1156. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1157. /*
  1158. * If we are using libata we can drive this chip properly but must
  1159. * do this early on to make the additional device appear during
  1160. * the PCI scanning.
  1161. */
  1162. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1163. {
  1164. u32 conf1, conf5, class;
  1165. u8 hdr;
  1166. /* Only poke fn 0 */
  1167. if (PCI_FUNC(pdev->devfn))
  1168. return;
  1169. pci_read_config_dword(pdev, 0x40, &conf1);
  1170. pci_read_config_dword(pdev, 0x80, &conf5);
  1171. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1172. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1173. switch (pdev->device) {
  1174. case PCI_DEVICE_ID_JMICRON_JMB360:
  1175. /* The controller should be in single function ahci mode */
  1176. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1177. break;
  1178. case PCI_DEVICE_ID_JMICRON_JMB365:
  1179. case PCI_DEVICE_ID_JMICRON_JMB366:
  1180. /* Redirect IDE second PATA port to the right spot */
  1181. conf5 |= (1 << 24);
  1182. /* Fall through */
  1183. case PCI_DEVICE_ID_JMICRON_JMB361:
  1184. case PCI_DEVICE_ID_JMICRON_JMB363:
  1185. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1186. /* Set the class codes correctly and then direct IDE 0 */
  1187. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1188. break;
  1189. case PCI_DEVICE_ID_JMICRON_JMB368:
  1190. /* The controller should be in single function IDE mode */
  1191. conf1 |= 0x00C00000; /* Set 22, 23 */
  1192. break;
  1193. }
  1194. pci_write_config_dword(pdev, 0x40, conf1);
  1195. pci_write_config_dword(pdev, 0x80, conf5);
  1196. /* Update pdev accordingly */
  1197. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1198. pdev->hdr_type = hdr & 0x7f;
  1199. pdev->multifunction = !!(hdr & 0x80);
  1200. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1201. pdev->class = class >> 8;
  1202. }
  1203. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1204. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1205. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1206. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1207. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1208. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1209. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1210. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1211. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1212. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1213. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1214. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1215. #endif
  1216. #ifdef CONFIG_X86_IO_APIC
  1217. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1218. {
  1219. int i;
  1220. if ((pdev->class >> 8) != 0xff00)
  1221. return;
  1222. /* the first BAR is the location of the IO APIC...we must
  1223. * not touch this (and it's already covered by the fixmap), so
  1224. * forcibly insert it into the resource tree */
  1225. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1226. insert_resource(&iomem_resource, &pdev->resource[0]);
  1227. /* The next five BARs all seem to be rubbish, so just clean
  1228. * them out */
  1229. for (i=1; i < 6; i++) {
  1230. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1231. }
  1232. }
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1234. #endif
  1235. int pcie_mch_quirk;
  1236. EXPORT_SYMBOL(pcie_mch_quirk);
  1237. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1238. {
  1239. pcie_mch_quirk = 1;
  1240. }
  1241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1244. /*
  1245. * It's possible for the MSI to get corrupted if shpc and acpi
  1246. * are used together on certain PXH-based systems.
  1247. */
  1248. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1249. {
  1250. pci_msi_off(dev);
  1251. dev->no_msi = 1;
  1252. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1253. }
  1254. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1255. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1256. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1257. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1258. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1259. /*
  1260. * Some Intel PCI Express chipsets have trouble with downstream
  1261. * device power management.
  1262. */
  1263. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1264. {
  1265. pci_pm_d3_delay = 120;
  1266. dev->no_d1d2 = 1;
  1267. }
  1268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1289. /*
  1290. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1291. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1292. * Re-allocate the region if needed...
  1293. */
  1294. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1295. {
  1296. struct resource *r = &dev->resource[0];
  1297. if (r->start & 0x8) {
  1298. r->start = 0;
  1299. r->end = 0xf;
  1300. }
  1301. }
  1302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1303. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1304. quirk_tc86c001_ide);
  1305. static void __devinit quirk_netmos(struct pci_dev *dev)
  1306. {
  1307. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1308. unsigned int num_serial = dev->subsystem_device & 0xf;
  1309. /*
  1310. * These Netmos parts are multiport serial devices with optional
  1311. * parallel ports. Even when parallel ports are present, they
  1312. * are identified as class SERIAL, which means the serial driver
  1313. * will claim them. To prevent this, mark them as class OTHER.
  1314. * These combo devices should be claimed by parport_serial.
  1315. *
  1316. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1317. * of parallel ports and <S> is the number of serial ports.
  1318. */
  1319. switch (dev->device) {
  1320. case PCI_DEVICE_ID_NETMOS_9735:
  1321. case PCI_DEVICE_ID_NETMOS_9745:
  1322. case PCI_DEVICE_ID_NETMOS_9835:
  1323. case PCI_DEVICE_ID_NETMOS_9845:
  1324. case PCI_DEVICE_ID_NETMOS_9855:
  1325. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1326. num_parallel) {
  1327. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1328. "%u serial); changing class SERIAL to OTHER "
  1329. "(use parport_serial)\n",
  1330. dev->device, num_parallel, num_serial);
  1331. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1332. (dev->class & 0xff);
  1333. }
  1334. }
  1335. }
  1336. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1337. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1338. {
  1339. u16 command, pmcsr;
  1340. u8 __iomem *csr;
  1341. u8 cmd_hi;
  1342. int pm;
  1343. switch (dev->device) {
  1344. /* PCI IDs taken from drivers/net/e100.c */
  1345. case 0x1029:
  1346. case 0x1030 ... 0x1034:
  1347. case 0x1038 ... 0x103E:
  1348. case 0x1050 ... 0x1057:
  1349. case 0x1059:
  1350. case 0x1064 ... 0x106B:
  1351. case 0x1091 ... 0x1095:
  1352. case 0x1209:
  1353. case 0x1229:
  1354. case 0x2449:
  1355. case 0x2459:
  1356. case 0x245D:
  1357. case 0x27DC:
  1358. break;
  1359. default:
  1360. return;
  1361. }
  1362. /*
  1363. * Some firmware hands off the e100 with interrupts enabled,
  1364. * which can cause a flood of interrupts if packets are
  1365. * received before the driver attaches to the device. So
  1366. * disable all e100 interrupts here. The driver will
  1367. * re-enable them when it's ready.
  1368. */
  1369. pci_read_config_word(dev, PCI_COMMAND, &command);
  1370. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1371. return;
  1372. /*
  1373. * Check that the device is in the D0 power state. If it's not,
  1374. * there is no point to look any further.
  1375. */
  1376. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1377. if (pm) {
  1378. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1379. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1380. return;
  1381. }
  1382. /* Convert from PCI bus to resource space. */
  1383. csr = ioremap(pci_resource_start(dev, 0), 8);
  1384. if (!csr) {
  1385. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1386. return;
  1387. }
  1388. cmd_hi = readb(csr + 3);
  1389. if (cmd_hi == 0) {
  1390. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1391. "disabling\n");
  1392. writeb(1, csr + 3);
  1393. }
  1394. iounmap(csr);
  1395. }
  1396. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1397. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1398. {
  1399. /* rev 1 ncr53c810 chips don't set the class at all which means
  1400. * they don't get their resources remapped. Fix that here.
  1401. */
  1402. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1403. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1404. dev->class = PCI_CLASS_STORAGE_SCSI;
  1405. }
  1406. }
  1407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1408. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1409. {
  1410. while (f < end) {
  1411. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1412. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1413. #ifdef DEBUG
  1414. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  1415. #endif
  1416. f->hook(dev);
  1417. }
  1418. f++;
  1419. }
  1420. }
  1421. extern struct pci_fixup __start_pci_fixups_early[];
  1422. extern struct pci_fixup __end_pci_fixups_early[];
  1423. extern struct pci_fixup __start_pci_fixups_header[];
  1424. extern struct pci_fixup __end_pci_fixups_header[];
  1425. extern struct pci_fixup __start_pci_fixups_final[];
  1426. extern struct pci_fixup __end_pci_fixups_final[];
  1427. extern struct pci_fixup __start_pci_fixups_enable[];
  1428. extern struct pci_fixup __end_pci_fixups_enable[];
  1429. extern struct pci_fixup __start_pci_fixups_resume[];
  1430. extern struct pci_fixup __end_pci_fixups_resume[];
  1431. extern struct pci_fixup __start_pci_fixups_resume_early[];
  1432. extern struct pci_fixup __end_pci_fixups_resume_early[];
  1433. extern struct pci_fixup __start_pci_fixups_suspend[];
  1434. extern struct pci_fixup __end_pci_fixups_suspend[];
  1435. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1436. {
  1437. struct pci_fixup *start, *end;
  1438. switch(pass) {
  1439. case pci_fixup_early:
  1440. start = __start_pci_fixups_early;
  1441. end = __end_pci_fixups_early;
  1442. break;
  1443. case pci_fixup_header:
  1444. start = __start_pci_fixups_header;
  1445. end = __end_pci_fixups_header;
  1446. break;
  1447. case pci_fixup_final:
  1448. start = __start_pci_fixups_final;
  1449. end = __end_pci_fixups_final;
  1450. break;
  1451. case pci_fixup_enable:
  1452. start = __start_pci_fixups_enable;
  1453. end = __end_pci_fixups_enable;
  1454. break;
  1455. case pci_fixup_resume:
  1456. start = __start_pci_fixups_resume;
  1457. end = __end_pci_fixups_resume;
  1458. break;
  1459. case pci_fixup_resume_early:
  1460. start = __start_pci_fixups_resume_early;
  1461. end = __end_pci_fixups_resume_early;
  1462. break;
  1463. case pci_fixup_suspend:
  1464. start = __start_pci_fixups_suspend;
  1465. end = __end_pci_fixups_suspend;
  1466. break;
  1467. default:
  1468. /* stupid compiler warning, you would think with an enum... */
  1469. return;
  1470. }
  1471. pci_do_fixups(dev, start, end);
  1472. }
  1473. EXPORT_SYMBOL(pci_fixup_device);
  1474. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1475. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1476. {
  1477. u16 en1k;
  1478. u8 io_base_lo, io_limit_lo;
  1479. unsigned long base, limit;
  1480. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1481. pci_read_config_word(dev, 0x40, &en1k);
  1482. if (en1k & 0x200) {
  1483. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1484. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1485. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1486. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1487. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1488. if (base <= limit) {
  1489. res->start = base;
  1490. res->end = limit + 0x3ff;
  1491. }
  1492. }
  1493. }
  1494. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1495. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1496. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1497. * in drivers/pci/setup-bus.c
  1498. */
  1499. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1500. {
  1501. u16 en1k, iobl_adr, iobl_adr_1k;
  1502. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1503. pci_read_config_word(dev, 0x40, &en1k);
  1504. if (en1k & 0x200) {
  1505. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1506. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1507. if (iobl_adr != iobl_adr_1k) {
  1508. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1509. iobl_adr,iobl_adr_1k);
  1510. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1511. }
  1512. }
  1513. }
  1514. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1515. /* Under some circumstances, AER is not linked with extended capabilities.
  1516. * Force it to be linked by setting the corresponding control bit in the
  1517. * config space.
  1518. */
  1519. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1520. {
  1521. uint8_t b;
  1522. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1523. if (!(b & 0x20)) {
  1524. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1525. dev_info(&dev->dev,
  1526. "Linking AER extended capability\n");
  1527. }
  1528. }
  1529. }
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1531. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1532. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1533. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1534. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1535. {
  1536. /*
  1537. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1538. * which causes unspecified timing errors with a VT6212L on the PCI
  1539. * bus leading to USB2.0 packet loss. The defaults are that these
  1540. * features are turned off but some BIOSes turn them on.
  1541. */
  1542. uint8_t b;
  1543. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1544. if (b & 0x40) {
  1545. /* Turn off PCI Bus Parking */
  1546. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1547. dev_info(&dev->dev,
  1548. "Disabling VIA CX700 PCI parking\n");
  1549. }
  1550. }
  1551. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1552. if (b != 0) {
  1553. /* Turn off PCI Master read caching */
  1554. pci_write_config_byte(dev, 0x72, 0x0);
  1555. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1556. pci_write_config_byte(dev, 0x75, 0x1);
  1557. /* Disable "Read FIFO Timer" */
  1558. pci_write_config_byte(dev, 0x77, 0x0);
  1559. dev_info(&dev->dev,
  1560. "Disabling VIA CX700 PCI caching\n");
  1561. }
  1562. }
  1563. }
  1564. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1565. /*
  1566. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1567. * VPD end tag will hang the device. This problem was initially
  1568. * observed when a vpd entry was created in sysfs
  1569. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1570. * will dump 32k of data. Reading a full 32k will cause an access
  1571. * beyond the VPD end tag causing the device to hang. Once the device
  1572. * is hung, the bnx2 driver will not be able to reset the device.
  1573. * We believe that it is legal to read beyond the end tag and
  1574. * therefore the solution is to limit the read/write length.
  1575. */
  1576. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1577. {
  1578. /*
  1579. * Only disable the VPD capability for 5706, 5706S, 5708,
  1580. * 5708S and 5709 rev. A
  1581. */
  1582. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1583. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1584. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1585. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1586. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1587. (dev->revision & 0xf0) == 0x0)) {
  1588. if (dev->vpd)
  1589. dev->vpd->len = 0x80;
  1590. }
  1591. }
  1592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1593. PCI_DEVICE_ID_NX2_5706,
  1594. quirk_brcm_570x_limit_vpd);
  1595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1596. PCI_DEVICE_ID_NX2_5706S,
  1597. quirk_brcm_570x_limit_vpd);
  1598. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1599. PCI_DEVICE_ID_NX2_5708,
  1600. quirk_brcm_570x_limit_vpd);
  1601. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1602. PCI_DEVICE_ID_NX2_5708S,
  1603. quirk_brcm_570x_limit_vpd);
  1604. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1605. PCI_DEVICE_ID_NX2_5709,
  1606. quirk_brcm_570x_limit_vpd);
  1607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
  1608. PCI_DEVICE_ID_NX2_5709S,
  1609. quirk_brcm_570x_limit_vpd);
  1610. #ifdef CONFIG_PCI_MSI
  1611. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1612. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1613. * some other busses controlled by the chipset even if Linux is not
  1614. * aware of it. Instead of setting the flag on all busses in the
  1615. * machine, simply disable MSI globally.
  1616. */
  1617. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1618. {
  1619. pci_no_msi();
  1620. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1621. }
  1622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1623. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1624. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1625. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1626. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1627. /* Disable MSI on chipsets that are known to not support it */
  1628. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1629. {
  1630. if (dev->subordinate) {
  1631. dev_warn(&dev->dev, "MSI quirk detected; "
  1632. "subordinate MSI disabled\n");
  1633. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1634. }
  1635. }
  1636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1637. /* Go through the list of Hypertransport capabilities and
  1638. * return 1 if a HT MSI capability is found and enabled */
  1639. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1640. {
  1641. int pos, ttl = 48;
  1642. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1643. while (pos && ttl--) {
  1644. u8 flags;
  1645. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1646. &flags) == 0)
  1647. {
  1648. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1649. flags & HT_MSI_FLAGS_ENABLE ?
  1650. "enabled" : "disabled");
  1651. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1652. }
  1653. pos = pci_find_next_ht_capability(dev, pos,
  1654. HT_CAPTYPE_MSI_MAPPING);
  1655. }
  1656. return 0;
  1657. }
  1658. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1659. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1660. {
  1661. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1662. dev_warn(&dev->dev, "MSI quirk detected; "
  1663. "subordinate MSI disabled\n");
  1664. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1665. }
  1666. }
  1667. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1668. quirk_msi_ht_cap);
  1669. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1670. * MSI are supported if the MSI capability set in any of these mappings.
  1671. */
  1672. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1673. {
  1674. struct pci_dev *pdev;
  1675. if (!dev->subordinate)
  1676. return;
  1677. /* check HT MSI cap on this chipset and the root one.
  1678. * a single one having MSI is enough to be sure that MSI are supported.
  1679. */
  1680. pdev = pci_get_slot(dev->bus, 0);
  1681. if (!pdev)
  1682. return;
  1683. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1684. dev_warn(&dev->dev, "MSI quirk detected; "
  1685. "subordinate MSI disabled\n");
  1686. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1687. }
  1688. pci_dev_put(pdev);
  1689. }
  1690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1691. quirk_nvidia_ck804_msi_ht_cap);
  1692. /* Force enable MSI mapping capability on HT bridges */
  1693. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1694. {
  1695. int pos, ttl = 48;
  1696. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1697. while (pos && ttl--) {
  1698. u8 flags;
  1699. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1700. &flags) == 0) {
  1701. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1702. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1703. flags | HT_MSI_FLAGS_ENABLE);
  1704. }
  1705. pos = pci_find_next_ht_capability(dev, pos,
  1706. HT_CAPTYPE_MSI_MAPPING);
  1707. }
  1708. }
  1709. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1710. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1711. ht_enable_msi_mapping);
  1712. static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
  1713. {
  1714. struct pci_dev *host_bridge;
  1715. int pos, ttl = 48;
  1716. /*
  1717. * HT MSI mapping should be disabled on devices that are below
  1718. * a non-Hypertransport host bridge. Locate the host bridge...
  1719. */
  1720. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  1721. if (host_bridge == NULL) {
  1722. dev_warn(&dev->dev,
  1723. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  1724. return;
  1725. }
  1726. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1727. if (pos != 0) {
  1728. /* Host bridge is to HT */
  1729. ht_enable_msi_mapping(dev);
  1730. return;
  1731. }
  1732. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  1733. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1734. while (pos && ttl--) {
  1735. u8 flags;
  1736. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1737. &flags) == 0) {
  1738. dev_info(&dev->dev, "Disabling HT MSI mapping");
  1739. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1740. flags & ~HT_MSI_FLAGS_ENABLE);
  1741. }
  1742. pos = pci_find_next_ht_capability(dev, pos,
  1743. HT_CAPTYPE_MSI_MAPPING);
  1744. }
  1745. }
  1746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1747. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1748. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1749. {
  1750. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1751. }
  1752. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  1753. {
  1754. struct pci_dev *p;
  1755. /* SB700 MSI issue will be fixed at HW level from revision A21,
  1756. * we need check PCI REVISION ID of SMBus controller to get SB700
  1757. * revision.
  1758. */
  1759. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  1760. NULL);
  1761. if (!p)
  1762. return;
  1763. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  1764. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1765. pci_dev_put(p);
  1766. }
  1767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1768. PCI_DEVICE_ID_TIGON3_5780,
  1769. quirk_msi_intx_disable_bug);
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1771. PCI_DEVICE_ID_TIGON3_5780S,
  1772. quirk_msi_intx_disable_bug);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1774. PCI_DEVICE_ID_TIGON3_5714,
  1775. quirk_msi_intx_disable_bug);
  1776. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1777. PCI_DEVICE_ID_TIGON3_5714S,
  1778. quirk_msi_intx_disable_bug);
  1779. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1780. PCI_DEVICE_ID_TIGON3_5715,
  1781. quirk_msi_intx_disable_bug);
  1782. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1783. PCI_DEVICE_ID_TIGON3_5715S,
  1784. quirk_msi_intx_disable_bug);
  1785. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1786. quirk_msi_intx_disable_ati_bug);
  1787. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1788. quirk_msi_intx_disable_ati_bug);
  1789. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1790. quirk_msi_intx_disable_ati_bug);
  1791. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1792. quirk_msi_intx_disable_ati_bug);
  1793. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1794. quirk_msi_intx_disable_ati_bug);
  1795. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1796. quirk_msi_intx_disable_bug);
  1797. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1798. quirk_msi_intx_disable_bug);
  1799. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1800. quirk_msi_intx_disable_bug);
  1801. #endif /* CONFIG_PCI_MSI */