i915_gem_gtt.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  34. #define GEN6_PDE_VALID (1 << 0)
  35. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  36. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  37. #define GEN6_PTE_VALID (1 << 0)
  38. #define GEN6_PTE_UNCACHED (1 << 1)
  39. #define HSW_PTE_UNCACHED (0)
  40. #define GEN6_PTE_CACHE_LLC (2 << 1)
  41. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  42. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  43. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  44. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  45. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  46. */
  47. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  48. (((bits) & 0x8) << (11 - 3)))
  49. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  50. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  51. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  52. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  53. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  54. enum i915_cache_level level,
  55. bool valid)
  56. {
  57. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  58. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  59. switch (level) {
  60. case I915_CACHE_L3_LLC:
  61. case I915_CACHE_LLC:
  62. pte |= GEN6_PTE_CACHE_LLC;
  63. break;
  64. case I915_CACHE_NONE:
  65. pte |= GEN6_PTE_UNCACHED;
  66. break;
  67. default:
  68. WARN_ON(1);
  69. }
  70. return pte;
  71. }
  72. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  73. enum i915_cache_level level,
  74. bool valid)
  75. {
  76. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  77. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  78. switch (level) {
  79. case I915_CACHE_L3_LLC:
  80. pte |= GEN7_PTE_CACHE_L3_LLC;
  81. break;
  82. case I915_CACHE_LLC:
  83. pte |= GEN6_PTE_CACHE_LLC;
  84. break;
  85. case I915_CACHE_NONE:
  86. pte |= GEN6_PTE_UNCACHED;
  87. break;
  88. default:
  89. WARN_ON(1);
  90. }
  91. return pte;
  92. }
  93. #define BYT_PTE_WRITEABLE (1 << 1)
  94. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  95. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  96. enum i915_cache_level level,
  97. bool valid)
  98. {
  99. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  100. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  101. /* Mark the page as writeable. Other platforms don't have a
  102. * setting for read-only/writable, so this matches that behavior.
  103. */
  104. pte |= BYT_PTE_WRITEABLE;
  105. if (level != I915_CACHE_NONE)
  106. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  107. return pte;
  108. }
  109. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  110. enum i915_cache_level level,
  111. bool valid)
  112. {
  113. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  114. pte |= HSW_PTE_ADDR_ENCODE(addr);
  115. if (level != I915_CACHE_NONE)
  116. pte |= HSW_WB_LLC_AGE3;
  117. return pte;
  118. }
  119. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  120. enum i915_cache_level level,
  121. bool valid)
  122. {
  123. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  124. pte |= HSW_PTE_ADDR_ENCODE(addr);
  125. switch (level) {
  126. case I915_CACHE_NONE:
  127. break;
  128. case I915_CACHE_WT:
  129. pte |= HSW_WT_ELLC_LLC_AGE0;
  130. break;
  131. default:
  132. pte |= HSW_WB_ELLC_LLC_AGE0;
  133. break;
  134. }
  135. return pte;
  136. }
  137. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  138. {
  139. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  140. gen6_gtt_pte_t __iomem *pd_addr;
  141. uint32_t pd_entry;
  142. int i;
  143. WARN_ON(ppgtt->pd_offset & 0x3f);
  144. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  145. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  146. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  147. dma_addr_t pt_addr;
  148. pt_addr = ppgtt->pt_dma_addr[i];
  149. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  150. pd_entry |= GEN6_PDE_VALID;
  151. writel(pd_entry, pd_addr + i);
  152. }
  153. readl(pd_addr);
  154. }
  155. static int gen6_ppgtt_enable(struct drm_device *dev)
  156. {
  157. drm_i915_private_t *dev_priv = dev->dev_private;
  158. uint32_t pd_offset;
  159. struct intel_ring_buffer *ring;
  160. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  161. int i;
  162. BUG_ON(ppgtt->pd_offset & 0x3f);
  163. gen6_write_pdes(ppgtt);
  164. pd_offset = ppgtt->pd_offset;
  165. pd_offset /= 64; /* in cachelines, */
  166. pd_offset <<= 16;
  167. if (INTEL_INFO(dev)->gen == 6) {
  168. uint32_t ecochk, gab_ctl, ecobits;
  169. ecobits = I915_READ(GAC_ECO_BITS);
  170. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  171. ECOBITS_PPGTT_CACHE64B);
  172. gab_ctl = I915_READ(GAB_CTL);
  173. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  174. ecochk = I915_READ(GAM_ECOCHK);
  175. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  176. ECOCHK_PPGTT_CACHE64B);
  177. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  178. } else if (INTEL_INFO(dev)->gen >= 7) {
  179. uint32_t ecochk, ecobits;
  180. ecobits = I915_READ(GAC_ECO_BITS);
  181. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  182. ecochk = I915_READ(GAM_ECOCHK);
  183. if (IS_HASWELL(dev)) {
  184. ecochk |= ECOCHK_PPGTT_WB_HSW;
  185. } else {
  186. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  187. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  188. }
  189. I915_WRITE(GAM_ECOCHK, ecochk);
  190. /* GFX_MODE is per-ring on gen7+ */
  191. }
  192. for_each_ring(ring, dev_priv, i) {
  193. if (INTEL_INFO(dev)->gen >= 7)
  194. I915_WRITE(RING_MODE_GEN7(ring),
  195. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  196. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  197. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  198. }
  199. return 0;
  200. }
  201. /* PPGTT support for Sandybdrige/Gen6 and later */
  202. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  203. unsigned first_entry,
  204. unsigned num_entries)
  205. {
  206. struct i915_hw_ppgtt *ppgtt =
  207. container_of(vm, struct i915_hw_ppgtt, base);
  208. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  209. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  210. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  211. unsigned last_pte, i;
  212. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  213. while (num_entries) {
  214. last_pte = first_pte + num_entries;
  215. if (last_pte > I915_PPGTT_PT_ENTRIES)
  216. last_pte = I915_PPGTT_PT_ENTRIES;
  217. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  218. for (i = first_pte; i < last_pte; i++)
  219. pt_vaddr[i] = scratch_pte;
  220. kunmap_atomic(pt_vaddr);
  221. num_entries -= last_pte - first_pte;
  222. first_pte = 0;
  223. act_pt++;
  224. }
  225. }
  226. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  227. struct sg_table *pages,
  228. unsigned first_entry,
  229. enum i915_cache_level cache_level)
  230. {
  231. struct i915_hw_ppgtt *ppgtt =
  232. container_of(vm, struct i915_hw_ppgtt, base);
  233. gen6_gtt_pte_t *pt_vaddr;
  234. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  235. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  236. struct sg_page_iter sg_iter;
  237. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  238. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  239. dma_addr_t page_addr;
  240. page_addr = sg_page_iter_dma_address(&sg_iter);
  241. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
  242. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  243. kunmap_atomic(pt_vaddr);
  244. act_pt++;
  245. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  246. act_pte = 0;
  247. }
  248. }
  249. kunmap_atomic(pt_vaddr);
  250. }
  251. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  252. {
  253. struct i915_hw_ppgtt *ppgtt =
  254. container_of(vm, struct i915_hw_ppgtt, base);
  255. int i;
  256. drm_mm_takedown(&ppgtt->base.mm);
  257. if (ppgtt->pt_dma_addr) {
  258. for (i = 0; i < ppgtt->num_pd_entries; i++)
  259. pci_unmap_page(ppgtt->base.dev->pdev,
  260. ppgtt->pt_dma_addr[i],
  261. 4096, PCI_DMA_BIDIRECTIONAL);
  262. }
  263. kfree(ppgtt->pt_dma_addr);
  264. for (i = 0; i < ppgtt->num_pd_entries; i++)
  265. __free_page(ppgtt->pt_pages[i]);
  266. kfree(ppgtt->pt_pages);
  267. kfree(ppgtt);
  268. }
  269. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  270. {
  271. struct drm_device *dev = ppgtt->base.dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. unsigned first_pd_entry_in_global_pt;
  274. int i;
  275. int ret = -ENOMEM;
  276. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  277. * entries. For aliasing ppgtt support we just steal them at the end for
  278. * now. */
  279. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  280. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  281. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  282. ppgtt->enable = gen6_ppgtt_enable;
  283. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  284. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  285. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  286. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  287. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  288. GFP_KERNEL);
  289. if (!ppgtt->pt_pages)
  290. return -ENOMEM;
  291. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  292. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  293. if (!ppgtt->pt_pages[i])
  294. goto err_pt_alloc;
  295. }
  296. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  297. GFP_KERNEL);
  298. if (!ppgtt->pt_dma_addr)
  299. goto err_pt_alloc;
  300. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  301. dma_addr_t pt_addr;
  302. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  303. PCI_DMA_BIDIRECTIONAL);
  304. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  305. ret = -EIO;
  306. goto err_pd_pin;
  307. }
  308. ppgtt->pt_dma_addr[i] = pt_addr;
  309. }
  310. ppgtt->base.clear_range(&ppgtt->base, 0,
  311. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES);
  312. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  313. return 0;
  314. err_pd_pin:
  315. if (ppgtt->pt_dma_addr) {
  316. for (i--; i >= 0; i--)
  317. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  318. 4096, PCI_DMA_BIDIRECTIONAL);
  319. }
  320. err_pt_alloc:
  321. kfree(ppgtt->pt_dma_addr);
  322. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  323. if (ppgtt->pt_pages[i])
  324. __free_page(ppgtt->pt_pages[i]);
  325. }
  326. kfree(ppgtt->pt_pages);
  327. return ret;
  328. }
  329. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  330. {
  331. struct drm_i915_private *dev_priv = dev->dev_private;
  332. struct i915_hw_ppgtt *ppgtt;
  333. int ret;
  334. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  335. if (!ppgtt)
  336. return -ENOMEM;
  337. ppgtt->base.dev = dev;
  338. if (INTEL_INFO(dev)->gen < 8)
  339. ret = gen6_ppgtt_init(ppgtt);
  340. else
  341. BUG();
  342. if (ret)
  343. kfree(ppgtt);
  344. else {
  345. dev_priv->mm.aliasing_ppgtt = ppgtt;
  346. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  347. ppgtt->base.total);
  348. }
  349. return ret;
  350. }
  351. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  352. {
  353. struct drm_i915_private *dev_priv = dev->dev_private;
  354. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  355. if (!ppgtt)
  356. return;
  357. ppgtt->base.cleanup(&ppgtt->base);
  358. dev_priv->mm.aliasing_ppgtt = NULL;
  359. }
  360. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  361. struct drm_i915_gem_object *obj,
  362. enum i915_cache_level cache_level)
  363. {
  364. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  365. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  366. cache_level);
  367. }
  368. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  369. struct drm_i915_gem_object *obj)
  370. {
  371. ppgtt->base.clear_range(&ppgtt->base,
  372. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  373. obj->base.size >> PAGE_SHIFT);
  374. }
  375. extern int intel_iommu_gfx_mapped;
  376. /* Certain Gen5 chipsets require require idling the GPU before
  377. * unmapping anything from the GTT when VT-d is enabled.
  378. */
  379. static inline bool needs_idle_maps(struct drm_device *dev)
  380. {
  381. #ifdef CONFIG_INTEL_IOMMU
  382. /* Query intel_iommu to see if we need the workaround. Presumably that
  383. * was loaded first.
  384. */
  385. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  386. return true;
  387. #endif
  388. return false;
  389. }
  390. static bool do_idling(struct drm_i915_private *dev_priv)
  391. {
  392. bool ret = dev_priv->mm.interruptible;
  393. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  394. dev_priv->mm.interruptible = false;
  395. if (i915_gpu_idle(dev_priv->dev)) {
  396. DRM_ERROR("Couldn't idle GPU\n");
  397. /* Wait a bit, in hopes it avoids the hang */
  398. udelay(10);
  399. }
  400. }
  401. return ret;
  402. }
  403. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  404. {
  405. if (unlikely(dev_priv->gtt.do_idle_maps))
  406. dev_priv->mm.interruptible = interruptible;
  407. }
  408. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  409. {
  410. struct drm_i915_private *dev_priv = dev->dev_private;
  411. struct drm_i915_gem_object *obj;
  412. /* First fill our portion of the GTT with scratch pages */
  413. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  414. dev_priv->gtt.base.start / PAGE_SIZE,
  415. dev_priv->gtt.base.total / PAGE_SIZE);
  416. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  417. i915_gem_clflush_object(obj, obj->pin_display);
  418. i915_gem_gtt_bind_object(obj, obj->cache_level);
  419. }
  420. i915_gem_chipset_flush(dev);
  421. }
  422. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  423. {
  424. if (obj->has_dma_mapping)
  425. return 0;
  426. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  427. obj->pages->sgl, obj->pages->nents,
  428. PCI_DMA_BIDIRECTIONAL))
  429. return -ENOSPC;
  430. return 0;
  431. }
  432. /*
  433. * Binds an object into the global gtt with the specified cache level. The object
  434. * will be accessible to the GPU via commands whose operands reference offsets
  435. * within the global GTT as well as accessible by the GPU through the GMADR
  436. * mapped BAR (dev_priv->mm.gtt->gtt).
  437. */
  438. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  439. struct sg_table *st,
  440. unsigned int first_entry,
  441. enum i915_cache_level level)
  442. {
  443. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  444. gen6_gtt_pte_t __iomem *gtt_entries =
  445. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  446. int i = 0;
  447. struct sg_page_iter sg_iter;
  448. dma_addr_t addr;
  449. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  450. addr = sg_page_iter_dma_address(&sg_iter);
  451. iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
  452. i++;
  453. }
  454. /* XXX: This serves as a posting read to make sure that the PTE has
  455. * actually been updated. There is some concern that even though
  456. * registers and PTEs are within the same BAR that they are potentially
  457. * of NUMA access patterns. Therefore, even with the way we assume
  458. * hardware should work, we must keep this posting read for paranoia.
  459. */
  460. if (i != 0)
  461. WARN_ON(readl(&gtt_entries[i-1]) !=
  462. vm->pte_encode(addr, level, true));
  463. /* This next bit makes the above posting read even more important. We
  464. * want to flush the TLBs only after we're certain all the PTE updates
  465. * have finished.
  466. */
  467. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  468. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  469. }
  470. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  471. unsigned int first_entry,
  472. unsigned int num_entries)
  473. {
  474. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  475. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  476. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  477. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  478. int i;
  479. if (WARN(num_entries > max_entries,
  480. "First entry = %d; Num entries = %d (max=%d)\n",
  481. first_entry, num_entries, max_entries))
  482. num_entries = max_entries;
  483. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  484. for (i = 0; i < num_entries; i++)
  485. iowrite32(scratch_pte, &gtt_base[i]);
  486. readl(gtt_base);
  487. }
  488. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  489. struct sg_table *st,
  490. unsigned int pg_start,
  491. enum i915_cache_level cache_level)
  492. {
  493. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  494. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  495. intel_gtt_insert_sg_entries(st, pg_start, flags);
  496. }
  497. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  498. unsigned int first_entry,
  499. unsigned int num_entries)
  500. {
  501. intel_gtt_clear_range(first_entry, num_entries);
  502. }
  503. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  504. enum i915_cache_level cache_level)
  505. {
  506. struct drm_device *dev = obj->base.dev;
  507. struct drm_i915_private *dev_priv = dev->dev_private;
  508. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  509. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  510. entry,
  511. cache_level);
  512. obj->has_global_gtt_mapping = 1;
  513. }
  514. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  515. {
  516. struct drm_device *dev = obj->base.dev;
  517. struct drm_i915_private *dev_priv = dev->dev_private;
  518. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  519. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  520. entry,
  521. obj->base.size >> PAGE_SHIFT);
  522. obj->has_global_gtt_mapping = 0;
  523. }
  524. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  525. {
  526. struct drm_device *dev = obj->base.dev;
  527. struct drm_i915_private *dev_priv = dev->dev_private;
  528. bool interruptible;
  529. interruptible = do_idling(dev_priv);
  530. if (!obj->has_dma_mapping)
  531. dma_unmap_sg(&dev->pdev->dev,
  532. obj->pages->sgl, obj->pages->nents,
  533. PCI_DMA_BIDIRECTIONAL);
  534. undo_idling(dev_priv, interruptible);
  535. }
  536. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  537. unsigned long color,
  538. unsigned long *start,
  539. unsigned long *end)
  540. {
  541. if (node->color != color)
  542. *start += 4096;
  543. if (!list_empty(&node->node_list)) {
  544. node = list_entry(node->node_list.next,
  545. struct drm_mm_node,
  546. node_list);
  547. if (node->allocated && node->color != color)
  548. *end -= 4096;
  549. }
  550. }
  551. void i915_gem_setup_global_gtt(struct drm_device *dev,
  552. unsigned long start,
  553. unsigned long mappable_end,
  554. unsigned long end)
  555. {
  556. /* Let GEM Manage all of the aperture.
  557. *
  558. * However, leave one page at the end still bound to the scratch page.
  559. * There are a number of places where the hardware apparently prefetches
  560. * past the end of the object, and we've seen multiple hangs with the
  561. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  562. * aperture. One page should be enough to keep any prefetching inside
  563. * of the aperture.
  564. */
  565. struct drm_i915_private *dev_priv = dev->dev_private;
  566. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  567. struct drm_mm_node *entry;
  568. struct drm_i915_gem_object *obj;
  569. unsigned long hole_start, hole_end;
  570. BUG_ON(mappable_end > end);
  571. /* Subtract the guard page ... */
  572. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  573. if (!HAS_LLC(dev))
  574. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  575. /* Mark any preallocated objects as occupied */
  576. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  577. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  578. int ret;
  579. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  580. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  581. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  582. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  583. if (ret)
  584. DRM_DEBUG_KMS("Reservation failed\n");
  585. obj->has_global_gtt_mapping = 1;
  586. list_add(&vma->vma_link, &obj->vma_list);
  587. }
  588. dev_priv->gtt.base.start = start;
  589. dev_priv->gtt.base.total = end - start;
  590. /* Clear any non-preallocated blocks */
  591. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  592. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  593. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  594. hole_start, hole_end);
  595. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count);
  596. }
  597. /* And finally clear the reserved guard page */
  598. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1);
  599. }
  600. static bool
  601. intel_enable_ppgtt(struct drm_device *dev)
  602. {
  603. if (i915_enable_ppgtt >= 0)
  604. return i915_enable_ppgtt;
  605. #ifdef CONFIG_INTEL_IOMMU
  606. /* Disable ppgtt on SNB if VT-d is on. */
  607. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  608. return false;
  609. #endif
  610. return true;
  611. }
  612. void i915_gem_init_global_gtt(struct drm_device *dev)
  613. {
  614. struct drm_i915_private *dev_priv = dev->dev_private;
  615. unsigned long gtt_size, mappable_size;
  616. gtt_size = dev_priv->gtt.base.total;
  617. mappable_size = dev_priv->gtt.mappable_end;
  618. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  619. int ret;
  620. if (INTEL_INFO(dev)->gen <= 7) {
  621. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  622. * aperture accordingly when using aliasing ppgtt. */
  623. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  624. }
  625. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  626. ret = i915_gem_init_aliasing_ppgtt(dev);
  627. if (!ret)
  628. return;
  629. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  630. drm_mm_takedown(&dev_priv->gtt.base.mm);
  631. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  632. }
  633. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  634. }
  635. static int setup_scratch_page(struct drm_device *dev)
  636. {
  637. struct drm_i915_private *dev_priv = dev->dev_private;
  638. struct page *page;
  639. dma_addr_t dma_addr;
  640. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  641. if (page == NULL)
  642. return -ENOMEM;
  643. get_page(page);
  644. set_pages_uc(page, 1);
  645. #ifdef CONFIG_INTEL_IOMMU
  646. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  647. PCI_DMA_BIDIRECTIONAL);
  648. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  649. return -EINVAL;
  650. #else
  651. dma_addr = page_to_phys(page);
  652. #endif
  653. dev_priv->gtt.base.scratch.page = page;
  654. dev_priv->gtt.base.scratch.addr = dma_addr;
  655. return 0;
  656. }
  657. static void teardown_scratch_page(struct drm_device *dev)
  658. {
  659. struct drm_i915_private *dev_priv = dev->dev_private;
  660. struct page *page = dev_priv->gtt.base.scratch.page;
  661. set_pages_wb(page, 1);
  662. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  663. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  664. put_page(page);
  665. __free_page(page);
  666. }
  667. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  668. {
  669. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  670. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  671. return snb_gmch_ctl << 20;
  672. }
  673. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  674. {
  675. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  676. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  677. return snb_gmch_ctl << 25; /* 32 MB units */
  678. }
  679. static int gen6_gmch_probe(struct drm_device *dev,
  680. size_t *gtt_total,
  681. size_t *stolen,
  682. phys_addr_t *mappable_base,
  683. unsigned long *mappable_end)
  684. {
  685. struct drm_i915_private *dev_priv = dev->dev_private;
  686. phys_addr_t gtt_bus_addr;
  687. unsigned int gtt_size;
  688. u16 snb_gmch_ctl;
  689. int ret;
  690. *mappable_base = pci_resource_start(dev->pdev, 2);
  691. *mappable_end = pci_resource_len(dev->pdev, 2);
  692. /* 64/512MB is the current min/max we actually know of, but this is just
  693. * a coarse sanity check.
  694. */
  695. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  696. DRM_ERROR("Unknown GMADR size (%lx)\n",
  697. dev_priv->gtt.mappable_end);
  698. return -ENXIO;
  699. }
  700. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  701. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  702. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  703. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  704. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  705. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  706. /* For Modern GENs the PTEs and register space are split in the BAR */
  707. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  708. (pci_resource_len(dev->pdev, 0) / 2);
  709. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  710. if (!dev_priv->gtt.gsm) {
  711. DRM_ERROR("Failed to map the gtt page table\n");
  712. return -ENOMEM;
  713. }
  714. ret = setup_scratch_page(dev);
  715. if (ret)
  716. DRM_ERROR("Scratch setup failed\n");
  717. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  718. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  719. return ret;
  720. }
  721. static void gen6_gmch_remove(struct i915_address_space *vm)
  722. {
  723. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  724. iounmap(gtt->gsm);
  725. teardown_scratch_page(vm->dev);
  726. }
  727. static int i915_gmch_probe(struct drm_device *dev,
  728. size_t *gtt_total,
  729. size_t *stolen,
  730. phys_addr_t *mappable_base,
  731. unsigned long *mappable_end)
  732. {
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. int ret;
  735. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  736. if (!ret) {
  737. DRM_ERROR("failed to set up gmch\n");
  738. return -EIO;
  739. }
  740. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  741. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  742. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  743. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  744. return 0;
  745. }
  746. static void i915_gmch_remove(struct i915_address_space *vm)
  747. {
  748. intel_gmch_remove();
  749. }
  750. int i915_gem_gtt_init(struct drm_device *dev)
  751. {
  752. struct drm_i915_private *dev_priv = dev->dev_private;
  753. struct i915_gtt *gtt = &dev_priv->gtt;
  754. int ret;
  755. if (INTEL_INFO(dev)->gen <= 5) {
  756. gtt->gtt_probe = i915_gmch_probe;
  757. gtt->base.cleanup = i915_gmch_remove;
  758. } else {
  759. gtt->gtt_probe = gen6_gmch_probe;
  760. gtt->base.cleanup = gen6_gmch_remove;
  761. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  762. gtt->base.pte_encode = iris_pte_encode;
  763. else if (IS_HASWELL(dev))
  764. gtt->base.pte_encode = hsw_pte_encode;
  765. else if (IS_VALLEYVIEW(dev))
  766. gtt->base.pte_encode = byt_pte_encode;
  767. else if (INTEL_INFO(dev)->gen >= 7)
  768. gtt->base.pte_encode = ivb_pte_encode;
  769. else
  770. gtt->base.pte_encode = snb_pte_encode;
  771. }
  772. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  773. &gtt->mappable_base, &gtt->mappable_end);
  774. if (ret)
  775. return ret;
  776. gtt->base.dev = dev;
  777. /* GMADR is the PCI mmio aperture into the global GTT. */
  778. DRM_INFO("Memory usable by graphics device = %zdM\n",
  779. gtt->base.total >> 20);
  780. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  781. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  782. return 0;
  783. }