omap-sham.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/irq.h>
  24. #include <linux/io.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <linux/omap-dma.h>
  38. #include <mach/irqs.h>
  39. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  40. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  41. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  42. #define MD5_DIGEST_SIZE 16
  43. #define SHA_REG_DIGCNT 0x14
  44. #define SHA_REG_CTRL 0x18
  45. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  46. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  47. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  48. #define SHA_REG_CTRL_ALGO (1 << 2)
  49. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  50. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  51. #define SHA_REG_REV 0x5C
  52. #define SHA_REG_REV_MAJOR 0xF0
  53. #define SHA_REG_REV_MINOR 0x0F
  54. #define SHA_REG_MASK 0x60
  55. #define SHA_REG_MASK_DMA_EN (1 << 3)
  56. #define SHA_REG_MASK_IT_EN (1 << 2)
  57. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  58. #define SHA_REG_AUTOIDLE (1 << 0)
  59. #define SHA_REG_SYSSTATUS 0x64
  60. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  61. #define DEFAULT_TIMEOUT_INTERVAL HZ
  62. /* mostly device flags */
  63. #define FLAGS_BUSY 0
  64. #define FLAGS_FINAL 1
  65. #define FLAGS_DMA_ACTIVE 2
  66. #define FLAGS_OUTPUT_READY 3
  67. #define FLAGS_INIT 4
  68. #define FLAGS_CPU 5
  69. #define FLAGS_DMA_READY 6
  70. /* context flags */
  71. #define FLAGS_FINUP 16
  72. #define FLAGS_SG 17
  73. #define FLAGS_SHA1 18
  74. #define FLAGS_HMAC 19
  75. #define FLAGS_ERROR 20
  76. #define OP_UPDATE 1
  77. #define OP_FINAL 2
  78. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  79. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  80. #define BUFLEN PAGE_SIZE
  81. struct omap_sham_dev;
  82. struct omap_sham_reqctx {
  83. struct omap_sham_dev *dd;
  84. unsigned long flags;
  85. unsigned long op;
  86. u8 digest[SHA1_DIGEST_SIZE] OMAP_ALIGNED;
  87. size_t digcnt;
  88. size_t bufcnt;
  89. size_t buflen;
  90. dma_addr_t dma_addr;
  91. /* walk state */
  92. struct scatterlist *sg;
  93. unsigned int offset; /* offset in current sg */
  94. unsigned int total; /* total request */
  95. u8 buffer[0] OMAP_ALIGNED;
  96. };
  97. struct omap_sham_hmac_ctx {
  98. struct crypto_shash *shash;
  99. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  100. u8 opad[SHA1_MD5_BLOCK_SIZE];
  101. };
  102. struct omap_sham_ctx {
  103. struct omap_sham_dev *dd;
  104. unsigned long flags;
  105. /* fallback stuff */
  106. struct crypto_shash *fallback;
  107. struct omap_sham_hmac_ctx base[0];
  108. };
  109. #define OMAP_SHAM_QUEUE_LENGTH 1
  110. struct omap_sham_dev {
  111. struct list_head list;
  112. unsigned long phys_base;
  113. struct device *dev;
  114. void __iomem *io_base;
  115. int irq;
  116. spinlock_t lock;
  117. int err;
  118. int dma;
  119. int dma_lch;
  120. struct tasklet_struct done_task;
  121. unsigned long flags;
  122. struct crypto_queue queue;
  123. struct ahash_request *req;
  124. };
  125. struct omap_sham_drv {
  126. struct list_head dev_list;
  127. spinlock_t lock;
  128. unsigned long flags;
  129. };
  130. static struct omap_sham_drv sham = {
  131. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  132. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  133. };
  134. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  135. {
  136. return __raw_readl(dd->io_base + offset);
  137. }
  138. static inline void omap_sham_write(struct omap_sham_dev *dd,
  139. u32 offset, u32 value)
  140. {
  141. __raw_writel(value, dd->io_base + offset);
  142. }
  143. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  144. u32 value, u32 mask)
  145. {
  146. u32 val;
  147. val = omap_sham_read(dd, address);
  148. val &= ~mask;
  149. val |= value;
  150. omap_sham_write(dd, address, val);
  151. }
  152. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  153. {
  154. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  155. while (!(omap_sham_read(dd, offset) & bit)) {
  156. if (time_is_before_jiffies(timeout))
  157. return -ETIMEDOUT;
  158. }
  159. return 0;
  160. }
  161. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  162. {
  163. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  164. u32 *hash = (u32 *)ctx->digest;
  165. int i;
  166. /* MD5 is almost unused. So copy sha1 size to reduce code */
  167. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++) {
  168. if (out)
  169. hash[i] = omap_sham_read(ctx->dd,
  170. SHA_REG_DIGEST(i));
  171. else
  172. omap_sham_write(ctx->dd,
  173. SHA_REG_DIGEST(i), hash[i]);
  174. }
  175. }
  176. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  177. {
  178. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  179. u32 *in = (u32 *)ctx->digest;
  180. u32 *hash = (u32 *)req->result;
  181. int i;
  182. if (!hash)
  183. return;
  184. if (likely(ctx->flags & BIT(FLAGS_SHA1))) {
  185. /* SHA1 results are in big endian */
  186. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  187. hash[i] = be32_to_cpu(in[i]);
  188. } else {
  189. /* MD5 results are in little endian */
  190. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  191. hash[i] = le32_to_cpu(in[i]);
  192. }
  193. }
  194. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  195. {
  196. pm_runtime_get_sync(dd->dev);
  197. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  198. omap_sham_write_mask(dd, SHA_REG_MASK,
  199. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  200. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  201. SHA_REG_SYSSTATUS_RESETDONE))
  202. return -ETIMEDOUT;
  203. set_bit(FLAGS_INIT, &dd->flags);
  204. dd->err = 0;
  205. }
  206. return 0;
  207. }
  208. static void omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  209. int final, int dma)
  210. {
  211. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  212. u32 val = length << 5, mask;
  213. if (likely(ctx->digcnt))
  214. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  215. omap_sham_write_mask(dd, SHA_REG_MASK,
  216. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  217. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  218. /*
  219. * Setting ALGO_CONST only for the first iteration
  220. * and CLOSE_HASH only for the last one.
  221. */
  222. if (ctx->flags & BIT(FLAGS_SHA1))
  223. val |= SHA_REG_CTRL_ALGO;
  224. if (!ctx->digcnt)
  225. val |= SHA_REG_CTRL_ALGO_CONST;
  226. if (final)
  227. val |= SHA_REG_CTRL_CLOSE_HASH;
  228. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  229. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  230. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  231. }
  232. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  233. size_t length, int final)
  234. {
  235. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  236. int count, len32;
  237. const u32 *buffer = (const u32 *)buf;
  238. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  239. ctx->digcnt, length, final);
  240. omap_sham_write_ctrl(dd, length, final, 0);
  241. /* should be non-zero before next lines to disable clocks later */
  242. ctx->digcnt += length;
  243. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  244. return -ETIMEDOUT;
  245. if (final)
  246. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  247. set_bit(FLAGS_CPU, &dd->flags);
  248. len32 = DIV_ROUND_UP(length, sizeof(u32));
  249. for (count = 0; count < len32; count++)
  250. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  251. return -EINPROGRESS;
  252. }
  253. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  254. size_t length, int final)
  255. {
  256. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  257. int len32;
  258. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  259. ctx->digcnt, length, final);
  260. len32 = DIV_ROUND_UP(length, sizeof(u32));
  261. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  262. 1, OMAP_DMA_SYNC_PACKET, dd->dma,
  263. OMAP_DMA_DST_SYNC_PREFETCH);
  264. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  265. dma_addr, 0, 0);
  266. omap_sham_write_ctrl(dd, length, final, 1);
  267. ctx->digcnt += length;
  268. if (final)
  269. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  270. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  271. omap_start_dma(dd->dma_lch);
  272. return -EINPROGRESS;
  273. }
  274. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  275. const u8 *data, size_t length)
  276. {
  277. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  278. count = min(count, ctx->total);
  279. if (count <= 0)
  280. return 0;
  281. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  282. ctx->bufcnt += count;
  283. return count;
  284. }
  285. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  286. {
  287. size_t count;
  288. while (ctx->sg) {
  289. count = omap_sham_append_buffer(ctx,
  290. sg_virt(ctx->sg) + ctx->offset,
  291. ctx->sg->length - ctx->offset);
  292. if (!count)
  293. break;
  294. ctx->offset += count;
  295. ctx->total -= count;
  296. if (ctx->offset == ctx->sg->length) {
  297. ctx->sg = sg_next(ctx->sg);
  298. if (ctx->sg)
  299. ctx->offset = 0;
  300. else
  301. ctx->total = 0;
  302. }
  303. }
  304. return 0;
  305. }
  306. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  307. struct omap_sham_reqctx *ctx,
  308. size_t length, int final)
  309. {
  310. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  311. DMA_TO_DEVICE);
  312. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  313. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  314. return -EINVAL;
  315. }
  316. ctx->flags &= ~BIT(FLAGS_SG);
  317. /* next call does not fail... so no unmap in the case of error */
  318. return omap_sham_xmit_dma(dd, ctx->dma_addr, length, final);
  319. }
  320. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  321. {
  322. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  323. unsigned int final;
  324. size_t count;
  325. omap_sham_append_sg(ctx);
  326. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  327. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  328. ctx->bufcnt, ctx->digcnt, final);
  329. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  330. count = ctx->bufcnt;
  331. ctx->bufcnt = 0;
  332. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  333. }
  334. return 0;
  335. }
  336. /* Start address alignment */
  337. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  338. /* SHA1 block size alignment */
  339. #define SG_SA(sg) (IS_ALIGNED(sg->length, SHA1_MD5_BLOCK_SIZE))
  340. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  341. {
  342. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  343. unsigned int length, final, tail;
  344. struct scatterlist *sg;
  345. if (!ctx->total)
  346. return 0;
  347. if (ctx->bufcnt || ctx->offset)
  348. return omap_sham_update_dma_slow(dd);
  349. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  350. ctx->digcnt, ctx->bufcnt, ctx->total);
  351. sg = ctx->sg;
  352. if (!SG_AA(sg))
  353. return omap_sham_update_dma_slow(dd);
  354. if (!sg_is_last(sg) && !SG_SA(sg))
  355. /* size is not SHA1_BLOCK_SIZE aligned */
  356. return omap_sham_update_dma_slow(dd);
  357. length = min(ctx->total, sg->length);
  358. if (sg_is_last(sg)) {
  359. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  360. /* not last sg must be SHA1_MD5_BLOCK_SIZE aligned */
  361. tail = length & (SHA1_MD5_BLOCK_SIZE - 1);
  362. /* without finup() we need one block to close hash */
  363. if (!tail)
  364. tail = SHA1_MD5_BLOCK_SIZE;
  365. length -= tail;
  366. }
  367. }
  368. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  369. dev_err(dd->dev, "dma_map_sg error\n");
  370. return -EINVAL;
  371. }
  372. ctx->flags |= BIT(FLAGS_SG);
  373. ctx->total -= length;
  374. ctx->offset = length; /* offset where to start slow */
  375. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  376. /* next call does not fail... so no unmap in the case of error */
  377. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final);
  378. }
  379. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  380. {
  381. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  382. int bufcnt;
  383. omap_sham_append_sg(ctx);
  384. bufcnt = ctx->bufcnt;
  385. ctx->bufcnt = 0;
  386. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  387. }
  388. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  389. {
  390. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  391. omap_stop_dma(dd->dma_lch);
  392. if (ctx->flags & BIT(FLAGS_SG)) {
  393. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  394. if (ctx->sg->length == ctx->offset) {
  395. ctx->sg = sg_next(ctx->sg);
  396. if (ctx->sg)
  397. ctx->offset = 0;
  398. }
  399. } else {
  400. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  401. DMA_TO_DEVICE);
  402. }
  403. return 0;
  404. }
  405. static int omap_sham_init(struct ahash_request *req)
  406. {
  407. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  408. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  409. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  410. struct omap_sham_dev *dd = NULL, *tmp;
  411. spin_lock_bh(&sham.lock);
  412. if (!tctx->dd) {
  413. list_for_each_entry(tmp, &sham.dev_list, list) {
  414. dd = tmp;
  415. break;
  416. }
  417. tctx->dd = dd;
  418. } else {
  419. dd = tctx->dd;
  420. }
  421. spin_unlock_bh(&sham.lock);
  422. ctx->dd = dd;
  423. ctx->flags = 0;
  424. dev_dbg(dd->dev, "init: digest size: %d\n",
  425. crypto_ahash_digestsize(tfm));
  426. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  427. ctx->flags |= BIT(FLAGS_SHA1);
  428. ctx->bufcnt = 0;
  429. ctx->digcnt = 0;
  430. ctx->buflen = BUFLEN;
  431. if (tctx->flags & BIT(FLAGS_HMAC)) {
  432. struct omap_sham_hmac_ctx *bctx = tctx->base;
  433. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  434. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  435. ctx->flags |= BIT(FLAGS_HMAC);
  436. }
  437. return 0;
  438. }
  439. static int omap_sham_update_req(struct omap_sham_dev *dd)
  440. {
  441. struct ahash_request *req = dd->req;
  442. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  443. int err;
  444. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  445. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  446. if (ctx->flags & BIT(FLAGS_CPU))
  447. err = omap_sham_update_cpu(dd);
  448. else
  449. err = omap_sham_update_dma_start(dd);
  450. /* wait for dma completion before can take more data */
  451. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  452. return err;
  453. }
  454. static int omap_sham_final_req(struct omap_sham_dev *dd)
  455. {
  456. struct ahash_request *req = dd->req;
  457. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  458. int err = 0, use_dma = 1;
  459. if (ctx->bufcnt <= 64)
  460. /* faster to handle last block with cpu */
  461. use_dma = 0;
  462. if (use_dma)
  463. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  464. else
  465. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  466. ctx->bufcnt = 0;
  467. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  468. return err;
  469. }
  470. static int omap_sham_finish_hmac(struct ahash_request *req)
  471. {
  472. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  473. struct omap_sham_hmac_ctx *bctx = tctx->base;
  474. int bs = crypto_shash_blocksize(bctx->shash);
  475. int ds = crypto_shash_digestsize(bctx->shash);
  476. struct {
  477. struct shash_desc shash;
  478. char ctx[crypto_shash_descsize(bctx->shash)];
  479. } desc;
  480. desc.shash.tfm = bctx->shash;
  481. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  482. return crypto_shash_init(&desc.shash) ?:
  483. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  484. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  485. }
  486. static int omap_sham_finish(struct ahash_request *req)
  487. {
  488. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  489. struct omap_sham_dev *dd = ctx->dd;
  490. int err = 0;
  491. if (ctx->digcnt) {
  492. omap_sham_copy_ready_hash(req);
  493. if (ctx->flags & BIT(FLAGS_HMAC))
  494. err = omap_sham_finish_hmac(req);
  495. }
  496. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  497. return err;
  498. }
  499. static void omap_sham_finish_req(struct ahash_request *req, int err)
  500. {
  501. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  502. struct omap_sham_dev *dd = ctx->dd;
  503. if (!err) {
  504. omap_sham_copy_hash(req, 1);
  505. if (test_bit(FLAGS_FINAL, &dd->flags))
  506. err = omap_sham_finish(req);
  507. } else {
  508. ctx->flags |= BIT(FLAGS_ERROR);
  509. }
  510. /* atomic operation is not needed here */
  511. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  512. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  513. pm_runtime_put_sync(dd->dev);
  514. if (req->base.complete)
  515. req->base.complete(&req->base, err);
  516. /* handle new request */
  517. tasklet_schedule(&dd->done_task);
  518. }
  519. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  520. struct ahash_request *req)
  521. {
  522. struct crypto_async_request *async_req, *backlog;
  523. struct omap_sham_reqctx *ctx;
  524. unsigned long flags;
  525. int err = 0, ret = 0;
  526. spin_lock_irqsave(&dd->lock, flags);
  527. if (req)
  528. ret = ahash_enqueue_request(&dd->queue, req);
  529. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  530. spin_unlock_irqrestore(&dd->lock, flags);
  531. return ret;
  532. }
  533. backlog = crypto_get_backlog(&dd->queue);
  534. async_req = crypto_dequeue_request(&dd->queue);
  535. if (async_req)
  536. set_bit(FLAGS_BUSY, &dd->flags);
  537. spin_unlock_irqrestore(&dd->lock, flags);
  538. if (!async_req)
  539. return ret;
  540. if (backlog)
  541. backlog->complete(backlog, -EINPROGRESS);
  542. req = ahash_request_cast(async_req);
  543. dd->req = req;
  544. ctx = ahash_request_ctx(req);
  545. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  546. ctx->op, req->nbytes);
  547. err = omap_sham_hw_init(dd);
  548. if (err)
  549. goto err1;
  550. omap_set_dma_dest_params(dd->dma_lch, 0,
  551. OMAP_DMA_AMODE_CONSTANT,
  552. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  553. omap_set_dma_dest_burst_mode(dd->dma_lch,
  554. OMAP_DMA_DATA_BURST_16);
  555. omap_set_dma_src_burst_mode(dd->dma_lch,
  556. OMAP_DMA_DATA_BURST_4);
  557. if (ctx->digcnt)
  558. /* request has changed - restore hash */
  559. omap_sham_copy_hash(req, 0);
  560. if (ctx->op == OP_UPDATE) {
  561. err = omap_sham_update_req(dd);
  562. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  563. /* no final() after finup() */
  564. err = omap_sham_final_req(dd);
  565. } else if (ctx->op == OP_FINAL) {
  566. err = omap_sham_final_req(dd);
  567. }
  568. err1:
  569. if (err != -EINPROGRESS)
  570. /* done_task will not finish it, so do it here */
  571. omap_sham_finish_req(req, err);
  572. dev_dbg(dd->dev, "exit, err: %d\n", err);
  573. return ret;
  574. }
  575. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  576. {
  577. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  578. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  579. struct omap_sham_dev *dd = tctx->dd;
  580. ctx->op = op;
  581. return omap_sham_handle_queue(dd, req);
  582. }
  583. static int omap_sham_update(struct ahash_request *req)
  584. {
  585. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  586. if (!req->nbytes)
  587. return 0;
  588. ctx->total = req->nbytes;
  589. ctx->sg = req->src;
  590. ctx->offset = 0;
  591. if (ctx->flags & BIT(FLAGS_FINUP)) {
  592. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  593. /*
  594. * OMAP HW accel works only with buffers >= 9
  595. * will switch to bypass in final()
  596. * final has the same request and data
  597. */
  598. omap_sham_append_sg(ctx);
  599. return 0;
  600. } else if (ctx->bufcnt + ctx->total <= SHA1_MD5_BLOCK_SIZE) {
  601. /*
  602. * faster to use CPU for short transfers
  603. */
  604. ctx->flags |= BIT(FLAGS_CPU);
  605. }
  606. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  607. omap_sham_append_sg(ctx);
  608. return 0;
  609. }
  610. return omap_sham_enqueue(req, OP_UPDATE);
  611. }
  612. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  613. const u8 *data, unsigned int len, u8 *out)
  614. {
  615. struct {
  616. struct shash_desc shash;
  617. char ctx[crypto_shash_descsize(shash)];
  618. } desc;
  619. desc.shash.tfm = shash;
  620. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  621. return crypto_shash_digest(&desc.shash, data, len, out);
  622. }
  623. static int omap_sham_final_shash(struct ahash_request *req)
  624. {
  625. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  626. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  627. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  628. ctx->buffer, ctx->bufcnt, req->result);
  629. }
  630. static int omap_sham_final(struct ahash_request *req)
  631. {
  632. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  633. ctx->flags |= BIT(FLAGS_FINUP);
  634. if (ctx->flags & BIT(FLAGS_ERROR))
  635. return 0; /* uncompleted hash is not needed */
  636. /* OMAP HW accel works only with buffers >= 9 */
  637. /* HMAC is always >= 9 because ipad == block size */
  638. if ((ctx->digcnt + ctx->bufcnt) < 9)
  639. return omap_sham_final_shash(req);
  640. else if (ctx->bufcnt)
  641. return omap_sham_enqueue(req, OP_FINAL);
  642. /* copy ready hash (+ finalize hmac) */
  643. return omap_sham_finish(req);
  644. }
  645. static int omap_sham_finup(struct ahash_request *req)
  646. {
  647. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  648. int err1, err2;
  649. ctx->flags |= BIT(FLAGS_FINUP);
  650. err1 = omap_sham_update(req);
  651. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  652. return err1;
  653. /*
  654. * final() has to be always called to cleanup resources
  655. * even if udpate() failed, except EINPROGRESS
  656. */
  657. err2 = omap_sham_final(req);
  658. return err1 ?: err2;
  659. }
  660. static int omap_sham_digest(struct ahash_request *req)
  661. {
  662. return omap_sham_init(req) ?: omap_sham_finup(req);
  663. }
  664. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  665. unsigned int keylen)
  666. {
  667. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  668. struct omap_sham_hmac_ctx *bctx = tctx->base;
  669. int bs = crypto_shash_blocksize(bctx->shash);
  670. int ds = crypto_shash_digestsize(bctx->shash);
  671. int err, i;
  672. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  673. if (err)
  674. return err;
  675. if (keylen > bs) {
  676. err = omap_sham_shash_digest(bctx->shash,
  677. crypto_shash_get_flags(bctx->shash),
  678. key, keylen, bctx->ipad);
  679. if (err)
  680. return err;
  681. keylen = ds;
  682. } else {
  683. memcpy(bctx->ipad, key, keylen);
  684. }
  685. memset(bctx->ipad + keylen, 0, bs - keylen);
  686. memcpy(bctx->opad, bctx->ipad, bs);
  687. for (i = 0; i < bs; i++) {
  688. bctx->ipad[i] ^= 0x36;
  689. bctx->opad[i] ^= 0x5c;
  690. }
  691. return err;
  692. }
  693. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  694. {
  695. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  696. const char *alg_name = crypto_tfm_alg_name(tfm);
  697. /* Allocate a fallback and abort if it failed. */
  698. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  699. CRYPTO_ALG_NEED_FALLBACK);
  700. if (IS_ERR(tctx->fallback)) {
  701. pr_err("omap-sham: fallback driver '%s' "
  702. "could not be loaded.\n", alg_name);
  703. return PTR_ERR(tctx->fallback);
  704. }
  705. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  706. sizeof(struct omap_sham_reqctx) + BUFLEN);
  707. if (alg_base) {
  708. struct omap_sham_hmac_ctx *bctx = tctx->base;
  709. tctx->flags |= BIT(FLAGS_HMAC);
  710. bctx->shash = crypto_alloc_shash(alg_base, 0,
  711. CRYPTO_ALG_NEED_FALLBACK);
  712. if (IS_ERR(bctx->shash)) {
  713. pr_err("omap-sham: base driver '%s' "
  714. "could not be loaded.\n", alg_base);
  715. crypto_free_shash(tctx->fallback);
  716. return PTR_ERR(bctx->shash);
  717. }
  718. }
  719. return 0;
  720. }
  721. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  722. {
  723. return omap_sham_cra_init_alg(tfm, NULL);
  724. }
  725. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  726. {
  727. return omap_sham_cra_init_alg(tfm, "sha1");
  728. }
  729. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  730. {
  731. return omap_sham_cra_init_alg(tfm, "md5");
  732. }
  733. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  734. {
  735. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  736. crypto_free_shash(tctx->fallback);
  737. tctx->fallback = NULL;
  738. if (tctx->flags & BIT(FLAGS_HMAC)) {
  739. struct omap_sham_hmac_ctx *bctx = tctx->base;
  740. crypto_free_shash(bctx->shash);
  741. }
  742. }
  743. static struct ahash_alg algs[] = {
  744. {
  745. .init = omap_sham_init,
  746. .update = omap_sham_update,
  747. .final = omap_sham_final,
  748. .finup = omap_sham_finup,
  749. .digest = omap_sham_digest,
  750. .halg.digestsize = SHA1_DIGEST_SIZE,
  751. .halg.base = {
  752. .cra_name = "sha1",
  753. .cra_driver_name = "omap-sha1",
  754. .cra_priority = 100,
  755. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  756. CRYPTO_ALG_KERN_DRIVER_ONLY |
  757. CRYPTO_ALG_ASYNC |
  758. CRYPTO_ALG_NEED_FALLBACK,
  759. .cra_blocksize = SHA1_BLOCK_SIZE,
  760. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  761. .cra_alignmask = 0,
  762. .cra_module = THIS_MODULE,
  763. .cra_init = omap_sham_cra_init,
  764. .cra_exit = omap_sham_cra_exit,
  765. }
  766. },
  767. {
  768. .init = omap_sham_init,
  769. .update = omap_sham_update,
  770. .final = omap_sham_final,
  771. .finup = omap_sham_finup,
  772. .digest = omap_sham_digest,
  773. .halg.digestsize = MD5_DIGEST_SIZE,
  774. .halg.base = {
  775. .cra_name = "md5",
  776. .cra_driver_name = "omap-md5",
  777. .cra_priority = 100,
  778. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  779. CRYPTO_ALG_KERN_DRIVER_ONLY |
  780. CRYPTO_ALG_ASYNC |
  781. CRYPTO_ALG_NEED_FALLBACK,
  782. .cra_blocksize = SHA1_BLOCK_SIZE,
  783. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  784. .cra_alignmask = OMAP_ALIGN_MASK,
  785. .cra_module = THIS_MODULE,
  786. .cra_init = omap_sham_cra_init,
  787. .cra_exit = omap_sham_cra_exit,
  788. }
  789. },
  790. {
  791. .init = omap_sham_init,
  792. .update = omap_sham_update,
  793. .final = omap_sham_final,
  794. .finup = omap_sham_finup,
  795. .digest = omap_sham_digest,
  796. .setkey = omap_sham_setkey,
  797. .halg.digestsize = SHA1_DIGEST_SIZE,
  798. .halg.base = {
  799. .cra_name = "hmac(sha1)",
  800. .cra_driver_name = "omap-hmac-sha1",
  801. .cra_priority = 100,
  802. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  803. CRYPTO_ALG_KERN_DRIVER_ONLY |
  804. CRYPTO_ALG_ASYNC |
  805. CRYPTO_ALG_NEED_FALLBACK,
  806. .cra_blocksize = SHA1_BLOCK_SIZE,
  807. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  808. sizeof(struct omap_sham_hmac_ctx),
  809. .cra_alignmask = OMAP_ALIGN_MASK,
  810. .cra_module = THIS_MODULE,
  811. .cra_init = omap_sham_cra_sha1_init,
  812. .cra_exit = omap_sham_cra_exit,
  813. }
  814. },
  815. {
  816. .init = omap_sham_init,
  817. .update = omap_sham_update,
  818. .final = omap_sham_final,
  819. .finup = omap_sham_finup,
  820. .digest = omap_sham_digest,
  821. .setkey = omap_sham_setkey,
  822. .halg.digestsize = MD5_DIGEST_SIZE,
  823. .halg.base = {
  824. .cra_name = "hmac(md5)",
  825. .cra_driver_name = "omap-hmac-md5",
  826. .cra_priority = 100,
  827. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  828. CRYPTO_ALG_KERN_DRIVER_ONLY |
  829. CRYPTO_ALG_ASYNC |
  830. CRYPTO_ALG_NEED_FALLBACK,
  831. .cra_blocksize = SHA1_BLOCK_SIZE,
  832. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  833. sizeof(struct omap_sham_hmac_ctx),
  834. .cra_alignmask = OMAP_ALIGN_MASK,
  835. .cra_module = THIS_MODULE,
  836. .cra_init = omap_sham_cra_md5_init,
  837. .cra_exit = omap_sham_cra_exit,
  838. }
  839. }
  840. };
  841. static void omap_sham_done_task(unsigned long data)
  842. {
  843. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  844. int err = 0;
  845. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  846. omap_sham_handle_queue(dd, NULL);
  847. return;
  848. }
  849. if (test_bit(FLAGS_CPU, &dd->flags)) {
  850. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  851. goto finish;
  852. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  853. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  854. omap_sham_update_dma_stop(dd);
  855. if (dd->err) {
  856. err = dd->err;
  857. goto finish;
  858. }
  859. }
  860. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  861. /* hash or semi-hash ready */
  862. clear_bit(FLAGS_DMA_READY, &dd->flags);
  863. err = omap_sham_update_dma_start(dd);
  864. if (err != -EINPROGRESS)
  865. goto finish;
  866. }
  867. }
  868. return;
  869. finish:
  870. dev_dbg(dd->dev, "update done: err: %d\n", err);
  871. /* finish curent request */
  872. omap_sham_finish_req(dd->req, err);
  873. }
  874. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  875. {
  876. struct omap_sham_dev *dd = dev_id;
  877. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  878. /* final -> allow device to go to power-saving mode */
  879. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  880. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  881. SHA_REG_CTRL_OUTPUT_READY);
  882. omap_sham_read(dd, SHA_REG_CTRL);
  883. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  884. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  885. return IRQ_HANDLED;
  886. }
  887. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  888. tasklet_schedule(&dd->done_task);
  889. return IRQ_HANDLED;
  890. }
  891. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  892. {
  893. struct omap_sham_dev *dd = data;
  894. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  895. pr_err("omap-sham DMA error status: 0x%hx\n", ch_status);
  896. dd->err = -EIO;
  897. clear_bit(FLAGS_INIT, &dd->flags);/* request to re-initialize */
  898. }
  899. set_bit(FLAGS_DMA_READY, &dd->flags);
  900. tasklet_schedule(&dd->done_task);
  901. }
  902. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  903. {
  904. int err;
  905. dd->dma_lch = -1;
  906. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  907. omap_sham_dma_callback, dd, &dd->dma_lch);
  908. if (err) {
  909. dev_err(dd->dev, "Unable to request DMA channel\n");
  910. return err;
  911. }
  912. return 0;
  913. }
  914. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  915. {
  916. if (dd->dma_lch >= 0) {
  917. omap_free_dma(dd->dma_lch);
  918. dd->dma_lch = -1;
  919. }
  920. }
  921. static int __devinit omap_sham_probe(struct platform_device *pdev)
  922. {
  923. struct omap_sham_dev *dd;
  924. struct device *dev = &pdev->dev;
  925. struct resource *res;
  926. int err, i, j;
  927. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  928. if (dd == NULL) {
  929. dev_err(dev, "unable to alloc data struct.\n");
  930. err = -ENOMEM;
  931. goto data_err;
  932. }
  933. dd->dev = dev;
  934. platform_set_drvdata(pdev, dd);
  935. INIT_LIST_HEAD(&dd->list);
  936. spin_lock_init(&dd->lock);
  937. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  938. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  939. dd->irq = -1;
  940. /* Get the base address */
  941. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  942. if (!res) {
  943. dev_err(dev, "no MEM resource info\n");
  944. err = -ENODEV;
  945. goto res_err;
  946. }
  947. dd->phys_base = res->start;
  948. /* Get the DMA */
  949. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  950. if (!res) {
  951. dev_err(dev, "no DMA resource info\n");
  952. err = -ENODEV;
  953. goto res_err;
  954. }
  955. dd->dma = res->start;
  956. /* Get the IRQ */
  957. dd->irq = platform_get_irq(pdev, 0);
  958. if (dd->irq < 0) {
  959. dev_err(dev, "no IRQ resource info\n");
  960. err = dd->irq;
  961. goto res_err;
  962. }
  963. err = request_irq(dd->irq, omap_sham_irq,
  964. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  965. if (err) {
  966. dev_err(dev, "unable to request irq.\n");
  967. goto res_err;
  968. }
  969. err = omap_sham_dma_init(dd);
  970. if (err)
  971. goto dma_err;
  972. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  973. if (!dd->io_base) {
  974. dev_err(dev, "can't ioremap\n");
  975. err = -ENOMEM;
  976. goto io_err;
  977. }
  978. pm_runtime_enable(dev);
  979. pm_runtime_get_sync(dev);
  980. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  981. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  982. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  983. pm_runtime_put_sync(&pdev->dev);
  984. spin_lock(&sham.lock);
  985. list_add_tail(&dd->list, &sham.dev_list);
  986. spin_unlock(&sham.lock);
  987. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  988. err = crypto_register_ahash(&algs[i]);
  989. if (err)
  990. goto err_algs;
  991. }
  992. return 0;
  993. err_algs:
  994. for (j = 0; j < i; j++)
  995. crypto_unregister_ahash(&algs[j]);
  996. iounmap(dd->io_base);
  997. pm_runtime_disable(dev);
  998. io_err:
  999. omap_sham_dma_cleanup(dd);
  1000. dma_err:
  1001. if (dd->irq >= 0)
  1002. free_irq(dd->irq, dd);
  1003. res_err:
  1004. kfree(dd);
  1005. dd = NULL;
  1006. data_err:
  1007. dev_err(dev, "initialization failed.\n");
  1008. return err;
  1009. }
  1010. static int __devexit omap_sham_remove(struct platform_device *pdev)
  1011. {
  1012. static struct omap_sham_dev *dd;
  1013. int i;
  1014. dd = platform_get_drvdata(pdev);
  1015. if (!dd)
  1016. return -ENODEV;
  1017. spin_lock(&sham.lock);
  1018. list_del(&dd->list);
  1019. spin_unlock(&sham.lock);
  1020. for (i = 0; i < ARRAY_SIZE(algs); i++)
  1021. crypto_unregister_ahash(&algs[i]);
  1022. tasklet_kill(&dd->done_task);
  1023. iounmap(dd->io_base);
  1024. pm_runtime_disable(&pdev->dev);
  1025. omap_sham_dma_cleanup(dd);
  1026. if (dd->irq >= 0)
  1027. free_irq(dd->irq, dd);
  1028. kfree(dd);
  1029. dd = NULL;
  1030. return 0;
  1031. }
  1032. static struct platform_driver omap_sham_driver = {
  1033. .probe = omap_sham_probe,
  1034. .remove = omap_sham_remove,
  1035. .driver = {
  1036. .name = "omap-sham",
  1037. .owner = THIS_MODULE,
  1038. },
  1039. };
  1040. static int __init omap_sham_mod_init(void)
  1041. {
  1042. return platform_driver_register(&omap_sham_driver);
  1043. }
  1044. static void __exit omap_sham_mod_exit(void)
  1045. {
  1046. platform_driver_unregister(&omap_sham_driver);
  1047. }
  1048. module_init(omap_sham_mod_init);
  1049. module_exit(omap_sham_mod_exit);
  1050. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1051. MODULE_LICENSE("GPL v2");
  1052. MODULE_AUTHOR("Dmitry Kasatkin");