x86.c 178 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  10. *
  11. * Authors:
  12. * Avi Kivity <avi@qumranet.com>
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Amit Shah <amit.shah@qumranet.com>
  15. * Ben-Ami Yassour <benami@il.ibm.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. */
  21. #include <linux/kvm_host.h>
  22. #include "irq.h"
  23. #include "mmu.h"
  24. #include "i8254.h"
  25. #include "tss.h"
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include "cpuid.h"
  29. #include <linux/clocksource.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/kvm.h>
  32. #include <linux/fs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/module.h>
  35. #include <linux/mman.h>
  36. #include <linux/highmem.h>
  37. #include <linux/iommu.h>
  38. #include <linux/intel-iommu.h>
  39. #include <linux/cpufreq.h>
  40. #include <linux/user-return-notifier.h>
  41. #include <linux/srcu.h>
  42. #include <linux/slab.h>
  43. #include <linux/perf_event.h>
  44. #include <linux/uaccess.h>
  45. #include <linux/hash.h>
  46. #include <linux/pci.h>
  47. #include <linux/timekeeper_internal.h>
  48. #include <linux/pvclock_gtod.h>
  49. #include <trace/events/kvm.h>
  50. #define CREATE_TRACE_POINTS
  51. #include "trace.h"
  52. #include <asm/debugreg.h>
  53. #include <asm/msr.h>
  54. #include <asm/desc.h>
  55. #include <asm/mtrr.h>
  56. #include <asm/mce.h>
  57. #include <asm/i387.h>
  58. #include <asm/fpu-internal.h> /* Ugh! */
  59. #include <asm/xcr.h>
  60. #include <asm/pvclock.h>
  61. #include <asm/div64.h>
  62. #define MAX_IO_MSRS 256
  63. #define KVM_MAX_MCE_BANKS 32
  64. #define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
  65. #define emul_to_vcpu(ctxt) \
  66. container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
  67. /* EFER defaults:
  68. * - enable syscall per default because its emulated by KVM
  69. * - enable LME and LMA per default on 64 bit KVM
  70. */
  71. #ifdef CONFIG_X86_64
  72. static
  73. u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
  74. #else
  75. static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
  76. #endif
  77. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  78. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  79. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  80. static void process_nmi(struct kvm_vcpu *vcpu);
  81. struct kvm_x86_ops *kvm_x86_ops;
  82. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  83. static bool ignore_msrs = 0;
  84. module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
  85. bool kvm_has_tsc_control;
  86. EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
  87. u32 kvm_max_guest_tsc_khz;
  88. EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
  89. /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
  90. static u32 tsc_tolerance_ppm = 250;
  91. module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
  92. #define KVM_NR_SHARED_MSRS 16
  93. struct kvm_shared_msrs_global {
  94. int nr;
  95. u32 msrs[KVM_NR_SHARED_MSRS];
  96. };
  97. struct kvm_shared_msrs {
  98. struct user_return_notifier urn;
  99. bool registered;
  100. struct kvm_shared_msr_values {
  101. u64 host;
  102. u64 curr;
  103. } values[KVM_NR_SHARED_MSRS];
  104. };
  105. static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
  106. static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
  107. struct kvm_stats_debugfs_item debugfs_entries[] = {
  108. { "pf_fixed", VCPU_STAT(pf_fixed) },
  109. { "pf_guest", VCPU_STAT(pf_guest) },
  110. { "tlb_flush", VCPU_STAT(tlb_flush) },
  111. { "invlpg", VCPU_STAT(invlpg) },
  112. { "exits", VCPU_STAT(exits) },
  113. { "io_exits", VCPU_STAT(io_exits) },
  114. { "mmio_exits", VCPU_STAT(mmio_exits) },
  115. { "signal_exits", VCPU_STAT(signal_exits) },
  116. { "irq_window", VCPU_STAT(irq_window_exits) },
  117. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  118. { "halt_exits", VCPU_STAT(halt_exits) },
  119. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  120. { "hypercalls", VCPU_STAT(hypercalls) },
  121. { "request_irq", VCPU_STAT(request_irq_exits) },
  122. { "irq_exits", VCPU_STAT(irq_exits) },
  123. { "host_state_reload", VCPU_STAT(host_state_reload) },
  124. { "efer_reload", VCPU_STAT(efer_reload) },
  125. { "fpu_reload", VCPU_STAT(fpu_reload) },
  126. { "insn_emulation", VCPU_STAT(insn_emulation) },
  127. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  128. { "irq_injections", VCPU_STAT(irq_injections) },
  129. { "nmi_injections", VCPU_STAT(nmi_injections) },
  130. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  131. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  132. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  133. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  134. { "mmu_flooded", VM_STAT(mmu_flooded) },
  135. { "mmu_recycled", VM_STAT(mmu_recycled) },
  136. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  137. { "mmu_unsync", VM_STAT(mmu_unsync) },
  138. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  139. { "largepages", VM_STAT(lpages) },
  140. { NULL }
  141. };
  142. u64 __read_mostly host_xcr0;
  143. static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
  144. static int kvm_vcpu_reset(struct kvm_vcpu *vcpu);
  145. static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
  146. {
  147. int i;
  148. for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
  149. vcpu->arch.apf.gfns[i] = ~0;
  150. }
  151. static void kvm_on_user_return(struct user_return_notifier *urn)
  152. {
  153. unsigned slot;
  154. struct kvm_shared_msrs *locals
  155. = container_of(urn, struct kvm_shared_msrs, urn);
  156. struct kvm_shared_msr_values *values;
  157. for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
  158. values = &locals->values[slot];
  159. if (values->host != values->curr) {
  160. wrmsrl(shared_msrs_global.msrs[slot], values->host);
  161. values->curr = values->host;
  162. }
  163. }
  164. locals->registered = false;
  165. user_return_notifier_unregister(urn);
  166. }
  167. static void shared_msr_update(unsigned slot, u32 msr)
  168. {
  169. struct kvm_shared_msrs *smsr;
  170. u64 value;
  171. smsr = &__get_cpu_var(shared_msrs);
  172. /* only read, and nobody should modify it at this time,
  173. * so don't need lock */
  174. if (slot >= shared_msrs_global.nr) {
  175. printk(KERN_ERR "kvm: invalid MSR slot!");
  176. return;
  177. }
  178. rdmsrl_safe(msr, &value);
  179. smsr->values[slot].host = value;
  180. smsr->values[slot].curr = value;
  181. }
  182. void kvm_define_shared_msr(unsigned slot, u32 msr)
  183. {
  184. if (slot >= shared_msrs_global.nr)
  185. shared_msrs_global.nr = slot + 1;
  186. shared_msrs_global.msrs[slot] = msr;
  187. /* we need ensured the shared_msr_global have been updated */
  188. smp_wmb();
  189. }
  190. EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
  191. static void kvm_shared_msr_cpu_online(void)
  192. {
  193. unsigned i;
  194. for (i = 0; i < shared_msrs_global.nr; ++i)
  195. shared_msr_update(i, shared_msrs_global.msrs[i]);
  196. }
  197. void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
  198. {
  199. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  200. if (((value ^ smsr->values[slot].curr) & mask) == 0)
  201. return;
  202. smsr->values[slot].curr = value;
  203. wrmsrl(shared_msrs_global.msrs[slot], value);
  204. if (!smsr->registered) {
  205. smsr->urn.on_user_return = kvm_on_user_return;
  206. user_return_notifier_register(&smsr->urn);
  207. smsr->registered = true;
  208. }
  209. }
  210. EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
  211. static void drop_user_return_notifiers(void *ignore)
  212. {
  213. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  214. if (smsr->registered)
  215. kvm_on_user_return(&smsr->urn);
  216. }
  217. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  218. {
  219. return vcpu->arch.apic_base;
  220. }
  221. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  222. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  223. {
  224. /* TODO: reserve bits check */
  225. kvm_lapic_set_base(vcpu, data);
  226. }
  227. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  228. #define EXCPT_BENIGN 0
  229. #define EXCPT_CONTRIBUTORY 1
  230. #define EXCPT_PF 2
  231. static int exception_class(int vector)
  232. {
  233. switch (vector) {
  234. case PF_VECTOR:
  235. return EXCPT_PF;
  236. case DE_VECTOR:
  237. case TS_VECTOR:
  238. case NP_VECTOR:
  239. case SS_VECTOR:
  240. case GP_VECTOR:
  241. return EXCPT_CONTRIBUTORY;
  242. default:
  243. break;
  244. }
  245. return EXCPT_BENIGN;
  246. }
  247. static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
  248. unsigned nr, bool has_error, u32 error_code,
  249. bool reinject)
  250. {
  251. u32 prev_nr;
  252. int class1, class2;
  253. kvm_make_request(KVM_REQ_EVENT, vcpu);
  254. if (!vcpu->arch.exception.pending) {
  255. queue:
  256. vcpu->arch.exception.pending = true;
  257. vcpu->arch.exception.has_error_code = has_error;
  258. vcpu->arch.exception.nr = nr;
  259. vcpu->arch.exception.error_code = error_code;
  260. vcpu->arch.exception.reinject = reinject;
  261. return;
  262. }
  263. /* to check exception */
  264. prev_nr = vcpu->arch.exception.nr;
  265. if (prev_nr == DF_VECTOR) {
  266. /* triple fault -> shutdown */
  267. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  268. return;
  269. }
  270. class1 = exception_class(prev_nr);
  271. class2 = exception_class(nr);
  272. if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
  273. || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
  274. /* generate double fault per SDM Table 5-5 */
  275. vcpu->arch.exception.pending = true;
  276. vcpu->arch.exception.has_error_code = true;
  277. vcpu->arch.exception.nr = DF_VECTOR;
  278. vcpu->arch.exception.error_code = 0;
  279. } else
  280. /* replace previous exception with a new one in a hope
  281. that instruction re-execution will regenerate lost
  282. exception */
  283. goto queue;
  284. }
  285. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  286. {
  287. kvm_multiple_exception(vcpu, nr, false, 0, false);
  288. }
  289. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  290. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  291. {
  292. kvm_multiple_exception(vcpu, nr, false, 0, true);
  293. }
  294. EXPORT_SYMBOL_GPL(kvm_requeue_exception);
  295. void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
  296. {
  297. if (err)
  298. kvm_inject_gp(vcpu, 0);
  299. else
  300. kvm_x86_ops->skip_emulated_instruction(vcpu);
  301. }
  302. EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
  303. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
  304. {
  305. ++vcpu->stat.pf_guest;
  306. vcpu->arch.cr2 = fault->address;
  307. kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
  308. }
  309. EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
  310. void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
  311. {
  312. if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
  313. vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
  314. else
  315. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  316. }
  317. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  318. {
  319. atomic_inc(&vcpu->arch.nmi_queued);
  320. kvm_make_request(KVM_REQ_NMI, vcpu);
  321. }
  322. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  323. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  324. {
  325. kvm_multiple_exception(vcpu, nr, true, error_code, false);
  326. }
  327. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  328. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  329. {
  330. kvm_multiple_exception(vcpu, nr, true, error_code, true);
  331. }
  332. EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
  333. /*
  334. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  335. * a #GP and return false.
  336. */
  337. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  338. {
  339. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  340. return true;
  341. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  342. return false;
  343. }
  344. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  345. /*
  346. * This function will be used to read from the physical memory of the currently
  347. * running guest. The difference to kvm_read_guest_page is that this function
  348. * can read from guest physical or from the guest's guest physical memory.
  349. */
  350. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  351. gfn_t ngfn, void *data, int offset, int len,
  352. u32 access)
  353. {
  354. gfn_t real_gfn;
  355. gpa_t ngpa;
  356. ngpa = gfn_to_gpa(ngfn);
  357. real_gfn = mmu->translate_gpa(vcpu, ngpa, access);
  358. if (real_gfn == UNMAPPED_GVA)
  359. return -EFAULT;
  360. real_gfn = gpa_to_gfn(real_gfn);
  361. return kvm_read_guest_page(vcpu->kvm, real_gfn, data, offset, len);
  362. }
  363. EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
  364. int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
  365. void *data, int offset, int len, u32 access)
  366. {
  367. return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
  368. data, offset, len, access);
  369. }
  370. /*
  371. * Load the pae pdptrs. Return true is they are all valid.
  372. */
  373. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
  374. {
  375. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  376. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  377. int i;
  378. int ret;
  379. u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
  380. ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
  381. offset * sizeof(u64), sizeof(pdpte),
  382. PFERR_USER_MASK|PFERR_WRITE_MASK);
  383. if (ret < 0) {
  384. ret = 0;
  385. goto out;
  386. }
  387. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  388. if (is_present_gpte(pdpte[i]) &&
  389. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  390. ret = 0;
  391. goto out;
  392. }
  393. }
  394. ret = 1;
  395. memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
  396. __set_bit(VCPU_EXREG_PDPTR,
  397. (unsigned long *)&vcpu->arch.regs_avail);
  398. __set_bit(VCPU_EXREG_PDPTR,
  399. (unsigned long *)&vcpu->arch.regs_dirty);
  400. out:
  401. return ret;
  402. }
  403. EXPORT_SYMBOL_GPL(load_pdptrs);
  404. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  405. {
  406. u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
  407. bool changed = true;
  408. int offset;
  409. gfn_t gfn;
  410. int r;
  411. if (is_long_mode(vcpu) || !is_pae(vcpu))
  412. return false;
  413. if (!test_bit(VCPU_EXREG_PDPTR,
  414. (unsigned long *)&vcpu->arch.regs_avail))
  415. return true;
  416. gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
  417. offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
  418. r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
  419. PFERR_USER_MASK | PFERR_WRITE_MASK);
  420. if (r < 0)
  421. goto out;
  422. changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
  423. out:
  424. return changed;
  425. }
  426. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  427. {
  428. unsigned long old_cr0 = kvm_read_cr0(vcpu);
  429. unsigned long update_bits = X86_CR0_PG | X86_CR0_WP |
  430. X86_CR0_CD | X86_CR0_NW;
  431. cr0 |= X86_CR0_ET;
  432. #ifdef CONFIG_X86_64
  433. if (cr0 & 0xffffffff00000000UL)
  434. return 1;
  435. #endif
  436. cr0 &= ~CR0_RESERVED_BITS;
  437. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
  438. return 1;
  439. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
  440. return 1;
  441. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  442. #ifdef CONFIG_X86_64
  443. if ((vcpu->arch.efer & EFER_LME)) {
  444. int cs_db, cs_l;
  445. if (!is_pae(vcpu))
  446. return 1;
  447. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  448. if (cs_l)
  449. return 1;
  450. } else
  451. #endif
  452. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  453. kvm_read_cr3(vcpu)))
  454. return 1;
  455. }
  456. if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
  457. return 1;
  458. kvm_x86_ops->set_cr0(vcpu, cr0);
  459. if ((cr0 ^ old_cr0) & X86_CR0_PG) {
  460. kvm_clear_async_pf_completion_queue(vcpu);
  461. kvm_async_pf_hash_reset(vcpu);
  462. }
  463. if ((cr0 ^ old_cr0) & update_bits)
  464. kvm_mmu_reset_context(vcpu);
  465. return 0;
  466. }
  467. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  468. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  469. {
  470. (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
  471. }
  472. EXPORT_SYMBOL_GPL(kvm_lmsw);
  473. int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  474. {
  475. u64 xcr0;
  476. /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
  477. if (index != XCR_XFEATURE_ENABLED_MASK)
  478. return 1;
  479. xcr0 = xcr;
  480. if (kvm_x86_ops->get_cpl(vcpu) != 0)
  481. return 1;
  482. if (!(xcr0 & XSTATE_FP))
  483. return 1;
  484. if ((xcr0 & XSTATE_YMM) && !(xcr0 & XSTATE_SSE))
  485. return 1;
  486. if (xcr0 & ~host_xcr0)
  487. return 1;
  488. vcpu->arch.xcr0 = xcr0;
  489. vcpu->guest_xcr0_loaded = 0;
  490. return 0;
  491. }
  492. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  493. {
  494. if (__kvm_set_xcr(vcpu, index, xcr)) {
  495. kvm_inject_gp(vcpu, 0);
  496. return 1;
  497. }
  498. return 0;
  499. }
  500. EXPORT_SYMBOL_GPL(kvm_set_xcr);
  501. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  502. {
  503. unsigned long old_cr4 = kvm_read_cr4(vcpu);
  504. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE |
  505. X86_CR4_PAE | X86_CR4_SMEP;
  506. if (cr4 & CR4_RESERVED_BITS)
  507. return 1;
  508. if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
  509. return 1;
  510. if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
  511. return 1;
  512. if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_RDWRGSFS))
  513. return 1;
  514. if (is_long_mode(vcpu)) {
  515. if (!(cr4 & X86_CR4_PAE))
  516. return 1;
  517. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  518. && ((cr4 ^ old_cr4) & pdptr_bits)
  519. && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  520. kvm_read_cr3(vcpu)))
  521. return 1;
  522. if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
  523. if (!guest_cpuid_has_pcid(vcpu))
  524. return 1;
  525. /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
  526. if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
  527. return 1;
  528. }
  529. if (kvm_x86_ops->set_cr4(vcpu, cr4))
  530. return 1;
  531. if (((cr4 ^ old_cr4) & pdptr_bits) ||
  532. (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
  533. kvm_mmu_reset_context(vcpu);
  534. if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
  535. kvm_update_cpuid(vcpu);
  536. return 0;
  537. }
  538. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  539. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  540. {
  541. if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
  542. kvm_mmu_sync_roots(vcpu);
  543. kvm_mmu_flush_tlb(vcpu);
  544. return 0;
  545. }
  546. if (is_long_mode(vcpu)) {
  547. if (kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE)) {
  548. if (cr3 & CR3_PCID_ENABLED_RESERVED_BITS)
  549. return 1;
  550. } else
  551. if (cr3 & CR3_L_MODE_RESERVED_BITS)
  552. return 1;
  553. } else {
  554. if (is_pae(vcpu)) {
  555. if (cr3 & CR3_PAE_RESERVED_BITS)
  556. return 1;
  557. if (is_paging(vcpu) &&
  558. !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
  559. return 1;
  560. }
  561. /*
  562. * We don't check reserved bits in nonpae mode, because
  563. * this isn't enforced, and VMware depends on this.
  564. */
  565. }
  566. /*
  567. * Does the new cr3 value map to physical memory? (Note, we
  568. * catch an invalid cr3 even in real-mode, because it would
  569. * cause trouble later on when we turn on paging anyway.)
  570. *
  571. * A real CPU would silently accept an invalid cr3 and would
  572. * attempt to use it - with largely undefined (and often hard
  573. * to debug) behavior on the guest side.
  574. */
  575. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  576. return 1;
  577. vcpu->arch.cr3 = cr3;
  578. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  579. vcpu->arch.mmu.new_cr3(vcpu);
  580. return 0;
  581. }
  582. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  583. int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  584. {
  585. if (cr8 & CR8_RESERVED_BITS)
  586. return 1;
  587. if (irqchip_in_kernel(vcpu->kvm))
  588. kvm_lapic_set_tpr(vcpu, cr8);
  589. else
  590. vcpu->arch.cr8 = cr8;
  591. return 0;
  592. }
  593. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  594. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  595. {
  596. if (irqchip_in_kernel(vcpu->kvm))
  597. return kvm_lapic_get_cr8(vcpu);
  598. else
  599. return vcpu->arch.cr8;
  600. }
  601. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  602. static void kvm_update_dr7(struct kvm_vcpu *vcpu)
  603. {
  604. unsigned long dr7;
  605. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  606. dr7 = vcpu->arch.guest_debug_dr7;
  607. else
  608. dr7 = vcpu->arch.dr7;
  609. kvm_x86_ops->set_dr7(vcpu, dr7);
  610. vcpu->arch.switch_db_regs = (dr7 & DR7_BP_EN_MASK);
  611. }
  612. static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  613. {
  614. switch (dr) {
  615. case 0 ... 3:
  616. vcpu->arch.db[dr] = val;
  617. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  618. vcpu->arch.eff_db[dr] = val;
  619. break;
  620. case 4:
  621. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  622. return 1; /* #UD */
  623. /* fall through */
  624. case 6:
  625. if (val & 0xffffffff00000000ULL)
  626. return -1; /* #GP */
  627. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  628. break;
  629. case 5:
  630. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  631. return 1; /* #UD */
  632. /* fall through */
  633. default: /* 7 */
  634. if (val & 0xffffffff00000000ULL)
  635. return -1; /* #GP */
  636. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  637. kvm_update_dr7(vcpu);
  638. break;
  639. }
  640. return 0;
  641. }
  642. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  643. {
  644. int res;
  645. res = __kvm_set_dr(vcpu, dr, val);
  646. if (res > 0)
  647. kvm_queue_exception(vcpu, UD_VECTOR);
  648. else if (res < 0)
  649. kvm_inject_gp(vcpu, 0);
  650. return res;
  651. }
  652. EXPORT_SYMBOL_GPL(kvm_set_dr);
  653. static int _kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  654. {
  655. switch (dr) {
  656. case 0 ... 3:
  657. *val = vcpu->arch.db[dr];
  658. break;
  659. case 4:
  660. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  661. return 1;
  662. /* fall through */
  663. case 6:
  664. *val = vcpu->arch.dr6;
  665. break;
  666. case 5:
  667. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  668. return 1;
  669. /* fall through */
  670. default: /* 7 */
  671. *val = vcpu->arch.dr7;
  672. break;
  673. }
  674. return 0;
  675. }
  676. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  677. {
  678. if (_kvm_get_dr(vcpu, dr, val)) {
  679. kvm_queue_exception(vcpu, UD_VECTOR);
  680. return 1;
  681. }
  682. return 0;
  683. }
  684. EXPORT_SYMBOL_GPL(kvm_get_dr);
  685. bool kvm_rdpmc(struct kvm_vcpu *vcpu)
  686. {
  687. u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  688. u64 data;
  689. int err;
  690. err = kvm_pmu_read_pmc(vcpu, ecx, &data);
  691. if (err)
  692. return err;
  693. kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
  694. kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
  695. return err;
  696. }
  697. EXPORT_SYMBOL_GPL(kvm_rdpmc);
  698. /*
  699. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  700. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  701. *
  702. * This list is modified at module load time to reflect the
  703. * capabilities of the host cpu. This capabilities test skips MSRs that are
  704. * kvm-specific. Those are put in the beginning of the list.
  705. */
  706. #define KVM_SAVE_MSRS_BEGIN 10
  707. static u32 msrs_to_save[] = {
  708. MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  709. MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
  710. HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
  711. HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
  712. MSR_KVM_PV_EOI_EN,
  713. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  714. MSR_STAR,
  715. #ifdef CONFIG_X86_64
  716. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  717. #endif
  718. MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  719. };
  720. static unsigned num_msrs_to_save;
  721. static const u32 emulated_msrs[] = {
  722. MSR_IA32_TSC_ADJUST,
  723. MSR_IA32_TSCDEADLINE,
  724. MSR_IA32_MISC_ENABLE,
  725. MSR_IA32_MCG_STATUS,
  726. MSR_IA32_MCG_CTL,
  727. };
  728. static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
  729. {
  730. u64 old_efer = vcpu->arch.efer;
  731. if (efer & efer_reserved_bits)
  732. return 1;
  733. if (is_paging(vcpu)
  734. && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
  735. return 1;
  736. if (efer & EFER_FFXSR) {
  737. struct kvm_cpuid_entry2 *feat;
  738. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  739. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
  740. return 1;
  741. }
  742. if (efer & EFER_SVME) {
  743. struct kvm_cpuid_entry2 *feat;
  744. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  745. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
  746. return 1;
  747. }
  748. efer &= ~EFER_LMA;
  749. efer |= vcpu->arch.efer & EFER_LMA;
  750. kvm_x86_ops->set_efer(vcpu, efer);
  751. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  752. /* Update reserved bits */
  753. if ((efer ^ old_efer) & EFER_NX)
  754. kvm_mmu_reset_context(vcpu);
  755. return 0;
  756. }
  757. void kvm_enable_efer_bits(u64 mask)
  758. {
  759. efer_reserved_bits &= ~mask;
  760. }
  761. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  762. /*
  763. * Writes msr value into into the appropriate "register".
  764. * Returns 0 on success, non-0 otherwise.
  765. * Assumes vcpu_load() was already called.
  766. */
  767. int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
  768. {
  769. return kvm_x86_ops->set_msr(vcpu, msr);
  770. }
  771. /*
  772. * Adapt set_msr() to msr_io()'s calling convention
  773. */
  774. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  775. {
  776. struct msr_data msr;
  777. msr.data = *data;
  778. msr.index = index;
  779. msr.host_initiated = true;
  780. return kvm_set_msr(vcpu, &msr);
  781. }
  782. #ifdef CONFIG_X86_64
  783. struct pvclock_gtod_data {
  784. seqcount_t seq;
  785. struct { /* extract of a clocksource struct */
  786. int vclock_mode;
  787. cycle_t cycle_last;
  788. cycle_t mask;
  789. u32 mult;
  790. u32 shift;
  791. } clock;
  792. /* open coded 'struct timespec' */
  793. u64 monotonic_time_snsec;
  794. time_t monotonic_time_sec;
  795. };
  796. static struct pvclock_gtod_data pvclock_gtod_data;
  797. static void update_pvclock_gtod(struct timekeeper *tk)
  798. {
  799. struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
  800. write_seqcount_begin(&vdata->seq);
  801. /* copy pvclock gtod data */
  802. vdata->clock.vclock_mode = tk->clock->archdata.vclock_mode;
  803. vdata->clock.cycle_last = tk->clock->cycle_last;
  804. vdata->clock.mask = tk->clock->mask;
  805. vdata->clock.mult = tk->mult;
  806. vdata->clock.shift = tk->shift;
  807. vdata->monotonic_time_sec = tk->xtime_sec
  808. + tk->wall_to_monotonic.tv_sec;
  809. vdata->monotonic_time_snsec = tk->xtime_nsec
  810. + (tk->wall_to_monotonic.tv_nsec
  811. << tk->shift);
  812. while (vdata->monotonic_time_snsec >=
  813. (((u64)NSEC_PER_SEC) << tk->shift)) {
  814. vdata->monotonic_time_snsec -=
  815. ((u64)NSEC_PER_SEC) << tk->shift;
  816. vdata->monotonic_time_sec++;
  817. }
  818. write_seqcount_end(&vdata->seq);
  819. }
  820. #endif
  821. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  822. {
  823. int version;
  824. int r;
  825. struct pvclock_wall_clock wc;
  826. struct timespec boot;
  827. if (!wall_clock)
  828. return;
  829. r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
  830. if (r)
  831. return;
  832. if (version & 1)
  833. ++version; /* first time write, random junk */
  834. ++version;
  835. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  836. /*
  837. * The guest calculates current wall clock time by adding
  838. * system time (updated by kvm_guest_time_update below) to the
  839. * wall clock specified here. guest system time equals host
  840. * system time for us, thus we must fill in host boot time here.
  841. */
  842. getboottime(&boot);
  843. if (kvm->arch.kvmclock_offset) {
  844. struct timespec ts = ns_to_timespec(kvm->arch.kvmclock_offset);
  845. boot = timespec_sub(boot, ts);
  846. }
  847. wc.sec = boot.tv_sec;
  848. wc.nsec = boot.tv_nsec;
  849. wc.version = version;
  850. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  851. version++;
  852. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  853. }
  854. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  855. {
  856. uint32_t quotient, remainder;
  857. /* Don't try to replace with do_div(), this one calculates
  858. * "(dividend << 32) / divisor" */
  859. __asm__ ( "divl %4"
  860. : "=a" (quotient), "=d" (remainder)
  861. : "0" (0), "1" (dividend), "r" (divisor) );
  862. return quotient;
  863. }
  864. static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
  865. s8 *pshift, u32 *pmultiplier)
  866. {
  867. uint64_t scaled64;
  868. int32_t shift = 0;
  869. uint64_t tps64;
  870. uint32_t tps32;
  871. tps64 = base_khz * 1000LL;
  872. scaled64 = scaled_khz * 1000LL;
  873. while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
  874. tps64 >>= 1;
  875. shift--;
  876. }
  877. tps32 = (uint32_t)tps64;
  878. while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
  879. if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
  880. scaled64 >>= 1;
  881. else
  882. tps32 <<= 1;
  883. shift++;
  884. }
  885. *pshift = shift;
  886. *pmultiplier = div_frac(scaled64, tps32);
  887. pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
  888. __func__, base_khz, scaled_khz, shift, *pmultiplier);
  889. }
  890. static inline u64 get_kernel_ns(void)
  891. {
  892. struct timespec ts;
  893. WARN_ON(preemptible());
  894. ktime_get_ts(&ts);
  895. monotonic_to_bootbased(&ts);
  896. return timespec_to_ns(&ts);
  897. }
  898. #ifdef CONFIG_X86_64
  899. static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
  900. #endif
  901. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  902. unsigned long max_tsc_khz;
  903. static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
  904. {
  905. return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
  906. vcpu->arch.virtual_tsc_shift);
  907. }
  908. static u32 adjust_tsc_khz(u32 khz, s32 ppm)
  909. {
  910. u64 v = (u64)khz * (1000000 + ppm);
  911. do_div(v, 1000000);
  912. return v;
  913. }
  914. static void kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
  915. {
  916. u32 thresh_lo, thresh_hi;
  917. int use_scaling = 0;
  918. /* Compute a scale to convert nanoseconds in TSC cycles */
  919. kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
  920. &vcpu->arch.virtual_tsc_shift,
  921. &vcpu->arch.virtual_tsc_mult);
  922. vcpu->arch.virtual_tsc_khz = this_tsc_khz;
  923. /*
  924. * Compute the variation in TSC rate which is acceptable
  925. * within the range of tolerance and decide if the
  926. * rate being applied is within that bounds of the hardware
  927. * rate. If so, no scaling or compensation need be done.
  928. */
  929. thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
  930. thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
  931. if (this_tsc_khz < thresh_lo || this_tsc_khz > thresh_hi) {
  932. pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", this_tsc_khz, thresh_lo, thresh_hi);
  933. use_scaling = 1;
  934. }
  935. kvm_x86_ops->set_tsc_khz(vcpu, this_tsc_khz, use_scaling);
  936. }
  937. static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
  938. {
  939. u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
  940. vcpu->arch.virtual_tsc_mult,
  941. vcpu->arch.virtual_tsc_shift);
  942. tsc += vcpu->arch.this_tsc_write;
  943. return tsc;
  944. }
  945. void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
  946. {
  947. #ifdef CONFIG_X86_64
  948. bool vcpus_matched;
  949. bool do_request = false;
  950. struct kvm_arch *ka = &vcpu->kvm->arch;
  951. struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
  952. vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
  953. atomic_read(&vcpu->kvm->online_vcpus));
  954. if (vcpus_matched && gtod->clock.vclock_mode == VCLOCK_TSC)
  955. if (!ka->use_master_clock)
  956. do_request = 1;
  957. if (!vcpus_matched && ka->use_master_clock)
  958. do_request = 1;
  959. if (do_request)
  960. kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
  961. trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
  962. atomic_read(&vcpu->kvm->online_vcpus),
  963. ka->use_master_clock, gtod->clock.vclock_mode);
  964. #endif
  965. }
  966. static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
  967. {
  968. u64 curr_offset = kvm_x86_ops->read_tsc_offset(vcpu);
  969. vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
  970. }
  971. void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
  972. {
  973. struct kvm *kvm = vcpu->kvm;
  974. u64 offset, ns, elapsed;
  975. unsigned long flags;
  976. s64 usdiff;
  977. bool matched;
  978. u64 data = msr->data;
  979. raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
  980. offset = kvm_x86_ops->compute_tsc_offset(vcpu, data);
  981. ns = get_kernel_ns();
  982. elapsed = ns - kvm->arch.last_tsc_nsec;
  983. /* n.b - signed multiplication and division required */
  984. usdiff = data - kvm->arch.last_tsc_write;
  985. #ifdef CONFIG_X86_64
  986. usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
  987. #else
  988. /* do_div() only does unsigned */
  989. asm("idivl %2; xor %%edx, %%edx"
  990. : "=A"(usdiff)
  991. : "A"(usdiff * 1000), "rm"(vcpu->arch.virtual_tsc_khz));
  992. #endif
  993. do_div(elapsed, 1000);
  994. usdiff -= elapsed;
  995. if (usdiff < 0)
  996. usdiff = -usdiff;
  997. /*
  998. * Special case: TSC write with a small delta (1 second) of virtual
  999. * cycle time against real time is interpreted as an attempt to
  1000. * synchronize the CPU.
  1001. *
  1002. * For a reliable TSC, we can match TSC offsets, and for an unstable
  1003. * TSC, we add elapsed time in this computation. We could let the
  1004. * compensation code attempt to catch up if we fall behind, but
  1005. * it's better to try to match offsets from the beginning.
  1006. */
  1007. if (usdiff < USEC_PER_SEC &&
  1008. vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
  1009. if (!check_tsc_unstable()) {
  1010. offset = kvm->arch.cur_tsc_offset;
  1011. pr_debug("kvm: matched tsc offset for %llu\n", data);
  1012. } else {
  1013. u64 delta = nsec_to_cycles(vcpu, elapsed);
  1014. data += delta;
  1015. offset = kvm_x86_ops->compute_tsc_offset(vcpu, data);
  1016. pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
  1017. }
  1018. matched = true;
  1019. } else {
  1020. /*
  1021. * We split periods of matched TSC writes into generations.
  1022. * For each generation, we track the original measured
  1023. * nanosecond time, offset, and write, so if TSCs are in
  1024. * sync, we can match exact offset, and if not, we can match
  1025. * exact software computation in compute_guest_tsc()
  1026. *
  1027. * These values are tracked in kvm->arch.cur_xxx variables.
  1028. */
  1029. kvm->arch.cur_tsc_generation++;
  1030. kvm->arch.cur_tsc_nsec = ns;
  1031. kvm->arch.cur_tsc_write = data;
  1032. kvm->arch.cur_tsc_offset = offset;
  1033. matched = false;
  1034. pr_debug("kvm: new tsc generation %u, clock %llu\n",
  1035. kvm->arch.cur_tsc_generation, data);
  1036. }
  1037. /*
  1038. * We also track th most recent recorded KHZ, write and time to
  1039. * allow the matching interval to be extended at each write.
  1040. */
  1041. kvm->arch.last_tsc_nsec = ns;
  1042. kvm->arch.last_tsc_write = data;
  1043. kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
  1044. /* Reset of TSC must disable overshoot protection below */
  1045. vcpu->arch.hv_clock.tsc_timestamp = 0;
  1046. vcpu->arch.last_guest_tsc = data;
  1047. /* Keep track of which generation this VCPU has synchronized to */
  1048. vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
  1049. vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
  1050. vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
  1051. if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
  1052. update_ia32_tsc_adjust_msr(vcpu, offset);
  1053. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  1054. raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
  1055. spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
  1056. if (matched)
  1057. kvm->arch.nr_vcpus_matched_tsc++;
  1058. else
  1059. kvm->arch.nr_vcpus_matched_tsc = 0;
  1060. kvm_track_tsc_matching(vcpu);
  1061. spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
  1062. }
  1063. EXPORT_SYMBOL_GPL(kvm_write_tsc);
  1064. #ifdef CONFIG_X86_64
  1065. static cycle_t read_tsc(void)
  1066. {
  1067. cycle_t ret;
  1068. u64 last;
  1069. /*
  1070. * Empirically, a fence (of type that depends on the CPU)
  1071. * before rdtsc is enough to ensure that rdtsc is ordered
  1072. * with respect to loads. The various CPU manuals are unclear
  1073. * as to whether rdtsc can be reordered with later loads,
  1074. * but no one has ever seen it happen.
  1075. */
  1076. rdtsc_barrier();
  1077. ret = (cycle_t)vget_cycles();
  1078. last = pvclock_gtod_data.clock.cycle_last;
  1079. if (likely(ret >= last))
  1080. return ret;
  1081. /*
  1082. * GCC likes to generate cmov here, but this branch is extremely
  1083. * predictable (it's just a funciton of time and the likely is
  1084. * very likely) and there's a data dependence, so force GCC
  1085. * to generate a branch instead. I don't barrier() because
  1086. * we don't actually need a barrier, and if this function
  1087. * ever gets inlined it will generate worse code.
  1088. */
  1089. asm volatile ("");
  1090. return last;
  1091. }
  1092. static inline u64 vgettsc(cycle_t *cycle_now)
  1093. {
  1094. long v;
  1095. struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
  1096. *cycle_now = read_tsc();
  1097. v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
  1098. return v * gtod->clock.mult;
  1099. }
  1100. static int do_monotonic(struct timespec *ts, cycle_t *cycle_now)
  1101. {
  1102. unsigned long seq;
  1103. u64 ns;
  1104. int mode;
  1105. struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
  1106. ts->tv_nsec = 0;
  1107. do {
  1108. seq = read_seqcount_begin(&gtod->seq);
  1109. mode = gtod->clock.vclock_mode;
  1110. ts->tv_sec = gtod->monotonic_time_sec;
  1111. ns = gtod->monotonic_time_snsec;
  1112. ns += vgettsc(cycle_now);
  1113. ns >>= gtod->clock.shift;
  1114. } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
  1115. timespec_add_ns(ts, ns);
  1116. return mode;
  1117. }
  1118. /* returns true if host is using tsc clocksource */
  1119. static bool kvm_get_time_and_clockread(s64 *kernel_ns, cycle_t *cycle_now)
  1120. {
  1121. struct timespec ts;
  1122. /* checked again under seqlock below */
  1123. if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
  1124. return false;
  1125. if (do_monotonic(&ts, cycle_now) != VCLOCK_TSC)
  1126. return false;
  1127. monotonic_to_bootbased(&ts);
  1128. *kernel_ns = timespec_to_ns(&ts);
  1129. return true;
  1130. }
  1131. #endif
  1132. /*
  1133. *
  1134. * Assuming a stable TSC across physical CPUS, and a stable TSC
  1135. * across virtual CPUs, the following condition is possible.
  1136. * Each numbered line represents an event visible to both
  1137. * CPUs at the next numbered event.
  1138. *
  1139. * "timespecX" represents host monotonic time. "tscX" represents
  1140. * RDTSC value.
  1141. *
  1142. * VCPU0 on CPU0 | VCPU1 on CPU1
  1143. *
  1144. * 1. read timespec0,tsc0
  1145. * 2. | timespec1 = timespec0 + N
  1146. * | tsc1 = tsc0 + M
  1147. * 3. transition to guest | transition to guest
  1148. * 4. ret0 = timespec0 + (rdtsc - tsc0) |
  1149. * 5. | ret1 = timespec1 + (rdtsc - tsc1)
  1150. * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
  1151. *
  1152. * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
  1153. *
  1154. * - ret0 < ret1
  1155. * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
  1156. * ...
  1157. * - 0 < N - M => M < N
  1158. *
  1159. * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
  1160. * always the case (the difference between two distinct xtime instances
  1161. * might be smaller then the difference between corresponding TSC reads,
  1162. * when updating guest vcpus pvclock areas).
  1163. *
  1164. * To avoid that problem, do not allow visibility of distinct
  1165. * system_timestamp/tsc_timestamp values simultaneously: use a master
  1166. * copy of host monotonic time values. Update that master copy
  1167. * in lockstep.
  1168. *
  1169. * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
  1170. *
  1171. */
  1172. static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
  1173. {
  1174. #ifdef CONFIG_X86_64
  1175. struct kvm_arch *ka = &kvm->arch;
  1176. int vclock_mode;
  1177. bool host_tsc_clocksource, vcpus_matched;
  1178. vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
  1179. atomic_read(&kvm->online_vcpus));
  1180. /*
  1181. * If the host uses TSC clock, then passthrough TSC as stable
  1182. * to the guest.
  1183. */
  1184. host_tsc_clocksource = kvm_get_time_and_clockread(
  1185. &ka->master_kernel_ns,
  1186. &ka->master_cycle_now);
  1187. ka->use_master_clock = host_tsc_clocksource & vcpus_matched;
  1188. if (ka->use_master_clock)
  1189. atomic_set(&kvm_guest_has_master_clock, 1);
  1190. vclock_mode = pvclock_gtod_data.clock.vclock_mode;
  1191. trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
  1192. vcpus_matched);
  1193. #endif
  1194. }
  1195. static int kvm_guest_time_update(struct kvm_vcpu *v)
  1196. {
  1197. unsigned long flags, this_tsc_khz;
  1198. struct kvm_vcpu_arch *vcpu = &v->arch;
  1199. struct kvm_arch *ka = &v->kvm->arch;
  1200. void *shared_kaddr;
  1201. s64 kernel_ns, max_kernel_ns;
  1202. u64 tsc_timestamp, host_tsc;
  1203. struct pvclock_vcpu_time_info *guest_hv_clock;
  1204. u8 pvclock_flags;
  1205. bool use_master_clock;
  1206. kernel_ns = 0;
  1207. host_tsc = 0;
  1208. /* Keep irq disabled to prevent changes to the clock */
  1209. local_irq_save(flags);
  1210. this_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  1211. if (unlikely(this_tsc_khz == 0)) {
  1212. local_irq_restore(flags);
  1213. kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
  1214. return 1;
  1215. }
  1216. /*
  1217. * If the host uses TSC clock, then passthrough TSC as stable
  1218. * to the guest.
  1219. */
  1220. spin_lock(&ka->pvclock_gtod_sync_lock);
  1221. use_master_clock = ka->use_master_clock;
  1222. if (use_master_clock) {
  1223. host_tsc = ka->master_cycle_now;
  1224. kernel_ns = ka->master_kernel_ns;
  1225. }
  1226. spin_unlock(&ka->pvclock_gtod_sync_lock);
  1227. if (!use_master_clock) {
  1228. host_tsc = native_read_tsc();
  1229. kernel_ns = get_kernel_ns();
  1230. }
  1231. tsc_timestamp = kvm_x86_ops->read_l1_tsc(v, host_tsc);
  1232. /*
  1233. * We may have to catch up the TSC to match elapsed wall clock
  1234. * time for two reasons, even if kvmclock is used.
  1235. * 1) CPU could have been running below the maximum TSC rate
  1236. * 2) Broken TSC compensation resets the base at each VCPU
  1237. * entry to avoid unknown leaps of TSC even when running
  1238. * again on the same CPU. This may cause apparent elapsed
  1239. * time to disappear, and the guest to stand still or run
  1240. * very slowly.
  1241. */
  1242. if (vcpu->tsc_catchup) {
  1243. u64 tsc = compute_guest_tsc(v, kernel_ns);
  1244. if (tsc > tsc_timestamp) {
  1245. adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
  1246. tsc_timestamp = tsc;
  1247. }
  1248. }
  1249. local_irq_restore(flags);
  1250. if (!vcpu->time_page)
  1251. return 0;
  1252. /*
  1253. * Time as measured by the TSC may go backwards when resetting the base
  1254. * tsc_timestamp. The reason for this is that the TSC resolution is
  1255. * higher than the resolution of the other clock scales. Thus, many
  1256. * possible measurments of the TSC correspond to one measurement of any
  1257. * other clock, and so a spread of values is possible. This is not a
  1258. * problem for the computation of the nanosecond clock; with TSC rates
  1259. * around 1GHZ, there can only be a few cycles which correspond to one
  1260. * nanosecond value, and any path through this code will inevitably
  1261. * take longer than that. However, with the kernel_ns value itself,
  1262. * the precision may be much lower, down to HZ granularity. If the
  1263. * first sampling of TSC against kernel_ns ends in the low part of the
  1264. * range, and the second in the high end of the range, we can get:
  1265. *
  1266. * (TSC - offset_low) * S + kns_old > (TSC - offset_high) * S + kns_new
  1267. *
  1268. * As the sampling errors potentially range in the thousands of cycles,
  1269. * it is possible such a time value has already been observed by the
  1270. * guest. To protect against this, we must compute the system time as
  1271. * observed by the guest and ensure the new system time is greater.
  1272. */
  1273. max_kernel_ns = 0;
  1274. if (vcpu->hv_clock.tsc_timestamp) {
  1275. max_kernel_ns = vcpu->last_guest_tsc -
  1276. vcpu->hv_clock.tsc_timestamp;
  1277. max_kernel_ns = pvclock_scale_delta(max_kernel_ns,
  1278. vcpu->hv_clock.tsc_to_system_mul,
  1279. vcpu->hv_clock.tsc_shift);
  1280. max_kernel_ns += vcpu->last_kernel_ns;
  1281. }
  1282. if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
  1283. kvm_get_time_scale(NSEC_PER_SEC / 1000, this_tsc_khz,
  1284. &vcpu->hv_clock.tsc_shift,
  1285. &vcpu->hv_clock.tsc_to_system_mul);
  1286. vcpu->hw_tsc_khz = this_tsc_khz;
  1287. }
  1288. /* with a master <monotonic time, tsc value> tuple,
  1289. * pvclock clock reads always increase at the (scaled) rate
  1290. * of guest TSC - no need to deal with sampling errors.
  1291. */
  1292. if (!use_master_clock) {
  1293. if (max_kernel_ns > kernel_ns)
  1294. kernel_ns = max_kernel_ns;
  1295. }
  1296. /* With all the info we got, fill in the values */
  1297. vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
  1298. vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
  1299. vcpu->last_kernel_ns = kernel_ns;
  1300. vcpu->last_guest_tsc = tsc_timestamp;
  1301. /*
  1302. * The interface expects us to write an even number signaling that the
  1303. * update is finished. Since the guest won't see the intermediate
  1304. * state, we just increase by 2 at the end.
  1305. */
  1306. vcpu->hv_clock.version += 2;
  1307. shared_kaddr = kmap_atomic(vcpu->time_page);
  1308. guest_hv_clock = shared_kaddr + vcpu->time_offset;
  1309. /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
  1310. pvclock_flags = (guest_hv_clock->flags & PVCLOCK_GUEST_STOPPED);
  1311. if (vcpu->pvclock_set_guest_stopped_request) {
  1312. pvclock_flags |= PVCLOCK_GUEST_STOPPED;
  1313. vcpu->pvclock_set_guest_stopped_request = false;
  1314. }
  1315. /* If the host uses TSC clocksource, then it is stable */
  1316. if (use_master_clock)
  1317. pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
  1318. vcpu->hv_clock.flags = pvclock_flags;
  1319. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  1320. sizeof(vcpu->hv_clock));
  1321. kunmap_atomic(shared_kaddr);
  1322. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  1323. return 0;
  1324. }
  1325. static bool msr_mtrr_valid(unsigned msr)
  1326. {
  1327. switch (msr) {
  1328. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  1329. case MSR_MTRRfix64K_00000:
  1330. case MSR_MTRRfix16K_80000:
  1331. case MSR_MTRRfix16K_A0000:
  1332. case MSR_MTRRfix4K_C0000:
  1333. case MSR_MTRRfix4K_C8000:
  1334. case MSR_MTRRfix4K_D0000:
  1335. case MSR_MTRRfix4K_D8000:
  1336. case MSR_MTRRfix4K_E0000:
  1337. case MSR_MTRRfix4K_E8000:
  1338. case MSR_MTRRfix4K_F0000:
  1339. case MSR_MTRRfix4K_F8000:
  1340. case MSR_MTRRdefType:
  1341. case MSR_IA32_CR_PAT:
  1342. return true;
  1343. case 0x2f8:
  1344. return true;
  1345. }
  1346. return false;
  1347. }
  1348. static bool valid_pat_type(unsigned t)
  1349. {
  1350. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  1351. }
  1352. static bool valid_mtrr_type(unsigned t)
  1353. {
  1354. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  1355. }
  1356. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1357. {
  1358. int i;
  1359. if (!msr_mtrr_valid(msr))
  1360. return false;
  1361. if (msr == MSR_IA32_CR_PAT) {
  1362. for (i = 0; i < 8; i++)
  1363. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  1364. return false;
  1365. return true;
  1366. } else if (msr == MSR_MTRRdefType) {
  1367. if (data & ~0xcff)
  1368. return false;
  1369. return valid_mtrr_type(data & 0xff);
  1370. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  1371. for (i = 0; i < 8 ; i++)
  1372. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  1373. return false;
  1374. return true;
  1375. }
  1376. /* variable MTRRs */
  1377. return valid_mtrr_type(data & 0xff);
  1378. }
  1379. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1380. {
  1381. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1382. if (!mtrr_valid(vcpu, msr, data))
  1383. return 1;
  1384. if (msr == MSR_MTRRdefType) {
  1385. vcpu->arch.mtrr_state.def_type = data;
  1386. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  1387. } else if (msr == MSR_MTRRfix64K_00000)
  1388. p[0] = data;
  1389. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1390. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  1391. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1392. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  1393. else if (msr == MSR_IA32_CR_PAT)
  1394. vcpu->arch.pat = data;
  1395. else { /* Variable MTRRs */
  1396. int idx, is_mtrr_mask;
  1397. u64 *pt;
  1398. idx = (msr - 0x200) / 2;
  1399. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1400. if (!is_mtrr_mask)
  1401. pt =
  1402. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1403. else
  1404. pt =
  1405. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1406. *pt = data;
  1407. }
  1408. kvm_mmu_reset_context(vcpu);
  1409. return 0;
  1410. }
  1411. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1412. {
  1413. u64 mcg_cap = vcpu->arch.mcg_cap;
  1414. unsigned bank_num = mcg_cap & 0xff;
  1415. switch (msr) {
  1416. case MSR_IA32_MCG_STATUS:
  1417. vcpu->arch.mcg_status = data;
  1418. break;
  1419. case MSR_IA32_MCG_CTL:
  1420. if (!(mcg_cap & MCG_CTL_P))
  1421. return 1;
  1422. if (data != 0 && data != ~(u64)0)
  1423. return -1;
  1424. vcpu->arch.mcg_ctl = data;
  1425. break;
  1426. default:
  1427. if (msr >= MSR_IA32_MC0_CTL &&
  1428. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1429. u32 offset = msr - MSR_IA32_MC0_CTL;
  1430. /* only 0 or all 1s can be written to IA32_MCi_CTL
  1431. * some Linux kernels though clear bit 10 in bank 4 to
  1432. * workaround a BIOS/GART TBL issue on AMD K8s, ignore
  1433. * this to avoid an uncatched #GP in the guest
  1434. */
  1435. if ((offset & 0x3) == 0 &&
  1436. data != 0 && (data | (1 << 10)) != ~(u64)0)
  1437. return -1;
  1438. vcpu->arch.mce_banks[offset] = data;
  1439. break;
  1440. }
  1441. return 1;
  1442. }
  1443. return 0;
  1444. }
  1445. static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
  1446. {
  1447. struct kvm *kvm = vcpu->kvm;
  1448. int lm = is_long_mode(vcpu);
  1449. u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
  1450. : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
  1451. u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
  1452. : kvm->arch.xen_hvm_config.blob_size_32;
  1453. u32 page_num = data & ~PAGE_MASK;
  1454. u64 page_addr = data & PAGE_MASK;
  1455. u8 *page;
  1456. int r;
  1457. r = -E2BIG;
  1458. if (page_num >= blob_size)
  1459. goto out;
  1460. r = -ENOMEM;
  1461. page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
  1462. if (IS_ERR(page)) {
  1463. r = PTR_ERR(page);
  1464. goto out;
  1465. }
  1466. if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
  1467. goto out_free;
  1468. r = 0;
  1469. out_free:
  1470. kfree(page);
  1471. out:
  1472. return r;
  1473. }
  1474. static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
  1475. {
  1476. return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
  1477. }
  1478. static bool kvm_hv_msr_partition_wide(u32 msr)
  1479. {
  1480. bool r = false;
  1481. switch (msr) {
  1482. case HV_X64_MSR_GUEST_OS_ID:
  1483. case HV_X64_MSR_HYPERCALL:
  1484. r = true;
  1485. break;
  1486. }
  1487. return r;
  1488. }
  1489. static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1490. {
  1491. struct kvm *kvm = vcpu->kvm;
  1492. switch (msr) {
  1493. case HV_X64_MSR_GUEST_OS_ID:
  1494. kvm->arch.hv_guest_os_id = data;
  1495. /* setting guest os id to zero disables hypercall page */
  1496. if (!kvm->arch.hv_guest_os_id)
  1497. kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
  1498. break;
  1499. case HV_X64_MSR_HYPERCALL: {
  1500. u64 gfn;
  1501. unsigned long addr;
  1502. u8 instructions[4];
  1503. /* if guest os id is not set hypercall should remain disabled */
  1504. if (!kvm->arch.hv_guest_os_id)
  1505. break;
  1506. if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
  1507. kvm->arch.hv_hypercall = data;
  1508. break;
  1509. }
  1510. gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
  1511. addr = gfn_to_hva(kvm, gfn);
  1512. if (kvm_is_error_hva(addr))
  1513. return 1;
  1514. kvm_x86_ops->patch_hypercall(vcpu, instructions);
  1515. ((unsigned char *)instructions)[3] = 0xc3; /* ret */
  1516. if (__copy_to_user((void __user *)addr, instructions, 4))
  1517. return 1;
  1518. kvm->arch.hv_hypercall = data;
  1519. break;
  1520. }
  1521. default:
  1522. vcpu_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1523. "data 0x%llx\n", msr, data);
  1524. return 1;
  1525. }
  1526. return 0;
  1527. }
  1528. static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1529. {
  1530. switch (msr) {
  1531. case HV_X64_MSR_APIC_ASSIST_PAGE: {
  1532. unsigned long addr;
  1533. if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
  1534. vcpu->arch.hv_vapic = data;
  1535. break;
  1536. }
  1537. addr = gfn_to_hva(vcpu->kvm, data >>
  1538. HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
  1539. if (kvm_is_error_hva(addr))
  1540. return 1;
  1541. if (__clear_user((void __user *)addr, PAGE_SIZE))
  1542. return 1;
  1543. vcpu->arch.hv_vapic = data;
  1544. break;
  1545. }
  1546. case HV_X64_MSR_EOI:
  1547. return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
  1548. case HV_X64_MSR_ICR:
  1549. return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
  1550. case HV_X64_MSR_TPR:
  1551. return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
  1552. default:
  1553. vcpu_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1554. "data 0x%llx\n", msr, data);
  1555. return 1;
  1556. }
  1557. return 0;
  1558. }
  1559. static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
  1560. {
  1561. gpa_t gpa = data & ~0x3f;
  1562. /* Bits 2:5 are reserved, Should be zero */
  1563. if (data & 0x3c)
  1564. return 1;
  1565. vcpu->arch.apf.msr_val = data;
  1566. if (!(data & KVM_ASYNC_PF_ENABLED)) {
  1567. kvm_clear_async_pf_completion_queue(vcpu);
  1568. kvm_async_pf_hash_reset(vcpu);
  1569. return 0;
  1570. }
  1571. if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa))
  1572. return 1;
  1573. vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
  1574. kvm_async_pf_wakeup_all(vcpu);
  1575. return 0;
  1576. }
  1577. static void kvmclock_reset(struct kvm_vcpu *vcpu)
  1578. {
  1579. if (vcpu->arch.time_page) {
  1580. kvm_release_page_dirty(vcpu->arch.time_page);
  1581. vcpu->arch.time_page = NULL;
  1582. }
  1583. }
  1584. static void accumulate_steal_time(struct kvm_vcpu *vcpu)
  1585. {
  1586. u64 delta;
  1587. if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
  1588. return;
  1589. delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
  1590. vcpu->arch.st.last_steal = current->sched_info.run_delay;
  1591. vcpu->arch.st.accum_steal = delta;
  1592. }
  1593. static void record_steal_time(struct kvm_vcpu *vcpu)
  1594. {
  1595. if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
  1596. return;
  1597. if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
  1598. &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
  1599. return;
  1600. vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
  1601. vcpu->arch.st.steal.version += 2;
  1602. vcpu->arch.st.accum_steal = 0;
  1603. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
  1604. &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
  1605. }
  1606. int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  1607. {
  1608. bool pr = false;
  1609. u32 msr = msr_info->index;
  1610. u64 data = msr_info->data;
  1611. switch (msr) {
  1612. case MSR_EFER:
  1613. return set_efer(vcpu, data);
  1614. case MSR_K7_HWCR:
  1615. data &= ~(u64)0x40; /* ignore flush filter disable */
  1616. data &= ~(u64)0x100; /* ignore ignne emulation enable */
  1617. data &= ~(u64)0x8; /* ignore TLB cache disable */
  1618. if (data != 0) {
  1619. vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  1620. data);
  1621. return 1;
  1622. }
  1623. break;
  1624. case MSR_FAM10H_MMIO_CONF_BASE:
  1625. if (data != 0) {
  1626. vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  1627. "0x%llx\n", data);
  1628. return 1;
  1629. }
  1630. break;
  1631. case MSR_AMD64_NB_CFG:
  1632. break;
  1633. case MSR_IA32_DEBUGCTLMSR:
  1634. if (!data) {
  1635. /* We support the non-activated case already */
  1636. break;
  1637. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  1638. /* Values other than LBR and BTF are vendor-specific,
  1639. thus reserved and should throw a #GP */
  1640. return 1;
  1641. }
  1642. vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  1643. __func__, data);
  1644. break;
  1645. case MSR_IA32_UCODE_REV:
  1646. case MSR_IA32_UCODE_WRITE:
  1647. case MSR_VM_HSAVE_PA:
  1648. case MSR_AMD64_PATCH_LOADER:
  1649. break;
  1650. case 0x200 ... 0x2ff:
  1651. return set_msr_mtrr(vcpu, msr, data);
  1652. case MSR_IA32_APICBASE:
  1653. kvm_set_apic_base(vcpu, data);
  1654. break;
  1655. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1656. return kvm_x2apic_msr_write(vcpu, msr, data);
  1657. case MSR_IA32_TSCDEADLINE:
  1658. kvm_set_lapic_tscdeadline_msr(vcpu, data);
  1659. break;
  1660. case MSR_IA32_TSC_ADJUST:
  1661. if (guest_cpuid_has_tsc_adjust(vcpu)) {
  1662. if (!msr_info->host_initiated) {
  1663. u64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
  1664. kvm_x86_ops->adjust_tsc_offset(vcpu, adj, true);
  1665. }
  1666. vcpu->arch.ia32_tsc_adjust_msr = data;
  1667. }
  1668. break;
  1669. case MSR_IA32_MISC_ENABLE:
  1670. vcpu->arch.ia32_misc_enable_msr = data;
  1671. break;
  1672. case MSR_KVM_WALL_CLOCK_NEW:
  1673. case MSR_KVM_WALL_CLOCK:
  1674. vcpu->kvm->arch.wall_clock = data;
  1675. kvm_write_wall_clock(vcpu->kvm, data);
  1676. break;
  1677. case MSR_KVM_SYSTEM_TIME_NEW:
  1678. case MSR_KVM_SYSTEM_TIME: {
  1679. kvmclock_reset(vcpu);
  1680. vcpu->arch.time = data;
  1681. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  1682. /* we verify if the enable bit is set... */
  1683. if (!(data & 1))
  1684. break;
  1685. /* ...but clean it before doing the actual write */
  1686. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  1687. vcpu->arch.time_page =
  1688. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  1689. if (is_error_page(vcpu->arch.time_page))
  1690. vcpu->arch.time_page = NULL;
  1691. break;
  1692. }
  1693. case MSR_KVM_ASYNC_PF_EN:
  1694. if (kvm_pv_enable_async_pf(vcpu, data))
  1695. return 1;
  1696. break;
  1697. case MSR_KVM_STEAL_TIME:
  1698. if (unlikely(!sched_info_on()))
  1699. return 1;
  1700. if (data & KVM_STEAL_RESERVED_MASK)
  1701. return 1;
  1702. if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
  1703. data & KVM_STEAL_VALID_BITS))
  1704. return 1;
  1705. vcpu->arch.st.msr_val = data;
  1706. if (!(data & KVM_MSR_ENABLED))
  1707. break;
  1708. vcpu->arch.st.last_steal = current->sched_info.run_delay;
  1709. preempt_disable();
  1710. accumulate_steal_time(vcpu);
  1711. preempt_enable();
  1712. kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
  1713. break;
  1714. case MSR_KVM_PV_EOI_EN:
  1715. if (kvm_lapic_enable_pv_eoi(vcpu, data))
  1716. return 1;
  1717. break;
  1718. case MSR_IA32_MCG_CTL:
  1719. case MSR_IA32_MCG_STATUS:
  1720. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1721. return set_msr_mce(vcpu, msr, data);
  1722. /* Performance counters are not protected by a CPUID bit,
  1723. * so we should check all of them in the generic path for the sake of
  1724. * cross vendor migration.
  1725. * Writing a zero into the event select MSRs disables them,
  1726. * which we perfectly emulate ;-). Any other value should be at least
  1727. * reported, some guests depend on them.
  1728. */
  1729. case MSR_K7_EVNTSEL0:
  1730. case MSR_K7_EVNTSEL1:
  1731. case MSR_K7_EVNTSEL2:
  1732. case MSR_K7_EVNTSEL3:
  1733. if (data != 0)
  1734. vcpu_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1735. "0x%x data 0x%llx\n", msr, data);
  1736. break;
  1737. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  1738. * so we ignore writes to make it happy.
  1739. */
  1740. case MSR_K7_PERFCTR0:
  1741. case MSR_K7_PERFCTR1:
  1742. case MSR_K7_PERFCTR2:
  1743. case MSR_K7_PERFCTR3:
  1744. vcpu_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1745. "0x%x data 0x%llx\n", msr, data);
  1746. break;
  1747. case MSR_P6_PERFCTR0:
  1748. case MSR_P6_PERFCTR1:
  1749. pr = true;
  1750. case MSR_P6_EVNTSEL0:
  1751. case MSR_P6_EVNTSEL1:
  1752. if (kvm_pmu_msr(vcpu, msr))
  1753. return kvm_pmu_set_msr(vcpu, msr, data);
  1754. if (pr || data != 0)
  1755. vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
  1756. "0x%x data 0x%llx\n", msr, data);
  1757. break;
  1758. case MSR_K7_CLK_CTL:
  1759. /*
  1760. * Ignore all writes to this no longer documented MSR.
  1761. * Writes are only relevant for old K7 processors,
  1762. * all pre-dating SVM, but a recommended workaround from
  1763. * AMD for these chips. It is possible to specify the
  1764. * affected processor models on the command line, hence
  1765. * the need to ignore the workaround.
  1766. */
  1767. break;
  1768. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1769. if (kvm_hv_msr_partition_wide(msr)) {
  1770. int r;
  1771. mutex_lock(&vcpu->kvm->lock);
  1772. r = set_msr_hyperv_pw(vcpu, msr, data);
  1773. mutex_unlock(&vcpu->kvm->lock);
  1774. return r;
  1775. } else
  1776. return set_msr_hyperv(vcpu, msr, data);
  1777. break;
  1778. case MSR_IA32_BBL_CR_CTL3:
  1779. /* Drop writes to this legacy MSR -- see rdmsr
  1780. * counterpart for further detail.
  1781. */
  1782. vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
  1783. break;
  1784. case MSR_AMD64_OSVW_ID_LENGTH:
  1785. if (!guest_cpuid_has_osvw(vcpu))
  1786. return 1;
  1787. vcpu->arch.osvw.length = data;
  1788. break;
  1789. case MSR_AMD64_OSVW_STATUS:
  1790. if (!guest_cpuid_has_osvw(vcpu))
  1791. return 1;
  1792. vcpu->arch.osvw.status = data;
  1793. break;
  1794. default:
  1795. if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
  1796. return xen_hvm_config(vcpu, data);
  1797. if (kvm_pmu_msr(vcpu, msr))
  1798. return kvm_pmu_set_msr(vcpu, msr, data);
  1799. if (!ignore_msrs) {
  1800. vcpu_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  1801. msr, data);
  1802. return 1;
  1803. } else {
  1804. vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  1805. msr, data);
  1806. break;
  1807. }
  1808. }
  1809. return 0;
  1810. }
  1811. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  1812. /*
  1813. * Reads an msr value (of 'msr_index') into 'pdata'.
  1814. * Returns 0 on success, non-0 otherwise.
  1815. * Assumes vcpu_load() was already called.
  1816. */
  1817. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1818. {
  1819. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  1820. }
  1821. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1822. {
  1823. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1824. if (!msr_mtrr_valid(msr))
  1825. return 1;
  1826. if (msr == MSR_MTRRdefType)
  1827. *pdata = vcpu->arch.mtrr_state.def_type +
  1828. (vcpu->arch.mtrr_state.enabled << 10);
  1829. else if (msr == MSR_MTRRfix64K_00000)
  1830. *pdata = p[0];
  1831. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1832. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  1833. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1834. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  1835. else if (msr == MSR_IA32_CR_PAT)
  1836. *pdata = vcpu->arch.pat;
  1837. else { /* Variable MTRRs */
  1838. int idx, is_mtrr_mask;
  1839. u64 *pt;
  1840. idx = (msr - 0x200) / 2;
  1841. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1842. if (!is_mtrr_mask)
  1843. pt =
  1844. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1845. else
  1846. pt =
  1847. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1848. *pdata = *pt;
  1849. }
  1850. return 0;
  1851. }
  1852. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1853. {
  1854. u64 data;
  1855. u64 mcg_cap = vcpu->arch.mcg_cap;
  1856. unsigned bank_num = mcg_cap & 0xff;
  1857. switch (msr) {
  1858. case MSR_IA32_P5_MC_ADDR:
  1859. case MSR_IA32_P5_MC_TYPE:
  1860. data = 0;
  1861. break;
  1862. case MSR_IA32_MCG_CAP:
  1863. data = vcpu->arch.mcg_cap;
  1864. break;
  1865. case MSR_IA32_MCG_CTL:
  1866. if (!(mcg_cap & MCG_CTL_P))
  1867. return 1;
  1868. data = vcpu->arch.mcg_ctl;
  1869. break;
  1870. case MSR_IA32_MCG_STATUS:
  1871. data = vcpu->arch.mcg_status;
  1872. break;
  1873. default:
  1874. if (msr >= MSR_IA32_MC0_CTL &&
  1875. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1876. u32 offset = msr - MSR_IA32_MC0_CTL;
  1877. data = vcpu->arch.mce_banks[offset];
  1878. break;
  1879. }
  1880. return 1;
  1881. }
  1882. *pdata = data;
  1883. return 0;
  1884. }
  1885. static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1886. {
  1887. u64 data = 0;
  1888. struct kvm *kvm = vcpu->kvm;
  1889. switch (msr) {
  1890. case HV_X64_MSR_GUEST_OS_ID:
  1891. data = kvm->arch.hv_guest_os_id;
  1892. break;
  1893. case HV_X64_MSR_HYPERCALL:
  1894. data = kvm->arch.hv_hypercall;
  1895. break;
  1896. default:
  1897. vcpu_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1898. return 1;
  1899. }
  1900. *pdata = data;
  1901. return 0;
  1902. }
  1903. static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1904. {
  1905. u64 data = 0;
  1906. switch (msr) {
  1907. case HV_X64_MSR_VP_INDEX: {
  1908. int r;
  1909. struct kvm_vcpu *v;
  1910. kvm_for_each_vcpu(r, v, vcpu->kvm)
  1911. if (v == vcpu)
  1912. data = r;
  1913. break;
  1914. }
  1915. case HV_X64_MSR_EOI:
  1916. return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
  1917. case HV_X64_MSR_ICR:
  1918. return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
  1919. case HV_X64_MSR_TPR:
  1920. return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
  1921. case HV_X64_MSR_APIC_ASSIST_PAGE:
  1922. data = vcpu->arch.hv_vapic;
  1923. break;
  1924. default:
  1925. vcpu_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1926. return 1;
  1927. }
  1928. *pdata = data;
  1929. return 0;
  1930. }
  1931. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1932. {
  1933. u64 data;
  1934. switch (msr) {
  1935. case MSR_IA32_PLATFORM_ID:
  1936. case MSR_IA32_EBL_CR_POWERON:
  1937. case MSR_IA32_DEBUGCTLMSR:
  1938. case MSR_IA32_LASTBRANCHFROMIP:
  1939. case MSR_IA32_LASTBRANCHTOIP:
  1940. case MSR_IA32_LASTINTFROMIP:
  1941. case MSR_IA32_LASTINTTOIP:
  1942. case MSR_K8_SYSCFG:
  1943. case MSR_K7_HWCR:
  1944. case MSR_VM_HSAVE_PA:
  1945. case MSR_K7_EVNTSEL0:
  1946. case MSR_K7_PERFCTR0:
  1947. case MSR_K8_INT_PENDING_MSG:
  1948. case MSR_AMD64_NB_CFG:
  1949. case MSR_FAM10H_MMIO_CONF_BASE:
  1950. data = 0;
  1951. break;
  1952. case MSR_P6_PERFCTR0:
  1953. case MSR_P6_PERFCTR1:
  1954. case MSR_P6_EVNTSEL0:
  1955. case MSR_P6_EVNTSEL1:
  1956. if (kvm_pmu_msr(vcpu, msr))
  1957. return kvm_pmu_get_msr(vcpu, msr, pdata);
  1958. data = 0;
  1959. break;
  1960. case MSR_IA32_UCODE_REV:
  1961. data = 0x100000000ULL;
  1962. break;
  1963. case MSR_MTRRcap:
  1964. data = 0x500 | KVM_NR_VAR_MTRR;
  1965. break;
  1966. case 0x200 ... 0x2ff:
  1967. return get_msr_mtrr(vcpu, msr, pdata);
  1968. case 0xcd: /* fsb frequency */
  1969. data = 3;
  1970. break;
  1971. /*
  1972. * MSR_EBC_FREQUENCY_ID
  1973. * Conservative value valid for even the basic CPU models.
  1974. * Models 0,1: 000 in bits 23:21 indicating a bus speed of
  1975. * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
  1976. * and 266MHz for model 3, or 4. Set Core Clock
  1977. * Frequency to System Bus Frequency Ratio to 1 (bits
  1978. * 31:24) even though these are only valid for CPU
  1979. * models > 2, however guests may end up dividing or
  1980. * multiplying by zero otherwise.
  1981. */
  1982. case MSR_EBC_FREQUENCY_ID:
  1983. data = 1 << 24;
  1984. break;
  1985. case MSR_IA32_APICBASE:
  1986. data = kvm_get_apic_base(vcpu);
  1987. break;
  1988. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1989. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  1990. break;
  1991. case MSR_IA32_TSCDEADLINE:
  1992. data = kvm_get_lapic_tscdeadline_msr(vcpu);
  1993. break;
  1994. case MSR_IA32_TSC_ADJUST:
  1995. data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
  1996. break;
  1997. case MSR_IA32_MISC_ENABLE:
  1998. data = vcpu->arch.ia32_misc_enable_msr;
  1999. break;
  2000. case MSR_IA32_PERF_STATUS:
  2001. /* TSC increment by tick */
  2002. data = 1000ULL;
  2003. /* CPU multiplier */
  2004. data |= (((uint64_t)4ULL) << 40);
  2005. break;
  2006. case MSR_EFER:
  2007. data = vcpu->arch.efer;
  2008. break;
  2009. case MSR_KVM_WALL_CLOCK:
  2010. case MSR_KVM_WALL_CLOCK_NEW:
  2011. data = vcpu->kvm->arch.wall_clock;
  2012. break;
  2013. case MSR_KVM_SYSTEM_TIME:
  2014. case MSR_KVM_SYSTEM_TIME_NEW:
  2015. data = vcpu->arch.time;
  2016. break;
  2017. case MSR_KVM_ASYNC_PF_EN:
  2018. data = vcpu->arch.apf.msr_val;
  2019. break;
  2020. case MSR_KVM_STEAL_TIME:
  2021. data = vcpu->arch.st.msr_val;
  2022. break;
  2023. case MSR_KVM_PV_EOI_EN:
  2024. data = vcpu->arch.pv_eoi.msr_val;
  2025. break;
  2026. case MSR_IA32_P5_MC_ADDR:
  2027. case MSR_IA32_P5_MC_TYPE:
  2028. case MSR_IA32_MCG_CAP:
  2029. case MSR_IA32_MCG_CTL:
  2030. case MSR_IA32_MCG_STATUS:
  2031. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  2032. return get_msr_mce(vcpu, msr, pdata);
  2033. case MSR_K7_CLK_CTL:
  2034. /*
  2035. * Provide expected ramp-up count for K7. All other
  2036. * are set to zero, indicating minimum divisors for
  2037. * every field.
  2038. *
  2039. * This prevents guest kernels on AMD host with CPU
  2040. * type 6, model 8 and higher from exploding due to
  2041. * the rdmsr failing.
  2042. */
  2043. data = 0x20000000;
  2044. break;
  2045. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  2046. if (kvm_hv_msr_partition_wide(msr)) {
  2047. int r;
  2048. mutex_lock(&vcpu->kvm->lock);
  2049. r = get_msr_hyperv_pw(vcpu, msr, pdata);
  2050. mutex_unlock(&vcpu->kvm->lock);
  2051. return r;
  2052. } else
  2053. return get_msr_hyperv(vcpu, msr, pdata);
  2054. break;
  2055. case MSR_IA32_BBL_CR_CTL3:
  2056. /* This legacy MSR exists but isn't fully documented in current
  2057. * silicon. It is however accessed by winxp in very narrow
  2058. * scenarios where it sets bit #19, itself documented as
  2059. * a "reserved" bit. Best effort attempt to source coherent
  2060. * read data here should the balance of the register be
  2061. * interpreted by the guest:
  2062. *
  2063. * L2 cache control register 3: 64GB range, 256KB size,
  2064. * enabled, latency 0x1, configured
  2065. */
  2066. data = 0xbe702111;
  2067. break;
  2068. case MSR_AMD64_OSVW_ID_LENGTH:
  2069. if (!guest_cpuid_has_osvw(vcpu))
  2070. return 1;
  2071. data = vcpu->arch.osvw.length;
  2072. break;
  2073. case MSR_AMD64_OSVW_STATUS:
  2074. if (!guest_cpuid_has_osvw(vcpu))
  2075. return 1;
  2076. data = vcpu->arch.osvw.status;
  2077. break;
  2078. default:
  2079. if (kvm_pmu_msr(vcpu, msr))
  2080. return kvm_pmu_get_msr(vcpu, msr, pdata);
  2081. if (!ignore_msrs) {
  2082. vcpu_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  2083. return 1;
  2084. } else {
  2085. vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  2086. data = 0;
  2087. }
  2088. break;
  2089. }
  2090. *pdata = data;
  2091. return 0;
  2092. }
  2093. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  2094. /*
  2095. * Read or write a bunch of msrs. All parameters are kernel addresses.
  2096. *
  2097. * @return number of msrs set successfully.
  2098. */
  2099. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  2100. struct kvm_msr_entry *entries,
  2101. int (*do_msr)(struct kvm_vcpu *vcpu,
  2102. unsigned index, u64 *data))
  2103. {
  2104. int i, idx;
  2105. idx = srcu_read_lock(&vcpu->kvm->srcu);
  2106. for (i = 0; i < msrs->nmsrs; ++i)
  2107. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  2108. break;
  2109. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  2110. return i;
  2111. }
  2112. /*
  2113. * Read or write a bunch of msrs. Parameters are user addresses.
  2114. *
  2115. * @return number of msrs set successfully.
  2116. */
  2117. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  2118. int (*do_msr)(struct kvm_vcpu *vcpu,
  2119. unsigned index, u64 *data),
  2120. int writeback)
  2121. {
  2122. struct kvm_msrs msrs;
  2123. struct kvm_msr_entry *entries;
  2124. int r, n;
  2125. unsigned size;
  2126. r = -EFAULT;
  2127. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  2128. goto out;
  2129. r = -E2BIG;
  2130. if (msrs.nmsrs >= MAX_IO_MSRS)
  2131. goto out;
  2132. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  2133. entries = memdup_user(user_msrs->entries, size);
  2134. if (IS_ERR(entries)) {
  2135. r = PTR_ERR(entries);
  2136. goto out;
  2137. }
  2138. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  2139. if (r < 0)
  2140. goto out_free;
  2141. r = -EFAULT;
  2142. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  2143. goto out_free;
  2144. r = n;
  2145. out_free:
  2146. kfree(entries);
  2147. out:
  2148. return r;
  2149. }
  2150. int kvm_dev_ioctl_check_extension(long ext)
  2151. {
  2152. int r;
  2153. switch (ext) {
  2154. case KVM_CAP_IRQCHIP:
  2155. case KVM_CAP_HLT:
  2156. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  2157. case KVM_CAP_SET_TSS_ADDR:
  2158. case KVM_CAP_EXT_CPUID:
  2159. case KVM_CAP_CLOCKSOURCE:
  2160. case KVM_CAP_PIT:
  2161. case KVM_CAP_NOP_IO_DELAY:
  2162. case KVM_CAP_MP_STATE:
  2163. case KVM_CAP_SYNC_MMU:
  2164. case KVM_CAP_USER_NMI:
  2165. case KVM_CAP_REINJECT_CONTROL:
  2166. case KVM_CAP_IRQ_INJECT_STATUS:
  2167. case KVM_CAP_ASSIGN_DEV_IRQ:
  2168. case KVM_CAP_IRQFD:
  2169. case KVM_CAP_IOEVENTFD:
  2170. case KVM_CAP_PIT2:
  2171. case KVM_CAP_PIT_STATE2:
  2172. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  2173. case KVM_CAP_XEN_HVM:
  2174. case KVM_CAP_ADJUST_CLOCK:
  2175. case KVM_CAP_VCPU_EVENTS:
  2176. case KVM_CAP_HYPERV:
  2177. case KVM_CAP_HYPERV_VAPIC:
  2178. case KVM_CAP_HYPERV_SPIN:
  2179. case KVM_CAP_PCI_SEGMENT:
  2180. case KVM_CAP_DEBUGREGS:
  2181. case KVM_CAP_X86_ROBUST_SINGLESTEP:
  2182. case KVM_CAP_XSAVE:
  2183. case KVM_CAP_ASYNC_PF:
  2184. case KVM_CAP_GET_TSC_KHZ:
  2185. case KVM_CAP_PCI_2_3:
  2186. case KVM_CAP_KVMCLOCK_CTRL:
  2187. case KVM_CAP_READONLY_MEM:
  2188. case KVM_CAP_IRQFD_RESAMPLE:
  2189. r = 1;
  2190. break;
  2191. case KVM_CAP_COALESCED_MMIO:
  2192. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  2193. break;
  2194. case KVM_CAP_VAPIC:
  2195. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  2196. break;
  2197. case KVM_CAP_NR_VCPUS:
  2198. r = KVM_SOFT_MAX_VCPUS;
  2199. break;
  2200. case KVM_CAP_MAX_VCPUS:
  2201. r = KVM_MAX_VCPUS;
  2202. break;
  2203. case KVM_CAP_NR_MEMSLOTS:
  2204. r = KVM_USER_MEM_SLOTS;
  2205. break;
  2206. case KVM_CAP_PV_MMU: /* obsolete */
  2207. r = 0;
  2208. break;
  2209. case KVM_CAP_IOMMU:
  2210. r = iommu_present(&pci_bus_type);
  2211. break;
  2212. case KVM_CAP_MCE:
  2213. r = KVM_MAX_MCE_BANKS;
  2214. break;
  2215. case KVM_CAP_XCRS:
  2216. r = cpu_has_xsave;
  2217. break;
  2218. case KVM_CAP_TSC_CONTROL:
  2219. r = kvm_has_tsc_control;
  2220. break;
  2221. case KVM_CAP_TSC_DEADLINE_TIMER:
  2222. r = boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER);
  2223. break;
  2224. default:
  2225. r = 0;
  2226. break;
  2227. }
  2228. return r;
  2229. }
  2230. long kvm_arch_dev_ioctl(struct file *filp,
  2231. unsigned int ioctl, unsigned long arg)
  2232. {
  2233. void __user *argp = (void __user *)arg;
  2234. long r;
  2235. switch (ioctl) {
  2236. case KVM_GET_MSR_INDEX_LIST: {
  2237. struct kvm_msr_list __user *user_msr_list = argp;
  2238. struct kvm_msr_list msr_list;
  2239. unsigned n;
  2240. r = -EFAULT;
  2241. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  2242. goto out;
  2243. n = msr_list.nmsrs;
  2244. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  2245. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  2246. goto out;
  2247. r = -E2BIG;
  2248. if (n < msr_list.nmsrs)
  2249. goto out;
  2250. r = -EFAULT;
  2251. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  2252. num_msrs_to_save * sizeof(u32)))
  2253. goto out;
  2254. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  2255. &emulated_msrs,
  2256. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  2257. goto out;
  2258. r = 0;
  2259. break;
  2260. }
  2261. case KVM_GET_SUPPORTED_CPUID: {
  2262. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2263. struct kvm_cpuid2 cpuid;
  2264. r = -EFAULT;
  2265. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2266. goto out;
  2267. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  2268. cpuid_arg->entries);
  2269. if (r)
  2270. goto out;
  2271. r = -EFAULT;
  2272. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  2273. goto out;
  2274. r = 0;
  2275. break;
  2276. }
  2277. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  2278. u64 mce_cap;
  2279. mce_cap = KVM_MCE_CAP_SUPPORTED;
  2280. r = -EFAULT;
  2281. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  2282. goto out;
  2283. r = 0;
  2284. break;
  2285. }
  2286. default:
  2287. r = -EINVAL;
  2288. }
  2289. out:
  2290. return r;
  2291. }
  2292. static void wbinvd_ipi(void *garbage)
  2293. {
  2294. wbinvd();
  2295. }
  2296. static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
  2297. {
  2298. return vcpu->kvm->arch.iommu_domain &&
  2299. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY);
  2300. }
  2301. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  2302. {
  2303. /* Address WBINVD may be executed by guest */
  2304. if (need_emulate_wbinvd(vcpu)) {
  2305. if (kvm_x86_ops->has_wbinvd_exit())
  2306. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  2307. else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
  2308. smp_call_function_single(vcpu->cpu,
  2309. wbinvd_ipi, NULL, 1);
  2310. }
  2311. kvm_x86_ops->vcpu_load(vcpu, cpu);
  2312. /* Apply any externally detected TSC adjustments (due to suspend) */
  2313. if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
  2314. adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
  2315. vcpu->arch.tsc_offset_adjustment = 0;
  2316. set_bit(KVM_REQ_CLOCK_UPDATE, &vcpu->requests);
  2317. }
  2318. if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
  2319. s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
  2320. native_read_tsc() - vcpu->arch.last_host_tsc;
  2321. if (tsc_delta < 0)
  2322. mark_tsc_unstable("KVM discovered backwards TSC");
  2323. if (check_tsc_unstable()) {
  2324. u64 offset = kvm_x86_ops->compute_tsc_offset(vcpu,
  2325. vcpu->arch.last_guest_tsc);
  2326. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  2327. vcpu->arch.tsc_catchup = 1;
  2328. }
  2329. /*
  2330. * On a host with synchronized TSC, there is no need to update
  2331. * kvmclock on vcpu->cpu migration
  2332. */
  2333. if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
  2334. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  2335. if (vcpu->cpu != cpu)
  2336. kvm_migrate_timers(vcpu);
  2337. vcpu->cpu = cpu;
  2338. }
  2339. accumulate_steal_time(vcpu);
  2340. kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
  2341. }
  2342. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  2343. {
  2344. kvm_x86_ops->vcpu_put(vcpu);
  2345. kvm_put_guest_fpu(vcpu);
  2346. vcpu->arch.last_host_tsc = native_read_tsc();
  2347. }
  2348. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  2349. struct kvm_lapic_state *s)
  2350. {
  2351. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  2352. return 0;
  2353. }
  2354. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  2355. struct kvm_lapic_state *s)
  2356. {
  2357. kvm_apic_post_state_restore(vcpu, s);
  2358. update_cr8_intercept(vcpu);
  2359. return 0;
  2360. }
  2361. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  2362. struct kvm_interrupt *irq)
  2363. {
  2364. if (irq->irq < 0 || irq->irq >= KVM_NR_INTERRUPTS)
  2365. return -EINVAL;
  2366. if (irqchip_in_kernel(vcpu->kvm))
  2367. return -ENXIO;
  2368. kvm_queue_interrupt(vcpu, irq->irq, false);
  2369. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2370. return 0;
  2371. }
  2372. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  2373. {
  2374. kvm_inject_nmi(vcpu);
  2375. return 0;
  2376. }
  2377. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  2378. struct kvm_tpr_access_ctl *tac)
  2379. {
  2380. if (tac->flags)
  2381. return -EINVAL;
  2382. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  2383. return 0;
  2384. }
  2385. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  2386. u64 mcg_cap)
  2387. {
  2388. int r;
  2389. unsigned bank_num = mcg_cap & 0xff, bank;
  2390. r = -EINVAL;
  2391. if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
  2392. goto out;
  2393. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  2394. goto out;
  2395. r = 0;
  2396. vcpu->arch.mcg_cap = mcg_cap;
  2397. /* Init IA32_MCG_CTL to all 1s */
  2398. if (mcg_cap & MCG_CTL_P)
  2399. vcpu->arch.mcg_ctl = ~(u64)0;
  2400. /* Init IA32_MCi_CTL to all 1s */
  2401. for (bank = 0; bank < bank_num; bank++)
  2402. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  2403. out:
  2404. return r;
  2405. }
  2406. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  2407. struct kvm_x86_mce *mce)
  2408. {
  2409. u64 mcg_cap = vcpu->arch.mcg_cap;
  2410. unsigned bank_num = mcg_cap & 0xff;
  2411. u64 *banks = vcpu->arch.mce_banks;
  2412. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  2413. return -EINVAL;
  2414. /*
  2415. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  2416. * reporting is disabled
  2417. */
  2418. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  2419. vcpu->arch.mcg_ctl != ~(u64)0)
  2420. return 0;
  2421. banks += 4 * mce->bank;
  2422. /*
  2423. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  2424. * reporting is disabled for the bank
  2425. */
  2426. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  2427. return 0;
  2428. if (mce->status & MCI_STATUS_UC) {
  2429. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  2430. !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
  2431. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2432. return 0;
  2433. }
  2434. if (banks[1] & MCI_STATUS_VAL)
  2435. mce->status |= MCI_STATUS_OVER;
  2436. banks[2] = mce->addr;
  2437. banks[3] = mce->misc;
  2438. vcpu->arch.mcg_status = mce->mcg_status;
  2439. banks[1] = mce->status;
  2440. kvm_queue_exception(vcpu, MC_VECTOR);
  2441. } else if (!(banks[1] & MCI_STATUS_VAL)
  2442. || !(banks[1] & MCI_STATUS_UC)) {
  2443. if (banks[1] & MCI_STATUS_VAL)
  2444. mce->status |= MCI_STATUS_OVER;
  2445. banks[2] = mce->addr;
  2446. banks[3] = mce->misc;
  2447. banks[1] = mce->status;
  2448. } else
  2449. banks[1] |= MCI_STATUS_OVER;
  2450. return 0;
  2451. }
  2452. static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
  2453. struct kvm_vcpu_events *events)
  2454. {
  2455. process_nmi(vcpu);
  2456. events->exception.injected =
  2457. vcpu->arch.exception.pending &&
  2458. !kvm_exception_is_soft(vcpu->arch.exception.nr);
  2459. events->exception.nr = vcpu->arch.exception.nr;
  2460. events->exception.has_error_code = vcpu->arch.exception.has_error_code;
  2461. events->exception.pad = 0;
  2462. events->exception.error_code = vcpu->arch.exception.error_code;
  2463. events->interrupt.injected =
  2464. vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
  2465. events->interrupt.nr = vcpu->arch.interrupt.nr;
  2466. events->interrupt.soft = 0;
  2467. events->interrupt.shadow =
  2468. kvm_x86_ops->get_interrupt_shadow(vcpu,
  2469. KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
  2470. events->nmi.injected = vcpu->arch.nmi_injected;
  2471. events->nmi.pending = vcpu->arch.nmi_pending != 0;
  2472. events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
  2473. events->nmi.pad = 0;
  2474. events->sipi_vector = vcpu->arch.sipi_vector;
  2475. events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
  2476. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2477. | KVM_VCPUEVENT_VALID_SHADOW);
  2478. memset(&events->reserved, 0, sizeof(events->reserved));
  2479. }
  2480. static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
  2481. struct kvm_vcpu_events *events)
  2482. {
  2483. if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
  2484. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2485. | KVM_VCPUEVENT_VALID_SHADOW))
  2486. return -EINVAL;
  2487. process_nmi(vcpu);
  2488. vcpu->arch.exception.pending = events->exception.injected;
  2489. vcpu->arch.exception.nr = events->exception.nr;
  2490. vcpu->arch.exception.has_error_code = events->exception.has_error_code;
  2491. vcpu->arch.exception.error_code = events->exception.error_code;
  2492. vcpu->arch.interrupt.pending = events->interrupt.injected;
  2493. vcpu->arch.interrupt.nr = events->interrupt.nr;
  2494. vcpu->arch.interrupt.soft = events->interrupt.soft;
  2495. if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
  2496. kvm_x86_ops->set_interrupt_shadow(vcpu,
  2497. events->interrupt.shadow);
  2498. vcpu->arch.nmi_injected = events->nmi.injected;
  2499. if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
  2500. vcpu->arch.nmi_pending = events->nmi.pending;
  2501. kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
  2502. if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
  2503. vcpu->arch.sipi_vector = events->sipi_vector;
  2504. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2505. return 0;
  2506. }
  2507. static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
  2508. struct kvm_debugregs *dbgregs)
  2509. {
  2510. memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
  2511. dbgregs->dr6 = vcpu->arch.dr6;
  2512. dbgregs->dr7 = vcpu->arch.dr7;
  2513. dbgregs->flags = 0;
  2514. memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
  2515. }
  2516. static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
  2517. struct kvm_debugregs *dbgregs)
  2518. {
  2519. if (dbgregs->flags)
  2520. return -EINVAL;
  2521. memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
  2522. vcpu->arch.dr6 = dbgregs->dr6;
  2523. vcpu->arch.dr7 = dbgregs->dr7;
  2524. return 0;
  2525. }
  2526. static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
  2527. struct kvm_xsave *guest_xsave)
  2528. {
  2529. if (cpu_has_xsave)
  2530. memcpy(guest_xsave->region,
  2531. &vcpu->arch.guest_fpu.state->xsave,
  2532. xstate_size);
  2533. else {
  2534. memcpy(guest_xsave->region,
  2535. &vcpu->arch.guest_fpu.state->fxsave,
  2536. sizeof(struct i387_fxsave_struct));
  2537. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
  2538. XSTATE_FPSSE;
  2539. }
  2540. }
  2541. static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
  2542. struct kvm_xsave *guest_xsave)
  2543. {
  2544. u64 xstate_bv =
  2545. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
  2546. if (cpu_has_xsave)
  2547. memcpy(&vcpu->arch.guest_fpu.state->xsave,
  2548. guest_xsave->region, xstate_size);
  2549. else {
  2550. if (xstate_bv & ~XSTATE_FPSSE)
  2551. return -EINVAL;
  2552. memcpy(&vcpu->arch.guest_fpu.state->fxsave,
  2553. guest_xsave->region, sizeof(struct i387_fxsave_struct));
  2554. }
  2555. return 0;
  2556. }
  2557. static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
  2558. struct kvm_xcrs *guest_xcrs)
  2559. {
  2560. if (!cpu_has_xsave) {
  2561. guest_xcrs->nr_xcrs = 0;
  2562. return;
  2563. }
  2564. guest_xcrs->nr_xcrs = 1;
  2565. guest_xcrs->flags = 0;
  2566. guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
  2567. guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
  2568. }
  2569. static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
  2570. struct kvm_xcrs *guest_xcrs)
  2571. {
  2572. int i, r = 0;
  2573. if (!cpu_has_xsave)
  2574. return -EINVAL;
  2575. if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
  2576. return -EINVAL;
  2577. for (i = 0; i < guest_xcrs->nr_xcrs; i++)
  2578. /* Only support XCR0 currently */
  2579. if (guest_xcrs->xcrs[0].xcr == XCR_XFEATURE_ENABLED_MASK) {
  2580. r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
  2581. guest_xcrs->xcrs[0].value);
  2582. break;
  2583. }
  2584. if (r)
  2585. r = -EINVAL;
  2586. return r;
  2587. }
  2588. /*
  2589. * kvm_set_guest_paused() indicates to the guest kernel that it has been
  2590. * stopped by the hypervisor. This function will be called from the host only.
  2591. * EINVAL is returned when the host attempts to set the flag for a guest that
  2592. * does not support pv clocks.
  2593. */
  2594. static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
  2595. {
  2596. if (!vcpu->arch.time_page)
  2597. return -EINVAL;
  2598. vcpu->arch.pvclock_set_guest_stopped_request = true;
  2599. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  2600. return 0;
  2601. }
  2602. long kvm_arch_vcpu_ioctl(struct file *filp,
  2603. unsigned int ioctl, unsigned long arg)
  2604. {
  2605. struct kvm_vcpu *vcpu = filp->private_data;
  2606. void __user *argp = (void __user *)arg;
  2607. int r;
  2608. union {
  2609. struct kvm_lapic_state *lapic;
  2610. struct kvm_xsave *xsave;
  2611. struct kvm_xcrs *xcrs;
  2612. void *buffer;
  2613. } u;
  2614. u.buffer = NULL;
  2615. switch (ioctl) {
  2616. case KVM_GET_LAPIC: {
  2617. r = -EINVAL;
  2618. if (!vcpu->arch.apic)
  2619. goto out;
  2620. u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2621. r = -ENOMEM;
  2622. if (!u.lapic)
  2623. goto out;
  2624. r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
  2625. if (r)
  2626. goto out;
  2627. r = -EFAULT;
  2628. if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
  2629. goto out;
  2630. r = 0;
  2631. break;
  2632. }
  2633. case KVM_SET_LAPIC: {
  2634. r = -EINVAL;
  2635. if (!vcpu->arch.apic)
  2636. goto out;
  2637. u.lapic = memdup_user(argp, sizeof(*u.lapic));
  2638. if (IS_ERR(u.lapic))
  2639. return PTR_ERR(u.lapic);
  2640. r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
  2641. break;
  2642. }
  2643. case KVM_INTERRUPT: {
  2644. struct kvm_interrupt irq;
  2645. r = -EFAULT;
  2646. if (copy_from_user(&irq, argp, sizeof irq))
  2647. goto out;
  2648. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  2649. break;
  2650. }
  2651. case KVM_NMI: {
  2652. r = kvm_vcpu_ioctl_nmi(vcpu);
  2653. break;
  2654. }
  2655. case KVM_SET_CPUID: {
  2656. struct kvm_cpuid __user *cpuid_arg = argp;
  2657. struct kvm_cpuid cpuid;
  2658. r = -EFAULT;
  2659. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2660. goto out;
  2661. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  2662. break;
  2663. }
  2664. case KVM_SET_CPUID2: {
  2665. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2666. struct kvm_cpuid2 cpuid;
  2667. r = -EFAULT;
  2668. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2669. goto out;
  2670. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  2671. cpuid_arg->entries);
  2672. break;
  2673. }
  2674. case KVM_GET_CPUID2: {
  2675. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2676. struct kvm_cpuid2 cpuid;
  2677. r = -EFAULT;
  2678. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2679. goto out;
  2680. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  2681. cpuid_arg->entries);
  2682. if (r)
  2683. goto out;
  2684. r = -EFAULT;
  2685. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  2686. goto out;
  2687. r = 0;
  2688. break;
  2689. }
  2690. case KVM_GET_MSRS:
  2691. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  2692. break;
  2693. case KVM_SET_MSRS:
  2694. r = msr_io(vcpu, argp, do_set_msr, 0);
  2695. break;
  2696. case KVM_TPR_ACCESS_REPORTING: {
  2697. struct kvm_tpr_access_ctl tac;
  2698. r = -EFAULT;
  2699. if (copy_from_user(&tac, argp, sizeof tac))
  2700. goto out;
  2701. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  2702. if (r)
  2703. goto out;
  2704. r = -EFAULT;
  2705. if (copy_to_user(argp, &tac, sizeof tac))
  2706. goto out;
  2707. r = 0;
  2708. break;
  2709. };
  2710. case KVM_SET_VAPIC_ADDR: {
  2711. struct kvm_vapic_addr va;
  2712. r = -EINVAL;
  2713. if (!irqchip_in_kernel(vcpu->kvm))
  2714. goto out;
  2715. r = -EFAULT;
  2716. if (copy_from_user(&va, argp, sizeof va))
  2717. goto out;
  2718. r = 0;
  2719. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  2720. break;
  2721. }
  2722. case KVM_X86_SETUP_MCE: {
  2723. u64 mcg_cap;
  2724. r = -EFAULT;
  2725. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  2726. goto out;
  2727. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  2728. break;
  2729. }
  2730. case KVM_X86_SET_MCE: {
  2731. struct kvm_x86_mce mce;
  2732. r = -EFAULT;
  2733. if (copy_from_user(&mce, argp, sizeof mce))
  2734. goto out;
  2735. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  2736. break;
  2737. }
  2738. case KVM_GET_VCPU_EVENTS: {
  2739. struct kvm_vcpu_events events;
  2740. kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
  2741. r = -EFAULT;
  2742. if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
  2743. break;
  2744. r = 0;
  2745. break;
  2746. }
  2747. case KVM_SET_VCPU_EVENTS: {
  2748. struct kvm_vcpu_events events;
  2749. r = -EFAULT;
  2750. if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
  2751. break;
  2752. r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
  2753. break;
  2754. }
  2755. case KVM_GET_DEBUGREGS: {
  2756. struct kvm_debugregs dbgregs;
  2757. kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
  2758. r = -EFAULT;
  2759. if (copy_to_user(argp, &dbgregs,
  2760. sizeof(struct kvm_debugregs)))
  2761. break;
  2762. r = 0;
  2763. break;
  2764. }
  2765. case KVM_SET_DEBUGREGS: {
  2766. struct kvm_debugregs dbgregs;
  2767. r = -EFAULT;
  2768. if (copy_from_user(&dbgregs, argp,
  2769. sizeof(struct kvm_debugregs)))
  2770. break;
  2771. r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
  2772. break;
  2773. }
  2774. case KVM_GET_XSAVE: {
  2775. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2776. r = -ENOMEM;
  2777. if (!u.xsave)
  2778. break;
  2779. kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
  2780. r = -EFAULT;
  2781. if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
  2782. break;
  2783. r = 0;
  2784. break;
  2785. }
  2786. case KVM_SET_XSAVE: {
  2787. u.xsave = memdup_user(argp, sizeof(*u.xsave));
  2788. if (IS_ERR(u.xsave))
  2789. return PTR_ERR(u.xsave);
  2790. r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
  2791. break;
  2792. }
  2793. case KVM_GET_XCRS: {
  2794. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2795. r = -ENOMEM;
  2796. if (!u.xcrs)
  2797. break;
  2798. kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
  2799. r = -EFAULT;
  2800. if (copy_to_user(argp, u.xcrs,
  2801. sizeof(struct kvm_xcrs)))
  2802. break;
  2803. r = 0;
  2804. break;
  2805. }
  2806. case KVM_SET_XCRS: {
  2807. u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
  2808. if (IS_ERR(u.xcrs))
  2809. return PTR_ERR(u.xcrs);
  2810. r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
  2811. break;
  2812. }
  2813. case KVM_SET_TSC_KHZ: {
  2814. u32 user_tsc_khz;
  2815. r = -EINVAL;
  2816. user_tsc_khz = (u32)arg;
  2817. if (user_tsc_khz >= kvm_max_guest_tsc_khz)
  2818. goto out;
  2819. if (user_tsc_khz == 0)
  2820. user_tsc_khz = tsc_khz;
  2821. kvm_set_tsc_khz(vcpu, user_tsc_khz);
  2822. r = 0;
  2823. goto out;
  2824. }
  2825. case KVM_GET_TSC_KHZ: {
  2826. r = vcpu->arch.virtual_tsc_khz;
  2827. goto out;
  2828. }
  2829. case KVM_KVMCLOCK_CTRL: {
  2830. r = kvm_set_guest_paused(vcpu);
  2831. goto out;
  2832. }
  2833. default:
  2834. r = -EINVAL;
  2835. }
  2836. out:
  2837. kfree(u.buffer);
  2838. return r;
  2839. }
  2840. int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
  2841. {
  2842. return VM_FAULT_SIGBUS;
  2843. }
  2844. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  2845. {
  2846. int ret;
  2847. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  2848. return -EINVAL;
  2849. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  2850. return ret;
  2851. }
  2852. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  2853. u64 ident_addr)
  2854. {
  2855. kvm->arch.ept_identity_map_addr = ident_addr;
  2856. return 0;
  2857. }
  2858. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  2859. u32 kvm_nr_mmu_pages)
  2860. {
  2861. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  2862. return -EINVAL;
  2863. mutex_lock(&kvm->slots_lock);
  2864. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  2865. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  2866. mutex_unlock(&kvm->slots_lock);
  2867. return 0;
  2868. }
  2869. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  2870. {
  2871. return kvm->arch.n_max_mmu_pages;
  2872. }
  2873. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2874. {
  2875. int r;
  2876. r = 0;
  2877. switch (chip->chip_id) {
  2878. case KVM_IRQCHIP_PIC_MASTER:
  2879. memcpy(&chip->chip.pic,
  2880. &pic_irqchip(kvm)->pics[0],
  2881. sizeof(struct kvm_pic_state));
  2882. break;
  2883. case KVM_IRQCHIP_PIC_SLAVE:
  2884. memcpy(&chip->chip.pic,
  2885. &pic_irqchip(kvm)->pics[1],
  2886. sizeof(struct kvm_pic_state));
  2887. break;
  2888. case KVM_IRQCHIP_IOAPIC:
  2889. r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
  2890. break;
  2891. default:
  2892. r = -EINVAL;
  2893. break;
  2894. }
  2895. return r;
  2896. }
  2897. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2898. {
  2899. int r;
  2900. r = 0;
  2901. switch (chip->chip_id) {
  2902. case KVM_IRQCHIP_PIC_MASTER:
  2903. spin_lock(&pic_irqchip(kvm)->lock);
  2904. memcpy(&pic_irqchip(kvm)->pics[0],
  2905. &chip->chip.pic,
  2906. sizeof(struct kvm_pic_state));
  2907. spin_unlock(&pic_irqchip(kvm)->lock);
  2908. break;
  2909. case KVM_IRQCHIP_PIC_SLAVE:
  2910. spin_lock(&pic_irqchip(kvm)->lock);
  2911. memcpy(&pic_irqchip(kvm)->pics[1],
  2912. &chip->chip.pic,
  2913. sizeof(struct kvm_pic_state));
  2914. spin_unlock(&pic_irqchip(kvm)->lock);
  2915. break;
  2916. case KVM_IRQCHIP_IOAPIC:
  2917. r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
  2918. break;
  2919. default:
  2920. r = -EINVAL;
  2921. break;
  2922. }
  2923. kvm_pic_update_irq(pic_irqchip(kvm));
  2924. return r;
  2925. }
  2926. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2927. {
  2928. int r = 0;
  2929. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2930. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  2931. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2932. return r;
  2933. }
  2934. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2935. {
  2936. int r = 0;
  2937. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2938. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  2939. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  2940. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2941. return r;
  2942. }
  2943. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2944. {
  2945. int r = 0;
  2946. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2947. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  2948. sizeof(ps->channels));
  2949. ps->flags = kvm->arch.vpit->pit_state.flags;
  2950. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2951. memset(&ps->reserved, 0, sizeof(ps->reserved));
  2952. return r;
  2953. }
  2954. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2955. {
  2956. int r = 0, start = 0;
  2957. u32 prev_legacy, cur_legacy;
  2958. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2959. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2960. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2961. if (!prev_legacy && cur_legacy)
  2962. start = 1;
  2963. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  2964. sizeof(kvm->arch.vpit->pit_state.channels));
  2965. kvm->arch.vpit->pit_state.flags = ps->flags;
  2966. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  2967. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2968. return r;
  2969. }
  2970. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  2971. struct kvm_reinject_control *control)
  2972. {
  2973. if (!kvm->arch.vpit)
  2974. return -ENXIO;
  2975. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2976. kvm->arch.vpit->pit_state.reinject = control->pit_reinject;
  2977. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2978. return 0;
  2979. }
  2980. /**
  2981. * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
  2982. * @kvm: kvm instance
  2983. * @log: slot id and address to which we copy the log
  2984. *
  2985. * We need to keep it in mind that VCPU threads can write to the bitmap
  2986. * concurrently. So, to avoid losing data, we keep the following order for
  2987. * each bit:
  2988. *
  2989. * 1. Take a snapshot of the bit and clear it if needed.
  2990. * 2. Write protect the corresponding page.
  2991. * 3. Flush TLB's if needed.
  2992. * 4. Copy the snapshot to the userspace.
  2993. *
  2994. * Between 2 and 3, the guest may write to the page using the remaining TLB
  2995. * entry. This is not a problem because the page will be reported dirty at
  2996. * step 4 using the snapshot taken before and step 3 ensures that successive
  2997. * writes will be logged for the next call.
  2998. */
  2999. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
  3000. {
  3001. int r;
  3002. struct kvm_memory_slot *memslot;
  3003. unsigned long n, i;
  3004. unsigned long *dirty_bitmap;
  3005. unsigned long *dirty_bitmap_buffer;
  3006. bool is_dirty = false;
  3007. mutex_lock(&kvm->slots_lock);
  3008. r = -EINVAL;
  3009. if (log->slot >= KVM_USER_MEM_SLOTS)
  3010. goto out;
  3011. memslot = id_to_memslot(kvm->memslots, log->slot);
  3012. dirty_bitmap = memslot->dirty_bitmap;
  3013. r = -ENOENT;
  3014. if (!dirty_bitmap)
  3015. goto out;
  3016. n = kvm_dirty_bitmap_bytes(memslot);
  3017. dirty_bitmap_buffer = dirty_bitmap + n / sizeof(long);
  3018. memset(dirty_bitmap_buffer, 0, n);
  3019. spin_lock(&kvm->mmu_lock);
  3020. for (i = 0; i < n / sizeof(long); i++) {
  3021. unsigned long mask;
  3022. gfn_t offset;
  3023. if (!dirty_bitmap[i])
  3024. continue;
  3025. is_dirty = true;
  3026. mask = xchg(&dirty_bitmap[i], 0);
  3027. dirty_bitmap_buffer[i] = mask;
  3028. offset = i * BITS_PER_LONG;
  3029. kvm_mmu_write_protect_pt_masked(kvm, memslot, offset, mask);
  3030. }
  3031. if (is_dirty)
  3032. kvm_flush_remote_tlbs(kvm);
  3033. spin_unlock(&kvm->mmu_lock);
  3034. r = -EFAULT;
  3035. if (copy_to_user(log->dirty_bitmap, dirty_bitmap_buffer, n))
  3036. goto out;
  3037. r = 0;
  3038. out:
  3039. mutex_unlock(&kvm->slots_lock);
  3040. return r;
  3041. }
  3042. int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event)
  3043. {
  3044. if (!irqchip_in_kernel(kvm))
  3045. return -ENXIO;
  3046. irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  3047. irq_event->irq, irq_event->level);
  3048. return 0;
  3049. }
  3050. long kvm_arch_vm_ioctl(struct file *filp,
  3051. unsigned int ioctl, unsigned long arg)
  3052. {
  3053. struct kvm *kvm = filp->private_data;
  3054. void __user *argp = (void __user *)arg;
  3055. int r = -ENOTTY;
  3056. /*
  3057. * This union makes it completely explicit to gcc-3.x
  3058. * that these two variables' stack usage should be
  3059. * combined, not added together.
  3060. */
  3061. union {
  3062. struct kvm_pit_state ps;
  3063. struct kvm_pit_state2 ps2;
  3064. struct kvm_pit_config pit_config;
  3065. } u;
  3066. switch (ioctl) {
  3067. case KVM_SET_TSS_ADDR:
  3068. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  3069. break;
  3070. case KVM_SET_IDENTITY_MAP_ADDR: {
  3071. u64 ident_addr;
  3072. r = -EFAULT;
  3073. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  3074. goto out;
  3075. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  3076. break;
  3077. }
  3078. case KVM_SET_NR_MMU_PAGES:
  3079. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  3080. break;
  3081. case KVM_GET_NR_MMU_PAGES:
  3082. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  3083. break;
  3084. case KVM_CREATE_IRQCHIP: {
  3085. struct kvm_pic *vpic;
  3086. mutex_lock(&kvm->lock);
  3087. r = -EEXIST;
  3088. if (kvm->arch.vpic)
  3089. goto create_irqchip_unlock;
  3090. r = -EINVAL;
  3091. if (atomic_read(&kvm->online_vcpus))
  3092. goto create_irqchip_unlock;
  3093. r = -ENOMEM;
  3094. vpic = kvm_create_pic(kvm);
  3095. if (vpic) {
  3096. r = kvm_ioapic_init(kvm);
  3097. if (r) {
  3098. mutex_lock(&kvm->slots_lock);
  3099. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  3100. &vpic->dev_master);
  3101. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  3102. &vpic->dev_slave);
  3103. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  3104. &vpic->dev_eclr);
  3105. mutex_unlock(&kvm->slots_lock);
  3106. kfree(vpic);
  3107. goto create_irqchip_unlock;
  3108. }
  3109. } else
  3110. goto create_irqchip_unlock;
  3111. smp_wmb();
  3112. kvm->arch.vpic = vpic;
  3113. smp_wmb();
  3114. r = kvm_setup_default_irq_routing(kvm);
  3115. if (r) {
  3116. mutex_lock(&kvm->slots_lock);
  3117. mutex_lock(&kvm->irq_lock);
  3118. kvm_ioapic_destroy(kvm);
  3119. kvm_destroy_pic(kvm);
  3120. mutex_unlock(&kvm->irq_lock);
  3121. mutex_unlock(&kvm->slots_lock);
  3122. }
  3123. create_irqchip_unlock:
  3124. mutex_unlock(&kvm->lock);
  3125. break;
  3126. }
  3127. case KVM_CREATE_PIT:
  3128. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  3129. goto create_pit;
  3130. case KVM_CREATE_PIT2:
  3131. r = -EFAULT;
  3132. if (copy_from_user(&u.pit_config, argp,
  3133. sizeof(struct kvm_pit_config)))
  3134. goto out;
  3135. create_pit:
  3136. mutex_lock(&kvm->slots_lock);
  3137. r = -EEXIST;
  3138. if (kvm->arch.vpit)
  3139. goto create_pit_unlock;
  3140. r = -ENOMEM;
  3141. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  3142. if (kvm->arch.vpit)
  3143. r = 0;
  3144. create_pit_unlock:
  3145. mutex_unlock(&kvm->slots_lock);
  3146. break;
  3147. case KVM_GET_IRQCHIP: {
  3148. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  3149. struct kvm_irqchip *chip;
  3150. chip = memdup_user(argp, sizeof(*chip));
  3151. if (IS_ERR(chip)) {
  3152. r = PTR_ERR(chip);
  3153. goto out;
  3154. }
  3155. r = -ENXIO;
  3156. if (!irqchip_in_kernel(kvm))
  3157. goto get_irqchip_out;
  3158. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  3159. if (r)
  3160. goto get_irqchip_out;
  3161. r = -EFAULT;
  3162. if (copy_to_user(argp, chip, sizeof *chip))
  3163. goto get_irqchip_out;
  3164. r = 0;
  3165. get_irqchip_out:
  3166. kfree(chip);
  3167. break;
  3168. }
  3169. case KVM_SET_IRQCHIP: {
  3170. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  3171. struct kvm_irqchip *chip;
  3172. chip = memdup_user(argp, sizeof(*chip));
  3173. if (IS_ERR(chip)) {
  3174. r = PTR_ERR(chip);
  3175. goto out;
  3176. }
  3177. r = -ENXIO;
  3178. if (!irqchip_in_kernel(kvm))
  3179. goto set_irqchip_out;
  3180. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  3181. if (r)
  3182. goto set_irqchip_out;
  3183. r = 0;
  3184. set_irqchip_out:
  3185. kfree(chip);
  3186. break;
  3187. }
  3188. case KVM_GET_PIT: {
  3189. r = -EFAULT;
  3190. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  3191. goto out;
  3192. r = -ENXIO;
  3193. if (!kvm->arch.vpit)
  3194. goto out;
  3195. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  3196. if (r)
  3197. goto out;
  3198. r = -EFAULT;
  3199. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  3200. goto out;
  3201. r = 0;
  3202. break;
  3203. }
  3204. case KVM_SET_PIT: {
  3205. r = -EFAULT;
  3206. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  3207. goto out;
  3208. r = -ENXIO;
  3209. if (!kvm->arch.vpit)
  3210. goto out;
  3211. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  3212. break;
  3213. }
  3214. case KVM_GET_PIT2: {
  3215. r = -ENXIO;
  3216. if (!kvm->arch.vpit)
  3217. goto out;
  3218. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  3219. if (r)
  3220. goto out;
  3221. r = -EFAULT;
  3222. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  3223. goto out;
  3224. r = 0;
  3225. break;
  3226. }
  3227. case KVM_SET_PIT2: {
  3228. r = -EFAULT;
  3229. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  3230. goto out;
  3231. r = -ENXIO;
  3232. if (!kvm->arch.vpit)
  3233. goto out;
  3234. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  3235. break;
  3236. }
  3237. case KVM_REINJECT_CONTROL: {
  3238. struct kvm_reinject_control control;
  3239. r = -EFAULT;
  3240. if (copy_from_user(&control, argp, sizeof(control)))
  3241. goto out;
  3242. r = kvm_vm_ioctl_reinject(kvm, &control);
  3243. break;
  3244. }
  3245. case KVM_XEN_HVM_CONFIG: {
  3246. r = -EFAULT;
  3247. if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
  3248. sizeof(struct kvm_xen_hvm_config)))
  3249. goto out;
  3250. r = -EINVAL;
  3251. if (kvm->arch.xen_hvm_config.flags)
  3252. goto out;
  3253. r = 0;
  3254. break;
  3255. }
  3256. case KVM_SET_CLOCK: {
  3257. struct kvm_clock_data user_ns;
  3258. u64 now_ns;
  3259. s64 delta;
  3260. r = -EFAULT;
  3261. if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
  3262. goto out;
  3263. r = -EINVAL;
  3264. if (user_ns.flags)
  3265. goto out;
  3266. r = 0;
  3267. local_irq_disable();
  3268. now_ns = get_kernel_ns();
  3269. delta = user_ns.clock - now_ns;
  3270. local_irq_enable();
  3271. kvm->arch.kvmclock_offset = delta;
  3272. break;
  3273. }
  3274. case KVM_GET_CLOCK: {
  3275. struct kvm_clock_data user_ns;
  3276. u64 now_ns;
  3277. local_irq_disable();
  3278. now_ns = get_kernel_ns();
  3279. user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
  3280. local_irq_enable();
  3281. user_ns.flags = 0;
  3282. memset(&user_ns.pad, 0, sizeof(user_ns.pad));
  3283. r = -EFAULT;
  3284. if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
  3285. goto out;
  3286. r = 0;
  3287. break;
  3288. }
  3289. default:
  3290. ;
  3291. }
  3292. out:
  3293. return r;
  3294. }
  3295. static void kvm_init_msr_list(void)
  3296. {
  3297. u32 dummy[2];
  3298. unsigned i, j;
  3299. /* skip the first msrs in the list. KVM-specific */
  3300. for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
  3301. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  3302. continue;
  3303. if (j < i)
  3304. msrs_to_save[j] = msrs_to_save[i];
  3305. j++;
  3306. }
  3307. num_msrs_to_save = j;
  3308. }
  3309. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  3310. const void *v)
  3311. {
  3312. int handled = 0;
  3313. int n;
  3314. do {
  3315. n = min(len, 8);
  3316. if (!(vcpu->arch.apic &&
  3317. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, n, v))
  3318. && kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
  3319. break;
  3320. handled += n;
  3321. addr += n;
  3322. len -= n;
  3323. v += n;
  3324. } while (len);
  3325. return handled;
  3326. }
  3327. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  3328. {
  3329. int handled = 0;
  3330. int n;
  3331. do {
  3332. n = min(len, 8);
  3333. if (!(vcpu->arch.apic &&
  3334. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, n, v))
  3335. && kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
  3336. break;
  3337. trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
  3338. handled += n;
  3339. addr += n;
  3340. len -= n;
  3341. v += n;
  3342. } while (len);
  3343. return handled;
  3344. }
  3345. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3346. struct kvm_segment *var, int seg)
  3347. {
  3348. kvm_x86_ops->set_segment(vcpu, var, seg);
  3349. }
  3350. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3351. struct kvm_segment *var, int seg)
  3352. {
  3353. kvm_x86_ops->get_segment(vcpu, var, seg);
  3354. }
  3355. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3356. {
  3357. gpa_t t_gpa;
  3358. struct x86_exception exception;
  3359. BUG_ON(!mmu_is_nested(vcpu));
  3360. /* NPT walks are always user-walks */
  3361. access |= PFERR_USER_MASK;
  3362. t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, &exception);
  3363. return t_gpa;
  3364. }
  3365. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
  3366. struct x86_exception *exception)
  3367. {
  3368. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3369. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3370. }
  3371. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
  3372. struct x86_exception *exception)
  3373. {
  3374. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3375. access |= PFERR_FETCH_MASK;
  3376. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3377. }
  3378. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
  3379. struct x86_exception *exception)
  3380. {
  3381. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3382. access |= PFERR_WRITE_MASK;
  3383. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3384. }
  3385. /* uses this to access any guest's mapped memory without checking CPL */
  3386. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
  3387. struct x86_exception *exception)
  3388. {
  3389. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
  3390. }
  3391. static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
  3392. struct kvm_vcpu *vcpu, u32 access,
  3393. struct x86_exception *exception)
  3394. {
  3395. void *data = val;
  3396. int r = X86EMUL_CONTINUE;
  3397. while (bytes) {
  3398. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
  3399. exception);
  3400. unsigned offset = addr & (PAGE_SIZE-1);
  3401. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  3402. int ret;
  3403. if (gpa == UNMAPPED_GVA)
  3404. return X86EMUL_PROPAGATE_FAULT;
  3405. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  3406. if (ret < 0) {
  3407. r = X86EMUL_IO_NEEDED;
  3408. goto out;
  3409. }
  3410. bytes -= toread;
  3411. data += toread;
  3412. addr += toread;
  3413. }
  3414. out:
  3415. return r;
  3416. }
  3417. /* used for instruction fetching */
  3418. static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
  3419. gva_t addr, void *val, unsigned int bytes,
  3420. struct x86_exception *exception)
  3421. {
  3422. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3423. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3424. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
  3425. access | PFERR_FETCH_MASK,
  3426. exception);
  3427. }
  3428. int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
  3429. gva_t addr, void *val, unsigned int bytes,
  3430. struct x86_exception *exception)
  3431. {
  3432. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3433. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3434. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
  3435. exception);
  3436. }
  3437. EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
  3438. static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
  3439. gva_t addr, void *val, unsigned int bytes,
  3440. struct x86_exception *exception)
  3441. {
  3442. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3443. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
  3444. }
  3445. int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
  3446. gva_t addr, void *val,
  3447. unsigned int bytes,
  3448. struct x86_exception *exception)
  3449. {
  3450. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3451. void *data = val;
  3452. int r = X86EMUL_CONTINUE;
  3453. while (bytes) {
  3454. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
  3455. PFERR_WRITE_MASK,
  3456. exception);
  3457. unsigned offset = addr & (PAGE_SIZE-1);
  3458. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  3459. int ret;
  3460. if (gpa == UNMAPPED_GVA)
  3461. return X86EMUL_PROPAGATE_FAULT;
  3462. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  3463. if (ret < 0) {
  3464. r = X86EMUL_IO_NEEDED;
  3465. goto out;
  3466. }
  3467. bytes -= towrite;
  3468. data += towrite;
  3469. addr += towrite;
  3470. }
  3471. out:
  3472. return r;
  3473. }
  3474. EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
  3475. static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
  3476. gpa_t *gpa, struct x86_exception *exception,
  3477. bool write)
  3478. {
  3479. u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
  3480. | (write ? PFERR_WRITE_MASK : 0);
  3481. if (vcpu_match_mmio_gva(vcpu, gva)
  3482. && !permission_fault(vcpu->arch.walk_mmu, vcpu->arch.access, access)) {
  3483. *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
  3484. (gva & (PAGE_SIZE - 1));
  3485. trace_vcpu_match_mmio(gva, *gpa, write, false);
  3486. return 1;
  3487. }
  3488. *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3489. if (*gpa == UNMAPPED_GVA)
  3490. return -1;
  3491. /* For APIC access vmexit */
  3492. if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3493. return 1;
  3494. if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
  3495. trace_vcpu_match_mmio(gva, *gpa, write, true);
  3496. return 1;
  3497. }
  3498. return 0;
  3499. }
  3500. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  3501. const void *val, int bytes)
  3502. {
  3503. int ret;
  3504. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  3505. if (ret < 0)
  3506. return 0;
  3507. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  3508. return 1;
  3509. }
  3510. struct read_write_emulator_ops {
  3511. int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
  3512. int bytes);
  3513. int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3514. void *val, int bytes);
  3515. int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3516. int bytes, void *val);
  3517. int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3518. void *val, int bytes);
  3519. bool write;
  3520. };
  3521. static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
  3522. {
  3523. if (vcpu->mmio_read_completed) {
  3524. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  3525. vcpu->mmio_fragments[0].gpa, *(u64 *)val);
  3526. vcpu->mmio_read_completed = 0;
  3527. return 1;
  3528. }
  3529. return 0;
  3530. }
  3531. static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
  3532. void *val, int bytes)
  3533. {
  3534. return !kvm_read_guest(vcpu->kvm, gpa, val, bytes);
  3535. }
  3536. static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
  3537. void *val, int bytes)
  3538. {
  3539. return emulator_write_phys(vcpu, gpa, val, bytes);
  3540. }
  3541. static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
  3542. {
  3543. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  3544. return vcpu_mmio_write(vcpu, gpa, bytes, val);
  3545. }
  3546. static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
  3547. void *val, int bytes)
  3548. {
  3549. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  3550. return X86EMUL_IO_NEEDED;
  3551. }
  3552. static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
  3553. void *val, int bytes)
  3554. {
  3555. struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
  3556. memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
  3557. return X86EMUL_CONTINUE;
  3558. }
  3559. static const struct read_write_emulator_ops read_emultor = {
  3560. .read_write_prepare = read_prepare,
  3561. .read_write_emulate = read_emulate,
  3562. .read_write_mmio = vcpu_mmio_read,
  3563. .read_write_exit_mmio = read_exit_mmio,
  3564. };
  3565. static const struct read_write_emulator_ops write_emultor = {
  3566. .read_write_emulate = write_emulate,
  3567. .read_write_mmio = write_mmio,
  3568. .read_write_exit_mmio = write_exit_mmio,
  3569. .write = true,
  3570. };
  3571. static int emulator_read_write_onepage(unsigned long addr, void *val,
  3572. unsigned int bytes,
  3573. struct x86_exception *exception,
  3574. struct kvm_vcpu *vcpu,
  3575. const struct read_write_emulator_ops *ops)
  3576. {
  3577. gpa_t gpa;
  3578. int handled, ret;
  3579. bool write = ops->write;
  3580. struct kvm_mmio_fragment *frag;
  3581. ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
  3582. if (ret < 0)
  3583. return X86EMUL_PROPAGATE_FAULT;
  3584. /* For APIC access vmexit */
  3585. if (ret)
  3586. goto mmio;
  3587. if (ops->read_write_emulate(vcpu, gpa, val, bytes))
  3588. return X86EMUL_CONTINUE;
  3589. mmio:
  3590. /*
  3591. * Is this MMIO handled locally?
  3592. */
  3593. handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
  3594. if (handled == bytes)
  3595. return X86EMUL_CONTINUE;
  3596. gpa += handled;
  3597. bytes -= handled;
  3598. val += handled;
  3599. WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
  3600. frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
  3601. frag->gpa = gpa;
  3602. frag->data = val;
  3603. frag->len = bytes;
  3604. return X86EMUL_CONTINUE;
  3605. }
  3606. int emulator_read_write(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  3607. void *val, unsigned int bytes,
  3608. struct x86_exception *exception,
  3609. const struct read_write_emulator_ops *ops)
  3610. {
  3611. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3612. gpa_t gpa;
  3613. int rc;
  3614. if (ops->read_write_prepare &&
  3615. ops->read_write_prepare(vcpu, val, bytes))
  3616. return X86EMUL_CONTINUE;
  3617. vcpu->mmio_nr_fragments = 0;
  3618. /* Crossing a page boundary? */
  3619. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  3620. int now;
  3621. now = -addr & ~PAGE_MASK;
  3622. rc = emulator_read_write_onepage(addr, val, now, exception,
  3623. vcpu, ops);
  3624. if (rc != X86EMUL_CONTINUE)
  3625. return rc;
  3626. addr += now;
  3627. val += now;
  3628. bytes -= now;
  3629. }
  3630. rc = emulator_read_write_onepage(addr, val, bytes, exception,
  3631. vcpu, ops);
  3632. if (rc != X86EMUL_CONTINUE)
  3633. return rc;
  3634. if (!vcpu->mmio_nr_fragments)
  3635. return rc;
  3636. gpa = vcpu->mmio_fragments[0].gpa;
  3637. vcpu->mmio_needed = 1;
  3638. vcpu->mmio_cur_fragment = 0;
  3639. vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
  3640. vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
  3641. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3642. vcpu->run->mmio.phys_addr = gpa;
  3643. return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
  3644. }
  3645. static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
  3646. unsigned long addr,
  3647. void *val,
  3648. unsigned int bytes,
  3649. struct x86_exception *exception)
  3650. {
  3651. return emulator_read_write(ctxt, addr, val, bytes,
  3652. exception, &read_emultor);
  3653. }
  3654. int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
  3655. unsigned long addr,
  3656. const void *val,
  3657. unsigned int bytes,
  3658. struct x86_exception *exception)
  3659. {
  3660. return emulator_read_write(ctxt, addr, (void *)val, bytes,
  3661. exception, &write_emultor);
  3662. }
  3663. #define CMPXCHG_TYPE(t, ptr, old, new) \
  3664. (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
  3665. #ifdef CONFIG_X86_64
  3666. # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
  3667. #else
  3668. # define CMPXCHG64(ptr, old, new) \
  3669. (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
  3670. #endif
  3671. static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
  3672. unsigned long addr,
  3673. const void *old,
  3674. const void *new,
  3675. unsigned int bytes,
  3676. struct x86_exception *exception)
  3677. {
  3678. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3679. gpa_t gpa;
  3680. struct page *page;
  3681. char *kaddr;
  3682. bool exchanged;
  3683. /* guests cmpxchg8b have to be emulated atomically */
  3684. if (bytes > 8 || (bytes & (bytes - 1)))
  3685. goto emul_write;
  3686. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
  3687. if (gpa == UNMAPPED_GVA ||
  3688. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3689. goto emul_write;
  3690. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  3691. goto emul_write;
  3692. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3693. if (is_error_page(page))
  3694. goto emul_write;
  3695. kaddr = kmap_atomic(page);
  3696. kaddr += offset_in_page(gpa);
  3697. switch (bytes) {
  3698. case 1:
  3699. exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
  3700. break;
  3701. case 2:
  3702. exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
  3703. break;
  3704. case 4:
  3705. exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
  3706. break;
  3707. case 8:
  3708. exchanged = CMPXCHG64(kaddr, old, new);
  3709. break;
  3710. default:
  3711. BUG();
  3712. }
  3713. kunmap_atomic(kaddr);
  3714. kvm_release_page_dirty(page);
  3715. if (!exchanged)
  3716. return X86EMUL_CMPXCHG_FAILED;
  3717. kvm_mmu_pte_write(vcpu, gpa, new, bytes);
  3718. return X86EMUL_CONTINUE;
  3719. emul_write:
  3720. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  3721. return emulator_write_emulated(ctxt, addr, new, bytes, exception);
  3722. }
  3723. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  3724. {
  3725. /* TODO: String I/O for in kernel device */
  3726. int r;
  3727. if (vcpu->arch.pio.in)
  3728. r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
  3729. vcpu->arch.pio.size, pd);
  3730. else
  3731. r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
  3732. vcpu->arch.pio.port, vcpu->arch.pio.size,
  3733. pd);
  3734. return r;
  3735. }
  3736. static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
  3737. unsigned short port, void *val,
  3738. unsigned int count, bool in)
  3739. {
  3740. trace_kvm_pio(!in, port, size, count);
  3741. vcpu->arch.pio.port = port;
  3742. vcpu->arch.pio.in = in;
  3743. vcpu->arch.pio.count = count;
  3744. vcpu->arch.pio.size = size;
  3745. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3746. vcpu->arch.pio.count = 0;
  3747. return 1;
  3748. }
  3749. vcpu->run->exit_reason = KVM_EXIT_IO;
  3750. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  3751. vcpu->run->io.size = size;
  3752. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3753. vcpu->run->io.count = count;
  3754. vcpu->run->io.port = port;
  3755. return 0;
  3756. }
  3757. static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  3758. int size, unsigned short port, void *val,
  3759. unsigned int count)
  3760. {
  3761. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3762. int ret;
  3763. if (vcpu->arch.pio.count)
  3764. goto data_avail;
  3765. ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
  3766. if (ret) {
  3767. data_avail:
  3768. memcpy(val, vcpu->arch.pio_data, size * count);
  3769. vcpu->arch.pio.count = 0;
  3770. return 1;
  3771. }
  3772. return 0;
  3773. }
  3774. static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
  3775. int size, unsigned short port,
  3776. const void *val, unsigned int count)
  3777. {
  3778. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3779. memcpy(vcpu->arch.pio_data, val, size * count);
  3780. return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
  3781. }
  3782. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3783. {
  3784. return kvm_x86_ops->get_segment_base(vcpu, seg);
  3785. }
  3786. static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
  3787. {
  3788. kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
  3789. }
  3790. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
  3791. {
  3792. if (!need_emulate_wbinvd(vcpu))
  3793. return X86EMUL_CONTINUE;
  3794. if (kvm_x86_ops->has_wbinvd_exit()) {
  3795. int cpu = get_cpu();
  3796. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  3797. smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
  3798. wbinvd_ipi, NULL, 1);
  3799. put_cpu();
  3800. cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
  3801. } else
  3802. wbinvd();
  3803. return X86EMUL_CONTINUE;
  3804. }
  3805. EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
  3806. static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
  3807. {
  3808. kvm_emulate_wbinvd(emul_to_vcpu(ctxt));
  3809. }
  3810. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  3811. {
  3812. return _kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
  3813. }
  3814. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  3815. {
  3816. return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
  3817. }
  3818. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  3819. {
  3820. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  3821. }
  3822. static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
  3823. {
  3824. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3825. unsigned long value;
  3826. switch (cr) {
  3827. case 0:
  3828. value = kvm_read_cr0(vcpu);
  3829. break;
  3830. case 2:
  3831. value = vcpu->arch.cr2;
  3832. break;
  3833. case 3:
  3834. value = kvm_read_cr3(vcpu);
  3835. break;
  3836. case 4:
  3837. value = kvm_read_cr4(vcpu);
  3838. break;
  3839. case 8:
  3840. value = kvm_get_cr8(vcpu);
  3841. break;
  3842. default:
  3843. kvm_err("%s: unexpected cr %u\n", __func__, cr);
  3844. return 0;
  3845. }
  3846. return value;
  3847. }
  3848. static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
  3849. {
  3850. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3851. int res = 0;
  3852. switch (cr) {
  3853. case 0:
  3854. res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
  3855. break;
  3856. case 2:
  3857. vcpu->arch.cr2 = val;
  3858. break;
  3859. case 3:
  3860. res = kvm_set_cr3(vcpu, val);
  3861. break;
  3862. case 4:
  3863. res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
  3864. break;
  3865. case 8:
  3866. res = kvm_set_cr8(vcpu, val);
  3867. break;
  3868. default:
  3869. kvm_err("%s: unexpected cr %u\n", __func__, cr);
  3870. res = -1;
  3871. }
  3872. return res;
  3873. }
  3874. static void emulator_set_rflags(struct x86_emulate_ctxt *ctxt, ulong val)
  3875. {
  3876. kvm_set_rflags(emul_to_vcpu(ctxt), val);
  3877. }
  3878. static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
  3879. {
  3880. return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
  3881. }
  3882. static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3883. {
  3884. kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
  3885. }
  3886. static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3887. {
  3888. kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
  3889. }
  3890. static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3891. {
  3892. kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
  3893. }
  3894. static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3895. {
  3896. kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
  3897. }
  3898. static unsigned long emulator_get_cached_segment_base(
  3899. struct x86_emulate_ctxt *ctxt, int seg)
  3900. {
  3901. return get_segment_base(emul_to_vcpu(ctxt), seg);
  3902. }
  3903. static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
  3904. struct desc_struct *desc, u32 *base3,
  3905. int seg)
  3906. {
  3907. struct kvm_segment var;
  3908. kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
  3909. *selector = var.selector;
  3910. if (var.unusable)
  3911. return false;
  3912. if (var.g)
  3913. var.limit >>= 12;
  3914. set_desc_limit(desc, var.limit);
  3915. set_desc_base(desc, (unsigned long)var.base);
  3916. #ifdef CONFIG_X86_64
  3917. if (base3)
  3918. *base3 = var.base >> 32;
  3919. #endif
  3920. desc->type = var.type;
  3921. desc->s = var.s;
  3922. desc->dpl = var.dpl;
  3923. desc->p = var.present;
  3924. desc->avl = var.avl;
  3925. desc->l = var.l;
  3926. desc->d = var.db;
  3927. desc->g = var.g;
  3928. return true;
  3929. }
  3930. static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
  3931. struct desc_struct *desc, u32 base3,
  3932. int seg)
  3933. {
  3934. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3935. struct kvm_segment var;
  3936. var.selector = selector;
  3937. var.base = get_desc_base(desc);
  3938. #ifdef CONFIG_X86_64
  3939. var.base |= ((u64)base3) << 32;
  3940. #endif
  3941. var.limit = get_desc_limit(desc);
  3942. if (desc->g)
  3943. var.limit = (var.limit << 12) | 0xfff;
  3944. var.type = desc->type;
  3945. var.present = desc->p;
  3946. var.dpl = desc->dpl;
  3947. var.db = desc->d;
  3948. var.s = desc->s;
  3949. var.l = desc->l;
  3950. var.g = desc->g;
  3951. var.avl = desc->avl;
  3952. var.present = desc->p;
  3953. var.unusable = !var.present;
  3954. var.padding = 0;
  3955. kvm_set_segment(vcpu, &var, seg);
  3956. return;
  3957. }
  3958. static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
  3959. u32 msr_index, u64 *pdata)
  3960. {
  3961. return kvm_get_msr(emul_to_vcpu(ctxt), msr_index, pdata);
  3962. }
  3963. static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
  3964. u32 msr_index, u64 data)
  3965. {
  3966. struct msr_data msr;
  3967. msr.data = data;
  3968. msr.index = msr_index;
  3969. msr.host_initiated = false;
  3970. return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
  3971. }
  3972. static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
  3973. u32 pmc, u64 *pdata)
  3974. {
  3975. return kvm_pmu_read_pmc(emul_to_vcpu(ctxt), pmc, pdata);
  3976. }
  3977. static void emulator_halt(struct x86_emulate_ctxt *ctxt)
  3978. {
  3979. emul_to_vcpu(ctxt)->arch.halt_request = 1;
  3980. }
  3981. static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
  3982. {
  3983. preempt_disable();
  3984. kvm_load_guest_fpu(emul_to_vcpu(ctxt));
  3985. /*
  3986. * CR0.TS may reference the host fpu state, not the guest fpu state,
  3987. * so it may be clear at this point.
  3988. */
  3989. clts();
  3990. }
  3991. static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
  3992. {
  3993. preempt_enable();
  3994. }
  3995. static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
  3996. struct x86_instruction_info *info,
  3997. enum x86_intercept_stage stage)
  3998. {
  3999. return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
  4000. }
  4001. static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
  4002. u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
  4003. {
  4004. kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
  4005. }
  4006. static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
  4007. {
  4008. return kvm_register_read(emul_to_vcpu(ctxt), reg);
  4009. }
  4010. static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
  4011. {
  4012. kvm_register_write(emul_to_vcpu(ctxt), reg, val);
  4013. }
  4014. static const struct x86_emulate_ops emulate_ops = {
  4015. .read_gpr = emulator_read_gpr,
  4016. .write_gpr = emulator_write_gpr,
  4017. .read_std = kvm_read_guest_virt_system,
  4018. .write_std = kvm_write_guest_virt_system,
  4019. .fetch = kvm_fetch_guest_virt,
  4020. .read_emulated = emulator_read_emulated,
  4021. .write_emulated = emulator_write_emulated,
  4022. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  4023. .invlpg = emulator_invlpg,
  4024. .pio_in_emulated = emulator_pio_in_emulated,
  4025. .pio_out_emulated = emulator_pio_out_emulated,
  4026. .get_segment = emulator_get_segment,
  4027. .set_segment = emulator_set_segment,
  4028. .get_cached_segment_base = emulator_get_cached_segment_base,
  4029. .get_gdt = emulator_get_gdt,
  4030. .get_idt = emulator_get_idt,
  4031. .set_gdt = emulator_set_gdt,
  4032. .set_idt = emulator_set_idt,
  4033. .get_cr = emulator_get_cr,
  4034. .set_cr = emulator_set_cr,
  4035. .set_rflags = emulator_set_rflags,
  4036. .cpl = emulator_get_cpl,
  4037. .get_dr = emulator_get_dr,
  4038. .set_dr = emulator_set_dr,
  4039. .set_msr = emulator_set_msr,
  4040. .get_msr = emulator_get_msr,
  4041. .read_pmc = emulator_read_pmc,
  4042. .halt = emulator_halt,
  4043. .wbinvd = emulator_wbinvd,
  4044. .fix_hypercall = emulator_fix_hypercall,
  4045. .get_fpu = emulator_get_fpu,
  4046. .put_fpu = emulator_put_fpu,
  4047. .intercept = emulator_intercept,
  4048. .get_cpuid = emulator_get_cpuid,
  4049. };
  4050. static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
  4051. {
  4052. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu, mask);
  4053. /*
  4054. * an sti; sti; sequence only disable interrupts for the first
  4055. * instruction. So, if the last instruction, be it emulated or
  4056. * not, left the system with the INT_STI flag enabled, it
  4057. * means that the last instruction is an sti. We should not
  4058. * leave the flag on in this case. The same goes for mov ss
  4059. */
  4060. if (!(int_shadow & mask))
  4061. kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
  4062. }
  4063. static void inject_emulated_exception(struct kvm_vcpu *vcpu)
  4064. {
  4065. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4066. if (ctxt->exception.vector == PF_VECTOR)
  4067. kvm_propagate_fault(vcpu, &ctxt->exception);
  4068. else if (ctxt->exception.error_code_valid)
  4069. kvm_queue_exception_e(vcpu, ctxt->exception.vector,
  4070. ctxt->exception.error_code);
  4071. else
  4072. kvm_queue_exception(vcpu, ctxt->exception.vector);
  4073. }
  4074. static void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4075. {
  4076. memset(&ctxt->twobyte, 0,
  4077. (void *)&ctxt->_regs - (void *)&ctxt->twobyte);
  4078. ctxt->fetch.start = 0;
  4079. ctxt->fetch.end = 0;
  4080. ctxt->io_read.pos = 0;
  4081. ctxt->io_read.end = 0;
  4082. ctxt->mem_read.pos = 0;
  4083. ctxt->mem_read.end = 0;
  4084. }
  4085. static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
  4086. {
  4087. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4088. int cs_db, cs_l;
  4089. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  4090. ctxt->eflags = kvm_get_rflags(vcpu);
  4091. ctxt->eip = kvm_rip_read(vcpu);
  4092. ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
  4093. (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
  4094. cs_l ? X86EMUL_MODE_PROT64 :
  4095. cs_db ? X86EMUL_MODE_PROT32 :
  4096. X86EMUL_MODE_PROT16;
  4097. ctxt->guest_mode = is_guest_mode(vcpu);
  4098. init_decode_cache(ctxt);
  4099. vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
  4100. }
  4101. int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
  4102. {
  4103. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4104. int ret;
  4105. init_emulate_ctxt(vcpu);
  4106. ctxt->op_bytes = 2;
  4107. ctxt->ad_bytes = 2;
  4108. ctxt->_eip = ctxt->eip + inc_eip;
  4109. ret = emulate_int_real(ctxt, irq);
  4110. if (ret != X86EMUL_CONTINUE)
  4111. return EMULATE_FAIL;
  4112. ctxt->eip = ctxt->_eip;
  4113. kvm_rip_write(vcpu, ctxt->eip);
  4114. kvm_set_rflags(vcpu, ctxt->eflags);
  4115. if (irq == NMI_VECTOR)
  4116. vcpu->arch.nmi_pending = 0;
  4117. else
  4118. vcpu->arch.interrupt.pending = false;
  4119. return EMULATE_DONE;
  4120. }
  4121. EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
  4122. static int handle_emulation_failure(struct kvm_vcpu *vcpu)
  4123. {
  4124. int r = EMULATE_DONE;
  4125. ++vcpu->stat.insn_emulation_fail;
  4126. trace_kvm_emulate_insn_failed(vcpu);
  4127. if (!is_guest_mode(vcpu)) {
  4128. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4129. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4130. vcpu->run->internal.ndata = 0;
  4131. r = EMULATE_FAIL;
  4132. }
  4133. kvm_queue_exception(vcpu, UD_VECTOR);
  4134. return r;
  4135. }
  4136. static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t gva)
  4137. {
  4138. gpa_t gpa;
  4139. pfn_t pfn;
  4140. if (tdp_enabled)
  4141. return false;
  4142. /*
  4143. * if emulation was due to access to shadowed page table
  4144. * and it failed try to unshadow page and re-enter the
  4145. * guest to let CPU execute the instruction.
  4146. */
  4147. if (kvm_mmu_unprotect_page_virt(vcpu, gva))
  4148. return true;
  4149. gpa = kvm_mmu_gva_to_gpa_system(vcpu, gva, NULL);
  4150. if (gpa == UNMAPPED_GVA)
  4151. return true; /* let cpu generate fault */
  4152. /*
  4153. * Do not retry the unhandleable instruction if it faults on the
  4154. * readonly host memory, otherwise it will goto a infinite loop:
  4155. * retry instruction -> write #PF -> emulation fail -> retry
  4156. * instruction -> ...
  4157. */
  4158. pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
  4159. if (!is_error_noslot_pfn(pfn)) {
  4160. kvm_release_pfn_clean(pfn);
  4161. return true;
  4162. }
  4163. return false;
  4164. }
  4165. static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
  4166. unsigned long cr2, int emulation_type)
  4167. {
  4168. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  4169. unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
  4170. last_retry_eip = vcpu->arch.last_retry_eip;
  4171. last_retry_addr = vcpu->arch.last_retry_addr;
  4172. /*
  4173. * If the emulation is caused by #PF and it is non-page_table
  4174. * writing instruction, it means the VM-EXIT is caused by shadow
  4175. * page protected, we can zap the shadow page and retry this
  4176. * instruction directly.
  4177. *
  4178. * Note: if the guest uses a non-page-table modifying instruction
  4179. * on the PDE that points to the instruction, then we will unmap
  4180. * the instruction and go to an infinite loop. So, we cache the
  4181. * last retried eip and the last fault address, if we meet the eip
  4182. * and the address again, we can break out of the potential infinite
  4183. * loop.
  4184. */
  4185. vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
  4186. if (!(emulation_type & EMULTYPE_RETRY))
  4187. return false;
  4188. if (x86_page_table_writing_insn(ctxt))
  4189. return false;
  4190. if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
  4191. return false;
  4192. vcpu->arch.last_retry_eip = ctxt->eip;
  4193. vcpu->arch.last_retry_addr = cr2;
  4194. if (!vcpu->arch.mmu.direct_map)
  4195. gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
  4196. kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  4197. return true;
  4198. }
  4199. static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
  4200. static int complete_emulated_pio(struct kvm_vcpu *vcpu);
  4201. int x86_emulate_instruction(struct kvm_vcpu *vcpu,
  4202. unsigned long cr2,
  4203. int emulation_type,
  4204. void *insn,
  4205. int insn_len)
  4206. {
  4207. int r;
  4208. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4209. bool writeback = true;
  4210. kvm_clear_exception_queue(vcpu);
  4211. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  4212. init_emulate_ctxt(vcpu);
  4213. ctxt->interruptibility = 0;
  4214. ctxt->have_exception = false;
  4215. ctxt->perm_ok = false;
  4216. ctxt->only_vendor_specific_insn
  4217. = emulation_type & EMULTYPE_TRAP_UD;
  4218. r = x86_decode_insn(ctxt, insn, insn_len);
  4219. trace_kvm_emulate_insn_start(vcpu);
  4220. ++vcpu->stat.insn_emulation;
  4221. if (r != EMULATION_OK) {
  4222. if (emulation_type & EMULTYPE_TRAP_UD)
  4223. return EMULATE_FAIL;
  4224. if (reexecute_instruction(vcpu, cr2))
  4225. return EMULATE_DONE;
  4226. if (emulation_type & EMULTYPE_SKIP)
  4227. return EMULATE_FAIL;
  4228. return handle_emulation_failure(vcpu);
  4229. }
  4230. }
  4231. if (emulation_type & EMULTYPE_SKIP) {
  4232. kvm_rip_write(vcpu, ctxt->_eip);
  4233. return EMULATE_DONE;
  4234. }
  4235. if (retry_instruction(ctxt, cr2, emulation_type))
  4236. return EMULATE_DONE;
  4237. /* this is needed for vmware backdoor interface to work since it
  4238. changes registers values during IO operation */
  4239. if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
  4240. vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
  4241. emulator_invalidate_register_cache(ctxt);
  4242. }
  4243. restart:
  4244. r = x86_emulate_insn(ctxt);
  4245. if (r == EMULATION_INTERCEPTED)
  4246. return EMULATE_DONE;
  4247. if (r == EMULATION_FAILED) {
  4248. if (reexecute_instruction(vcpu, cr2))
  4249. return EMULATE_DONE;
  4250. return handle_emulation_failure(vcpu);
  4251. }
  4252. if (ctxt->have_exception) {
  4253. inject_emulated_exception(vcpu);
  4254. r = EMULATE_DONE;
  4255. } else if (vcpu->arch.pio.count) {
  4256. if (!vcpu->arch.pio.in)
  4257. vcpu->arch.pio.count = 0;
  4258. else {
  4259. writeback = false;
  4260. vcpu->arch.complete_userspace_io = complete_emulated_pio;
  4261. }
  4262. r = EMULATE_DO_MMIO;
  4263. } else if (vcpu->mmio_needed) {
  4264. if (!vcpu->mmio_is_write)
  4265. writeback = false;
  4266. r = EMULATE_DO_MMIO;
  4267. vcpu->arch.complete_userspace_io = complete_emulated_mmio;
  4268. } else if (r == EMULATION_RESTART)
  4269. goto restart;
  4270. else
  4271. r = EMULATE_DONE;
  4272. if (writeback) {
  4273. toggle_interruptibility(vcpu, ctxt->interruptibility);
  4274. kvm_set_rflags(vcpu, ctxt->eflags);
  4275. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4276. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  4277. kvm_rip_write(vcpu, ctxt->eip);
  4278. } else
  4279. vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
  4280. return r;
  4281. }
  4282. EXPORT_SYMBOL_GPL(x86_emulate_instruction);
  4283. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
  4284. {
  4285. unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4286. int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
  4287. size, port, &val, 1);
  4288. /* do not return to emulator after return from userspace */
  4289. vcpu->arch.pio.count = 0;
  4290. return ret;
  4291. }
  4292. EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
  4293. static void tsc_bad(void *info)
  4294. {
  4295. __this_cpu_write(cpu_tsc_khz, 0);
  4296. }
  4297. static void tsc_khz_changed(void *data)
  4298. {
  4299. struct cpufreq_freqs *freq = data;
  4300. unsigned long khz = 0;
  4301. if (data)
  4302. khz = freq->new;
  4303. else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4304. khz = cpufreq_quick_get(raw_smp_processor_id());
  4305. if (!khz)
  4306. khz = tsc_khz;
  4307. __this_cpu_write(cpu_tsc_khz, khz);
  4308. }
  4309. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  4310. void *data)
  4311. {
  4312. struct cpufreq_freqs *freq = data;
  4313. struct kvm *kvm;
  4314. struct kvm_vcpu *vcpu;
  4315. int i, send_ipi = 0;
  4316. /*
  4317. * We allow guests to temporarily run on slowing clocks,
  4318. * provided we notify them after, or to run on accelerating
  4319. * clocks, provided we notify them before. Thus time never
  4320. * goes backwards.
  4321. *
  4322. * However, we have a problem. We can't atomically update
  4323. * the frequency of a given CPU from this function; it is
  4324. * merely a notifier, which can be called from any CPU.
  4325. * Changing the TSC frequency at arbitrary points in time
  4326. * requires a recomputation of local variables related to
  4327. * the TSC for each VCPU. We must flag these local variables
  4328. * to be updated and be sure the update takes place with the
  4329. * new frequency before any guests proceed.
  4330. *
  4331. * Unfortunately, the combination of hotplug CPU and frequency
  4332. * change creates an intractable locking scenario; the order
  4333. * of when these callouts happen is undefined with respect to
  4334. * CPU hotplug, and they can race with each other. As such,
  4335. * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
  4336. * undefined; you can actually have a CPU frequency change take
  4337. * place in between the computation of X and the setting of the
  4338. * variable. To protect against this problem, all updates of
  4339. * the per_cpu tsc_khz variable are done in an interrupt
  4340. * protected IPI, and all callers wishing to update the value
  4341. * must wait for a synchronous IPI to complete (which is trivial
  4342. * if the caller is on the CPU already). This establishes the
  4343. * necessary total order on variable updates.
  4344. *
  4345. * Note that because a guest time update may take place
  4346. * anytime after the setting of the VCPU's request bit, the
  4347. * correct TSC value must be set before the request. However,
  4348. * to ensure the update actually makes it to any guest which
  4349. * starts running in hardware virtualization between the set
  4350. * and the acquisition of the spinlock, we must also ping the
  4351. * CPU after setting the request bit.
  4352. *
  4353. */
  4354. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  4355. return 0;
  4356. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  4357. return 0;
  4358. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  4359. raw_spin_lock(&kvm_lock);
  4360. list_for_each_entry(kvm, &vm_list, vm_list) {
  4361. kvm_for_each_vcpu(i, vcpu, kvm) {
  4362. if (vcpu->cpu != freq->cpu)
  4363. continue;
  4364. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  4365. if (vcpu->cpu != smp_processor_id())
  4366. send_ipi = 1;
  4367. }
  4368. }
  4369. raw_spin_unlock(&kvm_lock);
  4370. if (freq->old < freq->new && send_ipi) {
  4371. /*
  4372. * We upscale the frequency. Must make the guest
  4373. * doesn't see old kvmclock values while running with
  4374. * the new frequency, otherwise we risk the guest sees
  4375. * time go backwards.
  4376. *
  4377. * In case we update the frequency for another cpu
  4378. * (which might be in guest context) send an interrupt
  4379. * to kick the cpu out of guest context. Next time
  4380. * guest context is entered kvmclock will be updated,
  4381. * so the guest will not see stale values.
  4382. */
  4383. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  4384. }
  4385. return 0;
  4386. }
  4387. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  4388. .notifier_call = kvmclock_cpufreq_notifier
  4389. };
  4390. static int kvmclock_cpu_notifier(struct notifier_block *nfb,
  4391. unsigned long action, void *hcpu)
  4392. {
  4393. unsigned int cpu = (unsigned long)hcpu;
  4394. switch (action) {
  4395. case CPU_ONLINE:
  4396. case CPU_DOWN_FAILED:
  4397. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  4398. break;
  4399. case CPU_DOWN_PREPARE:
  4400. smp_call_function_single(cpu, tsc_bad, NULL, 1);
  4401. break;
  4402. }
  4403. return NOTIFY_OK;
  4404. }
  4405. static struct notifier_block kvmclock_cpu_notifier_block = {
  4406. .notifier_call = kvmclock_cpu_notifier,
  4407. .priority = -INT_MAX
  4408. };
  4409. static void kvm_timer_init(void)
  4410. {
  4411. int cpu;
  4412. max_tsc_khz = tsc_khz;
  4413. register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4414. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  4415. #ifdef CONFIG_CPU_FREQ
  4416. struct cpufreq_policy policy;
  4417. memset(&policy, 0, sizeof(policy));
  4418. cpu = get_cpu();
  4419. cpufreq_get_policy(&policy, cpu);
  4420. if (policy.cpuinfo.max_freq)
  4421. max_tsc_khz = policy.cpuinfo.max_freq;
  4422. put_cpu();
  4423. #endif
  4424. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  4425. CPUFREQ_TRANSITION_NOTIFIER);
  4426. }
  4427. pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
  4428. for_each_online_cpu(cpu)
  4429. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  4430. }
  4431. static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
  4432. int kvm_is_in_guest(void)
  4433. {
  4434. return __this_cpu_read(current_vcpu) != NULL;
  4435. }
  4436. static int kvm_is_user_mode(void)
  4437. {
  4438. int user_mode = 3;
  4439. if (__this_cpu_read(current_vcpu))
  4440. user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
  4441. return user_mode != 0;
  4442. }
  4443. static unsigned long kvm_get_guest_ip(void)
  4444. {
  4445. unsigned long ip = 0;
  4446. if (__this_cpu_read(current_vcpu))
  4447. ip = kvm_rip_read(__this_cpu_read(current_vcpu));
  4448. return ip;
  4449. }
  4450. static struct perf_guest_info_callbacks kvm_guest_cbs = {
  4451. .is_in_guest = kvm_is_in_guest,
  4452. .is_user_mode = kvm_is_user_mode,
  4453. .get_guest_ip = kvm_get_guest_ip,
  4454. };
  4455. void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
  4456. {
  4457. __this_cpu_write(current_vcpu, vcpu);
  4458. }
  4459. EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
  4460. void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
  4461. {
  4462. __this_cpu_write(current_vcpu, NULL);
  4463. }
  4464. EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
  4465. static void kvm_set_mmio_spte_mask(void)
  4466. {
  4467. u64 mask;
  4468. int maxphyaddr = boot_cpu_data.x86_phys_bits;
  4469. /*
  4470. * Set the reserved bits and the present bit of an paging-structure
  4471. * entry to generate page fault with PFER.RSV = 1.
  4472. */
  4473. mask = ((1ull << (62 - maxphyaddr + 1)) - 1) << maxphyaddr;
  4474. mask |= 1ull;
  4475. #ifdef CONFIG_X86_64
  4476. /*
  4477. * If reserved bit is not supported, clear the present bit to disable
  4478. * mmio page fault.
  4479. */
  4480. if (maxphyaddr == 52)
  4481. mask &= ~1ull;
  4482. #endif
  4483. kvm_mmu_set_mmio_spte_mask(mask);
  4484. }
  4485. #ifdef CONFIG_X86_64
  4486. static void pvclock_gtod_update_fn(struct work_struct *work)
  4487. {
  4488. struct kvm *kvm;
  4489. struct kvm_vcpu *vcpu;
  4490. int i;
  4491. raw_spin_lock(&kvm_lock);
  4492. list_for_each_entry(kvm, &vm_list, vm_list)
  4493. kvm_for_each_vcpu(i, vcpu, kvm)
  4494. set_bit(KVM_REQ_MASTERCLOCK_UPDATE, &vcpu->requests);
  4495. atomic_set(&kvm_guest_has_master_clock, 0);
  4496. raw_spin_unlock(&kvm_lock);
  4497. }
  4498. static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
  4499. /*
  4500. * Notification about pvclock gtod data update.
  4501. */
  4502. static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
  4503. void *priv)
  4504. {
  4505. struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
  4506. struct timekeeper *tk = priv;
  4507. update_pvclock_gtod(tk);
  4508. /* disable master clock if host does not trust, or does not
  4509. * use, TSC clocksource
  4510. */
  4511. if (gtod->clock.vclock_mode != VCLOCK_TSC &&
  4512. atomic_read(&kvm_guest_has_master_clock) != 0)
  4513. queue_work(system_long_wq, &pvclock_gtod_work);
  4514. return 0;
  4515. }
  4516. static struct notifier_block pvclock_gtod_notifier = {
  4517. .notifier_call = pvclock_gtod_notify,
  4518. };
  4519. #endif
  4520. int kvm_arch_init(void *opaque)
  4521. {
  4522. int r;
  4523. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  4524. if (kvm_x86_ops) {
  4525. printk(KERN_ERR "kvm: already loaded the other module\n");
  4526. r = -EEXIST;
  4527. goto out;
  4528. }
  4529. if (!ops->cpu_has_kvm_support()) {
  4530. printk(KERN_ERR "kvm: no hardware support\n");
  4531. r = -EOPNOTSUPP;
  4532. goto out;
  4533. }
  4534. if (ops->disabled_by_bios()) {
  4535. printk(KERN_ERR "kvm: disabled by bios\n");
  4536. r = -EOPNOTSUPP;
  4537. goto out;
  4538. }
  4539. r = kvm_mmu_module_init();
  4540. if (r)
  4541. goto out;
  4542. kvm_set_mmio_spte_mask();
  4543. kvm_init_msr_list();
  4544. kvm_x86_ops = ops;
  4545. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  4546. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  4547. kvm_timer_init();
  4548. perf_register_guest_info_callbacks(&kvm_guest_cbs);
  4549. if (cpu_has_xsave)
  4550. host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
  4551. kvm_lapic_init();
  4552. #ifdef CONFIG_X86_64
  4553. pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
  4554. #endif
  4555. return 0;
  4556. out:
  4557. return r;
  4558. }
  4559. void kvm_arch_exit(void)
  4560. {
  4561. perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
  4562. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4563. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  4564. CPUFREQ_TRANSITION_NOTIFIER);
  4565. unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4566. #ifdef CONFIG_X86_64
  4567. pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
  4568. #endif
  4569. kvm_x86_ops = NULL;
  4570. kvm_mmu_module_exit();
  4571. }
  4572. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  4573. {
  4574. ++vcpu->stat.halt_exits;
  4575. if (irqchip_in_kernel(vcpu->kvm)) {
  4576. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  4577. return 1;
  4578. } else {
  4579. vcpu->run->exit_reason = KVM_EXIT_HLT;
  4580. return 0;
  4581. }
  4582. }
  4583. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  4584. int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
  4585. {
  4586. u64 param, ingpa, outgpa, ret;
  4587. uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
  4588. bool fast, longmode;
  4589. int cs_db, cs_l;
  4590. /*
  4591. * hypercall generates UD from non zero cpl and real mode
  4592. * per HYPER-V spec
  4593. */
  4594. if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
  4595. kvm_queue_exception(vcpu, UD_VECTOR);
  4596. return 0;
  4597. }
  4598. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  4599. longmode = is_long_mode(vcpu) && cs_l == 1;
  4600. if (!longmode) {
  4601. param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
  4602. (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
  4603. ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
  4604. (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
  4605. outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
  4606. (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
  4607. }
  4608. #ifdef CONFIG_X86_64
  4609. else {
  4610. param = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4611. ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4612. outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
  4613. }
  4614. #endif
  4615. code = param & 0xffff;
  4616. fast = (param >> 16) & 0x1;
  4617. rep_cnt = (param >> 32) & 0xfff;
  4618. rep_idx = (param >> 48) & 0xfff;
  4619. trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
  4620. switch (code) {
  4621. case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
  4622. kvm_vcpu_on_spin(vcpu);
  4623. break;
  4624. default:
  4625. res = HV_STATUS_INVALID_HYPERCALL_CODE;
  4626. break;
  4627. }
  4628. ret = res | (((u64)rep_done & 0xfff) << 32);
  4629. if (longmode) {
  4630. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4631. } else {
  4632. kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
  4633. kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
  4634. }
  4635. return 1;
  4636. }
  4637. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  4638. {
  4639. unsigned long nr, a0, a1, a2, a3, ret;
  4640. int r = 1;
  4641. if (kvm_hv_hypercall_enabled(vcpu->kvm))
  4642. return kvm_hv_hypercall(vcpu);
  4643. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4644. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4645. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4646. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4647. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4648. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  4649. if (!is_long_mode(vcpu)) {
  4650. nr &= 0xFFFFFFFF;
  4651. a0 &= 0xFFFFFFFF;
  4652. a1 &= 0xFFFFFFFF;
  4653. a2 &= 0xFFFFFFFF;
  4654. a3 &= 0xFFFFFFFF;
  4655. }
  4656. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  4657. ret = -KVM_EPERM;
  4658. goto out;
  4659. }
  4660. switch (nr) {
  4661. case KVM_HC_VAPIC_POLL_IRQ:
  4662. ret = 0;
  4663. break;
  4664. default:
  4665. ret = -KVM_ENOSYS;
  4666. break;
  4667. }
  4668. out:
  4669. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4670. ++vcpu->stat.hypercalls;
  4671. return r;
  4672. }
  4673. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  4674. static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
  4675. {
  4676. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  4677. char instruction[3];
  4678. unsigned long rip = kvm_rip_read(vcpu);
  4679. /*
  4680. * Blow out the MMU to ensure that no other VCPU has an active mapping
  4681. * to ensure that the updated hypercall appears atomically across all
  4682. * VCPUs.
  4683. */
  4684. kvm_mmu_zap_all(vcpu->kvm);
  4685. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  4686. return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
  4687. }
  4688. /*
  4689. * Check if userspace requested an interrupt window, and that the
  4690. * interrupt window is open.
  4691. *
  4692. * No need to exit to userspace if we already have an interrupt queued.
  4693. */
  4694. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
  4695. {
  4696. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  4697. vcpu->run->request_interrupt_window &&
  4698. kvm_arch_interrupt_allowed(vcpu));
  4699. }
  4700. static void post_kvm_run_save(struct kvm_vcpu *vcpu)
  4701. {
  4702. struct kvm_run *kvm_run = vcpu->run;
  4703. kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  4704. kvm_run->cr8 = kvm_get_cr8(vcpu);
  4705. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  4706. if (irqchip_in_kernel(vcpu->kvm))
  4707. kvm_run->ready_for_interrupt_injection = 1;
  4708. else
  4709. kvm_run->ready_for_interrupt_injection =
  4710. kvm_arch_interrupt_allowed(vcpu) &&
  4711. !kvm_cpu_has_interrupt(vcpu) &&
  4712. !kvm_event_needs_reinjection(vcpu);
  4713. }
  4714. static int vapic_enter(struct kvm_vcpu *vcpu)
  4715. {
  4716. struct kvm_lapic *apic = vcpu->arch.apic;
  4717. struct page *page;
  4718. if (!apic || !apic->vapic_addr)
  4719. return 0;
  4720. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4721. if (is_error_page(page))
  4722. return -EFAULT;
  4723. vcpu->arch.apic->vapic_page = page;
  4724. return 0;
  4725. }
  4726. static void vapic_exit(struct kvm_vcpu *vcpu)
  4727. {
  4728. struct kvm_lapic *apic = vcpu->arch.apic;
  4729. int idx;
  4730. if (!apic || !apic->vapic_addr)
  4731. return;
  4732. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4733. kvm_release_page_dirty(apic->vapic_page);
  4734. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4735. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4736. }
  4737. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  4738. {
  4739. int max_irr, tpr;
  4740. if (!kvm_x86_ops->update_cr8_intercept)
  4741. return;
  4742. if (!vcpu->arch.apic)
  4743. return;
  4744. if (!vcpu->arch.apic->vapic_addr)
  4745. max_irr = kvm_lapic_find_highest_irr(vcpu);
  4746. else
  4747. max_irr = -1;
  4748. if (max_irr != -1)
  4749. max_irr >>= 4;
  4750. tpr = kvm_lapic_get_cr8(vcpu);
  4751. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  4752. }
  4753. static void inject_pending_event(struct kvm_vcpu *vcpu)
  4754. {
  4755. /* try to reinject previous events if any */
  4756. if (vcpu->arch.exception.pending) {
  4757. trace_kvm_inj_exception(vcpu->arch.exception.nr,
  4758. vcpu->arch.exception.has_error_code,
  4759. vcpu->arch.exception.error_code);
  4760. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  4761. vcpu->arch.exception.has_error_code,
  4762. vcpu->arch.exception.error_code,
  4763. vcpu->arch.exception.reinject);
  4764. return;
  4765. }
  4766. if (vcpu->arch.nmi_injected) {
  4767. kvm_x86_ops->set_nmi(vcpu);
  4768. return;
  4769. }
  4770. if (vcpu->arch.interrupt.pending) {
  4771. kvm_x86_ops->set_irq(vcpu);
  4772. return;
  4773. }
  4774. /* try to inject new event if pending */
  4775. if (vcpu->arch.nmi_pending) {
  4776. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  4777. --vcpu->arch.nmi_pending;
  4778. vcpu->arch.nmi_injected = true;
  4779. kvm_x86_ops->set_nmi(vcpu);
  4780. }
  4781. } else if (kvm_cpu_has_interrupt(vcpu)) {
  4782. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  4783. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  4784. false);
  4785. kvm_x86_ops->set_irq(vcpu);
  4786. }
  4787. }
  4788. }
  4789. static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
  4790. {
  4791. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
  4792. !vcpu->guest_xcr0_loaded) {
  4793. /* kvm_set_xcr() also depends on this */
  4794. xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
  4795. vcpu->guest_xcr0_loaded = 1;
  4796. }
  4797. }
  4798. static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
  4799. {
  4800. if (vcpu->guest_xcr0_loaded) {
  4801. if (vcpu->arch.xcr0 != host_xcr0)
  4802. xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
  4803. vcpu->guest_xcr0_loaded = 0;
  4804. }
  4805. }
  4806. static void process_nmi(struct kvm_vcpu *vcpu)
  4807. {
  4808. unsigned limit = 2;
  4809. /*
  4810. * x86 is limited to one NMI running, and one NMI pending after it.
  4811. * If an NMI is already in progress, limit further NMIs to just one.
  4812. * Otherwise, allow two (and we'll inject the first one immediately).
  4813. */
  4814. if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
  4815. limit = 1;
  4816. vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
  4817. vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
  4818. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4819. }
  4820. static void kvm_gen_update_masterclock(struct kvm *kvm)
  4821. {
  4822. #ifdef CONFIG_X86_64
  4823. int i;
  4824. struct kvm_vcpu *vcpu;
  4825. struct kvm_arch *ka = &kvm->arch;
  4826. spin_lock(&ka->pvclock_gtod_sync_lock);
  4827. kvm_make_mclock_inprogress_request(kvm);
  4828. /* no guest entries from this point */
  4829. pvclock_update_vm_gtod_copy(kvm);
  4830. kvm_for_each_vcpu(i, vcpu, kvm)
  4831. set_bit(KVM_REQ_CLOCK_UPDATE, &vcpu->requests);
  4832. /* guest entries allowed */
  4833. kvm_for_each_vcpu(i, vcpu, kvm)
  4834. clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
  4835. spin_unlock(&ka->pvclock_gtod_sync_lock);
  4836. #endif
  4837. }
  4838. static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
  4839. {
  4840. int r;
  4841. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  4842. vcpu->run->request_interrupt_window;
  4843. bool req_immediate_exit = 0;
  4844. if (vcpu->requests) {
  4845. if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
  4846. kvm_mmu_unload(vcpu);
  4847. if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
  4848. __kvm_migrate_timers(vcpu);
  4849. if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
  4850. kvm_gen_update_masterclock(vcpu->kvm);
  4851. if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
  4852. r = kvm_guest_time_update(vcpu);
  4853. if (unlikely(r))
  4854. goto out;
  4855. }
  4856. if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
  4857. kvm_mmu_sync_roots(vcpu);
  4858. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  4859. kvm_x86_ops->tlb_flush(vcpu);
  4860. if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
  4861. vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
  4862. r = 0;
  4863. goto out;
  4864. }
  4865. if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
  4866. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4867. r = 0;
  4868. goto out;
  4869. }
  4870. if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
  4871. vcpu->fpu_active = 0;
  4872. kvm_x86_ops->fpu_deactivate(vcpu);
  4873. }
  4874. if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
  4875. /* Page is swapped out. Do synthetic halt */
  4876. vcpu->arch.apf.halted = true;
  4877. r = 1;
  4878. goto out;
  4879. }
  4880. if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
  4881. record_steal_time(vcpu);
  4882. if (kvm_check_request(KVM_REQ_NMI, vcpu))
  4883. process_nmi(vcpu);
  4884. req_immediate_exit =
  4885. kvm_check_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  4886. if (kvm_check_request(KVM_REQ_PMU, vcpu))
  4887. kvm_handle_pmu_event(vcpu);
  4888. if (kvm_check_request(KVM_REQ_PMI, vcpu))
  4889. kvm_deliver_pmi(vcpu);
  4890. }
  4891. if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
  4892. inject_pending_event(vcpu);
  4893. /* enable NMI/IRQ window open exits if needed */
  4894. if (vcpu->arch.nmi_pending)
  4895. kvm_x86_ops->enable_nmi_window(vcpu);
  4896. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  4897. kvm_x86_ops->enable_irq_window(vcpu);
  4898. if (kvm_lapic_enabled(vcpu)) {
  4899. update_cr8_intercept(vcpu);
  4900. kvm_lapic_sync_to_vapic(vcpu);
  4901. }
  4902. }
  4903. r = kvm_mmu_reload(vcpu);
  4904. if (unlikely(r)) {
  4905. goto cancel_injection;
  4906. }
  4907. preempt_disable();
  4908. kvm_x86_ops->prepare_guest_switch(vcpu);
  4909. if (vcpu->fpu_active)
  4910. kvm_load_guest_fpu(vcpu);
  4911. kvm_load_guest_xcr0(vcpu);
  4912. vcpu->mode = IN_GUEST_MODE;
  4913. /* We should set ->mode before check ->requests,
  4914. * see the comment in make_all_cpus_request.
  4915. */
  4916. smp_mb();
  4917. local_irq_disable();
  4918. if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
  4919. || need_resched() || signal_pending(current)) {
  4920. vcpu->mode = OUTSIDE_GUEST_MODE;
  4921. smp_wmb();
  4922. local_irq_enable();
  4923. preempt_enable();
  4924. r = 1;
  4925. goto cancel_injection;
  4926. }
  4927. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4928. if (req_immediate_exit)
  4929. smp_send_reschedule(vcpu->cpu);
  4930. kvm_guest_enter();
  4931. if (unlikely(vcpu->arch.switch_db_regs)) {
  4932. set_debugreg(0, 7);
  4933. set_debugreg(vcpu->arch.eff_db[0], 0);
  4934. set_debugreg(vcpu->arch.eff_db[1], 1);
  4935. set_debugreg(vcpu->arch.eff_db[2], 2);
  4936. set_debugreg(vcpu->arch.eff_db[3], 3);
  4937. }
  4938. trace_kvm_entry(vcpu->vcpu_id);
  4939. kvm_x86_ops->run(vcpu);
  4940. /*
  4941. * If the guest has used debug registers, at least dr7
  4942. * will be disabled while returning to the host.
  4943. * If we don't have active breakpoints in the host, we don't
  4944. * care about the messed up debug address registers. But if
  4945. * we have some of them active, restore the old state.
  4946. */
  4947. if (hw_breakpoint_active())
  4948. hw_breakpoint_restore();
  4949. vcpu->arch.last_guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu,
  4950. native_read_tsc());
  4951. vcpu->mode = OUTSIDE_GUEST_MODE;
  4952. smp_wmb();
  4953. local_irq_enable();
  4954. ++vcpu->stat.exits;
  4955. /*
  4956. * We must have an instruction between local_irq_enable() and
  4957. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  4958. * the interrupt shadow. The stat.exits increment will do nicely.
  4959. * But we need to prevent reordering, hence this barrier():
  4960. */
  4961. barrier();
  4962. kvm_guest_exit();
  4963. preempt_enable();
  4964. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4965. /*
  4966. * Profile KVM exit RIPs:
  4967. */
  4968. if (unlikely(prof_on == KVM_PROFILING)) {
  4969. unsigned long rip = kvm_rip_read(vcpu);
  4970. profile_hit(KVM_PROFILING, (void *)rip);
  4971. }
  4972. if (unlikely(vcpu->arch.tsc_always_catchup))
  4973. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  4974. if (vcpu->arch.apic_attention)
  4975. kvm_lapic_sync_from_vapic(vcpu);
  4976. r = kvm_x86_ops->handle_exit(vcpu);
  4977. return r;
  4978. cancel_injection:
  4979. kvm_x86_ops->cancel_injection(vcpu);
  4980. if (unlikely(vcpu->arch.apic_attention))
  4981. kvm_lapic_sync_from_vapic(vcpu);
  4982. out:
  4983. return r;
  4984. }
  4985. static int __vcpu_run(struct kvm_vcpu *vcpu)
  4986. {
  4987. int r;
  4988. struct kvm *kvm = vcpu->kvm;
  4989. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  4990. pr_debug("vcpu %d received sipi with vector # %x\n",
  4991. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  4992. kvm_lapic_reset(vcpu);
  4993. r = kvm_vcpu_reset(vcpu);
  4994. if (r)
  4995. return r;
  4996. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4997. }
  4998. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4999. r = vapic_enter(vcpu);
  5000. if (r) {
  5001. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  5002. return r;
  5003. }
  5004. r = 1;
  5005. while (r > 0) {
  5006. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
  5007. !vcpu->arch.apf.halted)
  5008. r = vcpu_enter_guest(vcpu);
  5009. else {
  5010. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  5011. kvm_vcpu_block(vcpu);
  5012. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  5013. if (kvm_check_request(KVM_REQ_UNHALT, vcpu))
  5014. {
  5015. switch(vcpu->arch.mp_state) {
  5016. case KVM_MP_STATE_HALTED:
  5017. vcpu->arch.mp_state =
  5018. KVM_MP_STATE_RUNNABLE;
  5019. case KVM_MP_STATE_RUNNABLE:
  5020. vcpu->arch.apf.halted = false;
  5021. break;
  5022. case KVM_MP_STATE_SIPI_RECEIVED:
  5023. default:
  5024. r = -EINTR;
  5025. break;
  5026. }
  5027. }
  5028. }
  5029. if (r <= 0)
  5030. break;
  5031. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  5032. if (kvm_cpu_has_pending_timer(vcpu))
  5033. kvm_inject_pending_timer_irqs(vcpu);
  5034. if (dm_request_for_irq_injection(vcpu)) {
  5035. r = -EINTR;
  5036. vcpu->run->exit_reason = KVM_EXIT_INTR;
  5037. ++vcpu->stat.request_irq_exits;
  5038. }
  5039. kvm_check_async_pf_completion(vcpu);
  5040. if (signal_pending(current)) {
  5041. r = -EINTR;
  5042. vcpu->run->exit_reason = KVM_EXIT_INTR;
  5043. ++vcpu->stat.signal_exits;
  5044. }
  5045. if (need_resched()) {
  5046. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  5047. kvm_resched(vcpu);
  5048. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  5049. }
  5050. }
  5051. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  5052. vapic_exit(vcpu);
  5053. return r;
  5054. }
  5055. static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
  5056. {
  5057. int r;
  5058. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  5059. r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
  5060. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  5061. if (r != EMULATE_DONE)
  5062. return 0;
  5063. return 1;
  5064. }
  5065. static int complete_emulated_pio(struct kvm_vcpu *vcpu)
  5066. {
  5067. BUG_ON(!vcpu->arch.pio.count);
  5068. return complete_emulated_io(vcpu);
  5069. }
  5070. /*
  5071. * Implements the following, as a state machine:
  5072. *
  5073. * read:
  5074. * for each fragment
  5075. * for each mmio piece in the fragment
  5076. * write gpa, len
  5077. * exit
  5078. * copy data
  5079. * execute insn
  5080. *
  5081. * write:
  5082. * for each fragment
  5083. * for each mmio piece in the fragment
  5084. * write gpa, len
  5085. * copy data
  5086. * exit
  5087. */
  5088. static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
  5089. {
  5090. struct kvm_run *run = vcpu->run;
  5091. struct kvm_mmio_fragment *frag;
  5092. unsigned len;
  5093. BUG_ON(!vcpu->mmio_needed);
  5094. /* Complete previous fragment */
  5095. frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
  5096. len = min(8u, frag->len);
  5097. if (!vcpu->mmio_is_write)
  5098. memcpy(frag->data, run->mmio.data, len);
  5099. if (frag->len <= 8) {
  5100. /* Switch to the next fragment. */
  5101. frag++;
  5102. vcpu->mmio_cur_fragment++;
  5103. } else {
  5104. /* Go forward to the next mmio piece. */
  5105. frag->data += len;
  5106. frag->gpa += len;
  5107. frag->len -= len;
  5108. }
  5109. if (vcpu->mmio_cur_fragment == vcpu->mmio_nr_fragments) {
  5110. vcpu->mmio_needed = 0;
  5111. if (vcpu->mmio_is_write)
  5112. return 1;
  5113. vcpu->mmio_read_completed = 1;
  5114. return complete_emulated_io(vcpu);
  5115. }
  5116. run->exit_reason = KVM_EXIT_MMIO;
  5117. run->mmio.phys_addr = frag->gpa;
  5118. if (vcpu->mmio_is_write)
  5119. memcpy(run->mmio.data, frag->data, min(8u, frag->len));
  5120. run->mmio.len = min(8u, frag->len);
  5121. run->mmio.is_write = vcpu->mmio_is_write;
  5122. vcpu->arch.complete_userspace_io = complete_emulated_mmio;
  5123. return 0;
  5124. }
  5125. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  5126. {
  5127. int r;
  5128. sigset_t sigsaved;
  5129. if (!tsk_used_math(current) && init_fpu(current))
  5130. return -ENOMEM;
  5131. if (vcpu->sigset_active)
  5132. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  5133. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  5134. kvm_vcpu_block(vcpu);
  5135. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  5136. r = -EAGAIN;
  5137. goto out;
  5138. }
  5139. /* re-sync apic's tpr */
  5140. if (!irqchip_in_kernel(vcpu->kvm)) {
  5141. if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
  5142. r = -EINVAL;
  5143. goto out;
  5144. }
  5145. }
  5146. if (unlikely(vcpu->arch.complete_userspace_io)) {
  5147. int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
  5148. vcpu->arch.complete_userspace_io = NULL;
  5149. r = cui(vcpu);
  5150. if (r <= 0)
  5151. goto out;
  5152. } else
  5153. WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
  5154. r = __vcpu_run(vcpu);
  5155. out:
  5156. post_kvm_run_save(vcpu);
  5157. if (vcpu->sigset_active)
  5158. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  5159. return r;
  5160. }
  5161. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  5162. {
  5163. if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
  5164. /*
  5165. * We are here if userspace calls get_regs() in the middle of
  5166. * instruction emulation. Registers state needs to be copied
  5167. * back from emulation context to vcpu. Userspace shouldn't do
  5168. * that usually, but some bad designed PV devices (vmware
  5169. * backdoor interface) need this to work
  5170. */
  5171. emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
  5172. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  5173. }
  5174. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  5175. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  5176. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  5177. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  5178. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  5179. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  5180. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  5181. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  5182. #ifdef CONFIG_X86_64
  5183. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  5184. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  5185. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  5186. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  5187. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  5188. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  5189. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  5190. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  5191. #endif
  5192. regs->rip = kvm_rip_read(vcpu);
  5193. regs->rflags = kvm_get_rflags(vcpu);
  5194. return 0;
  5195. }
  5196. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  5197. {
  5198. vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
  5199. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  5200. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  5201. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  5202. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  5203. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  5204. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  5205. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  5206. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  5207. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  5208. #ifdef CONFIG_X86_64
  5209. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  5210. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  5211. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  5212. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  5213. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  5214. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  5215. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  5216. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  5217. #endif
  5218. kvm_rip_write(vcpu, regs->rip);
  5219. kvm_set_rflags(vcpu, regs->rflags);
  5220. vcpu->arch.exception.pending = false;
  5221. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5222. return 0;
  5223. }
  5224. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  5225. {
  5226. struct kvm_segment cs;
  5227. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  5228. *db = cs.db;
  5229. *l = cs.l;
  5230. }
  5231. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  5232. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  5233. struct kvm_sregs *sregs)
  5234. {
  5235. struct desc_ptr dt;
  5236. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  5237. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  5238. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  5239. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  5240. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  5241. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  5242. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  5243. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  5244. kvm_x86_ops->get_idt(vcpu, &dt);
  5245. sregs->idt.limit = dt.size;
  5246. sregs->idt.base = dt.address;
  5247. kvm_x86_ops->get_gdt(vcpu, &dt);
  5248. sregs->gdt.limit = dt.size;
  5249. sregs->gdt.base = dt.address;
  5250. sregs->cr0 = kvm_read_cr0(vcpu);
  5251. sregs->cr2 = vcpu->arch.cr2;
  5252. sregs->cr3 = kvm_read_cr3(vcpu);
  5253. sregs->cr4 = kvm_read_cr4(vcpu);
  5254. sregs->cr8 = kvm_get_cr8(vcpu);
  5255. sregs->efer = vcpu->arch.efer;
  5256. sregs->apic_base = kvm_get_apic_base(vcpu);
  5257. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  5258. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  5259. set_bit(vcpu->arch.interrupt.nr,
  5260. (unsigned long *)sregs->interrupt_bitmap);
  5261. return 0;
  5262. }
  5263. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  5264. struct kvm_mp_state *mp_state)
  5265. {
  5266. mp_state->mp_state = vcpu->arch.mp_state;
  5267. return 0;
  5268. }
  5269. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  5270. struct kvm_mp_state *mp_state)
  5271. {
  5272. vcpu->arch.mp_state = mp_state->mp_state;
  5273. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5274. return 0;
  5275. }
  5276. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
  5277. int reason, bool has_error_code, u32 error_code)
  5278. {
  5279. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  5280. int ret;
  5281. init_emulate_ctxt(vcpu);
  5282. ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
  5283. has_error_code, error_code);
  5284. if (ret)
  5285. return EMULATE_FAIL;
  5286. kvm_rip_write(vcpu, ctxt->eip);
  5287. kvm_set_rflags(vcpu, ctxt->eflags);
  5288. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5289. return EMULATE_DONE;
  5290. }
  5291. EXPORT_SYMBOL_GPL(kvm_task_switch);
  5292. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  5293. struct kvm_sregs *sregs)
  5294. {
  5295. int mmu_reset_needed = 0;
  5296. int pending_vec, max_bits, idx;
  5297. struct desc_ptr dt;
  5298. if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
  5299. return -EINVAL;
  5300. dt.size = sregs->idt.limit;
  5301. dt.address = sregs->idt.base;
  5302. kvm_x86_ops->set_idt(vcpu, &dt);
  5303. dt.size = sregs->gdt.limit;
  5304. dt.address = sregs->gdt.base;
  5305. kvm_x86_ops->set_gdt(vcpu, &dt);
  5306. vcpu->arch.cr2 = sregs->cr2;
  5307. mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
  5308. vcpu->arch.cr3 = sregs->cr3;
  5309. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  5310. kvm_set_cr8(vcpu, sregs->cr8);
  5311. mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
  5312. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  5313. kvm_set_apic_base(vcpu, sregs->apic_base);
  5314. mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
  5315. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  5316. vcpu->arch.cr0 = sregs->cr0;
  5317. mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
  5318. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  5319. if (sregs->cr4 & X86_CR4_OSXSAVE)
  5320. kvm_update_cpuid(vcpu);
  5321. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5322. if (!is_long_mode(vcpu) && is_pae(vcpu)) {
  5323. load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
  5324. mmu_reset_needed = 1;
  5325. }
  5326. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5327. if (mmu_reset_needed)
  5328. kvm_mmu_reset_context(vcpu);
  5329. max_bits = KVM_NR_INTERRUPTS;
  5330. pending_vec = find_first_bit(
  5331. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  5332. if (pending_vec < max_bits) {
  5333. kvm_queue_interrupt(vcpu, pending_vec, false);
  5334. pr_debug("Set back pending irq %d\n", pending_vec);
  5335. }
  5336. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  5337. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  5338. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  5339. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  5340. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  5341. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  5342. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  5343. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  5344. update_cr8_intercept(vcpu);
  5345. /* Older userspace won't unhalt the vcpu on reset. */
  5346. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  5347. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  5348. !is_protmode(vcpu))
  5349. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5350. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5351. return 0;
  5352. }
  5353. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  5354. struct kvm_guest_debug *dbg)
  5355. {
  5356. unsigned long rflags;
  5357. int i, r;
  5358. if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
  5359. r = -EBUSY;
  5360. if (vcpu->arch.exception.pending)
  5361. goto out;
  5362. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  5363. kvm_queue_exception(vcpu, DB_VECTOR);
  5364. else
  5365. kvm_queue_exception(vcpu, BP_VECTOR);
  5366. }
  5367. /*
  5368. * Read rflags as long as potentially injected trace flags are still
  5369. * filtered out.
  5370. */
  5371. rflags = kvm_get_rflags(vcpu);
  5372. vcpu->guest_debug = dbg->control;
  5373. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  5374. vcpu->guest_debug = 0;
  5375. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  5376. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  5377. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  5378. vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
  5379. } else {
  5380. for (i = 0; i < KVM_NR_DB_REGS; i++)
  5381. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  5382. }
  5383. kvm_update_dr7(vcpu);
  5384. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5385. vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
  5386. get_segment_base(vcpu, VCPU_SREG_CS);
  5387. /*
  5388. * Trigger an rflags update that will inject or remove the trace
  5389. * flags.
  5390. */
  5391. kvm_set_rflags(vcpu, rflags);
  5392. kvm_x86_ops->update_db_bp_intercept(vcpu);
  5393. r = 0;
  5394. out:
  5395. return r;
  5396. }
  5397. /*
  5398. * Translate a guest virtual address to a guest physical address.
  5399. */
  5400. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  5401. struct kvm_translation *tr)
  5402. {
  5403. unsigned long vaddr = tr->linear_address;
  5404. gpa_t gpa;
  5405. int idx;
  5406. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5407. gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
  5408. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5409. tr->physical_address = gpa;
  5410. tr->valid = gpa != UNMAPPED_GVA;
  5411. tr->writeable = 1;
  5412. tr->usermode = 0;
  5413. return 0;
  5414. }
  5415. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  5416. {
  5417. struct i387_fxsave_struct *fxsave =
  5418. &vcpu->arch.guest_fpu.state->fxsave;
  5419. memcpy(fpu->fpr, fxsave->st_space, 128);
  5420. fpu->fcw = fxsave->cwd;
  5421. fpu->fsw = fxsave->swd;
  5422. fpu->ftwx = fxsave->twd;
  5423. fpu->last_opcode = fxsave->fop;
  5424. fpu->last_ip = fxsave->rip;
  5425. fpu->last_dp = fxsave->rdp;
  5426. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  5427. return 0;
  5428. }
  5429. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  5430. {
  5431. struct i387_fxsave_struct *fxsave =
  5432. &vcpu->arch.guest_fpu.state->fxsave;
  5433. memcpy(fxsave->st_space, fpu->fpr, 128);
  5434. fxsave->cwd = fpu->fcw;
  5435. fxsave->swd = fpu->fsw;
  5436. fxsave->twd = fpu->ftwx;
  5437. fxsave->fop = fpu->last_opcode;
  5438. fxsave->rip = fpu->last_ip;
  5439. fxsave->rdp = fpu->last_dp;
  5440. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  5441. return 0;
  5442. }
  5443. int fx_init(struct kvm_vcpu *vcpu)
  5444. {
  5445. int err;
  5446. err = fpu_alloc(&vcpu->arch.guest_fpu);
  5447. if (err)
  5448. return err;
  5449. fpu_finit(&vcpu->arch.guest_fpu);
  5450. /*
  5451. * Ensure guest xcr0 is valid for loading
  5452. */
  5453. vcpu->arch.xcr0 = XSTATE_FP;
  5454. vcpu->arch.cr0 |= X86_CR0_ET;
  5455. return 0;
  5456. }
  5457. EXPORT_SYMBOL_GPL(fx_init);
  5458. static void fx_free(struct kvm_vcpu *vcpu)
  5459. {
  5460. fpu_free(&vcpu->arch.guest_fpu);
  5461. }
  5462. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  5463. {
  5464. if (vcpu->guest_fpu_loaded)
  5465. return;
  5466. /*
  5467. * Restore all possible states in the guest,
  5468. * and assume host would use all available bits.
  5469. * Guest xcr0 would be loaded later.
  5470. */
  5471. kvm_put_guest_xcr0(vcpu);
  5472. vcpu->guest_fpu_loaded = 1;
  5473. __kernel_fpu_begin();
  5474. fpu_restore_checking(&vcpu->arch.guest_fpu);
  5475. trace_kvm_fpu(1);
  5476. }
  5477. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  5478. {
  5479. kvm_put_guest_xcr0(vcpu);
  5480. if (!vcpu->guest_fpu_loaded)
  5481. return;
  5482. vcpu->guest_fpu_loaded = 0;
  5483. fpu_save_init(&vcpu->arch.guest_fpu);
  5484. __kernel_fpu_end();
  5485. ++vcpu->stat.fpu_reload;
  5486. kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
  5487. trace_kvm_fpu(0);
  5488. }
  5489. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  5490. {
  5491. kvmclock_reset(vcpu);
  5492. free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
  5493. fx_free(vcpu);
  5494. kvm_x86_ops->vcpu_free(vcpu);
  5495. }
  5496. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  5497. unsigned int id)
  5498. {
  5499. if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
  5500. printk_once(KERN_WARNING
  5501. "kvm: SMP vm created on host with unstable TSC; "
  5502. "guest TSC will not be reliable\n");
  5503. return kvm_x86_ops->vcpu_create(kvm, id);
  5504. }
  5505. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  5506. {
  5507. int r;
  5508. vcpu->arch.mtrr_state.have_fixed = 1;
  5509. r = vcpu_load(vcpu);
  5510. if (r)
  5511. return r;
  5512. r = kvm_vcpu_reset(vcpu);
  5513. if (r == 0)
  5514. r = kvm_mmu_setup(vcpu);
  5515. vcpu_put(vcpu);
  5516. return r;
  5517. }
  5518. int kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
  5519. {
  5520. int r;
  5521. struct msr_data msr;
  5522. r = vcpu_load(vcpu);
  5523. if (r)
  5524. return r;
  5525. msr.data = 0x0;
  5526. msr.index = MSR_IA32_TSC;
  5527. msr.host_initiated = true;
  5528. kvm_write_tsc(vcpu, &msr);
  5529. vcpu_put(vcpu);
  5530. return r;
  5531. }
  5532. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  5533. {
  5534. int r;
  5535. vcpu->arch.apf.msr_val = 0;
  5536. r = vcpu_load(vcpu);
  5537. BUG_ON(r);
  5538. kvm_mmu_unload(vcpu);
  5539. vcpu_put(vcpu);
  5540. fx_free(vcpu);
  5541. kvm_x86_ops->vcpu_free(vcpu);
  5542. }
  5543. static int kvm_vcpu_reset(struct kvm_vcpu *vcpu)
  5544. {
  5545. atomic_set(&vcpu->arch.nmi_queued, 0);
  5546. vcpu->arch.nmi_pending = 0;
  5547. vcpu->arch.nmi_injected = false;
  5548. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  5549. vcpu->arch.dr6 = DR6_FIXED_1;
  5550. vcpu->arch.dr7 = DR7_FIXED_1;
  5551. kvm_update_dr7(vcpu);
  5552. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5553. vcpu->arch.apf.msr_val = 0;
  5554. vcpu->arch.st.msr_val = 0;
  5555. kvmclock_reset(vcpu);
  5556. kvm_clear_async_pf_completion_queue(vcpu);
  5557. kvm_async_pf_hash_reset(vcpu);
  5558. vcpu->arch.apf.halted = false;
  5559. kvm_pmu_reset(vcpu);
  5560. memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
  5561. vcpu->arch.regs_avail = ~0;
  5562. vcpu->arch.regs_dirty = ~0;
  5563. return kvm_x86_ops->vcpu_reset(vcpu);
  5564. }
  5565. int kvm_arch_hardware_enable(void *garbage)
  5566. {
  5567. struct kvm *kvm;
  5568. struct kvm_vcpu *vcpu;
  5569. int i;
  5570. int ret;
  5571. u64 local_tsc;
  5572. u64 max_tsc = 0;
  5573. bool stable, backwards_tsc = false;
  5574. kvm_shared_msr_cpu_online();
  5575. ret = kvm_x86_ops->hardware_enable(garbage);
  5576. if (ret != 0)
  5577. return ret;
  5578. local_tsc = native_read_tsc();
  5579. stable = !check_tsc_unstable();
  5580. list_for_each_entry(kvm, &vm_list, vm_list) {
  5581. kvm_for_each_vcpu(i, vcpu, kvm) {
  5582. if (!stable && vcpu->cpu == smp_processor_id())
  5583. set_bit(KVM_REQ_CLOCK_UPDATE, &vcpu->requests);
  5584. if (stable && vcpu->arch.last_host_tsc > local_tsc) {
  5585. backwards_tsc = true;
  5586. if (vcpu->arch.last_host_tsc > max_tsc)
  5587. max_tsc = vcpu->arch.last_host_tsc;
  5588. }
  5589. }
  5590. }
  5591. /*
  5592. * Sometimes, even reliable TSCs go backwards. This happens on
  5593. * platforms that reset TSC during suspend or hibernate actions, but
  5594. * maintain synchronization. We must compensate. Fortunately, we can
  5595. * detect that condition here, which happens early in CPU bringup,
  5596. * before any KVM threads can be running. Unfortunately, we can't
  5597. * bring the TSCs fully up to date with real time, as we aren't yet far
  5598. * enough into CPU bringup that we know how much real time has actually
  5599. * elapsed; our helper function, get_kernel_ns() will be using boot
  5600. * variables that haven't been updated yet.
  5601. *
  5602. * So we simply find the maximum observed TSC above, then record the
  5603. * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
  5604. * the adjustment will be applied. Note that we accumulate
  5605. * adjustments, in case multiple suspend cycles happen before some VCPU
  5606. * gets a chance to run again. In the event that no KVM threads get a
  5607. * chance to run, we will miss the entire elapsed period, as we'll have
  5608. * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
  5609. * loose cycle time. This isn't too big a deal, since the loss will be
  5610. * uniform across all VCPUs (not to mention the scenario is extremely
  5611. * unlikely). It is possible that a second hibernate recovery happens
  5612. * much faster than a first, causing the observed TSC here to be
  5613. * smaller; this would require additional padding adjustment, which is
  5614. * why we set last_host_tsc to the local tsc observed here.
  5615. *
  5616. * N.B. - this code below runs only on platforms with reliable TSC,
  5617. * as that is the only way backwards_tsc is set above. Also note
  5618. * that this runs for ALL vcpus, which is not a bug; all VCPUs should
  5619. * have the same delta_cyc adjustment applied if backwards_tsc
  5620. * is detected. Note further, this adjustment is only done once,
  5621. * as we reset last_host_tsc on all VCPUs to stop this from being
  5622. * called multiple times (one for each physical CPU bringup).
  5623. *
  5624. * Platforms with unreliable TSCs don't have to deal with this, they
  5625. * will be compensated by the logic in vcpu_load, which sets the TSC to
  5626. * catchup mode. This will catchup all VCPUs to real time, but cannot
  5627. * guarantee that they stay in perfect synchronization.
  5628. */
  5629. if (backwards_tsc) {
  5630. u64 delta_cyc = max_tsc - local_tsc;
  5631. list_for_each_entry(kvm, &vm_list, vm_list) {
  5632. kvm_for_each_vcpu(i, vcpu, kvm) {
  5633. vcpu->arch.tsc_offset_adjustment += delta_cyc;
  5634. vcpu->arch.last_host_tsc = local_tsc;
  5635. set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
  5636. &vcpu->requests);
  5637. }
  5638. /*
  5639. * We have to disable TSC offset matching.. if you were
  5640. * booting a VM while issuing an S4 host suspend....
  5641. * you may have some problem. Solving this issue is
  5642. * left as an exercise to the reader.
  5643. */
  5644. kvm->arch.last_tsc_nsec = 0;
  5645. kvm->arch.last_tsc_write = 0;
  5646. }
  5647. }
  5648. return 0;
  5649. }
  5650. void kvm_arch_hardware_disable(void *garbage)
  5651. {
  5652. kvm_x86_ops->hardware_disable(garbage);
  5653. drop_user_return_notifiers(garbage);
  5654. }
  5655. int kvm_arch_hardware_setup(void)
  5656. {
  5657. return kvm_x86_ops->hardware_setup();
  5658. }
  5659. void kvm_arch_hardware_unsetup(void)
  5660. {
  5661. kvm_x86_ops->hardware_unsetup();
  5662. }
  5663. void kvm_arch_check_processor_compat(void *rtn)
  5664. {
  5665. kvm_x86_ops->check_processor_compatibility(rtn);
  5666. }
  5667. bool kvm_vcpu_compatible(struct kvm_vcpu *vcpu)
  5668. {
  5669. return irqchip_in_kernel(vcpu->kvm) == (vcpu->arch.apic != NULL);
  5670. }
  5671. struct static_key kvm_no_apic_vcpu __read_mostly;
  5672. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  5673. {
  5674. struct page *page;
  5675. struct kvm *kvm;
  5676. int r;
  5677. BUG_ON(vcpu->kvm == NULL);
  5678. kvm = vcpu->kvm;
  5679. vcpu->arch.emulate_ctxt.ops = &emulate_ops;
  5680. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  5681. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5682. else
  5683. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  5684. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  5685. if (!page) {
  5686. r = -ENOMEM;
  5687. goto fail;
  5688. }
  5689. vcpu->arch.pio_data = page_address(page);
  5690. kvm_set_tsc_khz(vcpu, max_tsc_khz);
  5691. r = kvm_mmu_create(vcpu);
  5692. if (r < 0)
  5693. goto fail_free_pio_data;
  5694. if (irqchip_in_kernel(kvm)) {
  5695. r = kvm_create_lapic(vcpu);
  5696. if (r < 0)
  5697. goto fail_mmu_destroy;
  5698. } else
  5699. static_key_slow_inc(&kvm_no_apic_vcpu);
  5700. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  5701. GFP_KERNEL);
  5702. if (!vcpu->arch.mce_banks) {
  5703. r = -ENOMEM;
  5704. goto fail_free_lapic;
  5705. }
  5706. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  5707. if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL))
  5708. goto fail_free_mce_banks;
  5709. r = fx_init(vcpu);
  5710. if (r)
  5711. goto fail_free_wbinvd_dirty_mask;
  5712. vcpu->arch.ia32_tsc_adjust_msr = 0x0;
  5713. kvm_async_pf_hash_reset(vcpu);
  5714. kvm_pmu_init(vcpu);
  5715. return 0;
  5716. fail_free_wbinvd_dirty_mask:
  5717. free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
  5718. fail_free_mce_banks:
  5719. kfree(vcpu->arch.mce_banks);
  5720. fail_free_lapic:
  5721. kvm_free_lapic(vcpu);
  5722. fail_mmu_destroy:
  5723. kvm_mmu_destroy(vcpu);
  5724. fail_free_pio_data:
  5725. free_page((unsigned long)vcpu->arch.pio_data);
  5726. fail:
  5727. return r;
  5728. }
  5729. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  5730. {
  5731. int idx;
  5732. kvm_pmu_destroy(vcpu);
  5733. kfree(vcpu->arch.mce_banks);
  5734. kvm_free_lapic(vcpu);
  5735. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5736. kvm_mmu_destroy(vcpu);
  5737. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5738. free_page((unsigned long)vcpu->arch.pio_data);
  5739. if (!irqchip_in_kernel(vcpu->kvm))
  5740. static_key_slow_dec(&kvm_no_apic_vcpu);
  5741. }
  5742. int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
  5743. {
  5744. if (type)
  5745. return -EINVAL;
  5746. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  5747. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  5748. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  5749. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  5750. /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
  5751. set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
  5752. &kvm->arch.irq_sources_bitmap);
  5753. raw_spin_lock_init(&kvm->arch.tsc_write_lock);
  5754. mutex_init(&kvm->arch.apic_map_lock);
  5755. spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
  5756. pvclock_update_vm_gtod_copy(kvm);
  5757. return 0;
  5758. }
  5759. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  5760. {
  5761. int r;
  5762. r = vcpu_load(vcpu);
  5763. BUG_ON(r);
  5764. kvm_mmu_unload(vcpu);
  5765. vcpu_put(vcpu);
  5766. }
  5767. static void kvm_free_vcpus(struct kvm *kvm)
  5768. {
  5769. unsigned int i;
  5770. struct kvm_vcpu *vcpu;
  5771. /*
  5772. * Unpin any mmu pages first.
  5773. */
  5774. kvm_for_each_vcpu(i, vcpu, kvm) {
  5775. kvm_clear_async_pf_completion_queue(vcpu);
  5776. kvm_unload_vcpu_mmu(vcpu);
  5777. }
  5778. kvm_for_each_vcpu(i, vcpu, kvm)
  5779. kvm_arch_vcpu_free(vcpu);
  5780. mutex_lock(&kvm->lock);
  5781. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  5782. kvm->vcpus[i] = NULL;
  5783. atomic_set(&kvm->online_vcpus, 0);
  5784. mutex_unlock(&kvm->lock);
  5785. }
  5786. void kvm_arch_sync_events(struct kvm *kvm)
  5787. {
  5788. kvm_free_all_assigned_devices(kvm);
  5789. kvm_free_pit(kvm);
  5790. }
  5791. void kvm_arch_destroy_vm(struct kvm *kvm)
  5792. {
  5793. kvm_iommu_unmap_guest(kvm);
  5794. kfree(kvm->arch.vpic);
  5795. kfree(kvm->arch.vioapic);
  5796. kvm_free_vcpus(kvm);
  5797. if (kvm->arch.apic_access_page)
  5798. put_page(kvm->arch.apic_access_page);
  5799. if (kvm->arch.ept_identity_pagetable)
  5800. put_page(kvm->arch.ept_identity_pagetable);
  5801. kfree(rcu_dereference_check(kvm->arch.apic_map, 1));
  5802. }
  5803. void kvm_arch_free_memslot(struct kvm_memory_slot *free,
  5804. struct kvm_memory_slot *dont)
  5805. {
  5806. int i;
  5807. for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
  5808. if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
  5809. kvm_kvfree(free->arch.rmap[i]);
  5810. free->arch.rmap[i] = NULL;
  5811. }
  5812. if (i == 0)
  5813. continue;
  5814. if (!dont || free->arch.lpage_info[i - 1] !=
  5815. dont->arch.lpage_info[i - 1]) {
  5816. kvm_kvfree(free->arch.lpage_info[i - 1]);
  5817. free->arch.lpage_info[i - 1] = NULL;
  5818. }
  5819. }
  5820. }
  5821. int kvm_arch_create_memslot(struct kvm_memory_slot *slot, unsigned long npages)
  5822. {
  5823. int i;
  5824. for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
  5825. unsigned long ugfn;
  5826. int lpages;
  5827. int level = i + 1;
  5828. lpages = gfn_to_index(slot->base_gfn + npages - 1,
  5829. slot->base_gfn, level) + 1;
  5830. slot->arch.rmap[i] =
  5831. kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
  5832. if (!slot->arch.rmap[i])
  5833. goto out_free;
  5834. if (i == 0)
  5835. continue;
  5836. slot->arch.lpage_info[i - 1] = kvm_kvzalloc(lpages *
  5837. sizeof(*slot->arch.lpage_info[i - 1]));
  5838. if (!slot->arch.lpage_info[i - 1])
  5839. goto out_free;
  5840. if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
  5841. slot->arch.lpage_info[i - 1][0].write_count = 1;
  5842. if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
  5843. slot->arch.lpage_info[i - 1][lpages - 1].write_count = 1;
  5844. ugfn = slot->userspace_addr >> PAGE_SHIFT;
  5845. /*
  5846. * If the gfn and userspace address are not aligned wrt each
  5847. * other, or if explicitly asked to, disable large page
  5848. * support for this slot
  5849. */
  5850. if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
  5851. !kvm_largepages_enabled()) {
  5852. unsigned long j;
  5853. for (j = 0; j < lpages; ++j)
  5854. slot->arch.lpage_info[i - 1][j].write_count = 1;
  5855. }
  5856. }
  5857. return 0;
  5858. out_free:
  5859. for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
  5860. kvm_kvfree(slot->arch.rmap[i]);
  5861. slot->arch.rmap[i] = NULL;
  5862. if (i == 0)
  5863. continue;
  5864. kvm_kvfree(slot->arch.lpage_info[i - 1]);
  5865. slot->arch.lpage_info[i - 1] = NULL;
  5866. }
  5867. return -ENOMEM;
  5868. }
  5869. int kvm_arch_prepare_memory_region(struct kvm *kvm,
  5870. struct kvm_memory_slot *memslot,
  5871. struct kvm_memory_slot old,
  5872. struct kvm_userspace_memory_region *mem,
  5873. bool user_alloc)
  5874. {
  5875. int npages = memslot->npages;
  5876. int map_flags = MAP_PRIVATE | MAP_ANONYMOUS;
  5877. /* Prevent internal slot pages from being moved by fork()/COW. */
  5878. if (memslot->id >= KVM_USER_MEM_SLOTS)
  5879. map_flags = MAP_SHARED | MAP_ANONYMOUS;
  5880. /*To keep backward compatibility with older userspace,
  5881. *x86 needs to handle !user_alloc case.
  5882. */
  5883. if (!user_alloc) {
  5884. if (npages && !old.npages) {
  5885. unsigned long userspace_addr;
  5886. userspace_addr = vm_mmap(NULL, 0,
  5887. npages * PAGE_SIZE,
  5888. PROT_READ | PROT_WRITE,
  5889. map_flags,
  5890. 0);
  5891. if (IS_ERR((void *)userspace_addr))
  5892. return PTR_ERR((void *)userspace_addr);
  5893. memslot->userspace_addr = userspace_addr;
  5894. }
  5895. }
  5896. return 0;
  5897. }
  5898. void kvm_arch_commit_memory_region(struct kvm *kvm,
  5899. struct kvm_userspace_memory_region *mem,
  5900. struct kvm_memory_slot old,
  5901. bool user_alloc)
  5902. {
  5903. int nr_mmu_pages = 0, npages = mem->memory_size >> PAGE_SHIFT;
  5904. if (!user_alloc && !old.user_alloc && old.npages && !npages) {
  5905. int ret;
  5906. ret = vm_munmap(old.userspace_addr,
  5907. old.npages * PAGE_SIZE);
  5908. if (ret < 0)
  5909. printk(KERN_WARNING
  5910. "kvm_vm_ioctl_set_memory_region: "
  5911. "failed to munmap memory\n");
  5912. }
  5913. if (!kvm->arch.n_requested_mmu_pages)
  5914. nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  5915. if (nr_mmu_pages)
  5916. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  5917. /*
  5918. * Write protect all pages for dirty logging.
  5919. * Existing largepage mappings are destroyed here and new ones will
  5920. * not be created until the end of the logging.
  5921. */
  5922. if (npages && (mem->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
  5923. spin_lock(&kvm->mmu_lock);
  5924. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  5925. spin_unlock(&kvm->mmu_lock);
  5926. }
  5927. /*
  5928. * If memory slot is created, or moved, we need to clear all
  5929. * mmio sptes.
  5930. */
  5931. if (npages && old.base_gfn != mem->guest_phys_addr >> PAGE_SHIFT) {
  5932. kvm_mmu_zap_all(kvm);
  5933. kvm_reload_remote_mmus(kvm);
  5934. }
  5935. }
  5936. void kvm_arch_flush_shadow_all(struct kvm *kvm)
  5937. {
  5938. kvm_mmu_zap_all(kvm);
  5939. kvm_reload_remote_mmus(kvm);
  5940. }
  5941. void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
  5942. struct kvm_memory_slot *slot)
  5943. {
  5944. kvm_arch_flush_shadow_all(kvm);
  5945. }
  5946. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  5947. {
  5948. return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
  5949. !vcpu->arch.apf.halted)
  5950. || !list_empty_careful(&vcpu->async_pf.done)
  5951. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  5952. || atomic_read(&vcpu->arch.nmi_queued) ||
  5953. (kvm_arch_interrupt_allowed(vcpu) &&
  5954. kvm_cpu_has_interrupt(vcpu));
  5955. }
  5956. int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
  5957. {
  5958. return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
  5959. }
  5960. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  5961. {
  5962. return kvm_x86_ops->interrupt_allowed(vcpu);
  5963. }
  5964. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
  5965. {
  5966. unsigned long current_rip = kvm_rip_read(vcpu) +
  5967. get_segment_base(vcpu, VCPU_SREG_CS);
  5968. return current_rip == linear_rip;
  5969. }
  5970. EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
  5971. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
  5972. {
  5973. unsigned long rflags;
  5974. rflags = kvm_x86_ops->get_rflags(vcpu);
  5975. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5976. rflags &= ~X86_EFLAGS_TF;
  5977. return rflags;
  5978. }
  5979. EXPORT_SYMBOL_GPL(kvm_get_rflags);
  5980. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  5981. {
  5982. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
  5983. kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
  5984. rflags |= X86_EFLAGS_TF;
  5985. kvm_x86_ops->set_rflags(vcpu, rflags);
  5986. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5987. }
  5988. EXPORT_SYMBOL_GPL(kvm_set_rflags);
  5989. void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
  5990. {
  5991. int r;
  5992. if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
  5993. is_error_page(work->page))
  5994. return;
  5995. r = kvm_mmu_reload(vcpu);
  5996. if (unlikely(r))
  5997. return;
  5998. if (!vcpu->arch.mmu.direct_map &&
  5999. work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
  6000. return;
  6001. vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
  6002. }
  6003. static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
  6004. {
  6005. return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
  6006. }
  6007. static inline u32 kvm_async_pf_next_probe(u32 key)
  6008. {
  6009. return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
  6010. }
  6011. static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  6012. {
  6013. u32 key = kvm_async_pf_hash_fn(gfn);
  6014. while (vcpu->arch.apf.gfns[key] != ~0)
  6015. key = kvm_async_pf_next_probe(key);
  6016. vcpu->arch.apf.gfns[key] = gfn;
  6017. }
  6018. static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
  6019. {
  6020. int i;
  6021. u32 key = kvm_async_pf_hash_fn(gfn);
  6022. for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
  6023. (vcpu->arch.apf.gfns[key] != gfn &&
  6024. vcpu->arch.apf.gfns[key] != ~0); i++)
  6025. key = kvm_async_pf_next_probe(key);
  6026. return key;
  6027. }
  6028. bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  6029. {
  6030. return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
  6031. }
  6032. static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  6033. {
  6034. u32 i, j, k;
  6035. i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
  6036. while (true) {
  6037. vcpu->arch.apf.gfns[i] = ~0;
  6038. do {
  6039. j = kvm_async_pf_next_probe(j);
  6040. if (vcpu->arch.apf.gfns[j] == ~0)
  6041. return;
  6042. k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
  6043. /*
  6044. * k lies cyclically in ]i,j]
  6045. * | i.k.j |
  6046. * |....j i.k.| or |.k..j i...|
  6047. */
  6048. } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
  6049. vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
  6050. i = j;
  6051. }
  6052. }
  6053. static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
  6054. {
  6055. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
  6056. sizeof(val));
  6057. }
  6058. void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
  6059. struct kvm_async_pf *work)
  6060. {
  6061. struct x86_exception fault;
  6062. trace_kvm_async_pf_not_present(work->arch.token, work->gva);
  6063. kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
  6064. if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
  6065. (vcpu->arch.apf.send_user_only &&
  6066. kvm_x86_ops->get_cpl(vcpu) == 0))
  6067. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  6068. else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
  6069. fault.vector = PF_VECTOR;
  6070. fault.error_code_valid = true;
  6071. fault.error_code = 0;
  6072. fault.nested_page_fault = false;
  6073. fault.address = work->arch.token;
  6074. kvm_inject_page_fault(vcpu, &fault);
  6075. }
  6076. }
  6077. void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
  6078. struct kvm_async_pf *work)
  6079. {
  6080. struct x86_exception fault;
  6081. trace_kvm_async_pf_ready(work->arch.token, work->gva);
  6082. if (is_error_page(work->page))
  6083. work->arch.token = ~0; /* broadcast wakeup */
  6084. else
  6085. kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
  6086. if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
  6087. !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
  6088. fault.vector = PF_VECTOR;
  6089. fault.error_code_valid = true;
  6090. fault.error_code = 0;
  6091. fault.nested_page_fault = false;
  6092. fault.address = work->arch.token;
  6093. kvm_inject_page_fault(vcpu, &fault);
  6094. }
  6095. vcpu->arch.apf.halted = false;
  6096. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  6097. }
  6098. bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
  6099. {
  6100. if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
  6101. return true;
  6102. else
  6103. return !kvm_event_needs_reinjection(vcpu) &&
  6104. kvm_x86_ops->interrupt_allowed(vcpu);
  6105. }
  6106. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  6107. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  6108. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  6109. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  6110. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
  6111. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
  6112. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
  6113. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
  6114. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
  6115. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
  6116. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
  6117. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);