processor.h 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/ds.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/init.h>
  27. #define HBP_NUM 4
  28. /*
  29. * Default implementation of macro that returns current
  30. * instruction pointer ("program counter").
  31. */
  32. static inline void *current_text_addr(void)
  33. {
  34. void *pc;
  35. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  36. return pc;
  37. }
  38. #ifdef CONFIG_X86_VSMP
  39. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  40. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  41. #else
  42. # define ARCH_MIN_TASKALIGN 16
  43. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  44. #endif
  45. /*
  46. * CPU type and hardware bug flags. Kept separately for each CPU.
  47. * Members of this structure are referenced in head.S, so think twice
  48. * before touching them. [mj]
  49. */
  50. struct cpuinfo_x86 {
  51. __u8 x86; /* CPU family */
  52. __u8 x86_vendor; /* CPU vendor */
  53. __u8 x86_model;
  54. __u8 x86_mask;
  55. #ifdef CONFIG_X86_32
  56. char wp_works_ok; /* It doesn't on 386's */
  57. /* Problems on some 486Dx4's and old 386's: */
  58. char hlt_works_ok;
  59. char hard_math;
  60. char rfu;
  61. char fdiv_bug;
  62. char f00f_bug;
  63. char coma_bug;
  64. char pad0;
  65. #else
  66. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  67. int x86_tlbsize;
  68. #endif
  69. __u8 x86_virt_bits;
  70. __u8 x86_phys_bits;
  71. /* CPUID returned core id bits: */
  72. __u8 x86_coreid_bits;
  73. /* Max extended CPUID function supported: */
  74. __u32 extended_cpuid_level;
  75. /* Maximum supported CPUID level, -1=no CPUID: */
  76. int cpuid_level;
  77. __u32 x86_capability[NCAPINTS];
  78. char x86_vendor_id[16];
  79. char x86_model_id[64];
  80. /* in KB - valid for CPUS which support this call: */
  81. int x86_cache_size;
  82. int x86_cache_alignment; /* In bytes */
  83. int x86_power;
  84. unsigned long loops_per_jiffy;
  85. #ifdef CONFIG_SMP
  86. /* cpus sharing the last level cache: */
  87. cpumask_var_t llc_shared_map;
  88. #endif
  89. /* cpuid returned max cores value: */
  90. u16 x86_max_cores;
  91. u16 apicid;
  92. u16 initial_apicid;
  93. u16 x86_clflush_size;
  94. #ifdef CONFIG_SMP
  95. /* number of cores as seen by the OS: */
  96. u16 booted_cores;
  97. /* Physical processor id: */
  98. u16 phys_proc_id;
  99. /* Core id: */
  100. u16 cpu_core_id;
  101. /* Index into per_cpu list: */
  102. u16 cpu_index;
  103. #endif
  104. unsigned int x86_hyper_vendor;
  105. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  106. #define X86_VENDOR_INTEL 0
  107. #define X86_VENDOR_CYRIX 1
  108. #define X86_VENDOR_AMD 2
  109. #define X86_VENDOR_UMC 3
  110. #define X86_VENDOR_CENTAUR 5
  111. #define X86_VENDOR_TRANSMETA 7
  112. #define X86_VENDOR_NSC 8
  113. #define X86_VENDOR_NUM 9
  114. #define X86_VENDOR_UNKNOWN 0xff
  115. #define X86_HYPER_VENDOR_NONE 0
  116. #define X86_HYPER_VENDOR_VMWARE 1
  117. /*
  118. * capabilities of CPUs
  119. */
  120. extern struct cpuinfo_x86 boot_cpu_data;
  121. extern struct cpuinfo_x86 new_cpu_data;
  122. extern struct tss_struct doublefault_tss;
  123. extern __u32 cleared_cpu_caps[NCAPINTS];
  124. #ifdef CONFIG_SMP
  125. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  126. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  127. #define current_cpu_data __get_cpu_var(cpu_info)
  128. #else
  129. #define cpu_data(cpu) boot_cpu_data
  130. #define current_cpu_data boot_cpu_data
  131. #endif
  132. extern const struct seq_operations cpuinfo_op;
  133. static inline int hlt_works(int cpu)
  134. {
  135. #ifdef CONFIG_X86_32
  136. return cpu_data(cpu).hlt_works_ok;
  137. #else
  138. return 1;
  139. #endif
  140. }
  141. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  142. extern void cpu_detect(struct cpuinfo_x86 *c);
  143. extern struct pt_regs *idle_regs(struct pt_regs *);
  144. extern void early_cpu_init(void);
  145. extern void identify_boot_cpu(void);
  146. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  147. extern void print_cpu_info(struct cpuinfo_x86 *);
  148. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  149. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  150. extern unsigned short num_cache_leaves;
  151. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  152. extern void detect_ht(struct cpuinfo_x86 *c);
  153. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  154. unsigned int *ecx, unsigned int *edx)
  155. {
  156. /* ecx is often an input as well as an output. */
  157. asm("cpuid"
  158. : "=a" (*eax),
  159. "=b" (*ebx),
  160. "=c" (*ecx),
  161. "=d" (*edx)
  162. : "0" (*eax), "2" (*ecx));
  163. }
  164. static inline void load_cr3(pgd_t *pgdir)
  165. {
  166. write_cr3(__pa(pgdir));
  167. }
  168. #ifdef CONFIG_X86_32
  169. /* This is the TSS defined by the hardware. */
  170. struct x86_hw_tss {
  171. unsigned short back_link, __blh;
  172. unsigned long sp0;
  173. unsigned short ss0, __ss0h;
  174. unsigned long sp1;
  175. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  176. unsigned short ss1, __ss1h;
  177. unsigned long sp2;
  178. unsigned short ss2, __ss2h;
  179. unsigned long __cr3;
  180. unsigned long ip;
  181. unsigned long flags;
  182. unsigned long ax;
  183. unsigned long cx;
  184. unsigned long dx;
  185. unsigned long bx;
  186. unsigned long sp;
  187. unsigned long bp;
  188. unsigned long si;
  189. unsigned long di;
  190. unsigned short es, __esh;
  191. unsigned short cs, __csh;
  192. unsigned short ss, __ssh;
  193. unsigned short ds, __dsh;
  194. unsigned short fs, __fsh;
  195. unsigned short gs, __gsh;
  196. unsigned short ldt, __ldth;
  197. unsigned short trace;
  198. unsigned short io_bitmap_base;
  199. } __attribute__((packed));
  200. #else
  201. struct x86_hw_tss {
  202. u32 reserved1;
  203. u64 sp0;
  204. u64 sp1;
  205. u64 sp2;
  206. u64 reserved2;
  207. u64 ist[7];
  208. u32 reserved3;
  209. u32 reserved4;
  210. u16 reserved5;
  211. u16 io_bitmap_base;
  212. } __attribute__((packed)) ____cacheline_aligned;
  213. #endif
  214. /*
  215. * IO-bitmap sizes:
  216. */
  217. #define IO_BITMAP_BITS 65536
  218. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  219. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  220. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  221. #define INVALID_IO_BITMAP_OFFSET 0x8000
  222. struct tss_struct {
  223. /*
  224. * The hardware state:
  225. */
  226. struct x86_hw_tss x86_tss;
  227. /*
  228. * The extra 1 is there because the CPU will access an
  229. * additional byte beyond the end of the IO permission
  230. * bitmap. The extra byte must be all 1 bits, and must
  231. * be within the limit.
  232. */
  233. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  234. /*
  235. * .. and then another 0x100 bytes for the emergency kernel stack:
  236. */
  237. unsigned long stack[64];
  238. } ____cacheline_aligned;
  239. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  240. /*
  241. * Save the original ist values for checking stack pointers during debugging
  242. */
  243. struct orig_ist {
  244. unsigned long ist[7];
  245. };
  246. #define MXCSR_DEFAULT 0x1f80
  247. struct i387_fsave_struct {
  248. u32 cwd; /* FPU Control Word */
  249. u32 swd; /* FPU Status Word */
  250. u32 twd; /* FPU Tag Word */
  251. u32 fip; /* FPU IP Offset */
  252. u32 fcs; /* FPU IP Selector */
  253. u32 foo; /* FPU Operand Pointer Offset */
  254. u32 fos; /* FPU Operand Pointer Selector */
  255. /* 8*10 bytes for each FP-reg = 80 bytes: */
  256. u32 st_space[20];
  257. /* Software status information [not touched by FSAVE ]: */
  258. u32 status;
  259. };
  260. struct i387_fxsave_struct {
  261. u16 cwd; /* Control Word */
  262. u16 swd; /* Status Word */
  263. u16 twd; /* Tag Word */
  264. u16 fop; /* Last Instruction Opcode */
  265. union {
  266. struct {
  267. u64 rip; /* Instruction Pointer */
  268. u64 rdp; /* Data Pointer */
  269. };
  270. struct {
  271. u32 fip; /* FPU IP Offset */
  272. u32 fcs; /* FPU IP Selector */
  273. u32 foo; /* FPU Operand Offset */
  274. u32 fos; /* FPU Operand Selector */
  275. };
  276. };
  277. u32 mxcsr; /* MXCSR Register State */
  278. u32 mxcsr_mask; /* MXCSR Mask */
  279. /* 8*16 bytes for each FP-reg = 128 bytes: */
  280. u32 st_space[32];
  281. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  282. u32 xmm_space[64];
  283. u32 padding[12];
  284. union {
  285. u32 padding1[12];
  286. u32 sw_reserved[12];
  287. };
  288. } __attribute__((aligned(16)));
  289. struct i387_soft_struct {
  290. u32 cwd;
  291. u32 swd;
  292. u32 twd;
  293. u32 fip;
  294. u32 fcs;
  295. u32 foo;
  296. u32 fos;
  297. /* 8*10 bytes for each FP-reg = 80 bytes: */
  298. u32 st_space[20];
  299. u8 ftop;
  300. u8 changed;
  301. u8 lookahead;
  302. u8 no_update;
  303. u8 rm;
  304. u8 alimit;
  305. struct math_emu_info *info;
  306. u32 entry_eip;
  307. };
  308. struct ymmh_struct {
  309. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  310. u32 ymmh_space[64];
  311. };
  312. struct xsave_hdr_struct {
  313. u64 xstate_bv;
  314. u64 reserved1[2];
  315. u64 reserved2[5];
  316. } __attribute__((packed));
  317. struct xsave_struct {
  318. struct i387_fxsave_struct i387;
  319. struct xsave_hdr_struct xsave_hdr;
  320. struct ymmh_struct ymmh;
  321. /* new processor state extensions will go here */
  322. } __attribute__ ((packed, aligned (64)));
  323. union thread_xstate {
  324. struct i387_fsave_struct fsave;
  325. struct i387_fxsave_struct fxsave;
  326. struct i387_soft_struct soft;
  327. struct xsave_struct xsave;
  328. };
  329. #ifdef CONFIG_X86_64
  330. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  331. union irq_stack_union {
  332. char irq_stack[IRQ_STACK_SIZE];
  333. /*
  334. * GCC hardcodes the stack canary as %gs:40. Since the
  335. * irq_stack is the object at %gs:0, we reserve the bottom
  336. * 48 bytes of the irq stack for the canary.
  337. */
  338. struct {
  339. char gs_base[40];
  340. unsigned long stack_canary;
  341. };
  342. };
  343. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  344. DECLARE_INIT_PER_CPU(irq_stack_union);
  345. DECLARE_PER_CPU(char *, irq_stack_ptr);
  346. DECLARE_PER_CPU(unsigned int, irq_count);
  347. extern unsigned long kernel_eflags;
  348. extern asmlinkage void ignore_sysret(void);
  349. #else /* X86_64 */
  350. #ifdef CONFIG_CC_STACKPROTECTOR
  351. DECLARE_PER_CPU(unsigned long, stack_canary);
  352. #endif
  353. #endif /* X86_64 */
  354. extern unsigned int xstate_size;
  355. extern void free_thread_xstate(struct task_struct *);
  356. extern struct kmem_cache *task_xstate_cachep;
  357. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  358. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  359. extern unsigned short num_cache_leaves;
  360. struct thread_struct {
  361. /* Cached TLS descriptors: */
  362. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  363. unsigned long sp0;
  364. unsigned long sp;
  365. #ifdef CONFIG_X86_32
  366. unsigned long sysenter_cs;
  367. #else
  368. unsigned long usersp; /* Copy from PDA */
  369. unsigned short es;
  370. unsigned short ds;
  371. unsigned short fsindex;
  372. unsigned short gsindex;
  373. #endif
  374. unsigned long ip;
  375. unsigned long fs;
  376. unsigned long gs;
  377. /* Hardware debugging registers: */
  378. unsigned long debugreg[HBP_NUM];
  379. unsigned long debugreg6;
  380. unsigned long debugreg7;
  381. /* Hardware breakpoint info */
  382. struct hw_breakpoint *hbp[HBP_NUM];
  383. /* Fault info: */
  384. unsigned long cr2;
  385. unsigned long trap_no;
  386. unsigned long error_code;
  387. /* floating point and extended processor state */
  388. union thread_xstate *xstate;
  389. #ifdef CONFIG_X86_32
  390. /* Virtual 86 mode info */
  391. struct vm86_struct __user *vm86_info;
  392. unsigned long screen_bitmap;
  393. unsigned long v86flags;
  394. unsigned long v86mask;
  395. unsigned long saved_sp0;
  396. unsigned int saved_fs;
  397. unsigned int saved_gs;
  398. #endif
  399. /* IO permissions: */
  400. unsigned long *io_bitmap_ptr;
  401. unsigned long iopl;
  402. /* Max allowed port in the bitmap, in bytes: */
  403. unsigned io_bitmap_max;
  404. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  405. unsigned long debugctlmsr;
  406. /* Debug Store context; see asm/ds.h */
  407. struct ds_context *ds_ctx;
  408. };
  409. static inline unsigned long native_get_debugreg(int regno)
  410. {
  411. unsigned long val = 0; /* Damn you, gcc! */
  412. switch (regno) {
  413. case 0:
  414. asm("mov %%db0, %0" :"=r" (val));
  415. break;
  416. case 1:
  417. asm("mov %%db1, %0" :"=r" (val));
  418. break;
  419. case 2:
  420. asm("mov %%db2, %0" :"=r" (val));
  421. break;
  422. case 3:
  423. asm("mov %%db3, %0" :"=r" (val));
  424. break;
  425. case 6:
  426. asm("mov %%db6, %0" :"=r" (val));
  427. break;
  428. case 7:
  429. asm("mov %%db7, %0" :"=r" (val));
  430. break;
  431. default:
  432. BUG();
  433. }
  434. return val;
  435. }
  436. static inline void native_set_debugreg(int regno, unsigned long value)
  437. {
  438. switch (regno) {
  439. case 0:
  440. asm("mov %0, %%db0" ::"r" (value));
  441. break;
  442. case 1:
  443. asm("mov %0, %%db1" ::"r" (value));
  444. break;
  445. case 2:
  446. asm("mov %0, %%db2" ::"r" (value));
  447. break;
  448. case 3:
  449. asm("mov %0, %%db3" ::"r" (value));
  450. break;
  451. case 6:
  452. asm("mov %0, %%db6" ::"r" (value));
  453. break;
  454. case 7:
  455. asm("mov %0, %%db7" ::"r" (value));
  456. break;
  457. default:
  458. BUG();
  459. }
  460. }
  461. /*
  462. * Set IOPL bits in EFLAGS from given mask
  463. */
  464. static inline void native_set_iopl_mask(unsigned mask)
  465. {
  466. #ifdef CONFIG_X86_32
  467. unsigned int reg;
  468. asm volatile ("pushfl;"
  469. "popl %0;"
  470. "andl %1, %0;"
  471. "orl %2, %0;"
  472. "pushl %0;"
  473. "popfl"
  474. : "=&r" (reg)
  475. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  476. #endif
  477. }
  478. static inline void
  479. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  480. {
  481. tss->x86_tss.sp0 = thread->sp0;
  482. #ifdef CONFIG_X86_32
  483. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  484. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  485. tss->x86_tss.ss1 = thread->sysenter_cs;
  486. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  487. }
  488. #endif
  489. }
  490. static inline void native_swapgs(void)
  491. {
  492. #ifdef CONFIG_X86_64
  493. asm volatile("swapgs" ::: "memory");
  494. #endif
  495. }
  496. #ifdef CONFIG_PARAVIRT
  497. #include <asm/paravirt.h>
  498. #else
  499. #define __cpuid native_cpuid
  500. #define paravirt_enabled() 0
  501. /*
  502. * These special macros can be used to get or set a debugging register
  503. */
  504. #define get_debugreg(var, register) \
  505. (var) = native_get_debugreg(register)
  506. #define set_debugreg(value, register) \
  507. native_set_debugreg(register, value)
  508. static inline void load_sp0(struct tss_struct *tss,
  509. struct thread_struct *thread)
  510. {
  511. native_load_sp0(tss, thread);
  512. }
  513. #define set_iopl_mask native_set_iopl_mask
  514. #endif /* CONFIG_PARAVIRT */
  515. /*
  516. * Save the cr4 feature set we're using (ie
  517. * Pentium 4MB enable and PPro Global page
  518. * enable), so that any CPU's that boot up
  519. * after us can get the correct flags.
  520. */
  521. extern unsigned long mmu_cr4_features;
  522. static inline void set_in_cr4(unsigned long mask)
  523. {
  524. unsigned cr4;
  525. mmu_cr4_features |= mask;
  526. cr4 = read_cr4();
  527. cr4 |= mask;
  528. write_cr4(cr4);
  529. }
  530. static inline void clear_in_cr4(unsigned long mask)
  531. {
  532. unsigned cr4;
  533. mmu_cr4_features &= ~mask;
  534. cr4 = read_cr4();
  535. cr4 &= ~mask;
  536. write_cr4(cr4);
  537. }
  538. typedef struct {
  539. unsigned long seg;
  540. } mm_segment_t;
  541. /*
  542. * create a kernel thread without removing it from tasklists
  543. */
  544. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  545. /* Free all resources held by a thread. */
  546. extern void release_thread(struct task_struct *);
  547. /* Prepare to copy thread state - unlazy all lazy state */
  548. extern void prepare_to_copy(struct task_struct *tsk);
  549. unsigned long get_wchan(struct task_struct *p);
  550. /*
  551. * Generic CPUID function
  552. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  553. * resulting in stale register contents being returned.
  554. */
  555. static inline void cpuid(unsigned int op,
  556. unsigned int *eax, unsigned int *ebx,
  557. unsigned int *ecx, unsigned int *edx)
  558. {
  559. *eax = op;
  560. *ecx = 0;
  561. __cpuid(eax, ebx, ecx, edx);
  562. }
  563. /* Some CPUID calls want 'count' to be placed in ecx */
  564. static inline void cpuid_count(unsigned int op, int count,
  565. unsigned int *eax, unsigned int *ebx,
  566. unsigned int *ecx, unsigned int *edx)
  567. {
  568. *eax = op;
  569. *ecx = count;
  570. __cpuid(eax, ebx, ecx, edx);
  571. }
  572. /*
  573. * CPUID functions returning a single datum
  574. */
  575. static inline unsigned int cpuid_eax(unsigned int op)
  576. {
  577. unsigned int eax, ebx, ecx, edx;
  578. cpuid(op, &eax, &ebx, &ecx, &edx);
  579. return eax;
  580. }
  581. static inline unsigned int cpuid_ebx(unsigned int op)
  582. {
  583. unsigned int eax, ebx, ecx, edx;
  584. cpuid(op, &eax, &ebx, &ecx, &edx);
  585. return ebx;
  586. }
  587. static inline unsigned int cpuid_ecx(unsigned int op)
  588. {
  589. unsigned int eax, ebx, ecx, edx;
  590. cpuid(op, &eax, &ebx, &ecx, &edx);
  591. return ecx;
  592. }
  593. static inline unsigned int cpuid_edx(unsigned int op)
  594. {
  595. unsigned int eax, ebx, ecx, edx;
  596. cpuid(op, &eax, &ebx, &ecx, &edx);
  597. return edx;
  598. }
  599. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  600. static inline void rep_nop(void)
  601. {
  602. asm volatile("rep; nop" ::: "memory");
  603. }
  604. static inline void cpu_relax(void)
  605. {
  606. rep_nop();
  607. }
  608. /* Stop speculative execution: */
  609. static inline void sync_core(void)
  610. {
  611. int tmp;
  612. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  613. : "ebx", "ecx", "edx", "memory");
  614. }
  615. static inline void __monitor(const void *eax, unsigned long ecx,
  616. unsigned long edx)
  617. {
  618. /* "monitor %eax, %ecx, %edx;" */
  619. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  620. :: "a" (eax), "c" (ecx), "d"(edx));
  621. }
  622. static inline void __mwait(unsigned long eax, unsigned long ecx)
  623. {
  624. /* "mwait %eax, %ecx;" */
  625. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  626. :: "a" (eax), "c" (ecx));
  627. }
  628. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  629. {
  630. trace_hardirqs_on();
  631. /* "mwait %eax, %ecx;" */
  632. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  633. :: "a" (eax), "c" (ecx));
  634. }
  635. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  636. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  637. extern void init_c1e_mask(void);
  638. extern unsigned long boot_option_idle_override;
  639. extern unsigned long idle_halt;
  640. extern unsigned long idle_nomwait;
  641. /*
  642. * on systems with caches, caches must be flashed as the absolute
  643. * last instruction before going into a suspended halt. Otherwise,
  644. * dirty data can linger in the cache and become stale on resume,
  645. * leading to strange errors.
  646. *
  647. * perform a variety of operations to guarantee that the compiler
  648. * will not reorder instructions. wbinvd itself is serializing
  649. * so the processor will not reorder.
  650. *
  651. * Systems without cache can just go into halt.
  652. */
  653. static inline void wbinvd_halt(void)
  654. {
  655. mb();
  656. /* check for clflush to determine if wbinvd is legal */
  657. if (cpu_has_clflush)
  658. asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
  659. else
  660. while (1)
  661. halt();
  662. }
  663. extern void enable_sep_cpu(void);
  664. extern int sysenter_setup(void);
  665. /* Defined in head.S */
  666. extern struct desc_ptr early_gdt_descr;
  667. extern void cpu_set_gdt(int);
  668. extern void switch_to_new_gdt(int);
  669. extern void load_percpu_segment(int);
  670. extern void cpu_init(void);
  671. static inline unsigned long get_debugctlmsr(void)
  672. {
  673. unsigned long debugctlmsr = 0;
  674. #ifndef CONFIG_X86_DEBUGCTLMSR
  675. if (boot_cpu_data.x86 < 6)
  676. return 0;
  677. #endif
  678. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  679. return debugctlmsr;
  680. }
  681. static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
  682. {
  683. u64 debugctlmsr = 0;
  684. u32 val1, val2;
  685. #ifndef CONFIG_X86_DEBUGCTLMSR
  686. if (boot_cpu_data.x86 < 6)
  687. return 0;
  688. #endif
  689. rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
  690. debugctlmsr = val1 | ((u64)val2 << 32);
  691. return debugctlmsr;
  692. }
  693. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  694. {
  695. #ifndef CONFIG_X86_DEBUGCTLMSR
  696. if (boot_cpu_data.x86 < 6)
  697. return;
  698. #endif
  699. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  700. }
  701. static inline void update_debugctlmsr_on_cpu(int cpu,
  702. unsigned long debugctlmsr)
  703. {
  704. #ifndef CONFIG_X86_DEBUGCTLMSR
  705. if (boot_cpu_data.x86 < 6)
  706. return;
  707. #endif
  708. wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
  709. (u32)((u64)debugctlmsr),
  710. (u32)((u64)debugctlmsr >> 32));
  711. }
  712. /*
  713. * from system description table in BIOS. Mostly for MCA use, but
  714. * others may find it useful:
  715. */
  716. extern unsigned int machine_id;
  717. extern unsigned int machine_submodel_id;
  718. extern unsigned int BIOS_revision;
  719. /* Boot loader type from the setup header: */
  720. extern int bootloader_type;
  721. extern char ignore_fpu_irq;
  722. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  723. #define ARCH_HAS_PREFETCHW
  724. #define ARCH_HAS_SPINLOCK_PREFETCH
  725. #ifdef CONFIG_X86_32
  726. # define BASE_PREFETCH ASM_NOP4
  727. # define ARCH_HAS_PREFETCH
  728. #else
  729. # define BASE_PREFETCH "prefetcht0 (%1)"
  730. #endif
  731. /*
  732. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  733. *
  734. * It's not worth to care about 3dnow prefetches for the K6
  735. * because they are microcoded there and very slow.
  736. */
  737. static inline void prefetch(const void *x)
  738. {
  739. alternative_input(BASE_PREFETCH,
  740. "prefetchnta (%1)",
  741. X86_FEATURE_XMM,
  742. "r" (x));
  743. }
  744. /*
  745. * 3dnow prefetch to get an exclusive cache line.
  746. * Useful for spinlocks to avoid one state transition in the
  747. * cache coherency protocol:
  748. */
  749. static inline void prefetchw(const void *x)
  750. {
  751. alternative_input(BASE_PREFETCH,
  752. "prefetchw (%1)",
  753. X86_FEATURE_3DNOW,
  754. "r" (x));
  755. }
  756. static inline void spin_lock_prefetch(const void *x)
  757. {
  758. prefetchw(x);
  759. }
  760. #ifdef CONFIG_X86_32
  761. /*
  762. * User space process size: 3GB (default).
  763. */
  764. #define TASK_SIZE PAGE_OFFSET
  765. #define TASK_SIZE_MAX TASK_SIZE
  766. #define STACK_TOP TASK_SIZE
  767. #define STACK_TOP_MAX STACK_TOP
  768. #define INIT_THREAD { \
  769. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  770. .vm86_info = NULL, \
  771. .sysenter_cs = __KERNEL_CS, \
  772. .io_bitmap_ptr = NULL, \
  773. .fs = __KERNEL_PERCPU, \
  774. }
  775. /*
  776. * Note that the .io_bitmap member must be extra-big. This is because
  777. * the CPU will access an additional byte beyond the end of the IO
  778. * permission bitmap. The extra byte must be all 1 bits, and must
  779. * be within the limit.
  780. */
  781. #define INIT_TSS { \
  782. .x86_tss = { \
  783. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  784. .ss0 = __KERNEL_DS, \
  785. .ss1 = __KERNEL_CS, \
  786. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  787. }, \
  788. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  789. }
  790. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  791. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  792. #define KSTK_TOP(info) \
  793. ({ \
  794. unsigned long *__ptr = (unsigned long *)(info); \
  795. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  796. })
  797. /*
  798. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  799. * This is necessary to guarantee that the entire "struct pt_regs"
  800. * is accessable even if the CPU haven't stored the SS/ESP registers
  801. * on the stack (interrupt gate does not save these registers
  802. * when switching to the same priv ring).
  803. * Therefore beware: accessing the ss/esp fields of the
  804. * "struct pt_regs" is possible, but they may contain the
  805. * completely wrong values.
  806. */
  807. #define task_pt_regs(task) \
  808. ({ \
  809. struct pt_regs *__regs__; \
  810. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  811. __regs__ - 1; \
  812. })
  813. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  814. #else
  815. /*
  816. * User space process size. 47bits minus one guard page.
  817. */
  818. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  819. /* This decides where the kernel will search for a free chunk of vm
  820. * space during mmap's.
  821. */
  822. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  823. 0xc0000000 : 0xFFFFe000)
  824. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  825. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  826. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  827. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  828. #define STACK_TOP TASK_SIZE
  829. #define STACK_TOP_MAX TASK_SIZE_MAX
  830. #define INIT_THREAD { \
  831. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  832. }
  833. #define INIT_TSS { \
  834. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  835. }
  836. /*
  837. * Return saved PC of a blocked thread.
  838. * What is this good for? it will be always the scheduler or ret_from_fork.
  839. */
  840. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  841. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  842. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  843. #endif /* CONFIG_X86_64 */
  844. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  845. unsigned long new_sp);
  846. /*
  847. * This decides where the kernel will search for a free chunk of vm
  848. * space during mmap's.
  849. */
  850. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  851. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  852. /* Get/set a process' ability to use the timestamp counter instruction */
  853. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  854. #define SET_TSC_CTL(val) set_tsc_mode((val))
  855. extern int get_tsc_mode(unsigned long adr);
  856. extern int set_tsc_mode(unsigned int val);
  857. #endif /* _ASM_X86_PROCESSOR_H */