intel_ringbuffer.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. ret = intel_emit_post_sync_nonzero_flush(ring);
  198. if (ret)
  199. return ret;
  200. /* Just flush everything. Experiments have shown that reducing the
  201. * number of bits based on the write domains has little performance
  202. * impact.
  203. */
  204. if (flush_domains) {
  205. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. /*
  208. * Ensure that any following seqno writes only happen
  209. * when the render cache is indeed flushed.
  210. */
  211. flags |= PIPE_CONTROL_CS_STALL;
  212. }
  213. if (invalidate_domains) {
  214. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  215. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  219. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  220. /*
  221. * TLB invalidate requires a post-sync write.
  222. */
  223. flags |= PIPE_CONTROL_QW_WRITE;
  224. }
  225. ret = intel_ring_begin(ring, 4);
  226. if (ret)
  227. return ret;
  228. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  229. intel_ring_emit(ring, flags);
  230. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  231. intel_ring_emit(ring, 0);
  232. intel_ring_advance(ring);
  233. return 0;
  234. }
  235. static int
  236. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  237. u32 invalidate_domains, u32 flush_domains)
  238. {
  239. u32 flags = 0;
  240. struct pipe_control *pc = ring->private;
  241. u32 scratch_addr = pc->gtt_offset + 128;
  242. int ret;
  243. /* Just flush everything. Experiments have shown that reducing the
  244. * number of bits based on the write domains has little performance
  245. * impact.
  246. */
  247. if (flush_domains) {
  248. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  249. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  250. /*
  251. * Ensure that any following seqno writes only happen
  252. * when the render cache is indeed flushed.
  253. */
  254. flags |= PIPE_CONTROL_CS_STALL;
  255. }
  256. if (invalidate_domains) {
  257. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  258. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  259. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  260. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  261. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  262. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  263. /*
  264. * TLB invalidate requires a post-sync write.
  265. */
  266. flags |= PIPE_CONTROL_QW_WRITE;
  267. }
  268. ret = intel_ring_begin(ring, 4);
  269. if (ret)
  270. return ret;
  271. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  272. intel_ring_emit(ring, flags);
  273. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static void ring_write_tail(struct intel_ring_buffer *ring,
  279. u32 value)
  280. {
  281. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  282. I915_WRITE_TAIL(ring, value);
  283. }
  284. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  285. {
  286. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  287. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  288. RING_ACTHD(ring->mmio_base) : ACTHD;
  289. return I915_READ(acthd_reg);
  290. }
  291. static int init_ring_common(struct intel_ring_buffer *ring)
  292. {
  293. struct drm_device *dev = ring->dev;
  294. drm_i915_private_t *dev_priv = dev->dev_private;
  295. struct drm_i915_gem_object *obj = ring->obj;
  296. int ret = 0;
  297. u32 head;
  298. if (HAS_FORCE_WAKE(dev))
  299. gen6_gt_force_wake_get(dev_priv);
  300. /* Stop the ring if it's running. */
  301. I915_WRITE_CTL(ring, 0);
  302. I915_WRITE_HEAD(ring, 0);
  303. ring->write_tail(ring, 0);
  304. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  305. /* G45 ring initialization fails to reset head to zero */
  306. if (head != 0) {
  307. DRM_DEBUG_KMS("%s head not reset to zero "
  308. "ctl %08x head %08x tail %08x start %08x\n",
  309. ring->name,
  310. I915_READ_CTL(ring),
  311. I915_READ_HEAD(ring),
  312. I915_READ_TAIL(ring),
  313. I915_READ_START(ring));
  314. I915_WRITE_HEAD(ring, 0);
  315. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  316. DRM_ERROR("failed to set %s head to zero "
  317. "ctl %08x head %08x tail %08x start %08x\n",
  318. ring->name,
  319. I915_READ_CTL(ring),
  320. I915_READ_HEAD(ring),
  321. I915_READ_TAIL(ring),
  322. I915_READ_START(ring));
  323. }
  324. }
  325. /* Initialize the ring. This must happen _after_ we've cleared the ring
  326. * registers with the above sequence (the readback of the HEAD registers
  327. * also enforces ordering), otherwise the hw might lose the new ring
  328. * register values. */
  329. I915_WRITE_START(ring, obj->gtt_offset);
  330. I915_WRITE_CTL(ring,
  331. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  332. | RING_VALID);
  333. /* If the head is still not zero, the ring is dead */
  334. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  335. I915_READ_START(ring) == obj->gtt_offset &&
  336. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  337. DRM_ERROR("%s initialization failed "
  338. "ctl %08x head %08x tail %08x start %08x\n",
  339. ring->name,
  340. I915_READ_CTL(ring),
  341. I915_READ_HEAD(ring),
  342. I915_READ_TAIL(ring),
  343. I915_READ_START(ring));
  344. ret = -EIO;
  345. goto out;
  346. }
  347. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  348. i915_kernel_lost_context(ring->dev);
  349. else {
  350. ring->head = I915_READ_HEAD(ring);
  351. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  352. ring->space = ring_space(ring);
  353. ring->last_retired_head = -1;
  354. }
  355. out:
  356. if (HAS_FORCE_WAKE(dev))
  357. gen6_gt_force_wake_put(dev_priv);
  358. return ret;
  359. }
  360. static int
  361. init_pipe_control(struct intel_ring_buffer *ring)
  362. {
  363. struct pipe_control *pc;
  364. struct drm_i915_gem_object *obj;
  365. int ret;
  366. if (ring->private)
  367. return 0;
  368. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  369. if (!pc)
  370. return -ENOMEM;
  371. obj = i915_gem_alloc_object(ring->dev, 4096);
  372. if (obj == NULL) {
  373. DRM_ERROR("Failed to allocate seqno page\n");
  374. ret = -ENOMEM;
  375. goto err;
  376. }
  377. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  378. ret = i915_gem_object_pin(obj, 4096, true, false);
  379. if (ret)
  380. goto err_unref;
  381. pc->gtt_offset = obj->gtt_offset;
  382. pc->cpu_page = kmap(obj->pages[0]);
  383. if (pc->cpu_page == NULL)
  384. goto err_unpin;
  385. pc->obj = obj;
  386. ring->private = pc;
  387. return 0;
  388. err_unpin:
  389. i915_gem_object_unpin(obj);
  390. err_unref:
  391. drm_gem_object_unreference(&obj->base);
  392. err:
  393. kfree(pc);
  394. return ret;
  395. }
  396. static void
  397. cleanup_pipe_control(struct intel_ring_buffer *ring)
  398. {
  399. struct pipe_control *pc = ring->private;
  400. struct drm_i915_gem_object *obj;
  401. if (!ring->private)
  402. return;
  403. obj = pc->obj;
  404. kunmap(obj->pages[0]);
  405. i915_gem_object_unpin(obj);
  406. drm_gem_object_unreference(&obj->base);
  407. kfree(pc);
  408. ring->private = NULL;
  409. }
  410. static int init_render_ring(struct intel_ring_buffer *ring)
  411. {
  412. struct drm_device *dev = ring->dev;
  413. struct drm_i915_private *dev_priv = dev->dev_private;
  414. int ret = init_ring_common(ring);
  415. if (INTEL_INFO(dev)->gen > 3) {
  416. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  417. if (IS_GEN7(dev))
  418. I915_WRITE(GFX_MODE_GEN7,
  419. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  420. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  421. }
  422. if (INTEL_INFO(dev)->gen >= 5) {
  423. ret = init_pipe_control(ring);
  424. if (ret)
  425. return ret;
  426. }
  427. if (IS_GEN6(dev)) {
  428. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  429. * "If this bit is set, STCunit will have LRA as replacement
  430. * policy. [...] This bit must be reset. LRA replacement
  431. * policy is not supported."
  432. */
  433. I915_WRITE(CACHE_MODE_0,
  434. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  435. /* This is not explicitly set for GEN6, so read the register.
  436. * see intel_ring_mi_set_context() for why we care.
  437. * TODO: consider explicitly setting the bit for GEN5
  438. */
  439. ring->itlb_before_ctx_switch =
  440. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  441. }
  442. if (INTEL_INFO(dev)->gen >= 6)
  443. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  444. if (HAS_L3_GPU_CACHE(dev))
  445. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  446. return ret;
  447. }
  448. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  449. {
  450. if (!ring->private)
  451. return;
  452. cleanup_pipe_control(ring);
  453. }
  454. static void
  455. update_mboxes(struct intel_ring_buffer *ring,
  456. u32 seqno,
  457. u32 mmio_offset)
  458. {
  459. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  460. MI_SEMAPHORE_GLOBAL_GTT |
  461. MI_SEMAPHORE_REGISTER |
  462. MI_SEMAPHORE_UPDATE);
  463. intel_ring_emit(ring, seqno);
  464. intel_ring_emit(ring, mmio_offset);
  465. }
  466. /**
  467. * gen6_add_request - Update the semaphore mailbox registers
  468. *
  469. * @ring - ring that is adding a request
  470. * @seqno - return seqno stuck into the ring
  471. *
  472. * Update the mailbox registers in the *other* rings with the current seqno.
  473. * This acts like a signal in the canonical semaphore.
  474. */
  475. static int
  476. gen6_add_request(struct intel_ring_buffer *ring,
  477. u32 *seqno)
  478. {
  479. u32 mbox1_reg;
  480. u32 mbox2_reg;
  481. int ret;
  482. ret = intel_ring_begin(ring, 10);
  483. if (ret)
  484. return ret;
  485. mbox1_reg = ring->signal_mbox[0];
  486. mbox2_reg = ring->signal_mbox[1];
  487. *seqno = i915_gem_next_request_seqno(ring);
  488. update_mboxes(ring, *seqno, mbox1_reg);
  489. update_mboxes(ring, *seqno, mbox2_reg);
  490. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  491. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  492. intel_ring_emit(ring, *seqno);
  493. intel_ring_emit(ring, MI_USER_INTERRUPT);
  494. intel_ring_advance(ring);
  495. return 0;
  496. }
  497. /**
  498. * intel_ring_sync - sync the waiter to the signaller on seqno
  499. *
  500. * @waiter - ring that is waiting
  501. * @signaller - ring which has, or will signal
  502. * @seqno - seqno which the waiter will block on
  503. */
  504. static int
  505. gen6_ring_sync(struct intel_ring_buffer *waiter,
  506. struct intel_ring_buffer *signaller,
  507. u32 seqno)
  508. {
  509. int ret;
  510. u32 dw1 = MI_SEMAPHORE_MBOX |
  511. MI_SEMAPHORE_COMPARE |
  512. MI_SEMAPHORE_REGISTER;
  513. /* Throughout all of the GEM code, seqno passed implies our current
  514. * seqno is >= the last seqno executed. However for hardware the
  515. * comparison is strictly greater than.
  516. */
  517. seqno -= 1;
  518. WARN_ON(signaller->semaphore_register[waiter->id] ==
  519. MI_SEMAPHORE_SYNC_INVALID);
  520. ret = intel_ring_begin(waiter, 4);
  521. if (ret)
  522. return ret;
  523. intel_ring_emit(waiter,
  524. dw1 | signaller->semaphore_register[waiter->id]);
  525. intel_ring_emit(waiter, seqno);
  526. intel_ring_emit(waiter, 0);
  527. intel_ring_emit(waiter, MI_NOOP);
  528. intel_ring_advance(waiter);
  529. return 0;
  530. }
  531. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  532. do { \
  533. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  534. PIPE_CONTROL_DEPTH_STALL); \
  535. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  536. intel_ring_emit(ring__, 0); \
  537. intel_ring_emit(ring__, 0); \
  538. } while (0)
  539. static int
  540. pc_render_add_request(struct intel_ring_buffer *ring,
  541. u32 *result)
  542. {
  543. u32 seqno = i915_gem_next_request_seqno(ring);
  544. struct pipe_control *pc = ring->private;
  545. u32 scratch_addr = pc->gtt_offset + 128;
  546. int ret;
  547. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  548. * incoherent with writes to memory, i.e. completely fubar,
  549. * so we need to use PIPE_NOTIFY instead.
  550. *
  551. * However, we also need to workaround the qword write
  552. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  553. * memory before requesting an interrupt.
  554. */
  555. ret = intel_ring_begin(ring, 32);
  556. if (ret)
  557. return ret;
  558. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  559. PIPE_CONTROL_WRITE_FLUSH |
  560. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  561. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  562. intel_ring_emit(ring, seqno);
  563. intel_ring_emit(ring, 0);
  564. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  565. scratch_addr += 128; /* write to separate cachelines */
  566. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  567. scratch_addr += 128;
  568. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  569. scratch_addr += 128;
  570. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  571. scratch_addr += 128;
  572. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  573. scratch_addr += 128;
  574. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  575. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  576. PIPE_CONTROL_WRITE_FLUSH |
  577. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  578. PIPE_CONTROL_NOTIFY);
  579. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  580. intel_ring_emit(ring, seqno);
  581. intel_ring_emit(ring, 0);
  582. intel_ring_advance(ring);
  583. *result = seqno;
  584. return 0;
  585. }
  586. static u32
  587. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  588. {
  589. /* Workaround to force correct ordering between irq and seqno writes on
  590. * ivb (and maybe also on snb) by reading from a CS register (like
  591. * ACTHD) before reading the status page. */
  592. if (!lazy_coherency)
  593. intel_ring_get_active_head(ring);
  594. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  595. }
  596. static u32
  597. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  598. {
  599. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  600. }
  601. static u32
  602. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  603. {
  604. struct pipe_control *pc = ring->private;
  605. return pc->cpu_page[0];
  606. }
  607. static bool
  608. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  609. {
  610. struct drm_device *dev = ring->dev;
  611. drm_i915_private_t *dev_priv = dev->dev_private;
  612. unsigned long flags;
  613. if (!dev->irq_enabled)
  614. return false;
  615. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  616. if (ring->irq_refcount++ == 0) {
  617. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  618. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  619. POSTING_READ(GTIMR);
  620. }
  621. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  622. return true;
  623. }
  624. static void
  625. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  626. {
  627. struct drm_device *dev = ring->dev;
  628. drm_i915_private_t *dev_priv = dev->dev_private;
  629. unsigned long flags;
  630. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  631. if (--ring->irq_refcount == 0) {
  632. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  633. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  634. POSTING_READ(GTIMR);
  635. }
  636. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  637. }
  638. static bool
  639. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  640. {
  641. struct drm_device *dev = ring->dev;
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. unsigned long flags;
  644. if (!dev->irq_enabled)
  645. return false;
  646. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  647. if (ring->irq_refcount++ == 0) {
  648. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  649. I915_WRITE(IMR, dev_priv->irq_mask);
  650. POSTING_READ(IMR);
  651. }
  652. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  653. return true;
  654. }
  655. static void
  656. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  657. {
  658. struct drm_device *dev = ring->dev;
  659. drm_i915_private_t *dev_priv = dev->dev_private;
  660. unsigned long flags;
  661. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  662. if (--ring->irq_refcount == 0) {
  663. dev_priv->irq_mask |= ring->irq_enable_mask;
  664. I915_WRITE(IMR, dev_priv->irq_mask);
  665. POSTING_READ(IMR);
  666. }
  667. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  668. }
  669. static bool
  670. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  671. {
  672. struct drm_device *dev = ring->dev;
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. unsigned long flags;
  675. if (!dev->irq_enabled)
  676. return false;
  677. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  678. if (ring->irq_refcount++ == 0) {
  679. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  680. I915_WRITE16(IMR, dev_priv->irq_mask);
  681. POSTING_READ16(IMR);
  682. }
  683. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  684. return true;
  685. }
  686. static void
  687. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  688. {
  689. struct drm_device *dev = ring->dev;
  690. drm_i915_private_t *dev_priv = dev->dev_private;
  691. unsigned long flags;
  692. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  693. if (--ring->irq_refcount == 0) {
  694. dev_priv->irq_mask |= ring->irq_enable_mask;
  695. I915_WRITE16(IMR, dev_priv->irq_mask);
  696. POSTING_READ16(IMR);
  697. }
  698. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  699. }
  700. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  701. {
  702. struct drm_device *dev = ring->dev;
  703. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  704. u32 mmio = 0;
  705. /* The ring status page addresses are no longer next to the rest of
  706. * the ring registers as of gen7.
  707. */
  708. if (IS_GEN7(dev)) {
  709. switch (ring->id) {
  710. case RCS:
  711. mmio = RENDER_HWS_PGA_GEN7;
  712. break;
  713. case BCS:
  714. mmio = BLT_HWS_PGA_GEN7;
  715. break;
  716. case VCS:
  717. mmio = BSD_HWS_PGA_GEN7;
  718. break;
  719. }
  720. } else if (IS_GEN6(ring->dev)) {
  721. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  722. } else {
  723. mmio = RING_HWS_PGA(ring->mmio_base);
  724. }
  725. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  726. POSTING_READ(mmio);
  727. }
  728. static int
  729. bsd_ring_flush(struct intel_ring_buffer *ring,
  730. u32 invalidate_domains,
  731. u32 flush_domains)
  732. {
  733. int ret;
  734. ret = intel_ring_begin(ring, 2);
  735. if (ret)
  736. return ret;
  737. intel_ring_emit(ring, MI_FLUSH);
  738. intel_ring_emit(ring, MI_NOOP);
  739. intel_ring_advance(ring);
  740. return 0;
  741. }
  742. static int
  743. i9xx_add_request(struct intel_ring_buffer *ring,
  744. u32 *result)
  745. {
  746. u32 seqno;
  747. int ret;
  748. ret = intel_ring_begin(ring, 4);
  749. if (ret)
  750. return ret;
  751. seqno = i915_gem_next_request_seqno(ring);
  752. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  753. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  754. intel_ring_emit(ring, seqno);
  755. intel_ring_emit(ring, MI_USER_INTERRUPT);
  756. intel_ring_advance(ring);
  757. *result = seqno;
  758. return 0;
  759. }
  760. static bool
  761. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  762. {
  763. struct drm_device *dev = ring->dev;
  764. drm_i915_private_t *dev_priv = dev->dev_private;
  765. unsigned long flags;
  766. if (!dev->irq_enabled)
  767. return false;
  768. /* It looks like we need to prevent the gt from suspending while waiting
  769. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  770. * blt/bsd rings on ivb. */
  771. gen6_gt_force_wake_get(dev_priv);
  772. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  773. if (ring->irq_refcount++ == 0) {
  774. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  775. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  776. GEN6_RENDER_L3_PARITY_ERROR));
  777. else
  778. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  779. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  780. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  781. POSTING_READ(GTIMR);
  782. }
  783. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  784. return true;
  785. }
  786. static void
  787. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  788. {
  789. struct drm_device *dev = ring->dev;
  790. drm_i915_private_t *dev_priv = dev->dev_private;
  791. unsigned long flags;
  792. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  793. if (--ring->irq_refcount == 0) {
  794. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  795. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  796. else
  797. I915_WRITE_IMR(ring, ~0);
  798. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  799. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  800. POSTING_READ(GTIMR);
  801. }
  802. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  803. gen6_gt_force_wake_put(dev_priv);
  804. }
  805. static int
  806. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  807. {
  808. int ret;
  809. ret = intel_ring_begin(ring, 2);
  810. if (ret)
  811. return ret;
  812. intel_ring_emit(ring,
  813. MI_BATCH_BUFFER_START |
  814. MI_BATCH_GTT |
  815. MI_BATCH_NON_SECURE_I965);
  816. intel_ring_emit(ring, offset);
  817. intel_ring_advance(ring);
  818. return 0;
  819. }
  820. static int
  821. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  822. u32 offset, u32 len)
  823. {
  824. int ret;
  825. ret = intel_ring_begin(ring, 4);
  826. if (ret)
  827. return ret;
  828. intel_ring_emit(ring, MI_BATCH_BUFFER);
  829. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  830. intel_ring_emit(ring, offset + len - 8);
  831. intel_ring_emit(ring, 0);
  832. intel_ring_advance(ring);
  833. return 0;
  834. }
  835. static int
  836. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  837. u32 offset, u32 len)
  838. {
  839. int ret;
  840. ret = intel_ring_begin(ring, 2);
  841. if (ret)
  842. return ret;
  843. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  844. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  845. intel_ring_advance(ring);
  846. return 0;
  847. }
  848. static void cleanup_status_page(struct intel_ring_buffer *ring)
  849. {
  850. struct drm_i915_gem_object *obj;
  851. obj = ring->status_page.obj;
  852. if (obj == NULL)
  853. return;
  854. kunmap(obj->pages[0]);
  855. i915_gem_object_unpin(obj);
  856. drm_gem_object_unreference(&obj->base);
  857. ring->status_page.obj = NULL;
  858. }
  859. static int init_status_page(struct intel_ring_buffer *ring)
  860. {
  861. struct drm_device *dev = ring->dev;
  862. struct drm_i915_gem_object *obj;
  863. int ret;
  864. obj = i915_gem_alloc_object(dev, 4096);
  865. if (obj == NULL) {
  866. DRM_ERROR("Failed to allocate status page\n");
  867. ret = -ENOMEM;
  868. goto err;
  869. }
  870. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  871. ret = i915_gem_object_pin(obj, 4096, true, false);
  872. if (ret != 0) {
  873. goto err_unref;
  874. }
  875. ring->status_page.gfx_addr = obj->gtt_offset;
  876. ring->status_page.page_addr = kmap(obj->pages[0]);
  877. if (ring->status_page.page_addr == NULL) {
  878. ret = -ENOMEM;
  879. goto err_unpin;
  880. }
  881. ring->status_page.obj = obj;
  882. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  883. intel_ring_setup_status_page(ring);
  884. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  885. ring->name, ring->status_page.gfx_addr);
  886. return 0;
  887. err_unpin:
  888. i915_gem_object_unpin(obj);
  889. err_unref:
  890. drm_gem_object_unreference(&obj->base);
  891. err:
  892. return ret;
  893. }
  894. static int intel_init_ring_buffer(struct drm_device *dev,
  895. struct intel_ring_buffer *ring)
  896. {
  897. struct drm_i915_gem_object *obj;
  898. struct drm_i915_private *dev_priv = dev->dev_private;
  899. int ret;
  900. ring->dev = dev;
  901. INIT_LIST_HEAD(&ring->active_list);
  902. INIT_LIST_HEAD(&ring->request_list);
  903. ring->size = 32 * PAGE_SIZE;
  904. init_waitqueue_head(&ring->irq_queue);
  905. if (I915_NEED_GFX_HWS(dev)) {
  906. ret = init_status_page(ring);
  907. if (ret)
  908. return ret;
  909. }
  910. obj = i915_gem_alloc_object(dev, ring->size);
  911. if (obj == NULL) {
  912. DRM_ERROR("Failed to allocate ringbuffer\n");
  913. ret = -ENOMEM;
  914. goto err_hws;
  915. }
  916. ring->obj = obj;
  917. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  918. if (ret)
  919. goto err_unref;
  920. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  921. if (ret)
  922. goto err_unpin;
  923. ring->virtual_start =
  924. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  925. ring->size);
  926. if (ring->virtual_start == NULL) {
  927. DRM_ERROR("Failed to map ringbuffer.\n");
  928. ret = -EINVAL;
  929. goto err_unpin;
  930. }
  931. ret = ring->init(ring);
  932. if (ret)
  933. goto err_unmap;
  934. /* Workaround an erratum on the i830 which causes a hang if
  935. * the TAIL pointer points to within the last 2 cachelines
  936. * of the buffer.
  937. */
  938. ring->effective_size = ring->size;
  939. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  940. ring->effective_size -= 128;
  941. return 0;
  942. err_unmap:
  943. iounmap(ring->virtual_start);
  944. err_unpin:
  945. i915_gem_object_unpin(obj);
  946. err_unref:
  947. drm_gem_object_unreference(&obj->base);
  948. ring->obj = NULL;
  949. err_hws:
  950. cleanup_status_page(ring);
  951. return ret;
  952. }
  953. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  954. {
  955. struct drm_i915_private *dev_priv;
  956. int ret;
  957. if (ring->obj == NULL)
  958. return;
  959. /* Disable the ring buffer. The ring must be idle at this point */
  960. dev_priv = ring->dev->dev_private;
  961. ret = intel_wait_ring_idle(ring);
  962. if (ret)
  963. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  964. ring->name, ret);
  965. I915_WRITE_CTL(ring, 0);
  966. iounmap(ring->virtual_start);
  967. i915_gem_object_unpin(ring->obj);
  968. drm_gem_object_unreference(&ring->obj->base);
  969. ring->obj = NULL;
  970. if (ring->cleanup)
  971. ring->cleanup(ring);
  972. cleanup_status_page(ring);
  973. }
  974. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  975. {
  976. uint32_t __iomem *virt;
  977. int rem = ring->size - ring->tail;
  978. if (ring->space < rem) {
  979. int ret = intel_wait_ring_buffer(ring, rem);
  980. if (ret)
  981. return ret;
  982. }
  983. virt = ring->virtual_start + ring->tail;
  984. rem /= 4;
  985. while (rem--)
  986. iowrite32(MI_NOOP, virt++);
  987. ring->tail = 0;
  988. ring->space = ring_space(ring);
  989. return 0;
  990. }
  991. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  992. {
  993. int ret;
  994. ret = i915_wait_seqno(ring, seqno);
  995. if (!ret)
  996. i915_gem_retire_requests_ring(ring);
  997. return ret;
  998. }
  999. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1000. {
  1001. struct drm_i915_gem_request *request;
  1002. u32 seqno = 0;
  1003. int ret;
  1004. i915_gem_retire_requests_ring(ring);
  1005. if (ring->last_retired_head != -1) {
  1006. ring->head = ring->last_retired_head;
  1007. ring->last_retired_head = -1;
  1008. ring->space = ring_space(ring);
  1009. if (ring->space >= n)
  1010. return 0;
  1011. }
  1012. list_for_each_entry(request, &ring->request_list, list) {
  1013. int space;
  1014. if (request->tail == -1)
  1015. continue;
  1016. space = request->tail - (ring->tail + 8);
  1017. if (space < 0)
  1018. space += ring->size;
  1019. if (space >= n) {
  1020. seqno = request->seqno;
  1021. break;
  1022. }
  1023. /* Consume this request in case we need more space than
  1024. * is available and so need to prevent a race between
  1025. * updating last_retired_head and direct reads of
  1026. * I915_RING_HEAD. It also provides a nice sanity check.
  1027. */
  1028. request->tail = -1;
  1029. }
  1030. if (seqno == 0)
  1031. return -ENOSPC;
  1032. ret = intel_ring_wait_seqno(ring, seqno);
  1033. if (ret)
  1034. return ret;
  1035. if (WARN_ON(ring->last_retired_head == -1))
  1036. return -ENOSPC;
  1037. ring->head = ring->last_retired_head;
  1038. ring->last_retired_head = -1;
  1039. ring->space = ring_space(ring);
  1040. if (WARN_ON(ring->space < n))
  1041. return -ENOSPC;
  1042. return 0;
  1043. }
  1044. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1045. {
  1046. struct drm_device *dev = ring->dev;
  1047. struct drm_i915_private *dev_priv = dev->dev_private;
  1048. unsigned long end;
  1049. int ret;
  1050. ret = intel_ring_wait_request(ring, n);
  1051. if (ret != -ENOSPC)
  1052. return ret;
  1053. trace_i915_ring_wait_begin(ring);
  1054. /* With GEM the hangcheck timer should kick us out of the loop,
  1055. * leaving it early runs the risk of corrupting GEM state (due
  1056. * to running on almost untested codepaths). But on resume
  1057. * timers don't work yet, so prevent a complete hang in that
  1058. * case by choosing an insanely large timeout. */
  1059. end = jiffies + 60 * HZ;
  1060. do {
  1061. ring->head = I915_READ_HEAD(ring);
  1062. ring->space = ring_space(ring);
  1063. if (ring->space >= n) {
  1064. trace_i915_ring_wait_end(ring);
  1065. return 0;
  1066. }
  1067. if (dev->primary->master) {
  1068. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1069. if (master_priv->sarea_priv)
  1070. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1071. }
  1072. msleep(1);
  1073. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1074. if (ret)
  1075. return ret;
  1076. } while (!time_after(jiffies, end));
  1077. trace_i915_ring_wait_end(ring);
  1078. return -EBUSY;
  1079. }
  1080. int intel_ring_begin(struct intel_ring_buffer *ring,
  1081. int num_dwords)
  1082. {
  1083. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1084. int n = 4*num_dwords;
  1085. int ret;
  1086. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1087. if (ret)
  1088. return ret;
  1089. if (unlikely(ring->tail + n > ring->effective_size)) {
  1090. ret = intel_wrap_ring_buffer(ring);
  1091. if (unlikely(ret))
  1092. return ret;
  1093. }
  1094. if (unlikely(ring->space < n)) {
  1095. ret = intel_wait_ring_buffer(ring, n);
  1096. if (unlikely(ret))
  1097. return ret;
  1098. }
  1099. ring->space -= n;
  1100. return 0;
  1101. }
  1102. void intel_ring_advance(struct intel_ring_buffer *ring)
  1103. {
  1104. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1105. ring->tail &= ring->size - 1;
  1106. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1107. return;
  1108. ring->write_tail(ring, ring->tail);
  1109. }
  1110. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1111. u32 value)
  1112. {
  1113. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1114. /* Every tail move must follow the sequence below */
  1115. /* Disable notification that the ring is IDLE. The GT
  1116. * will then assume that it is busy and bring it out of rc6.
  1117. */
  1118. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1119. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1120. /* Clear the context id. Here be magic! */
  1121. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1122. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1123. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1124. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1125. 50))
  1126. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1127. /* Now that the ring is fully powered up, update the tail */
  1128. I915_WRITE_TAIL(ring, value);
  1129. POSTING_READ(RING_TAIL(ring->mmio_base));
  1130. /* Let the ring send IDLE messages to the GT again,
  1131. * and so let it sleep to conserve power when idle.
  1132. */
  1133. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1134. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1135. }
  1136. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1137. u32 invalidate, u32 flush)
  1138. {
  1139. uint32_t cmd;
  1140. int ret;
  1141. ret = intel_ring_begin(ring, 4);
  1142. if (ret)
  1143. return ret;
  1144. cmd = MI_FLUSH_DW;
  1145. if (invalidate & I915_GEM_GPU_DOMAINS)
  1146. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1147. intel_ring_emit(ring, cmd);
  1148. intel_ring_emit(ring, 0);
  1149. intel_ring_emit(ring, 0);
  1150. intel_ring_emit(ring, MI_NOOP);
  1151. intel_ring_advance(ring);
  1152. return 0;
  1153. }
  1154. static int
  1155. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1156. u32 offset, u32 len)
  1157. {
  1158. int ret;
  1159. ret = intel_ring_begin(ring, 2);
  1160. if (ret)
  1161. return ret;
  1162. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1163. /* bit0-7 is the length on GEN6+ */
  1164. intel_ring_emit(ring, offset);
  1165. intel_ring_advance(ring);
  1166. return 0;
  1167. }
  1168. /* Blitter support (SandyBridge+) */
  1169. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1170. u32 invalidate, u32 flush)
  1171. {
  1172. uint32_t cmd;
  1173. int ret;
  1174. ret = intel_ring_begin(ring, 4);
  1175. if (ret)
  1176. return ret;
  1177. cmd = MI_FLUSH_DW;
  1178. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1179. cmd |= MI_INVALIDATE_TLB;
  1180. intel_ring_emit(ring, cmd);
  1181. intel_ring_emit(ring, 0);
  1182. intel_ring_emit(ring, 0);
  1183. intel_ring_emit(ring, MI_NOOP);
  1184. intel_ring_advance(ring);
  1185. return 0;
  1186. }
  1187. int intel_init_render_ring_buffer(struct drm_device *dev)
  1188. {
  1189. drm_i915_private_t *dev_priv = dev->dev_private;
  1190. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1191. ring->name = "render ring";
  1192. ring->id = RCS;
  1193. ring->mmio_base = RENDER_RING_BASE;
  1194. if (INTEL_INFO(dev)->gen >= 6) {
  1195. ring->add_request = gen6_add_request;
  1196. ring->flush = gen7_render_ring_flush;
  1197. if (INTEL_INFO(dev)->gen == 6)
  1198. ring->flush = gen6_render_ring_flush;
  1199. ring->irq_get = gen6_ring_get_irq;
  1200. ring->irq_put = gen6_ring_put_irq;
  1201. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1202. ring->get_seqno = gen6_ring_get_seqno;
  1203. ring->sync_to = gen6_ring_sync;
  1204. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1205. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1206. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1207. ring->signal_mbox[0] = GEN6_VRSYNC;
  1208. ring->signal_mbox[1] = GEN6_BRSYNC;
  1209. } else if (IS_GEN5(dev)) {
  1210. ring->add_request = pc_render_add_request;
  1211. ring->flush = gen4_render_ring_flush;
  1212. ring->get_seqno = pc_render_get_seqno;
  1213. ring->irq_get = gen5_ring_get_irq;
  1214. ring->irq_put = gen5_ring_put_irq;
  1215. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1216. } else {
  1217. ring->add_request = i9xx_add_request;
  1218. if (INTEL_INFO(dev)->gen < 4)
  1219. ring->flush = gen2_render_ring_flush;
  1220. else
  1221. ring->flush = gen4_render_ring_flush;
  1222. ring->get_seqno = ring_get_seqno;
  1223. if (IS_GEN2(dev)) {
  1224. ring->irq_get = i8xx_ring_get_irq;
  1225. ring->irq_put = i8xx_ring_put_irq;
  1226. } else {
  1227. ring->irq_get = i9xx_ring_get_irq;
  1228. ring->irq_put = i9xx_ring_put_irq;
  1229. }
  1230. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1231. }
  1232. ring->write_tail = ring_write_tail;
  1233. if (INTEL_INFO(dev)->gen >= 6)
  1234. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1235. else if (INTEL_INFO(dev)->gen >= 4)
  1236. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1237. else if (IS_I830(dev) || IS_845G(dev))
  1238. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1239. else
  1240. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1241. ring->init = init_render_ring;
  1242. ring->cleanup = render_ring_cleanup;
  1243. if (!I915_NEED_GFX_HWS(dev)) {
  1244. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1245. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1246. }
  1247. return intel_init_ring_buffer(dev, ring);
  1248. }
  1249. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1250. {
  1251. drm_i915_private_t *dev_priv = dev->dev_private;
  1252. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1253. ring->name = "render ring";
  1254. ring->id = RCS;
  1255. ring->mmio_base = RENDER_RING_BASE;
  1256. if (INTEL_INFO(dev)->gen >= 6) {
  1257. /* non-kms not supported on gen6+ */
  1258. return -ENODEV;
  1259. }
  1260. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1261. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1262. * the special gen5 functions. */
  1263. ring->add_request = i9xx_add_request;
  1264. if (INTEL_INFO(dev)->gen < 4)
  1265. ring->flush = gen2_render_ring_flush;
  1266. else
  1267. ring->flush = gen4_render_ring_flush;
  1268. ring->get_seqno = ring_get_seqno;
  1269. if (IS_GEN2(dev)) {
  1270. ring->irq_get = i8xx_ring_get_irq;
  1271. ring->irq_put = i8xx_ring_put_irq;
  1272. } else {
  1273. ring->irq_get = i9xx_ring_get_irq;
  1274. ring->irq_put = i9xx_ring_put_irq;
  1275. }
  1276. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1277. ring->write_tail = ring_write_tail;
  1278. if (INTEL_INFO(dev)->gen >= 4)
  1279. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1280. else if (IS_I830(dev) || IS_845G(dev))
  1281. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1282. else
  1283. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1284. ring->init = init_render_ring;
  1285. ring->cleanup = render_ring_cleanup;
  1286. if (!I915_NEED_GFX_HWS(dev))
  1287. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1288. ring->dev = dev;
  1289. INIT_LIST_HEAD(&ring->active_list);
  1290. INIT_LIST_HEAD(&ring->request_list);
  1291. ring->size = size;
  1292. ring->effective_size = ring->size;
  1293. if (IS_I830(ring->dev))
  1294. ring->effective_size -= 128;
  1295. ring->virtual_start = ioremap_wc(start, size);
  1296. if (ring->virtual_start == NULL) {
  1297. DRM_ERROR("can not ioremap virtual address for"
  1298. " ring buffer\n");
  1299. return -ENOMEM;
  1300. }
  1301. return 0;
  1302. }
  1303. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1304. {
  1305. drm_i915_private_t *dev_priv = dev->dev_private;
  1306. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1307. ring->name = "bsd ring";
  1308. ring->id = VCS;
  1309. ring->write_tail = ring_write_tail;
  1310. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1311. ring->mmio_base = GEN6_BSD_RING_BASE;
  1312. /* gen6 bsd needs a special wa for tail updates */
  1313. if (IS_GEN6(dev))
  1314. ring->write_tail = gen6_bsd_ring_write_tail;
  1315. ring->flush = gen6_ring_flush;
  1316. ring->add_request = gen6_add_request;
  1317. ring->get_seqno = gen6_ring_get_seqno;
  1318. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1319. ring->irq_get = gen6_ring_get_irq;
  1320. ring->irq_put = gen6_ring_put_irq;
  1321. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1322. ring->sync_to = gen6_ring_sync;
  1323. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1324. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1325. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1326. ring->signal_mbox[0] = GEN6_RVSYNC;
  1327. ring->signal_mbox[1] = GEN6_BVSYNC;
  1328. } else {
  1329. ring->mmio_base = BSD_RING_BASE;
  1330. ring->flush = bsd_ring_flush;
  1331. ring->add_request = i9xx_add_request;
  1332. ring->get_seqno = ring_get_seqno;
  1333. if (IS_GEN5(dev)) {
  1334. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1335. ring->irq_get = gen5_ring_get_irq;
  1336. ring->irq_put = gen5_ring_put_irq;
  1337. } else {
  1338. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1339. ring->irq_get = i9xx_ring_get_irq;
  1340. ring->irq_put = i9xx_ring_put_irq;
  1341. }
  1342. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1343. }
  1344. ring->init = init_ring_common;
  1345. return intel_init_ring_buffer(dev, ring);
  1346. }
  1347. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1348. {
  1349. drm_i915_private_t *dev_priv = dev->dev_private;
  1350. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1351. ring->name = "blitter ring";
  1352. ring->id = BCS;
  1353. ring->mmio_base = BLT_RING_BASE;
  1354. ring->write_tail = ring_write_tail;
  1355. ring->flush = blt_ring_flush;
  1356. ring->add_request = gen6_add_request;
  1357. ring->get_seqno = gen6_ring_get_seqno;
  1358. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1359. ring->irq_get = gen6_ring_get_irq;
  1360. ring->irq_put = gen6_ring_put_irq;
  1361. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1362. ring->sync_to = gen6_ring_sync;
  1363. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1364. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1365. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1366. ring->signal_mbox[0] = GEN6_RBSYNC;
  1367. ring->signal_mbox[1] = GEN6_VBSYNC;
  1368. ring->init = init_ring_common;
  1369. return intel_init_ring_buffer(dev, ring);
  1370. }
  1371. int
  1372. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1373. {
  1374. int ret;
  1375. if (!ring->gpu_caches_dirty)
  1376. return 0;
  1377. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1378. if (ret)
  1379. return ret;
  1380. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1381. ring->gpu_caches_dirty = false;
  1382. return 0;
  1383. }
  1384. int
  1385. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1386. {
  1387. uint32_t flush_domains;
  1388. int ret;
  1389. flush_domains = 0;
  1390. if (ring->gpu_caches_dirty)
  1391. flush_domains = I915_GEM_GPU_DOMAINS;
  1392. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1393. if (ret)
  1394. return ret;
  1395. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1396. ring->gpu_caches_dirty = false;
  1397. return 0;
  1398. }