wm8994.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. return 1;
  98. default:
  99. return 0;
  100. }
  101. }
  102. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  103. unsigned int value)
  104. {
  105. int ret;
  106. BUG_ON(reg > WM8994_MAX_REGISTER);
  107. if (!wm8994_volatile(codec, reg)) {
  108. ret = snd_soc_cache_write(codec, reg, value);
  109. if (ret != 0)
  110. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  111. reg, ret);
  112. }
  113. return wm8994_reg_write(codec->control_data, reg, value);
  114. }
  115. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  116. unsigned int reg)
  117. {
  118. unsigned int val;
  119. int ret;
  120. BUG_ON(reg > WM8994_MAX_REGISTER);
  121. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  122. reg < codec->driver->reg_cache_size) {
  123. ret = snd_soc_cache_read(codec, reg, &val);
  124. if (ret >= 0)
  125. return val;
  126. else
  127. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  128. reg, ret);
  129. }
  130. return wm8994_reg_read(codec->control_data, reg);
  131. }
  132. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  133. {
  134. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  135. int rate;
  136. int reg1 = 0;
  137. int offset;
  138. if (aif)
  139. offset = 4;
  140. else
  141. offset = 0;
  142. switch (wm8994->sysclk[aif]) {
  143. case WM8994_SYSCLK_MCLK1:
  144. rate = wm8994->mclk[0];
  145. break;
  146. case WM8994_SYSCLK_MCLK2:
  147. reg1 |= 0x8;
  148. rate = wm8994->mclk[1];
  149. break;
  150. case WM8994_SYSCLK_FLL1:
  151. reg1 |= 0x10;
  152. rate = wm8994->fll[0].out;
  153. break;
  154. case WM8994_SYSCLK_FLL2:
  155. reg1 |= 0x18;
  156. rate = wm8994->fll[1].out;
  157. break;
  158. default:
  159. return -EINVAL;
  160. }
  161. if (rate >= 13500000) {
  162. rate /= 2;
  163. reg1 |= WM8994_AIF1CLK_DIV;
  164. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  165. aif + 1, rate);
  166. }
  167. if (rate && rate < 3000000)
  168. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  169. aif + 1, rate);
  170. wm8994->aifclk[aif] = rate;
  171. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  172. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  173. reg1);
  174. return 0;
  175. }
  176. static int configure_clock(struct snd_soc_codec *codec)
  177. {
  178. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  179. int old, new;
  180. /* Bring up the AIF clocks first */
  181. configure_aif_clock(codec, 0);
  182. configure_aif_clock(codec, 1);
  183. /* Then switch CLK_SYS over to the higher of them; a change
  184. * can only happen as a result of a clocking change which can
  185. * only be made outside of DAPM so we can safely redo the
  186. * clocking.
  187. */
  188. /* If they're equal it doesn't matter which is used */
  189. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  190. return 0;
  191. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  192. new = WM8994_SYSCLK_SRC;
  193. else
  194. new = 0;
  195. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  196. /* If there's no change then we're done. */
  197. if (old == new)
  198. return 0;
  199. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  200. snd_soc_dapm_sync(&codec->dapm);
  201. return 0;
  202. }
  203. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  204. struct snd_soc_dapm_widget *sink)
  205. {
  206. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  207. const char *clk;
  208. /* Check what we're currently using for CLK_SYS */
  209. if (reg & WM8994_SYSCLK_SRC)
  210. clk = "AIF2CLK";
  211. else
  212. clk = "AIF1CLK";
  213. return strcmp(source->name, clk) == 0;
  214. }
  215. static const char *sidetone_hpf_text[] = {
  216. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  217. };
  218. static const struct soc_enum sidetone_hpf =
  219. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  220. static const char *adc_hpf_text[] = {
  221. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  222. };
  223. static const struct soc_enum aif1adc1_hpf =
  224. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  225. static const struct soc_enum aif1adc2_hpf =
  226. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  227. static const struct soc_enum aif2adc_hpf =
  228. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  229. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  230. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  231. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  232. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  233. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  234. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  235. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  236. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  237. .put = wm8994_put_drc_sw, \
  238. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  239. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  240. struct snd_ctl_elem_value *ucontrol)
  241. {
  242. struct soc_mixer_control *mc =
  243. (struct soc_mixer_control *)kcontrol->private_value;
  244. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  245. int mask, ret;
  246. /* Can't enable both ADC and DAC paths simultaneously */
  247. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  248. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  249. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  250. else
  251. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  252. ret = snd_soc_read(codec, mc->reg);
  253. if (ret < 0)
  254. return ret;
  255. if (ret & mask)
  256. return -EINVAL;
  257. return snd_soc_put_volsw(kcontrol, ucontrol);
  258. }
  259. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  260. {
  261. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  262. struct wm8994_pdata *pdata = wm8994->pdata;
  263. int base = wm8994_drc_base[drc];
  264. int cfg = wm8994->drc_cfg[drc];
  265. int save, i;
  266. /* Save any enables; the configuration should clear them. */
  267. save = snd_soc_read(codec, base);
  268. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  269. WM8994_AIF1ADC1R_DRC_ENA;
  270. for (i = 0; i < WM8994_DRC_REGS; i++)
  271. snd_soc_update_bits(codec, base + i, 0xffff,
  272. pdata->drc_cfgs[cfg].regs[i]);
  273. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  274. WM8994_AIF1ADC1L_DRC_ENA |
  275. WM8994_AIF1ADC1R_DRC_ENA, save);
  276. }
  277. /* Icky as hell but saves code duplication */
  278. static int wm8994_get_drc(const char *name)
  279. {
  280. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  281. return 0;
  282. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  283. return 1;
  284. if (strcmp(name, "AIF2DRC Mode") == 0)
  285. return 2;
  286. return -EINVAL;
  287. }
  288. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  289. struct snd_ctl_elem_value *ucontrol)
  290. {
  291. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  292. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  293. struct wm8994_pdata *pdata = wm8994->pdata;
  294. int drc = wm8994_get_drc(kcontrol->id.name);
  295. int value = ucontrol->value.integer.value[0];
  296. if (drc < 0)
  297. return drc;
  298. if (value >= pdata->num_drc_cfgs)
  299. return -EINVAL;
  300. wm8994->drc_cfg[drc] = value;
  301. wm8994_set_drc(codec, drc);
  302. return 0;
  303. }
  304. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  305. struct snd_ctl_elem_value *ucontrol)
  306. {
  307. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  308. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  309. int drc = wm8994_get_drc(kcontrol->id.name);
  310. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  311. return 0;
  312. }
  313. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  314. {
  315. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  316. struct wm8994_pdata *pdata = wm8994->pdata;
  317. int base = wm8994_retune_mobile_base[block];
  318. int iface, best, best_val, save, i, cfg;
  319. if (!pdata || !wm8994->num_retune_mobile_texts)
  320. return;
  321. switch (block) {
  322. case 0:
  323. case 1:
  324. iface = 0;
  325. break;
  326. case 2:
  327. iface = 1;
  328. break;
  329. default:
  330. return;
  331. }
  332. /* Find the version of the currently selected configuration
  333. * with the nearest sample rate. */
  334. cfg = wm8994->retune_mobile_cfg[block];
  335. best = 0;
  336. best_val = INT_MAX;
  337. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  338. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  339. wm8994->retune_mobile_texts[cfg]) == 0 &&
  340. abs(pdata->retune_mobile_cfgs[i].rate
  341. - wm8994->dac_rates[iface]) < best_val) {
  342. best = i;
  343. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  344. - wm8994->dac_rates[iface]);
  345. }
  346. }
  347. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  348. block,
  349. pdata->retune_mobile_cfgs[best].name,
  350. pdata->retune_mobile_cfgs[best].rate,
  351. wm8994->dac_rates[iface]);
  352. /* The EQ will be disabled while reconfiguring it, remember the
  353. * current configuration.
  354. */
  355. save = snd_soc_read(codec, base);
  356. save &= WM8994_AIF1DAC1_EQ_ENA;
  357. for (i = 0; i < WM8994_EQ_REGS; i++)
  358. snd_soc_update_bits(codec, base + i, 0xffff,
  359. pdata->retune_mobile_cfgs[best].regs[i]);
  360. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  361. }
  362. /* Icky as hell but saves code duplication */
  363. static int wm8994_get_retune_mobile_block(const char *name)
  364. {
  365. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  366. return 0;
  367. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  368. return 1;
  369. if (strcmp(name, "AIF2 EQ Mode") == 0)
  370. return 2;
  371. return -EINVAL;
  372. }
  373. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  377. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  378. struct wm8994_pdata *pdata = wm8994->pdata;
  379. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  380. int value = ucontrol->value.integer.value[0];
  381. if (block < 0)
  382. return block;
  383. if (value >= pdata->num_retune_mobile_cfgs)
  384. return -EINVAL;
  385. wm8994->retune_mobile_cfg[block] = value;
  386. wm8994_set_retune_mobile(codec, block);
  387. return 0;
  388. }
  389. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  390. struct snd_ctl_elem_value *ucontrol)
  391. {
  392. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  393. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  394. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  395. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  396. return 0;
  397. }
  398. static const char *aif_chan_src_text[] = {
  399. "Left", "Right"
  400. };
  401. static const struct soc_enum aif1adcl_src =
  402. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  403. static const struct soc_enum aif1adcr_src =
  404. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  405. static const struct soc_enum aif2adcl_src =
  406. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  407. static const struct soc_enum aif2adcr_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  409. static const struct soc_enum aif1dacl_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  411. static const struct soc_enum aif1dacr_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  413. static const struct soc_enum aif2dacl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2dacr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  417. static const char *osr_text[] = {
  418. "Low Power", "High Performance",
  419. };
  420. static const struct soc_enum dac_osr =
  421. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  422. static const struct soc_enum adc_osr =
  423. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  424. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  425. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  426. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  427. 1, 119, 0, digital_tlv),
  428. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  429. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  430. 1, 119, 0, digital_tlv),
  431. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  432. WM8994_AIF2_ADC_RIGHT_VOLUME,
  433. 1, 119, 0, digital_tlv),
  434. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  435. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  436. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  437. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  438. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  439. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  440. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  441. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  442. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  443. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  444. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  445. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  446. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  447. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  448. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  449. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  450. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  451. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  452. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  453. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  454. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  455. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  456. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  457. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  458. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  459. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  460. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  461. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  462. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  463. 5, 12, 0, st_tlv),
  464. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  465. 0, 12, 0, st_tlv),
  466. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  467. 5, 12, 0, st_tlv),
  468. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  469. 0, 12, 0, st_tlv),
  470. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  471. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  472. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  473. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  474. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  475. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  476. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  477. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  478. SOC_ENUM("ADC OSR", adc_osr),
  479. SOC_ENUM("DAC OSR", dac_osr),
  480. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  481. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  482. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  483. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  484. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  485. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  486. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  487. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  488. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  489. 6, 1, 1, wm_hubs_spkmix_tlv),
  490. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  491. 2, 1, 1, wm_hubs_spkmix_tlv),
  492. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  493. 6, 1, 1, wm_hubs_spkmix_tlv),
  494. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  495. 2, 1, 1, wm_hubs_spkmix_tlv),
  496. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  497. 10, 15, 0, wm8994_3d_tlv),
  498. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  499. 8, 1, 0),
  500. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  501. 10, 15, 0, wm8994_3d_tlv),
  502. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  503. 8, 1, 0),
  504. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  505. 10, 15, 0, wm8994_3d_tlv),
  506. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  507. 8, 1, 0),
  508. };
  509. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  510. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  511. eq_tlv),
  512. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  513. eq_tlv),
  514. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  515. eq_tlv),
  516. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  517. eq_tlv),
  518. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  519. eq_tlv),
  520. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. };
  541. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  542. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  543. };
  544. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  545. struct snd_kcontrol *kcontrol, int event)
  546. {
  547. struct snd_soc_codec *codec = w->codec;
  548. switch (event) {
  549. case SND_SOC_DAPM_PRE_PMU:
  550. return configure_clock(codec);
  551. case SND_SOC_DAPM_POST_PMD:
  552. configure_clock(codec);
  553. break;
  554. }
  555. return 0;
  556. }
  557. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  558. {
  559. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  560. int enable = 1;
  561. int source = 0; /* GCC flow analysis can't track enable */
  562. int reg, reg_r;
  563. /* Only support direct DAC->headphone paths */
  564. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  565. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  566. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  567. enable = 0;
  568. }
  569. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  570. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  571. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  572. enable = 0;
  573. }
  574. /* We also need the same setting for L/R and only one path */
  575. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  576. switch (reg) {
  577. case WM8994_AIF2DACL_TO_DAC1L:
  578. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  579. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  580. break;
  581. case WM8994_AIF1DAC2L_TO_DAC1L:
  582. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  583. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  584. break;
  585. case WM8994_AIF1DAC1L_TO_DAC1L:
  586. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  587. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  588. break;
  589. default:
  590. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  591. enable = 0;
  592. break;
  593. }
  594. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  595. if (reg_r != reg) {
  596. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  597. enable = 0;
  598. }
  599. if (enable) {
  600. dev_dbg(codec->dev, "Class W enabled\n");
  601. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  602. WM8994_CP_DYN_PWR |
  603. WM8994_CP_DYN_SRC_SEL_MASK,
  604. source | WM8994_CP_DYN_PWR);
  605. wm8994->hubs.class_w = true;
  606. } else {
  607. dev_dbg(codec->dev, "Class W disabled\n");
  608. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  609. WM8994_CP_DYN_PWR, 0);
  610. wm8994->hubs.class_w = false;
  611. }
  612. }
  613. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  614. struct snd_kcontrol *kcontrol, int event)
  615. {
  616. struct snd_soc_codec *codec = w->codec;
  617. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  618. switch (event) {
  619. case SND_SOC_DAPM_PRE_PMU:
  620. if (wm8994->aif1clk_enable) {
  621. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  622. WM8994_AIF1CLK_ENA_MASK,
  623. WM8994_AIF1CLK_ENA);
  624. wm8994->aif1clk_enable = 0;
  625. }
  626. if (wm8994->aif2clk_enable) {
  627. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  628. WM8994_AIF2CLK_ENA_MASK,
  629. WM8994_AIF2CLK_ENA);
  630. wm8994->aif2clk_enable = 0;
  631. }
  632. break;
  633. }
  634. /* We may also have postponed startup of DSP, handle that. */
  635. wm8958_aif_ev(w, kcontrol, event);
  636. return 0;
  637. }
  638. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  639. struct snd_kcontrol *kcontrol, int event)
  640. {
  641. struct snd_soc_codec *codec = w->codec;
  642. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  643. switch (event) {
  644. case SND_SOC_DAPM_POST_PMD:
  645. if (wm8994->aif1clk_disable) {
  646. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  647. WM8994_AIF1CLK_ENA_MASK, 0);
  648. wm8994->aif1clk_disable = 0;
  649. }
  650. if (wm8994->aif2clk_disable) {
  651. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  652. WM8994_AIF2CLK_ENA_MASK, 0);
  653. wm8994->aif2clk_disable = 0;
  654. }
  655. break;
  656. }
  657. return 0;
  658. }
  659. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  660. struct snd_kcontrol *kcontrol, int event)
  661. {
  662. struct snd_soc_codec *codec = w->codec;
  663. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  664. switch (event) {
  665. case SND_SOC_DAPM_PRE_PMU:
  666. wm8994->aif1clk_enable = 1;
  667. break;
  668. case SND_SOC_DAPM_POST_PMD:
  669. wm8994->aif1clk_disable = 1;
  670. break;
  671. }
  672. return 0;
  673. }
  674. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  675. struct snd_kcontrol *kcontrol, int event)
  676. {
  677. struct snd_soc_codec *codec = w->codec;
  678. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  679. switch (event) {
  680. case SND_SOC_DAPM_PRE_PMU:
  681. wm8994->aif2clk_enable = 1;
  682. break;
  683. case SND_SOC_DAPM_POST_PMD:
  684. wm8994->aif2clk_disable = 1;
  685. break;
  686. }
  687. return 0;
  688. }
  689. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  690. struct snd_kcontrol *kcontrol, int event)
  691. {
  692. late_enable_ev(w, kcontrol, event);
  693. return 0;
  694. }
  695. static int micbias_ev(struct snd_soc_dapm_widget *w,
  696. struct snd_kcontrol *kcontrol, int event)
  697. {
  698. late_enable_ev(w, kcontrol, event);
  699. return 0;
  700. }
  701. static int dac_ev(struct snd_soc_dapm_widget *w,
  702. struct snd_kcontrol *kcontrol, int event)
  703. {
  704. struct snd_soc_codec *codec = w->codec;
  705. unsigned int mask = 1 << w->shift;
  706. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  707. mask, mask);
  708. return 0;
  709. }
  710. static const char *hp_mux_text[] = {
  711. "Mixer",
  712. "DAC",
  713. };
  714. #define WM8994_HP_ENUM(xname, xenum) \
  715. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  716. .info = snd_soc_info_enum_double, \
  717. .get = snd_soc_dapm_get_enum_double, \
  718. .put = wm8994_put_hp_enum, \
  719. .private_value = (unsigned long)&xenum }
  720. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  721. struct snd_ctl_elem_value *ucontrol)
  722. {
  723. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  724. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  725. struct snd_soc_codec *codec = w->codec;
  726. int ret;
  727. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  728. wm8994_update_class_w(codec);
  729. return ret;
  730. }
  731. static const struct soc_enum hpl_enum =
  732. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  733. static const struct snd_kcontrol_new hpl_mux =
  734. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  735. static const struct soc_enum hpr_enum =
  736. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  737. static const struct snd_kcontrol_new hpr_mux =
  738. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  739. static const char *adc_mux_text[] = {
  740. "ADC",
  741. "DMIC",
  742. };
  743. static const struct soc_enum adc_enum =
  744. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  745. static const struct snd_kcontrol_new adcl_mux =
  746. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  747. static const struct snd_kcontrol_new adcr_mux =
  748. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  749. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  750. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  751. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  752. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  753. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  754. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  755. };
  756. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  757. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  758. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  759. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  760. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  761. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  762. };
  763. /* Debugging; dump chip status after DAPM transitions */
  764. static int post_ev(struct snd_soc_dapm_widget *w,
  765. struct snd_kcontrol *kcontrol, int event)
  766. {
  767. struct snd_soc_codec *codec = w->codec;
  768. dev_dbg(codec->dev, "SRC status: %x\n",
  769. snd_soc_read(codec,
  770. WM8994_RATE_STATUS));
  771. return 0;
  772. }
  773. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  774. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  775. 1, 1, 0),
  776. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  777. 0, 1, 0),
  778. };
  779. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  780. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  781. 1, 1, 0),
  782. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  783. 0, 1, 0),
  784. };
  785. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  786. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  787. 1, 1, 0),
  788. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  789. 0, 1, 0),
  790. };
  791. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  792. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  793. 1, 1, 0),
  794. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  795. 0, 1, 0),
  796. };
  797. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  798. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  799. 5, 1, 0),
  800. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  801. 4, 1, 0),
  802. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  803. 2, 1, 0),
  804. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  805. 1, 1, 0),
  806. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  807. 0, 1, 0),
  808. };
  809. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  810. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  811. 5, 1, 0),
  812. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  813. 4, 1, 0),
  814. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  815. 2, 1, 0),
  816. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  817. 1, 1, 0),
  818. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  819. 0, 1, 0),
  820. };
  821. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  822. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  823. .info = snd_soc_info_volsw, \
  824. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  825. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  826. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  827. struct snd_ctl_elem_value *ucontrol)
  828. {
  829. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  830. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  831. struct snd_soc_codec *codec = w->codec;
  832. int ret;
  833. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  834. wm8994_update_class_w(codec);
  835. return ret;
  836. }
  837. static const struct snd_kcontrol_new dac1l_mix[] = {
  838. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  839. 5, 1, 0),
  840. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  841. 4, 1, 0),
  842. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  843. 2, 1, 0),
  844. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  845. 1, 1, 0),
  846. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  847. 0, 1, 0),
  848. };
  849. static const struct snd_kcontrol_new dac1r_mix[] = {
  850. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  851. 5, 1, 0),
  852. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  853. 4, 1, 0),
  854. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  855. 2, 1, 0),
  856. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  857. 1, 1, 0),
  858. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  859. 0, 1, 0),
  860. };
  861. static const char *sidetone_text[] = {
  862. "ADC/DMIC1", "DMIC2",
  863. };
  864. static const struct soc_enum sidetone1_enum =
  865. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  866. static const struct snd_kcontrol_new sidetone1_mux =
  867. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  868. static const struct soc_enum sidetone2_enum =
  869. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  870. static const struct snd_kcontrol_new sidetone2_mux =
  871. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  872. static const char *aif1dac_text[] = {
  873. "AIF1DACDAT", "AIF3DACDAT",
  874. };
  875. static const struct soc_enum aif1dac_enum =
  876. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  877. static const struct snd_kcontrol_new aif1dac_mux =
  878. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  879. static const char *aif2dac_text[] = {
  880. "AIF2DACDAT", "AIF3DACDAT",
  881. };
  882. static const struct soc_enum aif2dac_enum =
  883. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  884. static const struct snd_kcontrol_new aif2dac_mux =
  885. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  886. static const char *aif2adc_text[] = {
  887. "AIF2ADCDAT", "AIF3DACDAT",
  888. };
  889. static const struct soc_enum aif2adc_enum =
  890. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  891. static const struct snd_kcontrol_new aif2adc_mux =
  892. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  893. static const char *aif3adc_text[] = {
  894. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  895. };
  896. static const struct soc_enum wm8994_aif3adc_enum =
  897. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  898. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  899. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  900. static const struct soc_enum wm8958_aif3adc_enum =
  901. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  902. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  903. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  904. static const char *mono_pcm_out_text[] = {
  905. "None", "AIF2ADCL", "AIF2ADCR",
  906. };
  907. static const struct soc_enum mono_pcm_out_enum =
  908. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  909. static const struct snd_kcontrol_new mono_pcm_out_mux =
  910. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  911. static const char *aif2dac_src_text[] = {
  912. "AIF2", "AIF3",
  913. };
  914. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  915. static const struct soc_enum aif2dacl_src_enum =
  916. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  917. static const struct snd_kcontrol_new aif2dacl_src_mux =
  918. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  919. static const struct soc_enum aif2dacr_src_enum =
  920. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  921. static const struct snd_kcontrol_new aif2dacr_src_mux =
  922. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  923. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  924. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  925. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  926. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  928. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  929. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  930. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  931. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  932. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  933. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  934. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  935. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  936. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  937. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  938. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  939. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  940. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  941. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  942. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  943. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  944. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  945. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  946. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  947. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  948. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  949. };
  950. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  951. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  952. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  953. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  954. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  955. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  956. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  957. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  958. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  959. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  960. };
  961. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  962. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  963. dac_ev, SND_SOC_DAPM_PRE_PMU),
  964. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  965. dac_ev, SND_SOC_DAPM_PRE_PMU),
  966. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  967. dac_ev, SND_SOC_DAPM_PRE_PMU),
  968. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  969. dac_ev, SND_SOC_DAPM_PRE_PMU),
  970. };
  971. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  972. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  973. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  974. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  975. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  976. };
  977. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  978. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  979. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  980. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  981. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  982. };
  983. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  984. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  985. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  986. };
  987. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  988. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  989. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  990. SND_SOC_DAPM_INPUT("Clock"),
  991. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
  992. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  993. SND_SOC_DAPM_PRE_PMU),
  994. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  995. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  996. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  997. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  998. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  999. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1000. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1001. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1002. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1003. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1004. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1005. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1006. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1007. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1008. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1009. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1010. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1011. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1012. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1013. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1014. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1015. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1016. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1017. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1018. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1019. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1020. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1021. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1022. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1023. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1024. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1025. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1026. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1027. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1028. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1029. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1030. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1031. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1032. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1033. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1034. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1035. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1036. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1037. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1038. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1039. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1040. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1041. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1042. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1043. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1044. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1045. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1046. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1047. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1048. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1049. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1050. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1051. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1052. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1053. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1054. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1055. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1056. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1057. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1058. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1059. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1060. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1061. /* Power is done with the muxes since the ADC power also controls the
  1062. * downsampling chain, the chip will automatically manage the analogue
  1063. * specific portions.
  1064. */
  1065. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1066. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1067. SND_SOC_DAPM_POST("Debug log", post_ev),
  1068. };
  1069. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1070. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1071. };
  1072. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1073. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1074. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1075. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1076. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1077. };
  1078. static const struct snd_soc_dapm_route intercon[] = {
  1079. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1080. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1081. { "DSP1CLK", NULL, "CLK_SYS" },
  1082. { "DSP2CLK", NULL, "CLK_SYS" },
  1083. { "DSPINTCLK", NULL, "CLK_SYS" },
  1084. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1085. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1086. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1087. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1088. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1089. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1090. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1091. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1092. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1093. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1094. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1095. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1096. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1097. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1098. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1099. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1100. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1101. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1102. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1103. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1104. { "AIF2ADCL", NULL, "AIF2CLK" },
  1105. { "AIF2ADCL", NULL, "DSP2CLK" },
  1106. { "AIF2ADCR", NULL, "AIF2CLK" },
  1107. { "AIF2ADCR", NULL, "DSP2CLK" },
  1108. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1109. { "AIF2DACL", NULL, "AIF2CLK" },
  1110. { "AIF2DACL", NULL, "DSP2CLK" },
  1111. { "AIF2DACR", NULL, "AIF2CLK" },
  1112. { "AIF2DACR", NULL, "DSP2CLK" },
  1113. { "AIF2DACR", NULL, "DSPINTCLK" },
  1114. { "DMIC1L", NULL, "DMIC1DAT" },
  1115. { "DMIC1L", NULL, "CLK_SYS" },
  1116. { "DMIC1R", NULL, "DMIC1DAT" },
  1117. { "DMIC1R", NULL, "CLK_SYS" },
  1118. { "DMIC2L", NULL, "DMIC2DAT" },
  1119. { "DMIC2L", NULL, "CLK_SYS" },
  1120. { "DMIC2R", NULL, "DMIC2DAT" },
  1121. { "DMIC2R", NULL, "CLK_SYS" },
  1122. { "ADCL", NULL, "AIF1CLK" },
  1123. { "ADCL", NULL, "DSP1CLK" },
  1124. { "ADCL", NULL, "DSPINTCLK" },
  1125. { "ADCR", NULL, "AIF1CLK" },
  1126. { "ADCR", NULL, "DSP1CLK" },
  1127. { "ADCR", NULL, "DSPINTCLK" },
  1128. { "ADCL Mux", "ADC", "ADCL" },
  1129. { "ADCL Mux", "DMIC", "DMIC1L" },
  1130. { "ADCR Mux", "ADC", "ADCR" },
  1131. { "ADCR Mux", "DMIC", "DMIC1R" },
  1132. { "DAC1L", NULL, "AIF1CLK" },
  1133. { "DAC1L", NULL, "DSP1CLK" },
  1134. { "DAC1L", NULL, "DSPINTCLK" },
  1135. { "DAC1R", NULL, "AIF1CLK" },
  1136. { "DAC1R", NULL, "DSP1CLK" },
  1137. { "DAC1R", NULL, "DSPINTCLK" },
  1138. { "DAC2L", NULL, "AIF2CLK" },
  1139. { "DAC2L", NULL, "DSP2CLK" },
  1140. { "DAC2L", NULL, "DSPINTCLK" },
  1141. { "DAC2R", NULL, "AIF2DACR" },
  1142. { "DAC2R", NULL, "AIF2CLK" },
  1143. { "DAC2R", NULL, "DSP2CLK" },
  1144. { "DAC2R", NULL, "DSPINTCLK" },
  1145. { "TOCLK", NULL, "CLK_SYS" },
  1146. /* AIF1 outputs */
  1147. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1148. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1149. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1150. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1151. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1152. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1153. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1154. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1155. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1156. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1157. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1158. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1159. /* Pin level routing for AIF3 */
  1160. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1161. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1162. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1163. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1164. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1165. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1166. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1167. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1168. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1169. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1170. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1171. /* DAC1 inputs */
  1172. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1173. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1174. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1175. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1176. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1177. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1178. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1179. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1180. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1181. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1182. /* DAC2/AIF2 outputs */
  1183. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1184. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1185. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1186. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1187. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1188. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1189. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1190. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1191. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1192. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1193. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1194. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1195. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1196. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1197. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1198. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1199. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1200. /* AIF3 output */
  1201. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1202. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1203. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1204. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1205. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1206. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1207. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1208. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1209. /* Sidetone */
  1210. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1211. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1212. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1213. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1214. /* Output stages */
  1215. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1216. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1217. { "SPKL", "DAC1 Switch", "DAC1L" },
  1218. { "SPKL", "DAC2 Switch", "DAC2L" },
  1219. { "SPKR", "DAC1 Switch", "DAC1R" },
  1220. { "SPKR", "DAC2 Switch", "DAC2R" },
  1221. { "Left Headphone Mux", "DAC", "DAC1L" },
  1222. { "Right Headphone Mux", "DAC", "DAC1R" },
  1223. };
  1224. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1225. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1226. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1227. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1228. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1229. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1230. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1231. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1232. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1233. };
  1234. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1235. { "DAC1L", NULL, "DAC1L Mixer" },
  1236. { "DAC1R", NULL, "DAC1R Mixer" },
  1237. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1238. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1239. };
  1240. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1241. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1242. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1243. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1244. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1245. { "MICBIAS", NULL, "CLK_SYS" },
  1246. { "MICBIAS", NULL, "MICBIAS Supply" },
  1247. };
  1248. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1249. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1250. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1251. };
  1252. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1253. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1254. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1255. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1256. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1257. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1258. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1259. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1260. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1261. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1262. };
  1263. /* The size in bits of the FLL divide multiplied by 10
  1264. * to allow rounding later */
  1265. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1266. struct fll_div {
  1267. u16 outdiv;
  1268. u16 n;
  1269. u16 k;
  1270. u16 clk_ref_div;
  1271. u16 fll_fratio;
  1272. };
  1273. static int wm8994_get_fll_config(struct fll_div *fll,
  1274. int freq_in, int freq_out)
  1275. {
  1276. u64 Kpart;
  1277. unsigned int K, Ndiv, Nmod;
  1278. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1279. /* Scale the input frequency down to <= 13.5MHz */
  1280. fll->clk_ref_div = 0;
  1281. while (freq_in > 13500000) {
  1282. fll->clk_ref_div++;
  1283. freq_in /= 2;
  1284. if (fll->clk_ref_div > 3)
  1285. return -EINVAL;
  1286. }
  1287. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1288. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1289. fll->outdiv = 3;
  1290. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1291. fll->outdiv++;
  1292. if (fll->outdiv > 63)
  1293. return -EINVAL;
  1294. }
  1295. freq_out *= fll->outdiv + 1;
  1296. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1297. if (freq_in > 1000000) {
  1298. fll->fll_fratio = 0;
  1299. } else if (freq_in > 256000) {
  1300. fll->fll_fratio = 1;
  1301. freq_in *= 2;
  1302. } else if (freq_in > 128000) {
  1303. fll->fll_fratio = 2;
  1304. freq_in *= 4;
  1305. } else if (freq_in > 64000) {
  1306. fll->fll_fratio = 3;
  1307. freq_in *= 8;
  1308. } else {
  1309. fll->fll_fratio = 4;
  1310. freq_in *= 16;
  1311. }
  1312. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1313. /* Now, calculate N.K */
  1314. Ndiv = freq_out / freq_in;
  1315. fll->n = Ndiv;
  1316. Nmod = freq_out % freq_in;
  1317. pr_debug("Nmod=%d\n", Nmod);
  1318. /* Calculate fractional part - scale up so we can round. */
  1319. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1320. do_div(Kpart, freq_in);
  1321. K = Kpart & 0xFFFFFFFF;
  1322. if ((K % 10) >= 5)
  1323. K += 5;
  1324. /* Move down to proper range now rounding is done */
  1325. fll->k = K / 10;
  1326. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1327. return 0;
  1328. }
  1329. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1330. unsigned int freq_in, unsigned int freq_out)
  1331. {
  1332. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1333. int reg_offset, ret;
  1334. struct fll_div fll;
  1335. u16 reg, aif1, aif2;
  1336. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1337. & WM8994_AIF1CLK_ENA;
  1338. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1339. & WM8994_AIF2CLK_ENA;
  1340. switch (id) {
  1341. case WM8994_FLL1:
  1342. reg_offset = 0;
  1343. id = 0;
  1344. break;
  1345. case WM8994_FLL2:
  1346. reg_offset = 0x20;
  1347. id = 1;
  1348. break;
  1349. default:
  1350. return -EINVAL;
  1351. }
  1352. switch (src) {
  1353. case 0:
  1354. /* Allow no source specification when stopping */
  1355. if (freq_out)
  1356. return -EINVAL;
  1357. src = wm8994->fll[id].src;
  1358. break;
  1359. case WM8994_FLL_SRC_MCLK1:
  1360. case WM8994_FLL_SRC_MCLK2:
  1361. case WM8994_FLL_SRC_LRCLK:
  1362. case WM8994_FLL_SRC_BCLK:
  1363. break;
  1364. default:
  1365. return -EINVAL;
  1366. }
  1367. /* Are we changing anything? */
  1368. if (wm8994->fll[id].src == src &&
  1369. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1370. return 0;
  1371. /* If we're stopping the FLL redo the old config - no
  1372. * registers will actually be written but we avoid GCC flow
  1373. * analysis bugs spewing warnings.
  1374. */
  1375. if (freq_out)
  1376. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1377. else
  1378. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1379. wm8994->fll[id].out);
  1380. if (ret < 0)
  1381. return ret;
  1382. /* Gate the AIF clocks while we reclock */
  1383. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1384. WM8994_AIF1CLK_ENA, 0);
  1385. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1386. WM8994_AIF2CLK_ENA, 0);
  1387. /* We always need to disable the FLL while reconfiguring */
  1388. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1389. WM8994_FLL1_ENA, 0);
  1390. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1391. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1392. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1393. WM8994_FLL1_OUTDIV_MASK |
  1394. WM8994_FLL1_FRATIO_MASK, reg);
  1395. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1396. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1397. WM8994_FLL1_N_MASK,
  1398. fll.n << WM8994_FLL1_N_SHIFT);
  1399. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1400. WM8994_FLL1_REFCLK_DIV_MASK |
  1401. WM8994_FLL1_REFCLK_SRC_MASK,
  1402. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1403. (src - 1));
  1404. /* Enable (with fractional mode if required) */
  1405. if (freq_out) {
  1406. if (fll.k)
  1407. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1408. else
  1409. reg = WM8994_FLL1_ENA;
  1410. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1411. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1412. reg);
  1413. msleep(5);
  1414. }
  1415. wm8994->fll[id].in = freq_in;
  1416. wm8994->fll[id].out = freq_out;
  1417. wm8994->fll[id].src = src;
  1418. /* Enable any gated AIF clocks */
  1419. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1420. WM8994_AIF1CLK_ENA, aif1);
  1421. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1422. WM8994_AIF2CLK_ENA, aif2);
  1423. configure_clock(codec);
  1424. return 0;
  1425. }
  1426. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1427. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1428. unsigned int freq_in, unsigned int freq_out)
  1429. {
  1430. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1431. }
  1432. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1433. int clk_id, unsigned int freq, int dir)
  1434. {
  1435. struct snd_soc_codec *codec = dai->codec;
  1436. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1437. int i;
  1438. switch (dai->id) {
  1439. case 1:
  1440. case 2:
  1441. break;
  1442. default:
  1443. /* AIF3 shares clocking with AIF1/2 */
  1444. return -EINVAL;
  1445. }
  1446. switch (clk_id) {
  1447. case WM8994_SYSCLK_MCLK1:
  1448. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1449. wm8994->mclk[0] = freq;
  1450. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1451. dai->id, freq);
  1452. break;
  1453. case WM8994_SYSCLK_MCLK2:
  1454. /* TODO: Set GPIO AF */
  1455. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1456. wm8994->mclk[1] = freq;
  1457. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1458. dai->id, freq);
  1459. break;
  1460. case WM8994_SYSCLK_FLL1:
  1461. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1462. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1463. break;
  1464. case WM8994_SYSCLK_FLL2:
  1465. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1466. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1467. break;
  1468. case WM8994_SYSCLK_OPCLK:
  1469. /* Special case - a division (times 10) is given and
  1470. * no effect on main clocking.
  1471. */
  1472. if (freq) {
  1473. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1474. if (opclk_divs[i] == freq)
  1475. break;
  1476. if (i == ARRAY_SIZE(opclk_divs))
  1477. return -EINVAL;
  1478. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1479. WM8994_OPCLK_DIV_MASK, i);
  1480. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1481. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1482. } else {
  1483. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1484. WM8994_OPCLK_ENA, 0);
  1485. }
  1486. default:
  1487. return -EINVAL;
  1488. }
  1489. configure_clock(codec);
  1490. return 0;
  1491. }
  1492. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1493. enum snd_soc_bias_level level)
  1494. {
  1495. struct wm8994 *control = codec->control_data;
  1496. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1497. switch (level) {
  1498. case SND_SOC_BIAS_ON:
  1499. break;
  1500. case SND_SOC_BIAS_PREPARE:
  1501. /* VMID=2x40k */
  1502. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1503. WM8994_VMID_SEL_MASK, 0x2);
  1504. break;
  1505. case SND_SOC_BIAS_STANDBY:
  1506. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1507. pm_runtime_get_sync(codec->dev);
  1508. switch (control->type) {
  1509. case WM8994:
  1510. if (wm8994->revision < 4) {
  1511. /* Tweak DC servo and DSP
  1512. * configuration for improved
  1513. * performance. */
  1514. snd_soc_write(codec, 0x102, 0x3);
  1515. snd_soc_write(codec, 0x56, 0x3);
  1516. snd_soc_write(codec, 0x817, 0);
  1517. snd_soc_write(codec, 0x102, 0);
  1518. }
  1519. break;
  1520. case WM8958:
  1521. if (wm8994->revision == 0) {
  1522. /* Optimise performance for rev A */
  1523. snd_soc_write(codec, 0x102, 0x3);
  1524. snd_soc_write(codec, 0xcb, 0x81);
  1525. snd_soc_write(codec, 0x817, 0);
  1526. snd_soc_write(codec, 0x102, 0);
  1527. snd_soc_update_bits(codec,
  1528. WM8958_CHARGE_PUMP_2,
  1529. WM8958_CP_DISCH,
  1530. WM8958_CP_DISCH);
  1531. }
  1532. break;
  1533. }
  1534. /* Discharge LINEOUT1 & 2 */
  1535. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1536. WM8994_LINEOUT1_DISCH |
  1537. WM8994_LINEOUT2_DISCH,
  1538. WM8994_LINEOUT1_DISCH |
  1539. WM8994_LINEOUT2_DISCH);
  1540. /* Startup bias, VMID ramp & buffer */
  1541. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1542. WM8994_STARTUP_BIAS_ENA |
  1543. WM8994_VMID_BUF_ENA |
  1544. WM8994_VMID_RAMP_MASK,
  1545. WM8994_STARTUP_BIAS_ENA |
  1546. WM8994_VMID_BUF_ENA |
  1547. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1548. /* Main bias enable, VMID=2x40k */
  1549. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1550. WM8994_BIAS_ENA |
  1551. WM8994_VMID_SEL_MASK,
  1552. WM8994_BIAS_ENA | 0x2);
  1553. msleep(20);
  1554. }
  1555. /* VMID=2x500k */
  1556. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1557. WM8994_VMID_SEL_MASK, 0x4);
  1558. break;
  1559. case SND_SOC_BIAS_OFF:
  1560. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1561. /* Switch over to startup biases */
  1562. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1563. WM8994_BIAS_SRC |
  1564. WM8994_STARTUP_BIAS_ENA |
  1565. WM8994_VMID_BUF_ENA |
  1566. WM8994_VMID_RAMP_MASK,
  1567. WM8994_BIAS_SRC |
  1568. WM8994_STARTUP_BIAS_ENA |
  1569. WM8994_VMID_BUF_ENA |
  1570. (1 << WM8994_VMID_RAMP_SHIFT));
  1571. /* Disable main biases */
  1572. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1573. WM8994_BIAS_ENA |
  1574. WM8994_VMID_SEL_MASK, 0);
  1575. /* Discharge line */
  1576. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1577. WM8994_LINEOUT1_DISCH |
  1578. WM8994_LINEOUT2_DISCH,
  1579. WM8994_LINEOUT1_DISCH |
  1580. WM8994_LINEOUT2_DISCH);
  1581. msleep(5);
  1582. /* Switch off startup biases */
  1583. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1584. WM8994_BIAS_SRC |
  1585. WM8994_STARTUP_BIAS_ENA |
  1586. WM8994_VMID_BUF_ENA |
  1587. WM8994_VMID_RAMP_MASK, 0);
  1588. wm8994->cur_fw = NULL;
  1589. pm_runtime_put(codec->dev);
  1590. }
  1591. break;
  1592. }
  1593. codec->dapm.bias_level = level;
  1594. return 0;
  1595. }
  1596. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1597. {
  1598. struct snd_soc_codec *codec = dai->codec;
  1599. struct wm8994 *control = codec->control_data;
  1600. int ms_reg;
  1601. int aif1_reg;
  1602. int ms = 0;
  1603. int aif1 = 0;
  1604. switch (dai->id) {
  1605. case 1:
  1606. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1607. aif1_reg = WM8994_AIF1_CONTROL_1;
  1608. break;
  1609. case 2:
  1610. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1611. aif1_reg = WM8994_AIF2_CONTROL_1;
  1612. break;
  1613. default:
  1614. return -EINVAL;
  1615. }
  1616. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1617. case SND_SOC_DAIFMT_CBS_CFS:
  1618. break;
  1619. case SND_SOC_DAIFMT_CBM_CFM:
  1620. ms = WM8994_AIF1_MSTR;
  1621. break;
  1622. default:
  1623. return -EINVAL;
  1624. }
  1625. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1626. case SND_SOC_DAIFMT_DSP_B:
  1627. aif1 |= WM8994_AIF1_LRCLK_INV;
  1628. case SND_SOC_DAIFMT_DSP_A:
  1629. aif1 |= 0x18;
  1630. break;
  1631. case SND_SOC_DAIFMT_I2S:
  1632. aif1 |= 0x10;
  1633. break;
  1634. case SND_SOC_DAIFMT_RIGHT_J:
  1635. break;
  1636. case SND_SOC_DAIFMT_LEFT_J:
  1637. aif1 |= 0x8;
  1638. break;
  1639. default:
  1640. return -EINVAL;
  1641. }
  1642. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1643. case SND_SOC_DAIFMT_DSP_A:
  1644. case SND_SOC_DAIFMT_DSP_B:
  1645. /* frame inversion not valid for DSP modes */
  1646. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1647. case SND_SOC_DAIFMT_NB_NF:
  1648. break;
  1649. case SND_SOC_DAIFMT_IB_NF:
  1650. aif1 |= WM8994_AIF1_BCLK_INV;
  1651. break;
  1652. default:
  1653. return -EINVAL;
  1654. }
  1655. break;
  1656. case SND_SOC_DAIFMT_I2S:
  1657. case SND_SOC_DAIFMT_RIGHT_J:
  1658. case SND_SOC_DAIFMT_LEFT_J:
  1659. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1660. case SND_SOC_DAIFMT_NB_NF:
  1661. break;
  1662. case SND_SOC_DAIFMT_IB_IF:
  1663. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1664. break;
  1665. case SND_SOC_DAIFMT_IB_NF:
  1666. aif1 |= WM8994_AIF1_BCLK_INV;
  1667. break;
  1668. case SND_SOC_DAIFMT_NB_IF:
  1669. aif1 |= WM8994_AIF1_LRCLK_INV;
  1670. break;
  1671. default:
  1672. return -EINVAL;
  1673. }
  1674. break;
  1675. default:
  1676. return -EINVAL;
  1677. }
  1678. /* The AIF2 format configuration needs to be mirrored to AIF3
  1679. * on WM8958 if it's in use so just do it all the time. */
  1680. if (control->type == WM8958 && dai->id == 2)
  1681. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1682. WM8994_AIF1_LRCLK_INV |
  1683. WM8958_AIF3_FMT_MASK, aif1);
  1684. snd_soc_update_bits(codec, aif1_reg,
  1685. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1686. WM8994_AIF1_FMT_MASK,
  1687. aif1);
  1688. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1689. ms);
  1690. return 0;
  1691. }
  1692. static struct {
  1693. int val, rate;
  1694. } srs[] = {
  1695. { 0, 8000 },
  1696. { 1, 11025 },
  1697. { 2, 12000 },
  1698. { 3, 16000 },
  1699. { 4, 22050 },
  1700. { 5, 24000 },
  1701. { 6, 32000 },
  1702. { 7, 44100 },
  1703. { 8, 48000 },
  1704. { 9, 88200 },
  1705. { 10, 96000 },
  1706. };
  1707. static int fs_ratios[] = {
  1708. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1709. };
  1710. static int bclk_divs[] = {
  1711. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1712. 640, 880, 960, 1280, 1760, 1920
  1713. };
  1714. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1715. struct snd_pcm_hw_params *params,
  1716. struct snd_soc_dai *dai)
  1717. {
  1718. struct snd_soc_codec *codec = dai->codec;
  1719. struct wm8994 *control = codec->control_data;
  1720. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1721. int aif1_reg;
  1722. int aif2_reg;
  1723. int bclk_reg;
  1724. int lrclk_reg;
  1725. int rate_reg;
  1726. int aif1 = 0;
  1727. int aif2 = 0;
  1728. int bclk = 0;
  1729. int lrclk = 0;
  1730. int rate_val = 0;
  1731. int id = dai->id - 1;
  1732. int i, cur_val, best_val, bclk_rate, best;
  1733. switch (dai->id) {
  1734. case 1:
  1735. aif1_reg = WM8994_AIF1_CONTROL_1;
  1736. aif2_reg = WM8994_AIF1_CONTROL_2;
  1737. bclk_reg = WM8994_AIF1_BCLK;
  1738. rate_reg = WM8994_AIF1_RATE;
  1739. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1740. wm8994->lrclk_shared[0]) {
  1741. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1742. } else {
  1743. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1744. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1745. }
  1746. break;
  1747. case 2:
  1748. aif1_reg = WM8994_AIF2_CONTROL_1;
  1749. aif2_reg = WM8994_AIF2_CONTROL_2;
  1750. bclk_reg = WM8994_AIF2_BCLK;
  1751. rate_reg = WM8994_AIF2_RATE;
  1752. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1753. wm8994->lrclk_shared[1]) {
  1754. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1755. } else {
  1756. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1757. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1758. }
  1759. break;
  1760. case 3:
  1761. switch (control->type) {
  1762. case WM8958:
  1763. aif1_reg = WM8958_AIF3_CONTROL_1;
  1764. break;
  1765. default:
  1766. return 0;
  1767. }
  1768. default:
  1769. return -EINVAL;
  1770. }
  1771. bclk_rate = params_rate(params) * 2;
  1772. switch (params_format(params)) {
  1773. case SNDRV_PCM_FORMAT_S16_LE:
  1774. bclk_rate *= 16;
  1775. break;
  1776. case SNDRV_PCM_FORMAT_S20_3LE:
  1777. bclk_rate *= 20;
  1778. aif1 |= 0x20;
  1779. break;
  1780. case SNDRV_PCM_FORMAT_S24_LE:
  1781. bclk_rate *= 24;
  1782. aif1 |= 0x40;
  1783. break;
  1784. case SNDRV_PCM_FORMAT_S32_LE:
  1785. bclk_rate *= 32;
  1786. aif1 |= 0x60;
  1787. break;
  1788. default:
  1789. return -EINVAL;
  1790. }
  1791. /* Try to find an appropriate sample rate; look for an exact match. */
  1792. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1793. if (srs[i].rate == params_rate(params))
  1794. break;
  1795. if (i == ARRAY_SIZE(srs))
  1796. return -EINVAL;
  1797. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1798. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1799. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1800. dai->id, wm8994->aifclk[id], bclk_rate);
  1801. if (params_channels(params) == 1 &&
  1802. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1803. aif2 |= WM8994_AIF1_MONO;
  1804. if (wm8994->aifclk[id] == 0) {
  1805. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1806. return -EINVAL;
  1807. }
  1808. /* AIFCLK/fs ratio; look for a close match in either direction */
  1809. best = 0;
  1810. best_val = abs((fs_ratios[0] * params_rate(params))
  1811. - wm8994->aifclk[id]);
  1812. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1813. cur_val = abs((fs_ratios[i] * params_rate(params))
  1814. - wm8994->aifclk[id]);
  1815. if (cur_val >= best_val)
  1816. continue;
  1817. best = i;
  1818. best_val = cur_val;
  1819. }
  1820. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1821. dai->id, fs_ratios[best]);
  1822. rate_val |= best;
  1823. /* We may not get quite the right frequency if using
  1824. * approximate clocks so look for the closest match that is
  1825. * higher than the target (we need to ensure that there enough
  1826. * BCLKs to clock out the samples).
  1827. */
  1828. best = 0;
  1829. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1830. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1831. if (cur_val < 0) /* BCLK table is sorted */
  1832. break;
  1833. best = i;
  1834. }
  1835. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1836. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1837. bclk_divs[best], bclk_rate);
  1838. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1839. lrclk = bclk_rate / params_rate(params);
  1840. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1841. lrclk, bclk_rate / lrclk);
  1842. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1843. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1844. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1845. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1846. lrclk);
  1847. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1848. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1849. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1850. switch (dai->id) {
  1851. case 1:
  1852. wm8994->dac_rates[0] = params_rate(params);
  1853. wm8994_set_retune_mobile(codec, 0);
  1854. wm8994_set_retune_mobile(codec, 1);
  1855. break;
  1856. case 2:
  1857. wm8994->dac_rates[1] = params_rate(params);
  1858. wm8994_set_retune_mobile(codec, 2);
  1859. break;
  1860. }
  1861. }
  1862. return 0;
  1863. }
  1864. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1865. struct snd_pcm_hw_params *params,
  1866. struct snd_soc_dai *dai)
  1867. {
  1868. struct snd_soc_codec *codec = dai->codec;
  1869. struct wm8994 *control = codec->control_data;
  1870. int aif1_reg;
  1871. int aif1 = 0;
  1872. switch (dai->id) {
  1873. case 3:
  1874. switch (control->type) {
  1875. case WM8958:
  1876. aif1_reg = WM8958_AIF3_CONTROL_1;
  1877. break;
  1878. default:
  1879. return 0;
  1880. }
  1881. default:
  1882. return 0;
  1883. }
  1884. switch (params_format(params)) {
  1885. case SNDRV_PCM_FORMAT_S16_LE:
  1886. break;
  1887. case SNDRV_PCM_FORMAT_S20_3LE:
  1888. aif1 |= 0x20;
  1889. break;
  1890. case SNDRV_PCM_FORMAT_S24_LE:
  1891. aif1 |= 0x40;
  1892. break;
  1893. case SNDRV_PCM_FORMAT_S32_LE:
  1894. aif1 |= 0x60;
  1895. break;
  1896. default:
  1897. return -EINVAL;
  1898. }
  1899. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1900. }
  1901. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1902. {
  1903. struct snd_soc_codec *codec = codec_dai->codec;
  1904. int mute_reg;
  1905. int reg;
  1906. switch (codec_dai->id) {
  1907. case 1:
  1908. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1909. break;
  1910. case 2:
  1911. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1912. break;
  1913. default:
  1914. return -EINVAL;
  1915. }
  1916. if (mute)
  1917. reg = WM8994_AIF1DAC1_MUTE;
  1918. else
  1919. reg = 0;
  1920. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1921. return 0;
  1922. }
  1923. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1924. {
  1925. struct snd_soc_codec *codec = codec_dai->codec;
  1926. int reg, val, mask;
  1927. switch (codec_dai->id) {
  1928. case 1:
  1929. reg = WM8994_AIF1_MASTER_SLAVE;
  1930. mask = WM8994_AIF1_TRI;
  1931. break;
  1932. case 2:
  1933. reg = WM8994_AIF2_MASTER_SLAVE;
  1934. mask = WM8994_AIF2_TRI;
  1935. break;
  1936. case 3:
  1937. reg = WM8994_POWER_MANAGEMENT_6;
  1938. mask = WM8994_AIF3_TRI;
  1939. break;
  1940. default:
  1941. return -EINVAL;
  1942. }
  1943. if (tristate)
  1944. val = mask;
  1945. else
  1946. val = 0;
  1947. return snd_soc_update_bits(codec, reg, mask, val);
  1948. }
  1949. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1950. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1951. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1952. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1953. .set_sysclk = wm8994_set_dai_sysclk,
  1954. .set_fmt = wm8994_set_dai_fmt,
  1955. .hw_params = wm8994_hw_params,
  1956. .digital_mute = wm8994_aif_mute,
  1957. .set_pll = wm8994_set_fll,
  1958. .set_tristate = wm8994_set_tristate,
  1959. };
  1960. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1961. .set_sysclk = wm8994_set_dai_sysclk,
  1962. .set_fmt = wm8994_set_dai_fmt,
  1963. .hw_params = wm8994_hw_params,
  1964. .digital_mute = wm8994_aif_mute,
  1965. .set_pll = wm8994_set_fll,
  1966. .set_tristate = wm8994_set_tristate,
  1967. };
  1968. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1969. .hw_params = wm8994_aif3_hw_params,
  1970. .set_tristate = wm8994_set_tristate,
  1971. };
  1972. static struct snd_soc_dai_driver wm8994_dai[] = {
  1973. {
  1974. .name = "wm8994-aif1",
  1975. .id = 1,
  1976. .playback = {
  1977. .stream_name = "AIF1 Playback",
  1978. .channels_min = 1,
  1979. .channels_max = 2,
  1980. .rates = WM8994_RATES,
  1981. .formats = WM8994_FORMATS,
  1982. },
  1983. .capture = {
  1984. .stream_name = "AIF1 Capture",
  1985. .channels_min = 1,
  1986. .channels_max = 2,
  1987. .rates = WM8994_RATES,
  1988. .formats = WM8994_FORMATS,
  1989. },
  1990. .ops = &wm8994_aif1_dai_ops,
  1991. },
  1992. {
  1993. .name = "wm8994-aif2",
  1994. .id = 2,
  1995. .playback = {
  1996. .stream_name = "AIF2 Playback",
  1997. .channels_min = 1,
  1998. .channels_max = 2,
  1999. .rates = WM8994_RATES,
  2000. .formats = WM8994_FORMATS,
  2001. },
  2002. .capture = {
  2003. .stream_name = "AIF2 Capture",
  2004. .channels_min = 1,
  2005. .channels_max = 2,
  2006. .rates = WM8994_RATES,
  2007. .formats = WM8994_FORMATS,
  2008. },
  2009. .ops = &wm8994_aif2_dai_ops,
  2010. },
  2011. {
  2012. .name = "wm8994-aif3",
  2013. .id = 3,
  2014. .playback = {
  2015. .stream_name = "AIF3 Playback",
  2016. .channels_min = 1,
  2017. .channels_max = 2,
  2018. .rates = WM8994_RATES,
  2019. .formats = WM8994_FORMATS,
  2020. },
  2021. .capture = {
  2022. .stream_name = "AIF3 Capture",
  2023. .channels_min = 1,
  2024. .channels_max = 2,
  2025. .rates = WM8994_RATES,
  2026. .formats = WM8994_FORMATS,
  2027. },
  2028. .ops = &wm8994_aif3_dai_ops,
  2029. }
  2030. };
  2031. #ifdef CONFIG_PM
  2032. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2033. {
  2034. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2035. struct wm8994 *control = codec->control_data;
  2036. int i, ret;
  2037. switch (control->type) {
  2038. case WM8994:
  2039. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2040. break;
  2041. case WM8958:
  2042. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2043. WM8958_MICD_ENA, 0);
  2044. break;
  2045. }
  2046. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2047. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2048. sizeof(struct wm8994_fll_config));
  2049. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2050. if (ret < 0)
  2051. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2052. i + 1, ret);
  2053. }
  2054. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2055. return 0;
  2056. }
  2057. static int wm8994_resume(struct snd_soc_codec *codec)
  2058. {
  2059. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2060. struct wm8994 *control = codec->control_data;
  2061. int i, ret;
  2062. unsigned int val, mask;
  2063. if (wm8994->revision < 4) {
  2064. /* force a HW read */
  2065. val = wm8994_reg_read(codec->control_data,
  2066. WM8994_POWER_MANAGEMENT_5);
  2067. /* modify the cache only */
  2068. codec->cache_only = 1;
  2069. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2070. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2071. val &= mask;
  2072. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2073. mask, val);
  2074. codec->cache_only = 0;
  2075. }
  2076. /* Restore the registers */
  2077. ret = snd_soc_cache_sync(codec);
  2078. if (ret != 0)
  2079. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2080. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2081. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2082. if (!wm8994->fll_suspend[i].out)
  2083. continue;
  2084. ret = _wm8994_set_fll(codec, i + 1,
  2085. wm8994->fll_suspend[i].src,
  2086. wm8994->fll_suspend[i].in,
  2087. wm8994->fll_suspend[i].out);
  2088. if (ret < 0)
  2089. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2090. i + 1, ret);
  2091. }
  2092. switch (control->type) {
  2093. case WM8994:
  2094. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2095. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2096. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2097. break;
  2098. case WM8958:
  2099. if (wm8994->jack_cb)
  2100. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2101. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2102. break;
  2103. }
  2104. return 0;
  2105. }
  2106. #else
  2107. #define wm8994_suspend NULL
  2108. #define wm8994_resume NULL
  2109. #endif
  2110. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2111. {
  2112. struct snd_soc_codec *codec = wm8994->codec;
  2113. struct wm8994_pdata *pdata = wm8994->pdata;
  2114. struct snd_kcontrol_new controls[] = {
  2115. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2116. wm8994->retune_mobile_enum,
  2117. wm8994_get_retune_mobile_enum,
  2118. wm8994_put_retune_mobile_enum),
  2119. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2120. wm8994->retune_mobile_enum,
  2121. wm8994_get_retune_mobile_enum,
  2122. wm8994_put_retune_mobile_enum),
  2123. SOC_ENUM_EXT("AIF2 EQ Mode",
  2124. wm8994->retune_mobile_enum,
  2125. wm8994_get_retune_mobile_enum,
  2126. wm8994_put_retune_mobile_enum),
  2127. };
  2128. int ret, i, j;
  2129. const char **t;
  2130. /* We need an array of texts for the enum API but the number
  2131. * of texts is likely to be less than the number of
  2132. * configurations due to the sample rate dependency of the
  2133. * configurations. */
  2134. wm8994->num_retune_mobile_texts = 0;
  2135. wm8994->retune_mobile_texts = NULL;
  2136. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2137. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2138. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2139. wm8994->retune_mobile_texts[j]) == 0)
  2140. break;
  2141. }
  2142. if (j != wm8994->num_retune_mobile_texts)
  2143. continue;
  2144. /* Expand the array... */
  2145. t = krealloc(wm8994->retune_mobile_texts,
  2146. sizeof(char *) *
  2147. (wm8994->num_retune_mobile_texts + 1),
  2148. GFP_KERNEL);
  2149. if (t == NULL)
  2150. continue;
  2151. /* ...store the new entry... */
  2152. t[wm8994->num_retune_mobile_texts] =
  2153. pdata->retune_mobile_cfgs[i].name;
  2154. /* ...and remember the new version. */
  2155. wm8994->num_retune_mobile_texts++;
  2156. wm8994->retune_mobile_texts = t;
  2157. }
  2158. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2159. wm8994->num_retune_mobile_texts);
  2160. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2161. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2162. ret = snd_soc_add_controls(wm8994->codec, controls,
  2163. ARRAY_SIZE(controls));
  2164. if (ret != 0)
  2165. dev_err(wm8994->codec->dev,
  2166. "Failed to add ReTune Mobile controls: %d\n", ret);
  2167. }
  2168. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2169. {
  2170. struct snd_soc_codec *codec = wm8994->codec;
  2171. struct wm8994_pdata *pdata = wm8994->pdata;
  2172. int ret, i;
  2173. if (!pdata)
  2174. return;
  2175. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2176. pdata->lineout2_diff,
  2177. pdata->lineout1fb,
  2178. pdata->lineout2fb,
  2179. pdata->jd_scthr,
  2180. pdata->jd_thr,
  2181. pdata->micbias1_lvl,
  2182. pdata->micbias2_lvl);
  2183. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2184. if (pdata->num_drc_cfgs) {
  2185. struct snd_kcontrol_new controls[] = {
  2186. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2187. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2188. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2189. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2190. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2191. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2192. };
  2193. /* We need an array of texts for the enum API */
  2194. wm8994->drc_texts = kmalloc(sizeof(char *)
  2195. * pdata->num_drc_cfgs, GFP_KERNEL);
  2196. if (!wm8994->drc_texts) {
  2197. dev_err(wm8994->codec->dev,
  2198. "Failed to allocate %d DRC config texts\n",
  2199. pdata->num_drc_cfgs);
  2200. return;
  2201. }
  2202. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2203. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2204. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2205. wm8994->drc_enum.texts = wm8994->drc_texts;
  2206. ret = snd_soc_add_controls(wm8994->codec, controls,
  2207. ARRAY_SIZE(controls));
  2208. if (ret != 0)
  2209. dev_err(wm8994->codec->dev,
  2210. "Failed to add DRC mode controls: %d\n", ret);
  2211. for (i = 0; i < WM8994_NUM_DRC; i++)
  2212. wm8994_set_drc(codec, i);
  2213. }
  2214. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2215. pdata->num_retune_mobile_cfgs);
  2216. if (pdata->num_retune_mobile_cfgs)
  2217. wm8994_handle_retune_mobile_pdata(wm8994);
  2218. else
  2219. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2220. ARRAY_SIZE(wm8994_eq_controls));
  2221. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2222. if (pdata->micbias[i]) {
  2223. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2224. pdata->micbias[i] & 0xffff);
  2225. }
  2226. }
  2227. }
  2228. /**
  2229. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2230. *
  2231. * @codec: WM8994 codec
  2232. * @jack: jack to report detection events on
  2233. * @micbias: microphone bias to detect on
  2234. * @det: value to report for presence detection
  2235. * @shrt: value to report for short detection
  2236. *
  2237. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2238. * being used to bring out signals to the processor then only platform
  2239. * data configuration is needed for WM8994 and processor GPIOs should
  2240. * be configured using snd_soc_jack_add_gpios() instead.
  2241. *
  2242. * Configuration of detection levels is available via the micbias1_lvl
  2243. * and micbias2_lvl platform data members.
  2244. */
  2245. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2246. int micbias, int det, int shrt)
  2247. {
  2248. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2249. struct wm8994_micdet *micdet;
  2250. struct wm8994 *control = codec->control_data;
  2251. int reg;
  2252. if (control->type != WM8994)
  2253. return -EINVAL;
  2254. switch (micbias) {
  2255. case 1:
  2256. micdet = &wm8994->micdet[0];
  2257. break;
  2258. case 2:
  2259. micdet = &wm8994->micdet[1];
  2260. break;
  2261. default:
  2262. return -EINVAL;
  2263. }
  2264. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2265. micbias, det, shrt);
  2266. /* Store the configuration */
  2267. micdet->jack = jack;
  2268. micdet->det = det;
  2269. micdet->shrt = shrt;
  2270. /* If either of the jacks is set up then enable detection */
  2271. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2272. reg = WM8994_MICD_ENA;
  2273. else
  2274. reg = 0;
  2275. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2276. return 0;
  2277. }
  2278. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2279. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2280. {
  2281. struct wm8994_priv *priv = data;
  2282. struct snd_soc_codec *codec = priv->codec;
  2283. int reg;
  2284. int report;
  2285. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2286. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2287. #endif
  2288. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2289. if (reg < 0) {
  2290. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2291. reg);
  2292. return IRQ_HANDLED;
  2293. }
  2294. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2295. report = 0;
  2296. if (reg & WM8994_MIC1_DET_STS)
  2297. report |= priv->micdet[0].det;
  2298. if (reg & WM8994_MIC1_SHRT_STS)
  2299. report |= priv->micdet[0].shrt;
  2300. snd_soc_jack_report(priv->micdet[0].jack, report,
  2301. priv->micdet[0].det | priv->micdet[0].shrt);
  2302. report = 0;
  2303. if (reg & WM8994_MIC2_DET_STS)
  2304. report |= priv->micdet[1].det;
  2305. if (reg & WM8994_MIC2_SHRT_STS)
  2306. report |= priv->micdet[1].shrt;
  2307. snd_soc_jack_report(priv->micdet[1].jack, report,
  2308. priv->micdet[1].det | priv->micdet[1].shrt);
  2309. return IRQ_HANDLED;
  2310. }
  2311. /* Default microphone detection handler for WM8958 - the user can
  2312. * override this if they wish.
  2313. */
  2314. static void wm8958_default_micdet(u16 status, void *data)
  2315. {
  2316. struct snd_soc_codec *codec = data;
  2317. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2318. int report = 0;
  2319. /* If nothing present then clear our statuses */
  2320. if (!(status & WM8958_MICD_STS))
  2321. goto done;
  2322. report = SND_JACK_MICROPHONE;
  2323. /* Everything else is buttons; just assign slots */
  2324. if (status & 0x1c0)
  2325. report |= SND_JACK_BTN_0;
  2326. done:
  2327. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2328. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2329. }
  2330. /**
  2331. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2332. *
  2333. * @codec: WM8958 codec
  2334. * @jack: jack to report detection events on
  2335. *
  2336. * Enable microphone detection functionality for the WM8958. By
  2337. * default simple detection which supports the detection of up to 6
  2338. * buttons plus video and microphone functionality is supported.
  2339. *
  2340. * The WM8958 has an advanced jack detection facility which is able to
  2341. * support complex accessory detection, especially when used in
  2342. * conjunction with external circuitry. In order to provide maximum
  2343. * flexiblity a callback is provided which allows a completely custom
  2344. * detection algorithm.
  2345. */
  2346. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2347. wm8958_micdet_cb cb, void *cb_data)
  2348. {
  2349. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2350. struct wm8994 *control = codec->control_data;
  2351. if (control->type != WM8958)
  2352. return -EINVAL;
  2353. if (jack) {
  2354. if (!cb) {
  2355. dev_dbg(codec->dev, "Using default micdet callback\n");
  2356. cb = wm8958_default_micdet;
  2357. cb_data = codec;
  2358. }
  2359. wm8994->micdet[0].jack = jack;
  2360. wm8994->jack_cb = cb;
  2361. wm8994->jack_cb_data = cb_data;
  2362. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2363. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2364. } else {
  2365. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2366. WM8958_MICD_ENA, 0);
  2367. }
  2368. return 0;
  2369. }
  2370. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2371. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2372. {
  2373. struct wm8994_priv *wm8994 = data;
  2374. struct snd_soc_codec *codec = wm8994->codec;
  2375. int reg;
  2376. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2377. if (reg < 0) {
  2378. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2379. reg);
  2380. return IRQ_NONE;
  2381. }
  2382. if (!(reg & WM8958_MICD_VALID)) {
  2383. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2384. goto out;
  2385. }
  2386. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2387. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2388. #endif
  2389. if (wm8994->jack_cb)
  2390. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2391. else
  2392. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2393. out:
  2394. return IRQ_HANDLED;
  2395. }
  2396. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2397. {
  2398. struct wm8994 *control;
  2399. struct wm8994_priv *wm8994;
  2400. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2401. int ret, i;
  2402. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2403. control = codec->control_data;
  2404. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2405. if (wm8994 == NULL)
  2406. return -ENOMEM;
  2407. snd_soc_codec_set_drvdata(codec, wm8994);
  2408. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2409. wm8994->codec = codec;
  2410. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2411. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2412. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2413. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2414. WM8994_IRQ_MIC1_DET;
  2415. pm_runtime_enable(codec->dev);
  2416. pm_runtime_resume(codec->dev);
  2417. /* Read our current status back from the chip - we don't want to
  2418. * reset as this may interfere with the GPIO or LDO operation. */
  2419. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2420. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2421. continue;
  2422. ret = wm8994_reg_read(codec->control_data, i);
  2423. if (ret <= 0)
  2424. continue;
  2425. ret = snd_soc_cache_write(codec, i, ret);
  2426. if (ret != 0) {
  2427. dev_err(codec->dev,
  2428. "Failed to initialise cache for 0x%x: %d\n",
  2429. i, ret);
  2430. goto err;
  2431. }
  2432. }
  2433. /* Set revision-specific configuration */
  2434. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2435. switch (control->type) {
  2436. case WM8994:
  2437. switch (wm8994->revision) {
  2438. case 2:
  2439. case 3:
  2440. wm8994->hubs.dcs_codes = -5;
  2441. wm8994->hubs.hp_startup_mode = 1;
  2442. wm8994->hubs.dcs_readback_mode = 1;
  2443. wm8994->hubs.series_startup = 1;
  2444. break;
  2445. default:
  2446. wm8994->hubs.dcs_readback_mode = 1;
  2447. break;
  2448. }
  2449. case WM8958:
  2450. wm8994->hubs.dcs_readback_mode = 1;
  2451. break;
  2452. default:
  2453. break;
  2454. }
  2455. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2456. wm_hubs_dcs_done, "DC servo done",
  2457. &wm8994->hubs);
  2458. if (ret == 0)
  2459. wm8994->hubs.dcs_done_irq = true;
  2460. switch (control->type) {
  2461. case WM8994:
  2462. if (wm8994->micdet_irq) {
  2463. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2464. wm8994_mic_irq,
  2465. IRQF_TRIGGER_RISING,
  2466. "Mic1 detect",
  2467. wm8994);
  2468. if (ret != 0)
  2469. dev_warn(codec->dev,
  2470. "Failed to request Mic1 detect IRQ: %d\n",
  2471. ret);
  2472. }
  2473. ret = wm8994_request_irq(codec->control_data,
  2474. WM8994_IRQ_MIC1_SHRT,
  2475. wm8994_mic_irq, "Mic 1 short",
  2476. wm8994);
  2477. if (ret != 0)
  2478. dev_warn(codec->dev,
  2479. "Failed to request Mic1 short IRQ: %d\n",
  2480. ret);
  2481. ret = wm8994_request_irq(codec->control_data,
  2482. WM8994_IRQ_MIC2_DET,
  2483. wm8994_mic_irq, "Mic 2 detect",
  2484. wm8994);
  2485. if (ret != 0)
  2486. dev_warn(codec->dev,
  2487. "Failed to request Mic2 detect IRQ: %d\n",
  2488. ret);
  2489. ret = wm8994_request_irq(codec->control_data,
  2490. WM8994_IRQ_MIC2_SHRT,
  2491. wm8994_mic_irq, "Mic 2 short",
  2492. wm8994);
  2493. if (ret != 0)
  2494. dev_warn(codec->dev,
  2495. "Failed to request Mic2 short IRQ: %d\n",
  2496. ret);
  2497. break;
  2498. case WM8958:
  2499. if (wm8994->micdet_irq) {
  2500. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2501. wm8958_mic_irq,
  2502. IRQF_TRIGGER_RISING,
  2503. "Mic detect",
  2504. wm8994);
  2505. if (ret != 0)
  2506. dev_warn(codec->dev,
  2507. "Failed to request Mic detect IRQ: %d\n",
  2508. ret);
  2509. }
  2510. }
  2511. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2512. * configured on init - if a system wants to do this dynamically
  2513. * at runtime we can deal with that then.
  2514. */
  2515. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2516. if (ret < 0) {
  2517. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2518. goto err_irq;
  2519. }
  2520. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2521. wm8994->lrclk_shared[0] = 1;
  2522. wm8994_dai[0].symmetric_rates = 1;
  2523. } else {
  2524. wm8994->lrclk_shared[0] = 0;
  2525. }
  2526. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2527. if (ret < 0) {
  2528. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2529. goto err_irq;
  2530. }
  2531. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2532. wm8994->lrclk_shared[1] = 1;
  2533. wm8994_dai[1].symmetric_rates = 1;
  2534. } else {
  2535. wm8994->lrclk_shared[1] = 0;
  2536. }
  2537. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2538. /* Latch volume updates (right only; we always do left then right). */
  2539. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2540. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2541. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2542. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2543. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2544. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2545. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2546. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2547. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2548. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2549. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2550. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2551. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2552. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2553. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2554. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2555. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2556. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2557. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2558. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2559. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2560. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2561. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2562. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2563. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2564. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2565. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2566. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2567. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2568. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2569. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2570. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2571. /* Set the low bit of the 3D stereo depth so TLV matches */
  2572. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2573. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2574. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2575. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2576. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2577. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2578. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2579. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2580. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2581. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2582. * use this; it only affects behaviour on idle TDM clock
  2583. * cycles. */
  2584. switch (control->type) {
  2585. case WM8994:
  2586. case WM8958:
  2587. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2588. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2589. break;
  2590. default:
  2591. break;
  2592. }
  2593. wm8994_update_class_w(codec);
  2594. wm8994_handle_pdata(wm8994);
  2595. wm_hubs_add_analogue_controls(codec);
  2596. snd_soc_add_controls(codec, wm8994_snd_controls,
  2597. ARRAY_SIZE(wm8994_snd_controls));
  2598. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2599. ARRAY_SIZE(wm8994_dapm_widgets));
  2600. switch (control->type) {
  2601. case WM8994:
  2602. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2603. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2604. if (wm8994->revision < 4) {
  2605. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2606. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2607. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2608. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2609. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2610. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2611. } else {
  2612. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2613. ARRAY_SIZE(wm8994_lateclk_widgets));
  2614. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2615. ARRAY_SIZE(wm8994_adc_widgets));
  2616. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2617. ARRAY_SIZE(wm8994_dac_widgets));
  2618. }
  2619. break;
  2620. case WM8958:
  2621. snd_soc_add_controls(codec, wm8958_snd_controls,
  2622. ARRAY_SIZE(wm8958_snd_controls));
  2623. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2624. ARRAY_SIZE(wm8958_dapm_widgets));
  2625. if (wm8994->revision < 1) {
  2626. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2627. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2628. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2629. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2630. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2631. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2632. } else {
  2633. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2634. ARRAY_SIZE(wm8994_lateclk_widgets));
  2635. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2636. ARRAY_SIZE(wm8994_adc_widgets));
  2637. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2638. ARRAY_SIZE(wm8994_dac_widgets));
  2639. }
  2640. break;
  2641. }
  2642. wm_hubs_add_analogue_routes(codec, 0, 0);
  2643. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2644. switch (control->type) {
  2645. case WM8994:
  2646. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2647. ARRAY_SIZE(wm8994_intercon));
  2648. if (wm8994->revision < 4) {
  2649. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2650. ARRAY_SIZE(wm8994_revd_intercon));
  2651. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2652. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2653. } else {
  2654. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2655. ARRAY_SIZE(wm8994_lateclk_intercon));
  2656. }
  2657. break;
  2658. case WM8958:
  2659. if (wm8994->revision < 1) {
  2660. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2661. ARRAY_SIZE(wm8994_revd_intercon));
  2662. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2663. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2664. } else {
  2665. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2666. ARRAY_SIZE(wm8994_lateclk_intercon));
  2667. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2668. ARRAY_SIZE(wm8958_intercon));
  2669. }
  2670. wm8958_dsp2_init(codec);
  2671. break;
  2672. }
  2673. return 0;
  2674. err_irq:
  2675. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2676. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2677. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2678. if (wm8994->micdet_irq)
  2679. free_irq(wm8994->micdet_irq, wm8994);
  2680. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2681. &wm8994->hubs);
  2682. err:
  2683. kfree(wm8994);
  2684. return ret;
  2685. }
  2686. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2687. {
  2688. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2689. struct wm8994 *control = codec->control_data;
  2690. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2691. pm_runtime_disable(codec->dev);
  2692. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2693. &wm8994->hubs);
  2694. switch (control->type) {
  2695. case WM8994:
  2696. if (wm8994->micdet_irq)
  2697. free_irq(wm8994->micdet_irq, wm8994);
  2698. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2699. wm8994);
  2700. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2701. wm8994);
  2702. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2703. wm8994);
  2704. break;
  2705. case WM8958:
  2706. if (wm8994->micdet_irq)
  2707. free_irq(wm8994->micdet_irq, wm8994);
  2708. break;
  2709. }
  2710. if (wm8994->mbc)
  2711. release_firmware(wm8994->mbc);
  2712. if (wm8994->mbc_vss)
  2713. release_firmware(wm8994->mbc_vss);
  2714. if (wm8994->enh_eq)
  2715. release_firmware(wm8994->enh_eq);
  2716. kfree(wm8994->retune_mobile_texts);
  2717. kfree(wm8994->drc_texts);
  2718. kfree(wm8994);
  2719. return 0;
  2720. }
  2721. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2722. .probe = wm8994_codec_probe,
  2723. .remove = wm8994_codec_remove,
  2724. .suspend = wm8994_suspend,
  2725. .resume = wm8994_resume,
  2726. .read = wm8994_read,
  2727. .write = wm8994_write,
  2728. .readable_register = wm8994_readable,
  2729. .volatile_register = wm8994_volatile,
  2730. .set_bias_level = wm8994_set_bias_level,
  2731. .reg_cache_size = WM8994_CACHE_SIZE,
  2732. .reg_cache_default = wm8994_reg_defaults,
  2733. .reg_word_size = 2,
  2734. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2735. };
  2736. static int __devinit wm8994_probe(struct platform_device *pdev)
  2737. {
  2738. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2739. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2740. }
  2741. static int __devexit wm8994_remove(struct platform_device *pdev)
  2742. {
  2743. snd_soc_unregister_codec(&pdev->dev);
  2744. return 0;
  2745. }
  2746. static struct platform_driver wm8994_codec_driver = {
  2747. .driver = {
  2748. .name = "wm8994-codec",
  2749. .owner = THIS_MODULE,
  2750. },
  2751. .probe = wm8994_probe,
  2752. .remove = __devexit_p(wm8994_remove),
  2753. };
  2754. static __init int wm8994_init(void)
  2755. {
  2756. return platform_driver_register(&wm8994_codec_driver);
  2757. }
  2758. module_init(wm8994_init);
  2759. static __exit void wm8994_exit(void)
  2760. {
  2761. platform_driver_unregister(&wm8994_codec_driver);
  2762. }
  2763. module_exit(wm8994_exit);
  2764. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2765. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2766. MODULE_LICENSE("GPL");
  2767. MODULE_ALIAS("platform:wm8994-codec");