misalignment.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865
  1. /* MN10300 Misalignment fixup handler
  2. *
  3. * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public Licence
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the Licence, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/string.h>
  15. #include <linux/errno.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/timer.h>
  18. #include <linux/mm.h>
  19. #include <linux/smp.h>
  20. #include <linux/smp_lock.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/system.h>
  28. #include <asm/uaccess.h>
  29. #include <asm/io.h>
  30. #include <asm/atomic.h>
  31. #include <asm/smp.h>
  32. #include <asm/pgalloc.h>
  33. #include <asm/cpu-regs.h>
  34. #include <asm/busctl-regs.h>
  35. #include <asm/fpu.h>
  36. #include <asm/gdb-stub.h>
  37. #include <asm/asm-offsets.h>
  38. #if 0
  39. #define kdebug(FMT, ...) printk(KERN_DEBUG "MISALIGN: "FMT"\n", ##__VA_ARGS__)
  40. #else
  41. #define kdebug(FMT, ...) do {} while (0)
  42. #endif
  43. static int misalignment_addr(unsigned long *registers, unsigned params,
  44. unsigned opcode, unsigned long disp,
  45. void **_address, unsigned long **_postinc);
  46. static int misalignment_reg(unsigned long *registers, unsigned params,
  47. unsigned opcode, unsigned long disp,
  48. unsigned long **_register);
  49. static const unsigned Dreg_index[] = {
  50. REG_D0 >> 2, REG_D1 >> 2, REG_D2 >> 2, REG_D3 >> 2
  51. };
  52. static const unsigned Areg_index[] = {
  53. REG_A0 >> 2, REG_A1 >> 2, REG_A2 >> 2, REG_A3 >> 2
  54. };
  55. static const unsigned Rreg_index[] = {
  56. REG_E0 >> 2, REG_E1 >> 2, REG_E2 >> 2, REG_E3 >> 2,
  57. REG_E4 >> 2, REG_E5 >> 2, REG_E6 >> 2, REG_E7 >> 2,
  58. REG_A0 >> 2, REG_A1 >> 2, REG_A2 >> 2, REG_A3 >> 2,
  59. REG_D0 >> 2, REG_D1 >> 2, REG_D2 >> 2, REG_D3 >> 2
  60. };
  61. enum format_id {
  62. FMT_S0,
  63. FMT_S1,
  64. FMT_S2,
  65. FMT_S4,
  66. FMT_D0,
  67. FMT_D1,
  68. FMT_D2,
  69. FMT_D4,
  70. FMT_D6,
  71. FMT_D7,
  72. FMT_D8,
  73. FMT_D9,
  74. };
  75. static const struct {
  76. u_int8_t opsz, dispsz;
  77. } format_tbl[16] = {
  78. [FMT_S0] = { 8, 0 },
  79. [FMT_S1] = { 8, 8 },
  80. [FMT_S2] = { 8, 16 },
  81. [FMT_S4] = { 8, 32 },
  82. [FMT_D0] = { 16, 0 },
  83. [FMT_D1] = { 16, 8 },
  84. [FMT_D2] = { 16, 16 },
  85. [FMT_D4] = { 16, 32 },
  86. [FMT_D6] = { 24, 0 },
  87. [FMT_D7] = { 24, 8 },
  88. [FMT_D8] = { 24, 24 },
  89. [FMT_D9] = { 24, 32 },
  90. };
  91. enum value_id {
  92. DM0, /* data reg in opcode in bits 0-1 */
  93. DM1, /* data reg in opcode in bits 2-3 */
  94. DM2, /* data reg in opcode in bits 4-5 */
  95. AM0, /* addr reg in opcode in bits 0-1 */
  96. AM1, /* addr reg in opcode in bits 2-3 */
  97. AM2, /* addr reg in opcode in bits 4-5 */
  98. RM0, /* reg in opcode in bits 0-3 */
  99. RM1, /* reg in opcode in bits 2-5 */
  100. RM2, /* reg in opcode in bits 4-7 */
  101. RM4, /* reg in opcode in bits 8-11 */
  102. RM6, /* reg in opcode in bits 12-15 */
  103. RD0, /* reg in displacement in bits 0-3 */
  104. RD2, /* reg in displacement in bits 4-7 */
  105. SP, /* stack pointer */
  106. SD8, /* 8-bit signed displacement */
  107. SD16, /* 16-bit signed displacement */
  108. SD24, /* 24-bit signed displacement */
  109. SIMM4_2, /* 4-bit signed displacement in opcode bits 4-7 */
  110. SIMM8, /* 8-bit signed immediate */
  111. IMM8, /* 8-bit unsigned immediate */
  112. IMM16, /* 16-bit unsigned immediate */
  113. IMM24, /* 24-bit unsigned immediate */
  114. IMM32, /* 32-bit unsigned immediate */
  115. IMM32_HIGH8, /* 32-bit unsigned immediate, LSB in opcode */
  116. IMM32_MEM, /* 32-bit unsigned displacement */
  117. IMM32_HIGH8_MEM, /* 32-bit unsigned displacement, LSB in opcode */
  118. DN0 = DM0,
  119. DN1 = DM1,
  120. DN2 = DM2,
  121. AN0 = AM0,
  122. AN1 = AM1,
  123. AN2 = AM2,
  124. RN0 = RM0,
  125. RN1 = RM1,
  126. RN2 = RM2,
  127. RN4 = RM4,
  128. RN6 = RM6,
  129. DI = DM1,
  130. RI = RM2,
  131. };
  132. struct mn10300_opcode {
  133. const char *name;
  134. u_int32_t opcode;
  135. u_int32_t opmask;
  136. unsigned exclusion;
  137. enum format_id format;
  138. unsigned cpu_mask;
  139. #define AM33 330
  140. unsigned params[2];
  141. #define MEM(ADDR) (0x80000000 | (ADDR))
  142. #define MEM2(ADDR1, ADDR2) (0x80000000 | (ADDR1) << 8 | (ADDR2))
  143. #define MEMINC(ADDR) (0x81000000 | (ADDR))
  144. #define MEMINC2(ADDR, INC) (0x81000000 | (ADDR) << 8 | (INC))
  145. };
  146. /* LIBOPCODES EXCERPT
  147. Assemble Matsushita MN10300 instructions.
  148. Copyright 1996, 1997, 1998, 1999, 2000 Free Software Foundation, Inc.
  149. This program is free software; you can redistribute it and/or modify
  150. it under the terms of the GNU General Public Licence as published by
  151. the Free Software Foundation; either version 2 of the Licence, or
  152. (at your option) any later version.
  153. This program is distributed in the hope that it will be useful,
  154. but WITHOUT ANY WARRANTY; without even the implied warranty of
  155. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  156. GNU General Public Licence for more details.
  157. You should have received a copy of the GNU General Public Licence
  158. along with this program; if not, write to the Free Software
  159. Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  160. */
  161. static const struct mn10300_opcode mn10300_opcodes[] = {
  162. { "mov", 0x4200, 0xf300, 0, FMT_S1, 0, {DM1, MEM2(IMM8, SP)}},
  163. { "mov", 0x4300, 0xf300, 0, FMT_S1, 0, {AM1, MEM2(IMM8, SP)}},
  164. { "mov", 0x5800, 0xfc00, 0, FMT_S1, 0, {MEM2(IMM8, SP), DN0}},
  165. { "mov", 0x5c00, 0xfc00, 0, FMT_S1, 0, {MEM2(IMM8, SP), AN0}},
  166. { "mov", 0x60, 0xf0, 0, FMT_S0, 0, {DM1, MEM(AN0)}},
  167. { "mov", 0x70, 0xf0, 0, FMT_S0, 0, {MEM(AM0), DN1}},
  168. { "mov", 0xf000, 0xfff0, 0, FMT_D0, 0, {MEM(AM0), AN1}},
  169. { "mov", 0xf010, 0xfff0, 0, FMT_D0, 0, {AM1, MEM(AN0)}},
  170. { "mov", 0xf300, 0xffc0, 0, FMT_D0, 0, {MEM2(DI, AM0), DN2}},
  171. { "mov", 0xf340, 0xffc0, 0, FMT_D0, 0, {DM2, MEM2(DI, AN0)}},
  172. { "mov", 0xf380, 0xffc0, 0, FMT_D0, 0, {MEM2(DI, AM0), AN2}},
  173. { "mov", 0xf3c0, 0xffc0, 0, FMT_D0, 0, {AM2, MEM2(DI, AN0)}},
  174. { "mov", 0xf80000, 0xfff000, 0, FMT_D1, 0, {MEM2(SD8, AM0), DN1}},
  175. { "mov", 0xf81000, 0xfff000, 0, FMT_D1, 0, {DM1, MEM2(SD8, AN0)}},
  176. { "mov", 0xf82000, 0xfff000, 0, FMT_D1, 0, {MEM2(SD8,AM0), AN1}},
  177. { "mov", 0xf83000, 0xfff000, 0, FMT_D1, 0, {AM1, MEM2(SD8, AN0)}},
  178. { "mov", 0xf8f000, 0xfffc00, 0, FMT_D1, AM33, {MEM2(SD8, AM0), SP}},
  179. { "mov", 0xf8f400, 0xfffc00, 0, FMT_D1, AM33, {SP, MEM2(SD8, AN0)}},
  180. { "mov", 0xf90a00, 0xffff00, 0, FMT_D6, AM33, {MEM(RM0), RN2}},
  181. { "mov", 0xf91a00, 0xffff00, 0, FMT_D6, AM33, {RM2, MEM(RN0)}},
  182. { "mov", 0xf96a00, 0xffff00, 0x12, FMT_D6, AM33, {MEMINC(RM0), RN2}},
  183. { "mov", 0xf97a00, 0xffff00, 0, FMT_D6, AM33, {RM2, MEMINC(RN0)}},
  184. { "mov", 0xfa000000, 0xfff00000, 0, FMT_D2, 0, {MEM2(SD16, AM0), DN1}},
  185. { "mov", 0xfa100000, 0xfff00000, 0, FMT_D2, 0, {DM1, MEM2(SD16, AN0)}},
  186. { "mov", 0xfa200000, 0xfff00000, 0, FMT_D2, 0, {MEM2(SD16, AM0), AN1}},
  187. { "mov", 0xfa300000, 0xfff00000, 0, FMT_D2, 0, {AM1, MEM2(SD16, AN0)}},
  188. { "mov", 0xfa900000, 0xfff30000, 0, FMT_D2, 0, {AM1, MEM2(IMM16, SP)}},
  189. { "mov", 0xfa910000, 0xfff30000, 0, FMT_D2, 0, {DM1, MEM2(IMM16, SP)}},
  190. { "mov", 0xfab00000, 0xfffc0000, 0, FMT_D2, 0, {MEM2(IMM16, SP), AN0}},
  191. { "mov", 0xfab40000, 0xfffc0000, 0, FMT_D2, 0, {MEM2(IMM16, SP), DN0}},
  192. { "mov", 0xfb0a0000, 0xffff0000, 0, FMT_D7, AM33, {MEM2(SD8, RM0), RN2}},
  193. { "mov", 0xfb1a0000, 0xffff0000, 0, FMT_D7, AM33, {RM2, MEM2(SD8, RN0)}},
  194. { "mov", 0xfb6a0000, 0xffff0000, 0x22, FMT_D7, AM33, {MEMINC2 (RM0, SIMM8), RN2}},
  195. { "mov", 0xfb7a0000, 0xffff0000, 0, FMT_D7, AM33, {RM2, MEMINC2 (RN0, SIMM8)}},
  196. { "mov", 0xfb8a0000, 0xffff0f00, 0, FMT_D7, AM33, {MEM2(IMM8, SP), RN2}},
  197. { "mov", 0xfb8e0000, 0xffff000f, 0, FMT_D7, AM33, {MEM2(RI, RM0), RD2}},
  198. { "mov", 0xfb9a0000, 0xffff0f00, 0, FMT_D7, AM33, {RM2, MEM2(IMM8, SP)}},
  199. { "mov", 0xfb9e0000, 0xffff000f, 0, FMT_D7, AM33, {RD2, MEM2(RI, RN0)}},
  200. { "mov", 0xfc000000, 0xfff00000, 0, FMT_D4, 0, {MEM2(IMM32,AM0), DN1}},
  201. { "mov", 0xfc100000, 0xfff00000, 0, FMT_D4, 0, {DM1, MEM2(IMM32,AN0)}},
  202. { "mov", 0xfc200000, 0xfff00000, 0, FMT_D4, 0, {MEM2(IMM32,AM0), AN1}},
  203. { "mov", 0xfc300000, 0xfff00000, 0, FMT_D4, 0, {AM1, MEM2(IMM32,AN0)}},
  204. { "mov", 0xfc800000, 0xfff30000, 0, FMT_D4, 0, {AM1, MEM(IMM32_MEM)}},
  205. { "mov", 0xfc810000, 0xfff30000, 0, FMT_D4, 0, {DM1, MEM(IMM32_MEM)}},
  206. { "mov", 0xfc900000, 0xfff30000, 0, FMT_D4, 0, {AM1, MEM2(IMM32, SP)}},
  207. { "mov", 0xfc910000, 0xfff30000, 0, FMT_D4, 0, {DM1, MEM2(IMM32, SP)}},
  208. { "mov", 0xfca00000, 0xfffc0000, 0, FMT_D4, 0, {MEM(IMM32_MEM), AN0}},
  209. { "mov", 0xfca40000, 0xfffc0000, 0, FMT_D4, 0, {MEM(IMM32_MEM), DN0}},
  210. { "mov", 0xfcb00000, 0xfffc0000, 0, FMT_D4, 0, {MEM2(IMM32, SP), AN0}},
  211. { "mov", 0xfcb40000, 0xfffc0000, 0, FMT_D4, 0, {MEM2(IMM32, SP), DN0}},
  212. { "mov", 0xfd0a0000, 0xffff0000, 0, FMT_D8, AM33, {MEM2(SD24, RM0), RN2}},
  213. { "mov", 0xfd1a0000, 0xffff0000, 0, FMT_D8, AM33, {RM2, MEM2(SD24, RN0)}},
  214. { "mov", 0xfd6a0000, 0xffff0000, 0x22, FMT_D8, AM33, {MEMINC2 (RM0, IMM24), RN2}},
  215. { "mov", 0xfd7a0000, 0xffff0000, 0, FMT_D8, AM33, {RM2, MEMINC2 (RN0, IMM24)}},
  216. { "mov", 0xfd8a0000, 0xffff0f00, 0, FMT_D8, AM33, {MEM2(IMM24, SP), RN2}},
  217. { "mov", 0xfd9a0000, 0xffff0f00, 0, FMT_D8, AM33, {RM2, MEM2(IMM24, SP)}},
  218. { "mov", 0xfe0a0000, 0xffff0000, 0, FMT_D9, AM33, {MEM2(IMM32_HIGH8,RM0), RN2}},
  219. { "mov", 0xfe0a0000, 0xffff0000, 0, FMT_D9, AM33, {MEM2(IMM32_HIGH8,RM0), RN2}},
  220. { "mov", 0xfe0e0000, 0xffff0f00, 0, FMT_D9, AM33, {MEM(IMM32_HIGH8_MEM), RN2}},
  221. { "mov", 0xfe1a0000, 0xffff0000, 0, FMT_D9, AM33, {RM2, MEM2(IMM32_HIGH8, RN0)}},
  222. { "mov", 0xfe1a0000, 0xffff0000, 0, FMT_D9, AM33, {RM2, MEM2(IMM32_HIGH8, RN0)}},
  223. { "mov", 0xfe1e0000, 0xffff0f00, 0, FMT_D9, AM33, {RM2, MEM(IMM32_HIGH8_MEM)}},
  224. { "mov", 0xfe6a0000, 0xffff0000, 0x22, FMT_D9, AM33, {MEMINC2 (RM0, IMM32_HIGH8), RN2}},
  225. { "mov", 0xfe7a0000, 0xffff0000, 0, FMT_D9, AM33, {RN2, MEMINC2 (RM0, IMM32_HIGH8)}},
  226. { "mov", 0xfe8a0000, 0xffff0f00, 0, FMT_D9, AM33, {MEM2(IMM32_HIGH8, SP), RN2}},
  227. { "mov", 0xfe9a0000, 0xffff0f00, 0, FMT_D9, AM33, {RM2, MEM2(IMM32_HIGH8, SP)}},
  228. { "movhu", 0xf060, 0xfff0, 0, FMT_D0, 0, {MEM(AM0), DN1}},
  229. { "movhu", 0xf070, 0xfff0, 0, FMT_D0, 0, {DM1, MEM(AN0)}},
  230. { "movhu", 0xf480, 0xffc0, 0, FMT_D0, 0, {MEM2(DI, AM0), DN2}},
  231. { "movhu", 0xf4c0, 0xffc0, 0, FMT_D0, 0, {DM2, MEM2(DI, AN0)}},
  232. { "movhu", 0xf86000, 0xfff000, 0, FMT_D1, 0, {MEM2(SD8, AM0), DN1}},
  233. { "movhu", 0xf87000, 0xfff000, 0, FMT_D1, 0, {DM1, MEM2(SD8, AN0)}},
  234. { "movhu", 0xf89300, 0xfff300, 0, FMT_D1, 0, {DM1, MEM2(IMM8, SP)}},
  235. { "movhu", 0xf8bc00, 0xfffc00, 0, FMT_D1, 0, {MEM2(IMM8, SP), DN0}},
  236. { "movhu", 0xf94a00, 0xffff00, 0, FMT_D6, AM33, {MEM(RM0), RN2}},
  237. { "movhu", 0xf95a00, 0xffff00, 0, FMT_D6, AM33, {RM2, MEM(RN0)}},
  238. { "movhu", 0xf9ea00, 0xffff00, 0x12, FMT_D6, AM33, {MEMINC(RM0), RN2}},
  239. { "movhu", 0xf9fa00, 0xffff00, 0, FMT_D6, AM33, {RM2, MEMINC(RN0)}},
  240. { "movhu", 0xfa600000, 0xfff00000, 0, FMT_D2, 0, {MEM2(SD16, AM0), DN1}},
  241. { "movhu", 0xfa700000, 0xfff00000, 0, FMT_D2, 0, {DM1, MEM2(SD16, AN0)}},
  242. { "movhu", 0xfa930000, 0xfff30000, 0, FMT_D2, 0, {DM1, MEM2(IMM16, SP)}},
  243. { "movhu", 0xfabc0000, 0xfffc0000, 0, FMT_D2, 0, {MEM2(IMM16, SP), DN0}},
  244. { "movhu", 0xfb4a0000, 0xffff0000, 0, FMT_D7, AM33, {MEM2(SD8, RM0), RN2}},
  245. { "movhu", 0xfb5a0000, 0xffff0000, 0, FMT_D7, AM33, {RM2, MEM2(SD8, RN0)}},
  246. { "movhu", 0xfbca0000, 0xffff0f00, 0, FMT_D7, AM33, {MEM2(IMM8, SP), RN2}},
  247. { "movhu", 0xfbce0000, 0xffff000f, 0, FMT_D7, AM33, {MEM2(RI, RM0), RD2}},
  248. { "movhu", 0xfbda0000, 0xffff0f00, 0, FMT_D7, AM33, {RM2, MEM2(IMM8, SP)}},
  249. { "movhu", 0xfbde0000, 0xffff000f, 0, FMT_D7, AM33, {RD2, MEM2(RI, RN0)}},
  250. { "movhu", 0xfbea0000, 0xffff0000, 0x22, FMT_D7, AM33, {MEMINC2 (RM0, SIMM8), RN2}},
  251. { "movhu", 0xfbfa0000, 0xffff0000, 0, FMT_D7, AM33, {RM2, MEMINC2 (RN0, SIMM8)}},
  252. { "movhu", 0xfc600000, 0xfff00000, 0, FMT_D4, 0, {MEM2(IMM32,AM0), DN1}},
  253. { "movhu", 0xfc700000, 0xfff00000, 0, FMT_D4, 0, {DM1, MEM2(IMM32,AN0)}},
  254. { "movhu", 0xfc830000, 0xfff30000, 0, FMT_D4, 0, {DM1, MEM(IMM32_MEM)}},
  255. { "movhu", 0xfc930000, 0xfff30000, 0, FMT_D4, 0, {DM1, MEM2(IMM32, SP)}},
  256. { "movhu", 0xfcac0000, 0xfffc0000, 0, FMT_D4, 0, {MEM(IMM32_MEM), DN0}},
  257. { "movhu", 0xfcbc0000, 0xfffc0000, 0, FMT_D4, 0, {MEM2(IMM32, SP), DN0}},
  258. { "movhu", 0xfd4a0000, 0xffff0000, 0, FMT_D8, AM33, {MEM2(SD24, RM0), RN2}},
  259. { "movhu", 0xfd5a0000, 0xffff0000, 0, FMT_D8, AM33, {RM2, MEM2(SD24, RN0)}},
  260. { "movhu", 0xfdca0000, 0xffff0f00, 0, FMT_D8, AM33, {MEM2(IMM24, SP), RN2}},
  261. { "movhu", 0xfdda0000, 0xffff0f00, 0, FMT_D8, AM33, {RM2, MEM2(IMM24, SP)}},
  262. { "movhu", 0xfdea0000, 0xffff0000, 0x22, FMT_D8, AM33, {MEMINC2 (RM0, IMM24), RN2}},
  263. { "movhu", 0xfdfa0000, 0xffff0000, 0, FMT_D8, AM33, {RM2, MEMINC2 (RN0, IMM24)}},
  264. { "movhu", 0xfe4a0000, 0xffff0000, 0, FMT_D9, AM33, {MEM2(IMM32_HIGH8,RM0), RN2}},
  265. { "movhu", 0xfe4e0000, 0xffff0f00, 0, FMT_D9, AM33, {MEM(IMM32_HIGH8_MEM), RN2}},
  266. { "movhu", 0xfe5a0000, 0xffff0000, 0, FMT_D9, AM33, {RM2, MEM2(IMM32_HIGH8, RN0)}},
  267. { "movhu", 0xfe5e0000, 0xffff0f00, 0, FMT_D9, AM33, {RM2, MEM(IMM32_HIGH8_MEM)}},
  268. { "movhu", 0xfeca0000, 0xffff0f00, 0, FMT_D9, AM33, {MEM2(IMM32_HIGH8, SP), RN2}},
  269. { "movhu", 0xfeda0000, 0xffff0f00, 0, FMT_D9, AM33, {RM2, MEM2(IMM32_HIGH8, SP)}},
  270. { "movhu", 0xfeea0000, 0xffff0000, 0x22, FMT_D9, AM33, {MEMINC2 (RM0, IMM32_HIGH8), RN2}},
  271. { "movhu", 0xfefa0000, 0xffff0000, 0, FMT_D9, AM33, {RN2, MEMINC2 (RM0, IMM32_HIGH8)}},
  272. { 0, 0, 0, 0, 0, 0, {0}},
  273. };
  274. /*
  275. * fix up misalignment problems where possible
  276. */
  277. asmlinkage void misalignment(struct pt_regs *regs, enum exception_code code)
  278. {
  279. const struct exception_table_entry *fixup;
  280. const struct mn10300_opcode *pop;
  281. unsigned long *registers = (unsigned long *) regs;
  282. unsigned long data, *store, *postinc, disp;
  283. mm_segment_t seg;
  284. siginfo_t info;
  285. uint32_t opcode, noc, xo, xm;
  286. uint8_t *pc, byte;
  287. void *address;
  288. unsigned tmp, npop, dispsz, loop;
  289. kdebug("==>misalignment({pc=%lx})", regs->pc);
  290. if (in_interrupt())
  291. die("Misalignment trap in interrupt context", regs, code);
  292. if (regs->epsw & EPSW_IE)
  293. asm volatile("or %0,epsw" : : "i"(EPSW_IE));
  294. seg = get_fs();
  295. set_fs(KERNEL_DS);
  296. fixup = search_exception_tables(regs->pc);
  297. /* first thing to do is to match the opcode */
  298. pc = (u_int8_t *) regs->pc;
  299. if (__get_user(byte, pc) != 0)
  300. goto fetch_error;
  301. opcode = byte;
  302. noc = 8;
  303. for (pop = mn10300_opcodes; pop->name; pop++) {
  304. npop = ilog2(pop->opcode | pop->opmask);
  305. if (npop <= 0 || npop > 31)
  306. continue;
  307. npop = (npop + 8) & ~7;
  308. got_more_bits:
  309. if (npop == noc) {
  310. if ((opcode & pop->opmask) == pop->opcode)
  311. goto found_opcode;
  312. } else if (npop > noc) {
  313. xo = pop->opcode >> (npop - noc);
  314. xm = pop->opmask >> (npop - noc);
  315. if ((opcode & xm) != xo)
  316. continue;
  317. /* we've got a partial match (an exact match on the
  318. * first N bytes), so we need to get some more data */
  319. pc++;
  320. if (__get_user(byte, pc) != 0)
  321. goto fetch_error;
  322. opcode = opcode << 8 | byte;
  323. noc += 8;
  324. goto got_more_bits;
  325. } else {
  326. /* there's already been a partial match as long as the
  327. * complete match we're now considering, so this one
  328. * should't match */
  329. continue;
  330. }
  331. }
  332. /* didn't manage to find a fixup */
  333. if (!user_mode(regs))
  334. printk(KERN_CRIT "MISALIGN: %lx: unsupported instruction %x\n",
  335. regs->pc, opcode);
  336. failed:
  337. set_fs(seg);
  338. if (die_if_no_fixup("misalignment error", regs, code))
  339. return;
  340. info.si_signo = SIGBUS;
  341. info.si_errno = 0;
  342. info.si_code = BUS_ADRALN;
  343. info.si_addr = (void *) regs->pc;
  344. force_sig_info(SIGBUS, &info, current);
  345. return;
  346. /* error reading opcodes */
  347. fetch_error:
  348. if (!user_mode(regs))
  349. printk(KERN_CRIT
  350. "MISALIGN: %p: fault whilst reading instruction data\n",
  351. pc);
  352. goto failed;
  353. bad_addr_mode:
  354. if (!user_mode(regs))
  355. printk(KERN_CRIT
  356. "MISALIGN: %lx: unsupported addressing mode %x\n",
  357. regs->pc, opcode);
  358. goto failed;
  359. bad_reg_mode:
  360. if (!user_mode(regs))
  361. printk(KERN_CRIT
  362. "MISALIGN: %lx: unsupported register mode %x\n",
  363. regs->pc, opcode);
  364. goto failed;
  365. unsupported_instruction:
  366. if (!user_mode(regs))
  367. printk(KERN_CRIT
  368. "MISALIGN: %lx: unsupported instruction %x (%s)\n",
  369. regs->pc, opcode, pop->name);
  370. goto failed;
  371. transfer_failed:
  372. set_fs(seg);
  373. if (fixup) {
  374. regs->pc = fixup->fixup;
  375. return;
  376. }
  377. if (die_if_no_fixup("misalignment fixup", regs, code))
  378. return;
  379. info.si_signo = SIGSEGV;
  380. info.si_errno = 0;
  381. info.si_code = 0;
  382. info.si_addr = (void *) regs->pc;
  383. force_sig_info(SIGSEGV, &info, current);
  384. return;
  385. /* we matched the opcode */
  386. found_opcode:
  387. kdebug("%lx: %x==%x { %x, %x }",
  388. regs->pc, opcode, pop->opcode, pop->params[0], pop->params[1]);
  389. tmp = format_tbl[pop->format].opsz;
  390. if (tmp > noc)
  391. BUG(); /* match was less complete than it ought to have been */
  392. if (tmp < noc) {
  393. tmp = noc - tmp;
  394. opcode >>= tmp;
  395. pc -= tmp >> 3;
  396. }
  397. /* grab the extra displacement (note it's LSB first) */
  398. disp = 0;
  399. dispsz = format_tbl[pop->format].dispsz;
  400. for (loop = 0; loop < dispsz; loop += 8) {
  401. pc++;
  402. if (__get_user(byte, pc) != 0)
  403. goto fetch_error;
  404. disp |= byte << loop;
  405. kdebug("{%p} disp[%02x]=%02x", pc, loop, byte);
  406. }
  407. kdebug("disp=%lx", disp);
  408. set_fs(KERNEL_XDS);
  409. if (fixup || regs->epsw & EPSW_nSL)
  410. set_fs(seg);
  411. tmp = (pop->params[0] ^ pop->params[1]) & 0x80000000;
  412. if (!tmp) {
  413. if (!user_mode(regs))
  414. printk(KERN_CRIT
  415. "MISALIGN: %lx:"
  416. " insn not move to/from memory %x\n",
  417. regs->pc, opcode);
  418. goto failed;
  419. }
  420. if (pop->params[0] & 0x80000000) {
  421. /* move memory to register */
  422. if (!misalignment_addr(registers, pop->params[0], opcode, disp,
  423. &address, &postinc))
  424. goto bad_addr_mode;
  425. if (!misalignment_reg(registers, pop->params[1], opcode, disp,
  426. &store))
  427. goto bad_reg_mode;
  428. if (strcmp(pop->name, "mov") == 0) {
  429. kdebug("mov (%p),DARn", address);
  430. if (copy_from_user(&data, (void *) address, 4) != 0)
  431. goto transfer_failed;
  432. if (pop->params[0] & 0x1000000)
  433. *postinc += 4;
  434. } else if (strcmp(pop->name, "movhu") == 0) {
  435. kdebug("movhu (%p),DARn", address);
  436. data = 0;
  437. if (copy_from_user(&data, (void *) address, 2) != 0)
  438. goto transfer_failed;
  439. if (pop->params[0] & 0x1000000)
  440. *postinc += 2;
  441. } else {
  442. goto unsupported_instruction;
  443. }
  444. *store = data;
  445. } else {
  446. /* move register to memory */
  447. if (!misalignment_reg(registers, pop->params[0], opcode, disp,
  448. &store))
  449. goto bad_reg_mode;
  450. if (!misalignment_addr(registers, pop->params[1], opcode, disp,
  451. &address, &postinc))
  452. goto bad_addr_mode;
  453. data = *store;
  454. if (strcmp(pop->name, "mov") == 0) {
  455. kdebug("mov %lx,(%p)", data, address);
  456. if (copy_to_user((void *) address, &data, 4) != 0)
  457. goto transfer_failed;
  458. if (pop->params[1] & 0x1000000)
  459. *postinc += 4;
  460. } else if (strcmp(pop->name, "movhu") == 0) {
  461. kdebug("movhu %hx,(%p)", (uint16_t) data, address);
  462. if (copy_to_user((void *) address, &data, 2) != 0)
  463. goto transfer_failed;
  464. if (pop->params[1] & 0x1000000)
  465. *postinc += 2;
  466. } else {
  467. goto unsupported_instruction;
  468. }
  469. }
  470. tmp = format_tbl[pop->format].opsz + format_tbl[pop->format].dispsz;
  471. regs->pc += tmp >> 3;
  472. set_fs(seg);
  473. return;
  474. }
  475. /*
  476. * determine the address that was being accessed
  477. */
  478. static int misalignment_addr(unsigned long *registers, unsigned params,
  479. unsigned opcode, unsigned long disp,
  480. void **_address, unsigned long **_postinc)
  481. {
  482. unsigned long *postinc = NULL, address = 0, tmp;
  483. params &= 0x7fffffff;
  484. do {
  485. switch (params & 0xff) {
  486. case DM0:
  487. postinc = &registers[Dreg_index[opcode & 0x03]];
  488. address += *postinc;
  489. break;
  490. case DM1:
  491. postinc = &registers[Dreg_index[opcode >> 2 & 0x0c]];
  492. address += *postinc;
  493. break;
  494. case DM2:
  495. postinc = &registers[Dreg_index[opcode >> 4 & 0x30]];
  496. address += *postinc;
  497. break;
  498. case AM0:
  499. postinc = &registers[Areg_index[opcode & 0x03]];
  500. address += *postinc;
  501. break;
  502. case AM1:
  503. postinc = &registers[Areg_index[opcode >> 2 & 0x0c]];
  504. address += *postinc;
  505. break;
  506. case AM2:
  507. postinc = &registers[Areg_index[opcode >> 4 & 0x30]];
  508. address += *postinc;
  509. break;
  510. case RM0:
  511. postinc = &registers[Rreg_index[opcode & 0x0f]];
  512. address += *postinc;
  513. break;
  514. case RM1:
  515. postinc = &registers[Rreg_index[opcode >> 2 & 0x0f]];
  516. address += *postinc;
  517. break;
  518. case RM2:
  519. postinc = &registers[Rreg_index[opcode >> 4 & 0x0f]];
  520. address += *postinc;
  521. break;
  522. case RM4:
  523. postinc = &registers[Rreg_index[opcode >> 8 & 0x0f]];
  524. address += *postinc;
  525. break;
  526. case RM6:
  527. postinc = &registers[Rreg_index[opcode >> 12 & 0x0f]];
  528. address += *postinc;
  529. break;
  530. case RD0:
  531. postinc = &registers[Rreg_index[disp & 0x0f]];
  532. address += *postinc;
  533. break;
  534. case RD2:
  535. postinc = &registers[Rreg_index[disp >> 4 & 0x0f]];
  536. address += *postinc;
  537. break;
  538. case SP:
  539. address += registers[REG_SP >> 2];
  540. break;
  541. case SD8:
  542. case SIMM8:
  543. address += (int32_t) (int8_t) (disp & 0xff);
  544. break;
  545. case SD16:
  546. address += (int32_t) (int16_t) (disp & 0xffff);
  547. break;
  548. case SD24:
  549. tmp = disp << 8;
  550. asm("asr 8,%0" : "=r"(tmp) : "0"(tmp));
  551. address += tmp;
  552. break;
  553. case SIMM4_2:
  554. tmp = opcode >> 4 & 0x0f;
  555. tmp <<= 28;
  556. asm("asr 28,%0" : "=r"(tmp) : "0"(tmp));
  557. address += tmp;
  558. break;
  559. case IMM24:
  560. address += disp & 0x00ffffff;
  561. break;
  562. case IMM32:
  563. case IMM32_MEM:
  564. case IMM32_HIGH8:
  565. case IMM32_HIGH8_MEM:
  566. address += disp;
  567. break;
  568. default:
  569. return 0;
  570. }
  571. } while ((params >>= 8));
  572. *_address = (void *) address;
  573. *_postinc = postinc;
  574. return 1;
  575. }
  576. /*
  577. * determine the register that is acting as source/dest
  578. */
  579. static int misalignment_reg(unsigned long *registers, unsigned params,
  580. unsigned opcode, unsigned long disp,
  581. unsigned long **_register)
  582. {
  583. params &= 0x7fffffff;
  584. if (params & 0xffffff00)
  585. return 0;
  586. switch (params & 0xff) {
  587. case DM0:
  588. *_register = &registers[Dreg_index[opcode & 0x03]];
  589. break;
  590. case DM1:
  591. *_register = &registers[Dreg_index[opcode >> 2 & 0x03]];
  592. break;
  593. case DM2:
  594. *_register = &registers[Dreg_index[opcode >> 4 & 0x03]];
  595. break;
  596. case AM0:
  597. *_register = &registers[Areg_index[opcode & 0x03]];
  598. break;
  599. case AM1:
  600. *_register = &registers[Areg_index[opcode >> 2 & 0x03]];
  601. break;
  602. case AM2:
  603. *_register = &registers[Areg_index[opcode >> 4 & 0x03]];
  604. break;
  605. case RM0:
  606. *_register = &registers[Rreg_index[opcode & 0x0f]];
  607. break;
  608. case RM1:
  609. *_register = &registers[Rreg_index[opcode >> 2 & 0x0f]];
  610. break;
  611. case RM2:
  612. *_register = &registers[Rreg_index[opcode >> 4 & 0x0f]];
  613. break;
  614. case RM4:
  615. *_register = &registers[Rreg_index[opcode >> 8 & 0x0f]];
  616. break;
  617. case RM6:
  618. *_register = &registers[Rreg_index[opcode >> 12 & 0x0f]];
  619. break;
  620. case RD0:
  621. *_register = &registers[Rreg_index[disp & 0x0f]];
  622. break;
  623. case RD2:
  624. *_register = &registers[Rreg_index[disp >> 4 & 0x0f]];
  625. break;
  626. case SP:
  627. *_register = &registers[REG_SP >> 2];
  628. break;
  629. default:
  630. return 0;
  631. }
  632. return 1;
  633. }
  634. /*
  635. * misalignment handler tests
  636. */
  637. #ifdef CONFIG_TEST_MISALIGNMENT_HANDLER
  638. static u8 __initdata testbuf[512] __attribute__((aligned(16))) = {
  639. [257] = 0x11,
  640. [258] = 0x22,
  641. [259] = 0x33,
  642. [260] = 0x44,
  643. };
  644. #define ASSERTCMP(X, OP, Y) \
  645. do { \
  646. if (unlikely(!((X) OP (Y)))) { \
  647. printk(KERN_ERR "\n"); \
  648. printk(KERN_ERR "MISALIGN: Assertion failed at line %u\n", \
  649. __LINE__); \
  650. printk(KERN_ERR "0x%lx " #OP " 0x%lx is false\n", \
  651. (unsigned long)(X), (unsigned long)(Y)); \
  652. BUG(); \
  653. } \
  654. } while(0)
  655. static int __init test_misalignment(void)
  656. {
  657. register void *r asm("e0");
  658. register u32 y asm("e1");
  659. void *p = testbuf, *q;
  660. u32 tmp, tmp2, x;
  661. printk(KERN_NOTICE "==>test_misalignment() [testbuf=%p]\n", p);
  662. p++;
  663. printk(KERN_NOTICE "___ MOV (Am),Dn ___\n");
  664. q = p + 256;
  665. asm volatile("mov (%0),%1" : "+a"(q), "=d"(x));
  666. ASSERTCMP(q, ==, p + 256);
  667. ASSERTCMP(x, ==, 0x44332211);
  668. printk(KERN_NOTICE "___ MOV (256,Am),Dn ___\n");
  669. q = p;
  670. asm volatile("mov (256,%0),%1" : "+a"(q), "=d"(x));
  671. ASSERTCMP(q, ==, p);
  672. ASSERTCMP(x, ==, 0x44332211);
  673. printk(KERN_NOTICE "___ MOV (Di,Am),Dn ___\n");
  674. tmp = 256;
  675. q = p;
  676. asm volatile("mov (%2,%0),%1" : "+a"(q), "=d"(x), "+d"(tmp));
  677. ASSERTCMP(q, ==, p);
  678. ASSERTCMP(x, ==, 0x44332211);
  679. ASSERTCMP(tmp, ==, 256);
  680. printk(KERN_NOTICE "___ MOV (256,Rm),Rn ___\n");
  681. r = p;
  682. asm volatile("mov (256,%0),%1" : "+r"(r), "=r"(y));
  683. ASSERTCMP(r, ==, p);
  684. ASSERTCMP(y, ==, 0x44332211);
  685. printk(KERN_NOTICE "___ MOV (Rm+),Rn ___\n");
  686. r = p + 256;
  687. asm volatile("mov (%0+),%1" : "+r"(r), "=r"(y));
  688. ASSERTCMP(r, ==, p + 256 + 4);
  689. ASSERTCMP(y, ==, 0x44332211);
  690. printk(KERN_NOTICE "___ MOV (Rm+,8),Rn ___\n");
  691. r = p + 256;
  692. asm volatile("mov (%0+,8),%1" : "+r"(r), "=r"(y));
  693. ASSERTCMP(r, ==, p + 256 + 8);
  694. ASSERTCMP(y, ==, 0x44332211);
  695. printk(KERN_NOTICE "___ MOV (7,SP),Rn ___\n");
  696. asm volatile(
  697. "add -16,sp \n"
  698. "mov +0x11,%0 \n"
  699. "movbu %0,(7,sp) \n"
  700. "mov +0x22,%0 \n"
  701. "movbu %0,(8,sp) \n"
  702. "mov +0x33,%0 \n"
  703. "movbu %0,(9,sp) \n"
  704. "mov +0x44,%0 \n"
  705. "movbu %0,(10,sp) \n"
  706. "mov (7,sp),%1 \n"
  707. "add +16,sp \n"
  708. : "+a"(q), "=d"(x));
  709. ASSERTCMP(x, ==, 0x44332211);
  710. printk(KERN_NOTICE "___ MOV (259,SP),Rn ___\n");
  711. asm volatile(
  712. "add -264,sp \n"
  713. "mov +0x11,%0 \n"
  714. "movbu %0,(259,sp) \n"
  715. "mov +0x22,%0 \n"
  716. "movbu %0,(260,sp) \n"
  717. "mov +0x33,%0 \n"
  718. "movbu %0,(261,sp) \n"
  719. "mov +0x55,%0 \n"
  720. "movbu %0,(262,sp) \n"
  721. "mov (259,sp),%1 \n"
  722. "add +264,sp \n"
  723. : "+d"(tmp), "=d"(x));
  724. ASSERTCMP(x, ==, 0x55332211);
  725. printk(KERN_NOTICE "___ MOV (260,SP),Rn ___\n");
  726. asm volatile(
  727. "add -264,sp \n"
  728. "mov +0x11,%0 \n"
  729. "movbu %0,(260,sp) \n"
  730. "mov +0x22,%0 \n"
  731. "movbu %0,(261,sp) \n"
  732. "mov +0x33,%0 \n"
  733. "movbu %0,(262,sp) \n"
  734. "mov +0x55,%0 \n"
  735. "movbu %0,(263,sp) \n"
  736. "mov (260,sp),%1 \n"
  737. "add +264,sp \n"
  738. : "+d"(tmp), "=d"(x));
  739. ASSERTCMP(x, ==, 0x55332211);
  740. printk(KERN_NOTICE "___ MOV_LNE ___\n");
  741. tmp = 1;
  742. tmp2 = 2;
  743. q = p + 256;
  744. asm volatile(
  745. "setlb \n"
  746. "mov %2,%3 \n"
  747. "mov %1,%2 \n"
  748. "cmp +0,%1 \n"
  749. "mov_lne (%0+,4),%1"
  750. : "+r"(q), "+d"(tmp), "+d"(tmp2), "=d"(x)
  751. :
  752. : "cc");
  753. ASSERTCMP(q, ==, p + 256 + 12);
  754. ASSERTCMP(x, ==, 0x44332211);
  755. printk(KERN_NOTICE "___ MOV in SETLB ___\n");
  756. tmp = 1;
  757. tmp2 = 2;
  758. q = p + 256;
  759. asm volatile(
  760. "setlb \n"
  761. "mov %1,%3 \n"
  762. "mov (%0+),%1 \n"
  763. "cmp +0,%1 \n"
  764. "lne "
  765. : "+a"(q), "+d"(tmp), "+d"(tmp2), "=d"(x)
  766. :
  767. : "cc");
  768. ASSERTCMP(q, ==, p + 256 + 8);
  769. ASSERTCMP(x, ==, 0x44332211);
  770. printk(KERN_NOTICE "<==test_misalignment()\n");
  771. return 0;
  772. }
  773. arch_initcall(test_misalignment);
  774. #endif /* CONFIG_TEST_MISALIGNMENT_HANDLER */