scc_pata.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/hdreg.h>
  29. #include <linux/ide.h>
  30. #include <linux/init.h>
  31. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  32. #define SCC_PATA_NAME "scc IDE"
  33. #define TDVHSEL_MASTER 0x00000001
  34. #define TDVHSEL_SLAVE 0x00000004
  35. #define MODE_JCUSFEN 0x00000080
  36. #define CCKCTRL_ATARESET 0x00040000
  37. #define CCKCTRL_BUFCNT 0x00020000
  38. #define CCKCTRL_CRST 0x00010000
  39. #define CCKCTRL_OCLKEN 0x00000100
  40. #define CCKCTRL_ATACLKOEN 0x00000002
  41. #define CCKCTRL_LCLKEN 0x00000001
  42. #define QCHCD_IOS_SS 0x00000001
  43. #define QCHSD_STPDIAG 0x00020000
  44. #define INTMASK_MSK 0xD1000012
  45. #define INTSTS_SERROR 0x80000000
  46. #define INTSTS_PRERR 0x40000000
  47. #define INTSTS_RERR 0x10000000
  48. #define INTSTS_ICERR 0x01000000
  49. #define INTSTS_BMSINT 0x00000010
  50. #define INTSTS_BMHE 0x00000008
  51. #define INTSTS_IOIRQS 0x00000004
  52. #define INTSTS_INTRQ 0x00000002
  53. #define INTSTS_ACTEINT 0x00000001
  54. #define ECMODE_VALUE 0x01
  55. static struct scc_ports {
  56. unsigned long ctl, dma;
  57. ide_hwif_t *hwif; /* for removing port from system */
  58. } scc_ports[MAX_HWIFS];
  59. /* PIO transfer mode table */
  60. /* JCHST */
  61. static unsigned long JCHSTtbl[2][7] = {
  62. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  63. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  64. };
  65. /* JCHHT */
  66. static unsigned long JCHHTtbl[2][7] = {
  67. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  68. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  69. };
  70. /* JCHCT */
  71. static unsigned long JCHCTtbl[2][7] = {
  72. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  73. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  74. };
  75. /* DMA transfer mode table */
  76. /* JCHDCTM/JCHDCTS */
  77. static unsigned long JCHDCTxtbl[2][7] = {
  78. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  79. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  80. };
  81. /* JCSTWTM/JCSTWTS */
  82. static unsigned long JCSTWTxtbl[2][7] = {
  83. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  84. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  85. };
  86. /* JCTSS */
  87. static unsigned long JCTSStbl[2][7] = {
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  89. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  90. };
  91. /* JCENVT */
  92. static unsigned long JCENVTtbl[2][7] = {
  93. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  94. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  95. };
  96. /* JCACTSELS/JCACTSELM */
  97. static unsigned long JCACTSELtbl[2][7] = {
  98. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  99. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  100. };
  101. static u8 scc_ide_inb(unsigned long port)
  102. {
  103. u32 data = in_be32((void*)port);
  104. return (u8)data;
  105. }
  106. static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
  107. {
  108. return (u8)in_be32((void *)hwif->dma_status);
  109. }
  110. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  111. {
  112. u16 *ptr = (u16 *)addr;
  113. while (count--) {
  114. *ptr++ = le16_to_cpu(in_be32((void*)port));
  115. }
  116. }
  117. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  118. {
  119. u16 *ptr = (u16 *)addr;
  120. while (count--) {
  121. *ptr++ = le16_to_cpu(in_be32((void*)port));
  122. *ptr++ = le16_to_cpu(in_be32((void*)port));
  123. }
  124. }
  125. static void scc_ide_outb(u8 addr, unsigned long port)
  126. {
  127. out_be32((void*)port, addr);
  128. }
  129. static void scc_ide_outbsync(ide_hwif_t *hwif, u8 addr, unsigned long port)
  130. {
  131. out_be32((void*)port, addr);
  132. eieio();
  133. in_be32((void*)(hwif->dma_base + 0x01c));
  134. eieio();
  135. }
  136. static void
  137. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  138. {
  139. u16 *ptr = (u16 *)addr;
  140. while (count--) {
  141. out_be32((void*)port, cpu_to_le16(*ptr++));
  142. }
  143. }
  144. static void
  145. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  146. {
  147. u16 *ptr = (u16 *)addr;
  148. while (count--) {
  149. out_be32((void*)port, cpu_to_le16(*ptr++));
  150. out_be32((void*)port, cpu_to_le16(*ptr++));
  151. }
  152. }
  153. /**
  154. * scc_set_pio_mode - set host controller for PIO mode
  155. * @drive: drive
  156. * @pio: PIO mode number
  157. *
  158. * Load the timing settings for this device mode into the
  159. * controller.
  160. */
  161. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  162. {
  163. ide_hwif_t *hwif = HWIF(drive);
  164. struct scc_ports *ports = ide_get_hwifdata(hwif);
  165. unsigned long ctl_base = ports->ctl;
  166. unsigned long cckctrl_port = ctl_base + 0xff0;
  167. unsigned long piosht_port = ctl_base + 0x000;
  168. unsigned long pioct_port = ctl_base + 0x004;
  169. unsigned long reg;
  170. int offset;
  171. reg = in_be32((void __iomem *)cckctrl_port);
  172. if (reg & CCKCTRL_ATACLKOEN) {
  173. offset = 1; /* 133MHz */
  174. } else {
  175. offset = 0; /* 100MHz */
  176. }
  177. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  178. out_be32((void __iomem *)piosht_port, reg);
  179. reg = JCHCTtbl[offset][pio];
  180. out_be32((void __iomem *)pioct_port, reg);
  181. }
  182. /**
  183. * scc_set_dma_mode - set host controller for DMA mode
  184. * @drive: drive
  185. * @speed: DMA mode
  186. *
  187. * Load the timing settings for this device mode into the
  188. * controller.
  189. */
  190. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  191. {
  192. ide_hwif_t *hwif = HWIF(drive);
  193. struct scc_ports *ports = ide_get_hwifdata(hwif);
  194. unsigned long ctl_base = ports->ctl;
  195. unsigned long cckctrl_port = ctl_base + 0xff0;
  196. unsigned long mdmact_port = ctl_base + 0x008;
  197. unsigned long mcrcst_port = ctl_base + 0x00c;
  198. unsigned long sdmact_port = ctl_base + 0x010;
  199. unsigned long scrcst_port = ctl_base + 0x014;
  200. unsigned long udenvt_port = ctl_base + 0x018;
  201. unsigned long tdvhsel_port = ctl_base + 0x020;
  202. int is_slave = (&hwif->drives[1] == drive);
  203. int offset, idx;
  204. unsigned long reg;
  205. unsigned long jcactsel;
  206. reg = in_be32((void __iomem *)cckctrl_port);
  207. if (reg & CCKCTRL_ATACLKOEN) {
  208. offset = 1; /* 133MHz */
  209. } else {
  210. offset = 0; /* 100MHz */
  211. }
  212. idx = speed - XFER_UDMA_0;
  213. jcactsel = JCACTSELtbl[offset][idx];
  214. if (is_slave) {
  215. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  216. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  217. jcactsel = jcactsel << 2;
  218. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  219. } else {
  220. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  221. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  222. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  223. }
  224. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  225. out_be32((void __iomem *)udenvt_port, reg);
  226. }
  227. static void scc_dma_host_set(ide_drive_t *drive, int on)
  228. {
  229. ide_hwif_t *hwif = drive->hwif;
  230. u8 unit = (drive->select.b.unit & 0x01);
  231. u8 dma_stat = scc_ide_inb(hwif->dma_status);
  232. if (on)
  233. dma_stat |= (1 << (5 + unit));
  234. else
  235. dma_stat &= ~(1 << (5 + unit));
  236. scc_ide_outb(dma_stat, hwif->dma_status);
  237. }
  238. /**
  239. * scc_ide_dma_setup - begin a DMA phase
  240. * @drive: target device
  241. *
  242. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  243. * and then set up the DMA transfer registers.
  244. *
  245. * Returns 0 on success. If a PIO fallback is required then 1
  246. * is returned.
  247. */
  248. static int scc_dma_setup(ide_drive_t *drive)
  249. {
  250. ide_hwif_t *hwif = drive->hwif;
  251. struct request *rq = HWGROUP(drive)->rq;
  252. unsigned int reading;
  253. u8 dma_stat;
  254. if (rq_data_dir(rq))
  255. reading = 0;
  256. else
  257. reading = 1 << 3;
  258. /* fall back to pio! */
  259. if (!ide_build_dmatable(drive, rq)) {
  260. ide_map_sg(drive, rq);
  261. return 1;
  262. }
  263. /* PRD table */
  264. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  265. /* specify r/w */
  266. out_be32((void __iomem *)hwif->dma_command, reading);
  267. /* read dma_status for INTR & ERROR flags */
  268. dma_stat = in_be32((void __iomem *)hwif->dma_status);
  269. /* clear INTR & ERROR flags */
  270. out_be32((void __iomem *)hwif->dma_status, dma_stat|6);
  271. drive->waiting_for_dma = 1;
  272. return 0;
  273. }
  274. static void scc_dma_start(ide_drive_t *drive)
  275. {
  276. ide_hwif_t *hwif = drive->hwif;
  277. u8 dma_cmd = scc_ide_inb(hwif->dma_command);
  278. /* start DMA */
  279. scc_ide_outb(dma_cmd | 1, hwif->dma_command);
  280. hwif->dma = 1;
  281. wmb();
  282. }
  283. static int __scc_dma_end(ide_drive_t *drive)
  284. {
  285. ide_hwif_t *hwif = drive->hwif;
  286. u8 dma_stat, dma_cmd;
  287. drive->waiting_for_dma = 0;
  288. /* get DMA command mode */
  289. dma_cmd = scc_ide_inb(hwif->dma_command);
  290. /* stop DMA */
  291. scc_ide_outb(dma_cmd & ~1, hwif->dma_command);
  292. /* get DMA status */
  293. dma_stat = scc_ide_inb(hwif->dma_status);
  294. /* clear the INTR & ERROR bits */
  295. scc_ide_outb(dma_stat | 6, hwif->dma_status);
  296. /* purge DMA mappings */
  297. ide_destroy_dmatable(drive);
  298. /* verify good DMA status */
  299. hwif->dma = 0;
  300. wmb();
  301. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  302. }
  303. /**
  304. * scc_dma_end - Stop DMA
  305. * @drive: IDE drive
  306. *
  307. * Check and clear INT Status register.
  308. * Then call __scc_dma_end().
  309. */
  310. static int scc_dma_end(ide_drive_t *drive)
  311. {
  312. ide_hwif_t *hwif = HWIF(drive);
  313. unsigned long intsts_port = hwif->dma_base + 0x014;
  314. u32 reg;
  315. int dma_stat, data_loss = 0;
  316. static int retry = 0;
  317. /* errata A308 workaround: Step5 (check data loss) */
  318. /* We don't check non ide_disk because it is limited to UDMA4 */
  319. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  320. & ERR_STAT) &&
  321. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  322. reg = in_be32((void __iomem *)intsts_port);
  323. if (!(reg & INTSTS_ACTEINT)) {
  324. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  325. drive->name);
  326. data_loss = 1;
  327. if (retry++) {
  328. struct request *rq = HWGROUP(drive)->rq;
  329. int unit;
  330. /* ERROR_RESET and drive->crc_count are needed
  331. * to reduce DMA transfer mode in retry process.
  332. */
  333. if (rq)
  334. rq->errors |= ERROR_RESET;
  335. for (unit = 0; unit < MAX_DRIVES; unit++) {
  336. ide_drive_t *drive = &hwif->drives[unit];
  337. drive->crc_count++;
  338. }
  339. }
  340. }
  341. }
  342. while (1) {
  343. reg = in_be32((void __iomem *)intsts_port);
  344. if (reg & INTSTS_SERROR) {
  345. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  346. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  347. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  348. continue;
  349. }
  350. if (reg & INTSTS_PRERR) {
  351. u32 maea0, maec0;
  352. unsigned long ctl_base = hwif->config_data;
  353. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  354. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  355. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  356. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  357. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  358. continue;
  359. }
  360. if (reg & INTSTS_RERR) {
  361. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  362. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  363. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  364. continue;
  365. }
  366. if (reg & INTSTS_ICERR) {
  367. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  368. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  369. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  370. continue;
  371. }
  372. if (reg & INTSTS_BMSINT) {
  373. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  374. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  375. ide_do_reset(drive);
  376. continue;
  377. }
  378. if (reg & INTSTS_BMHE) {
  379. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  380. continue;
  381. }
  382. if (reg & INTSTS_ACTEINT) {
  383. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  384. continue;
  385. }
  386. if (reg & INTSTS_IOIRQS) {
  387. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  388. continue;
  389. }
  390. break;
  391. }
  392. dma_stat = __scc_dma_end(drive);
  393. if (data_loss)
  394. dma_stat |= 2; /* emulate DMA error (to retry command) */
  395. return dma_stat;
  396. }
  397. /* returns 1 if dma irq issued, 0 otherwise */
  398. static int scc_dma_test_irq(ide_drive_t *drive)
  399. {
  400. ide_hwif_t *hwif = HWIF(drive);
  401. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  402. /* SCC errata A252,A308 workaround: Step4 */
  403. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  404. & ERR_STAT) &&
  405. (int_stat & INTSTS_INTRQ))
  406. return 1;
  407. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  408. if (int_stat & INTSTS_IOIRQS)
  409. return 1;
  410. if (!drive->waiting_for_dma)
  411. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  412. drive->name, __func__);
  413. return 0;
  414. }
  415. static u8 scc_udma_filter(ide_drive_t *drive)
  416. {
  417. ide_hwif_t *hwif = drive->hwif;
  418. u8 mask = hwif->ultra_mask;
  419. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  420. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  421. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  422. SCC_PATA_NAME, drive->name);
  423. mask = ATA_UDMA4;
  424. }
  425. return mask;
  426. }
  427. /**
  428. * setup_mmio_scc - map CTRL/BMID region
  429. * @dev: PCI device we are configuring
  430. * @name: device name
  431. *
  432. */
  433. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  434. {
  435. unsigned long ctl_base = pci_resource_start(dev, 0);
  436. unsigned long dma_base = pci_resource_start(dev, 1);
  437. unsigned long ctl_size = pci_resource_len(dev, 0);
  438. unsigned long dma_size = pci_resource_len(dev, 1);
  439. void __iomem *ctl_addr;
  440. void __iomem *dma_addr;
  441. int i, ret;
  442. for (i = 0; i < MAX_HWIFS; i++) {
  443. if (scc_ports[i].ctl == 0)
  444. break;
  445. }
  446. if (i >= MAX_HWIFS)
  447. return -ENOMEM;
  448. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  449. if (ret < 0) {
  450. printk(KERN_ERR "%s: can't reserve resources\n", name);
  451. return ret;
  452. }
  453. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  454. goto fail_0;
  455. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  456. goto fail_1;
  457. pci_set_master(dev);
  458. scc_ports[i].ctl = (unsigned long)ctl_addr;
  459. scc_ports[i].dma = (unsigned long)dma_addr;
  460. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  461. return 1;
  462. fail_1:
  463. iounmap(ctl_addr);
  464. fail_0:
  465. return -ENOMEM;
  466. }
  467. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  468. const struct ide_port_info *d)
  469. {
  470. struct scc_ports *ports = pci_get_drvdata(dev);
  471. ide_hwif_t *hwif = NULL;
  472. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  473. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  474. int i;
  475. hwif = ide_find_port_slot(d);
  476. if (hwif == NULL)
  477. return -ENOMEM;
  478. memset(&hw, 0, sizeof(hw));
  479. for (i = 0; i <= 8; i++)
  480. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  481. hw.irq = dev->irq;
  482. hw.dev = &dev->dev;
  483. hw.chipset = ide_pci;
  484. idx[0] = hwif->index;
  485. ide_device_add(idx, d, hws);
  486. return 0;
  487. }
  488. /**
  489. * init_setup_scc - set up an SCC PATA Controller
  490. * @dev: PCI device
  491. * @d: IDE port info
  492. *
  493. * Perform the initial set up for this device.
  494. */
  495. static int __devinit init_setup_scc(struct pci_dev *dev,
  496. const struct ide_port_info *d)
  497. {
  498. unsigned long ctl_base;
  499. unsigned long dma_base;
  500. unsigned long cckctrl_port;
  501. unsigned long intmask_port;
  502. unsigned long mode_port;
  503. unsigned long ecmode_port;
  504. unsigned long dma_status_port;
  505. u32 reg = 0;
  506. struct scc_ports *ports;
  507. int rc;
  508. rc = pci_enable_device(dev);
  509. if (rc)
  510. goto end;
  511. rc = setup_mmio_scc(dev, d->name);
  512. if (rc < 0)
  513. goto end;
  514. ports = pci_get_drvdata(dev);
  515. ctl_base = ports->ctl;
  516. dma_base = ports->dma;
  517. cckctrl_port = ctl_base + 0xff0;
  518. intmask_port = dma_base + 0x010;
  519. mode_port = ctl_base + 0x024;
  520. ecmode_port = ctl_base + 0xf00;
  521. dma_status_port = dma_base + 0x004;
  522. /* controller initialization */
  523. reg = 0;
  524. out_be32((void*)cckctrl_port, reg);
  525. reg |= CCKCTRL_ATACLKOEN;
  526. out_be32((void*)cckctrl_port, reg);
  527. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  528. out_be32((void*)cckctrl_port, reg);
  529. reg |= CCKCTRL_CRST;
  530. out_be32((void*)cckctrl_port, reg);
  531. for (;;) {
  532. reg = in_be32((void*)cckctrl_port);
  533. if (reg & CCKCTRL_CRST)
  534. break;
  535. udelay(5000);
  536. }
  537. reg |= CCKCTRL_ATARESET;
  538. out_be32((void*)cckctrl_port, reg);
  539. out_be32((void*)ecmode_port, ECMODE_VALUE);
  540. out_be32((void*)mode_port, MODE_JCUSFEN);
  541. out_be32((void*)intmask_port, INTMASK_MSK);
  542. rc = scc_ide_setup_pci_device(dev, d);
  543. end:
  544. return rc;
  545. }
  546. static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
  547. {
  548. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  549. struct ide_taskfile *tf = &task->tf;
  550. u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
  551. if (task->tf_flags & IDE_TFLAG_FLAGGED)
  552. HIHI = 0xFF;
  553. if (task->tf_flags & IDE_TFLAG_OUT_DATA)
  554. out_be32((void *)io_ports->data_addr,
  555. (tf->hob_data << 8) | tf->data);
  556. if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  557. scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
  558. if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  559. scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  560. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  561. scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  562. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  563. scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  564. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  565. scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  566. if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
  567. scc_ide_outb(tf->feature, io_ports->feature_addr);
  568. if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
  569. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  570. if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
  571. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  572. if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
  573. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  574. if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
  575. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  576. if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
  577. scc_ide_outb((tf->device & HIHI) | drive->select.all,
  578. io_ports->device_addr);
  579. }
  580. static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
  581. {
  582. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  583. struct ide_taskfile *tf = &task->tf;
  584. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  585. u16 data = (u16)in_be32((void *)io_ports->data_addr);
  586. tf->data = data & 0xff;
  587. tf->hob_data = (data >> 8) & 0xff;
  588. }
  589. /* be sure we're looking at the low order bits */
  590. scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  591. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  592. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  593. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  594. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  595. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  596. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  597. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  598. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  599. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  600. tf->device = scc_ide_inb(io_ports->device_addr);
  601. if (task->tf_flags & IDE_TFLAG_LBA48) {
  602. scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  603. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  604. tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
  605. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  606. tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
  607. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  608. tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
  609. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  610. tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
  611. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  612. tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
  613. }
  614. }
  615. static void scc_input_data(ide_drive_t *drive, struct request *rq,
  616. void *buf, unsigned int len)
  617. {
  618. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  619. len++;
  620. if (drive->io_32bit) {
  621. scc_ide_insl(data_addr, buf, len / 4);
  622. if ((len & 3) >= 2)
  623. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  624. } else
  625. scc_ide_insw(data_addr, buf, len / 2);
  626. }
  627. static void scc_output_data(ide_drive_t *drive, struct request *rq,
  628. void *buf, unsigned int len)
  629. {
  630. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  631. len++;
  632. if (drive->io_32bit) {
  633. scc_ide_outsl(data_addr, buf, len / 4);
  634. if ((len & 3) >= 2)
  635. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  636. } else
  637. scc_ide_outsw(data_addr, buf, len / 2);
  638. }
  639. /**
  640. * init_mmio_iops_scc - set up the iops for MMIO
  641. * @hwif: interface to set up
  642. *
  643. */
  644. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  645. {
  646. struct pci_dev *dev = to_pci_dev(hwif->dev);
  647. struct scc_ports *ports = pci_get_drvdata(dev);
  648. unsigned long dma_base = ports->dma;
  649. ide_set_hwifdata(hwif, ports);
  650. hwif->read_sff_dma_status = scc_read_sff_dma_status;
  651. hwif->tf_load = scc_tf_load;
  652. hwif->tf_read = scc_tf_read;
  653. hwif->input_data = scc_input_data;
  654. hwif->output_data = scc_output_data;
  655. hwif->INB = scc_ide_inb;
  656. hwif->OUTB = scc_ide_outb;
  657. hwif->OUTBSYNC = scc_ide_outbsync;
  658. hwif->dma_base = dma_base;
  659. hwif->config_data = ports->ctl;
  660. }
  661. /**
  662. * init_iops_scc - set up iops
  663. * @hwif: interface to set up
  664. *
  665. * Do the basic setup for the SCC hardware interface
  666. * and then do the MMIO setup.
  667. */
  668. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  669. {
  670. struct pci_dev *dev = to_pci_dev(hwif->dev);
  671. hwif->hwif_data = NULL;
  672. if (pci_get_drvdata(dev) == NULL)
  673. return;
  674. init_mmio_iops_scc(hwif);
  675. }
  676. static u8 __devinit scc_cable_detect(ide_hwif_t *hwif)
  677. {
  678. return ATA_CBL_PATA80;
  679. }
  680. /**
  681. * init_hwif_scc - set up hwif
  682. * @hwif: interface to set up
  683. *
  684. * We do the basic set up of the interface structure. The SCC
  685. * requires several custom handlers so we override the default
  686. * ide DMA handlers appropriately.
  687. */
  688. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  689. {
  690. struct scc_ports *ports = ide_get_hwifdata(hwif);
  691. ports->hwif = hwif;
  692. hwif->dma_command = hwif->dma_base;
  693. hwif->dma_status = hwif->dma_base + 0x04;
  694. /* PTERADD */
  695. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  696. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  697. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  698. else
  699. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  700. }
  701. static const struct ide_port_ops scc_port_ops = {
  702. .set_pio_mode = scc_set_pio_mode,
  703. .set_dma_mode = scc_set_dma_mode,
  704. .udma_filter = scc_udma_filter,
  705. .cable_detect = scc_cable_detect,
  706. };
  707. static const struct ide_dma_ops scc_dma_ops = {
  708. .dma_host_set = scc_dma_host_set,
  709. .dma_setup = scc_dma_setup,
  710. .dma_exec_cmd = ide_dma_exec_cmd,
  711. .dma_start = scc_dma_start,
  712. .dma_end = scc_dma_end,
  713. .dma_test_irq = scc_dma_test_irq,
  714. .dma_lost_irq = ide_dma_lost_irq,
  715. .dma_timeout = ide_dma_timeout,
  716. };
  717. #define DECLARE_SCC_DEV(name_str) \
  718. { \
  719. .name = name_str, \
  720. .init_iops = init_iops_scc, \
  721. .init_hwif = init_hwif_scc, \
  722. .port_ops = &scc_port_ops, \
  723. .dma_ops = &scc_dma_ops, \
  724. .host_flags = IDE_HFLAG_SINGLE, \
  725. .pio_mask = ATA_PIO4, \
  726. }
  727. static const struct ide_port_info scc_chipsets[] __devinitdata = {
  728. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  729. };
  730. /**
  731. * scc_init_one - pci layer discovery entry
  732. * @dev: PCI device
  733. * @id: ident table entry
  734. *
  735. * Called by the PCI code when it finds an SCC PATA controller.
  736. * We then use the IDE PCI generic helper to do most of the work.
  737. */
  738. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  739. {
  740. return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
  741. }
  742. /**
  743. * scc_remove - pci layer remove entry
  744. * @dev: PCI device
  745. *
  746. * Called by the PCI code when it removes an SCC PATA controller.
  747. */
  748. static void __devexit scc_remove(struct pci_dev *dev)
  749. {
  750. struct scc_ports *ports = pci_get_drvdata(dev);
  751. ide_hwif_t *hwif = ports->hwif;
  752. if (hwif->dmatable_cpu) {
  753. pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
  754. hwif->dmatable_cpu, hwif->dmatable_dma);
  755. hwif->dmatable_cpu = NULL;
  756. }
  757. ide_unregister(hwif);
  758. iounmap((void*)ports->dma);
  759. iounmap((void*)ports->ctl);
  760. pci_release_selected_regions(dev, (1 << 2) - 1);
  761. memset(ports, 0, sizeof(*ports));
  762. }
  763. static const struct pci_device_id scc_pci_tbl[] = {
  764. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  765. { 0, },
  766. };
  767. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  768. static struct pci_driver driver = {
  769. .name = "SCC IDE",
  770. .id_table = scc_pci_tbl,
  771. .probe = scc_init_one,
  772. .remove = scc_remove,
  773. };
  774. static int scc_ide_init(void)
  775. {
  776. return ide_pci_register_driver(&driver);
  777. }
  778. module_init(scc_ide_init);
  779. /* -- No exit code?
  780. static void scc_ide_exit(void)
  781. {
  782. ide_pci_unregister_driver(&driver);
  783. }
  784. module_exit(scc_ide_exit);
  785. */
  786. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  787. MODULE_LICENSE("GPL");