dmaengine.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-mapping.h>
  26. /**
  27. * typedef dma_cookie_t - an opaque DMA cookie
  28. *
  29. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  30. */
  31. typedef s32 dma_cookie_t;
  32. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  33. /**
  34. * enum dma_status - DMA transaction status
  35. * @DMA_SUCCESS: transaction completed successfully
  36. * @DMA_IN_PROGRESS: transaction not yet processed
  37. * @DMA_ERROR: transaction failed
  38. */
  39. enum dma_status {
  40. DMA_SUCCESS,
  41. DMA_IN_PROGRESS,
  42. DMA_ERROR,
  43. };
  44. /**
  45. * enum dma_transaction_type - DMA transaction types/indexes
  46. */
  47. enum dma_transaction_type {
  48. DMA_MEMCPY,
  49. DMA_XOR,
  50. DMA_PQ,
  51. DMA_DUAL_XOR,
  52. DMA_PQ_UPDATE,
  53. DMA_XOR_VAL,
  54. DMA_PQ_VAL,
  55. DMA_MEMSET,
  56. DMA_MEMCPY_CRC32C,
  57. DMA_INTERRUPT,
  58. DMA_PRIVATE,
  59. DMA_SLAVE,
  60. };
  61. /* last transaction type for creation of the capabilities mask */
  62. #define DMA_TX_TYPE_END (DMA_SLAVE + 1)
  63. /**
  64. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  65. * control completion, and communicate status.
  66. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  67. * this transaction
  68. * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
  69. * acknowledges receipt, i.e. has has a chance to establish any dependency
  70. * chains
  71. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  72. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  73. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  74. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  75. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  76. * sources that were the result of a previous operation, in the case of a PQ
  77. * operation it continues the calculation with new sources
  78. */
  79. enum dma_ctrl_flags {
  80. DMA_PREP_INTERRUPT = (1 << 0),
  81. DMA_CTRL_ACK = (1 << 1),
  82. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  83. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  84. DMA_PREP_PQ_DISABLE_P = (1 << 4),
  85. DMA_PREP_PQ_DISABLE_Q = (1 << 5),
  86. DMA_PREP_CONTINUE = (1 << 6),
  87. };
  88. /**
  89. * enum sum_check_bits - bit position of pq_check_flags
  90. */
  91. enum sum_check_bits {
  92. SUM_CHECK_P = 0,
  93. SUM_CHECK_Q = 1,
  94. };
  95. /**
  96. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  97. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  98. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  99. */
  100. enum sum_check_flags {
  101. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  102. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  103. };
  104. /**
  105. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  106. * See linux/cpumask.h
  107. */
  108. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  109. /**
  110. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  111. * @memcpy_count: transaction counter
  112. * @bytes_transferred: byte counter
  113. */
  114. struct dma_chan_percpu {
  115. /* stats */
  116. unsigned long memcpy_count;
  117. unsigned long bytes_transferred;
  118. };
  119. /**
  120. * struct dma_chan - devices supply DMA channels, clients use them
  121. * @device: ptr to the dma device who supplies this channel, always !%NULL
  122. * @cookie: last cookie value returned to client
  123. * @chan_id: channel ID for sysfs
  124. * @dev: class device for sysfs
  125. * @device_node: used to add this to the device chan list
  126. * @local: per-cpu pointer to a struct dma_chan_percpu
  127. * @client-count: how many clients are using this channel
  128. * @table_count: number of appearances in the mem-to-mem allocation table
  129. * @private: private data for certain client-channel associations
  130. */
  131. struct dma_chan {
  132. struct dma_device *device;
  133. dma_cookie_t cookie;
  134. /* sysfs */
  135. int chan_id;
  136. struct dma_chan_dev *dev;
  137. struct list_head device_node;
  138. struct dma_chan_percpu *local;
  139. int client_count;
  140. int table_count;
  141. void *private;
  142. };
  143. /**
  144. * struct dma_chan_dev - relate sysfs device node to backing channel device
  145. * @chan - driver channel device
  146. * @device - sysfs device
  147. * @dev_id - parent dma_device dev_id
  148. * @idr_ref - reference count to gate release of dma_device dev_id
  149. */
  150. struct dma_chan_dev {
  151. struct dma_chan *chan;
  152. struct device device;
  153. int dev_id;
  154. atomic_t *idr_ref;
  155. };
  156. static inline const char *dma_chan_name(struct dma_chan *chan)
  157. {
  158. return dev_name(&chan->dev->device);
  159. }
  160. void dma_chan_cleanup(struct kref *kref);
  161. /**
  162. * typedef dma_filter_fn - callback filter for dma_request_channel
  163. * @chan: channel to be reviewed
  164. * @filter_param: opaque parameter passed through dma_request_channel
  165. *
  166. * When this optional parameter is specified in a call to dma_request_channel a
  167. * suitable channel is passed to this routine for further dispositioning before
  168. * being returned. Where 'suitable' indicates a non-busy channel that
  169. * satisfies the given capability mask. It returns 'true' to indicate that the
  170. * channel is suitable.
  171. */
  172. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  173. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  174. /**
  175. * struct dma_async_tx_descriptor - async transaction descriptor
  176. * ---dma generic offload fields---
  177. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  178. * this tx is sitting on a dependency list
  179. * @flags: flags to augment operation preparation, control completion, and
  180. * communicate status
  181. * @phys: physical address of the descriptor
  182. * @tx_list: driver common field for operations that require multiple
  183. * descriptors
  184. * @chan: target channel for this operation
  185. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  186. * @callback: routine to call after this operation is complete
  187. * @callback_param: general parameter to pass to the callback routine
  188. * ---async_tx api specific fields---
  189. * @next: at completion submit this descriptor
  190. * @parent: pointer to the next level up in the dependency chain
  191. * @lock: protect the parent and next pointers
  192. */
  193. struct dma_async_tx_descriptor {
  194. dma_cookie_t cookie;
  195. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  196. dma_addr_t phys;
  197. struct list_head tx_list;
  198. struct dma_chan *chan;
  199. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  200. dma_async_tx_callback callback;
  201. void *callback_param;
  202. struct dma_async_tx_descriptor *next;
  203. struct dma_async_tx_descriptor *parent;
  204. spinlock_t lock;
  205. };
  206. /**
  207. * struct dma_device - info on the entity supplying DMA services
  208. * @chancnt: how many DMA channels are supported
  209. * @privatecnt: how many DMA channels are requested by dma_request_channel
  210. * @channels: the list of struct dma_chan
  211. * @global_node: list_head for global dma_device_list
  212. * @cap_mask: one or more dma_capability flags
  213. * @max_xor: maximum number of xor sources, 0 if no capability
  214. * @max_pq: maximum number of PQ sources and PQ-continue capability
  215. * @dev_id: unique device ID
  216. * @dev: struct device reference for dma mapping api
  217. * @device_alloc_chan_resources: allocate resources and return the
  218. * number of allocated descriptors
  219. * @device_free_chan_resources: release DMA channel's resources
  220. * @device_prep_dma_memcpy: prepares a memcpy operation
  221. * @device_prep_dma_xor: prepares a xor operation
  222. * @device_prep_dma_xor_val: prepares a xor validation operation
  223. * @device_prep_dma_pq: prepares a pq operation
  224. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  225. * @device_prep_dma_memset: prepares a memset operation
  226. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  227. * @device_prep_slave_sg: prepares a slave dma operation
  228. * @device_terminate_all: terminate all pending operations
  229. * @device_is_tx_complete: poll for transaction completion
  230. * @device_issue_pending: push pending transactions to hardware
  231. */
  232. struct dma_device {
  233. unsigned int chancnt;
  234. unsigned int privatecnt;
  235. struct list_head channels;
  236. struct list_head global_node;
  237. dma_cap_mask_t cap_mask;
  238. unsigned short max_xor;
  239. unsigned short max_pq;
  240. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  241. int dev_id;
  242. struct device *dev;
  243. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  244. void (*device_free_chan_resources)(struct dma_chan *chan);
  245. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  246. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  247. size_t len, unsigned long flags);
  248. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  249. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  250. unsigned int src_cnt, size_t len, unsigned long flags);
  251. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  252. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  253. size_t len, enum sum_check_flags *result, unsigned long flags);
  254. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  255. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  256. unsigned int src_cnt, const unsigned char *scf,
  257. size_t len, unsigned long flags);
  258. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  259. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  260. unsigned int src_cnt, const unsigned char *scf, size_t len,
  261. enum sum_check_flags *pqres, unsigned long flags);
  262. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  263. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  264. unsigned long flags);
  265. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  266. struct dma_chan *chan, unsigned long flags);
  267. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  268. struct dma_chan *chan, struct scatterlist *sgl,
  269. unsigned int sg_len, enum dma_data_direction direction,
  270. unsigned long flags);
  271. void (*device_terminate_all)(struct dma_chan *chan);
  272. enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
  273. dma_cookie_t cookie, dma_cookie_t *last,
  274. dma_cookie_t *used);
  275. void (*device_issue_pending)(struct dma_chan *chan);
  276. };
  277. static inline void
  278. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  279. {
  280. dma->max_pq = maxpq;
  281. if (has_pq_continue)
  282. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  283. }
  284. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  285. {
  286. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  287. }
  288. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  289. {
  290. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  291. return (flags & mask) == mask;
  292. }
  293. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  294. {
  295. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  296. }
  297. static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  298. {
  299. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  300. }
  301. /* dma_maxpq - reduce maxpq in the face of continued operations
  302. * @dma - dma device with PQ capability
  303. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  304. *
  305. * When an engine does not support native continuation we need 3 extra
  306. * source slots to reuse P and Q with the following coefficients:
  307. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  308. * 2/ {01} * Q : use Q to continue Q' calculation
  309. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  310. *
  311. * In the case where P is disabled we only need 1 extra source:
  312. * 1/ {01} * Q : use Q to continue Q' calculation
  313. */
  314. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  315. {
  316. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  317. return dma_dev_to_maxpq(dma);
  318. else if (dmaf_p_disabled_continue(flags))
  319. return dma_dev_to_maxpq(dma) - 1;
  320. else if (dmaf_continue(flags))
  321. return dma_dev_to_maxpq(dma) - 3;
  322. BUG();
  323. }
  324. /* --- public DMA engine API --- */
  325. #ifdef CONFIG_DMA_ENGINE
  326. void dmaengine_get(void);
  327. void dmaengine_put(void);
  328. #else
  329. static inline void dmaengine_get(void)
  330. {
  331. }
  332. static inline void dmaengine_put(void)
  333. {
  334. }
  335. #endif
  336. #ifdef CONFIG_NET_DMA
  337. #define net_dmaengine_get() dmaengine_get()
  338. #define net_dmaengine_put() dmaengine_put()
  339. #else
  340. static inline void net_dmaengine_get(void)
  341. {
  342. }
  343. static inline void net_dmaengine_put(void)
  344. {
  345. }
  346. #endif
  347. #ifdef CONFIG_ASYNC_TX_DMA
  348. #define async_dmaengine_get() dmaengine_get()
  349. #define async_dmaengine_put() dmaengine_put()
  350. #define async_dma_find_channel(type) dma_find_channel(type)
  351. #else
  352. static inline void async_dmaengine_get(void)
  353. {
  354. }
  355. static inline void async_dmaengine_put(void)
  356. {
  357. }
  358. static inline struct dma_chan *
  359. async_dma_find_channel(enum dma_transaction_type type)
  360. {
  361. return NULL;
  362. }
  363. #endif
  364. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  365. void *dest, void *src, size_t len);
  366. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  367. struct page *page, unsigned int offset, void *kdata, size_t len);
  368. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  369. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  370. unsigned int src_off, size_t len);
  371. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  372. struct dma_chan *chan);
  373. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  374. {
  375. tx->flags |= DMA_CTRL_ACK;
  376. }
  377. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  378. {
  379. tx->flags &= ~DMA_CTRL_ACK;
  380. }
  381. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  382. {
  383. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  384. }
  385. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  386. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  387. {
  388. return min_t(int, DMA_TX_TYPE_END,
  389. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  390. }
  391. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  392. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  393. {
  394. return min_t(int, DMA_TX_TYPE_END,
  395. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  396. }
  397. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  398. static inline void
  399. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  400. {
  401. set_bit(tx_type, dstp->bits);
  402. }
  403. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  404. static inline void
  405. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  406. {
  407. clear_bit(tx_type, dstp->bits);
  408. }
  409. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  410. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  411. {
  412. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  413. }
  414. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  415. static inline int
  416. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  417. {
  418. return test_bit(tx_type, srcp->bits);
  419. }
  420. #define for_each_dma_cap_mask(cap, mask) \
  421. for ((cap) = first_dma_cap(mask); \
  422. (cap) < DMA_TX_TYPE_END; \
  423. (cap) = next_dma_cap((cap), (mask)))
  424. /**
  425. * dma_async_issue_pending - flush pending transactions to HW
  426. * @chan: target DMA channel
  427. *
  428. * This allows drivers to push copies to HW in batches,
  429. * reducing MMIO writes where possible.
  430. */
  431. static inline void dma_async_issue_pending(struct dma_chan *chan)
  432. {
  433. chan->device->device_issue_pending(chan);
  434. }
  435. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  436. /**
  437. * dma_async_is_tx_complete - poll for transaction completion
  438. * @chan: DMA channel
  439. * @cookie: transaction identifier to check status of
  440. * @last: returns last completed cookie, can be NULL
  441. * @used: returns last issued cookie, can be NULL
  442. *
  443. * If @last and @used are passed in, upon return they reflect the driver
  444. * internal state and can be used with dma_async_is_complete() to check
  445. * the status of multiple cookies without re-checking hardware state.
  446. */
  447. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  448. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  449. {
  450. return chan->device->device_is_tx_complete(chan, cookie, last, used);
  451. }
  452. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  453. dma_async_is_tx_complete(chan, cookie, last, used)
  454. /**
  455. * dma_async_is_complete - test a cookie against chan state
  456. * @cookie: transaction identifier to test status of
  457. * @last_complete: last know completed transaction
  458. * @last_used: last cookie value handed out
  459. *
  460. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  461. * the test logic is separated for lightweight testing of multiple cookies
  462. */
  463. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  464. dma_cookie_t last_complete, dma_cookie_t last_used)
  465. {
  466. if (last_complete <= last_used) {
  467. if ((cookie <= last_complete) || (cookie > last_used))
  468. return DMA_SUCCESS;
  469. } else {
  470. if ((cookie <= last_complete) && (cookie > last_used))
  471. return DMA_SUCCESS;
  472. }
  473. return DMA_IN_PROGRESS;
  474. }
  475. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  476. #ifdef CONFIG_DMA_ENGINE
  477. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  478. void dma_issue_pending_all(void);
  479. #else
  480. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  481. {
  482. return DMA_SUCCESS;
  483. }
  484. static inline void dma_issue_pending_all(void)
  485. {
  486. do { } while (0);
  487. }
  488. #endif
  489. /* --- DMA device --- */
  490. int dma_async_device_register(struct dma_device *device);
  491. void dma_async_device_unregister(struct dma_device *device);
  492. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  493. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  494. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  495. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  496. void dma_release_channel(struct dma_chan *chan);
  497. /* --- Helper iov-locking functions --- */
  498. struct dma_page_list {
  499. char __user *base_address;
  500. int nr_pages;
  501. struct page **pages;
  502. };
  503. struct dma_pinned_list {
  504. int nr_iovecs;
  505. struct dma_page_list page_list[0];
  506. };
  507. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  508. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  509. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  510. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  511. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  512. struct dma_pinned_list *pinned_list, struct page *page,
  513. unsigned int offset, size_t len);
  514. #endif /* DMAENGINE_H */