intel_ringbuffer.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. int ret;
  194. /* Just flush everything. Experiments have shown that reducing the
  195. * number of bits based on the write domains has little performance
  196. * impact.
  197. */
  198. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  199. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  200. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  201. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  202. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  206. /*
  207. * Ensure that any following seqno writes only happen when the render
  208. * cache is indeed flushed (but only if the caller actually wants that).
  209. */
  210. if (flush_domains)
  211. flags |= PIPE_CONTROL_CS_STALL;
  212. ret = intel_ring_begin(ring, 4);
  213. if (ret)
  214. return ret;
  215. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  216. intel_ring_emit(ring, flags);
  217. intel_ring_emit(ring, 0);
  218. intel_ring_emit(ring, 0);
  219. intel_ring_advance(ring);
  220. return 0;
  221. }
  222. static int
  223. gen6_render_ring_flush__wa(struct intel_ring_buffer *ring,
  224. u32 invalidate_domains, u32 flush_domains)
  225. {
  226. int ret;
  227. /* Force SNB workarounds for PIPE_CONTROL flushes */
  228. ret = intel_emit_post_sync_nonzero_flush(ring);
  229. if (ret)
  230. return ret;
  231. return gen6_render_ring_flush(ring, invalidate_domains, flush_domains);
  232. }
  233. static void ring_write_tail(struct intel_ring_buffer *ring,
  234. u32 value)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. I915_WRITE_TAIL(ring, value);
  238. }
  239. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  240. {
  241. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  242. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  243. RING_ACTHD(ring->mmio_base) : ACTHD;
  244. return I915_READ(acthd_reg);
  245. }
  246. static int init_ring_common(struct intel_ring_buffer *ring)
  247. {
  248. struct drm_device *dev = ring->dev;
  249. drm_i915_private_t *dev_priv = dev->dev_private;
  250. struct drm_i915_gem_object *obj = ring->obj;
  251. int ret = 0;
  252. u32 head;
  253. if (HAS_FORCE_WAKE(dev))
  254. gen6_gt_force_wake_get(dev_priv);
  255. /* Stop the ring if it's running. */
  256. I915_WRITE_CTL(ring, 0);
  257. I915_WRITE_HEAD(ring, 0);
  258. ring->write_tail(ring, 0);
  259. /* Initialize the ring. */
  260. I915_WRITE_START(ring, obj->gtt_offset);
  261. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  262. /* G45 ring initialization fails to reset head to zero */
  263. if (head != 0) {
  264. DRM_DEBUG_KMS("%s head not reset to zero "
  265. "ctl %08x head %08x tail %08x start %08x\n",
  266. ring->name,
  267. I915_READ_CTL(ring),
  268. I915_READ_HEAD(ring),
  269. I915_READ_TAIL(ring),
  270. I915_READ_START(ring));
  271. I915_WRITE_HEAD(ring, 0);
  272. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  273. DRM_ERROR("failed to set %s head to zero "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. }
  281. }
  282. I915_WRITE_CTL(ring,
  283. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  284. | RING_VALID);
  285. /* If the head is still not zero, the ring is dead */
  286. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  287. I915_READ_START(ring) == obj->gtt_offset &&
  288. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  289. DRM_ERROR("%s initialization failed "
  290. "ctl %08x head %08x tail %08x start %08x\n",
  291. ring->name,
  292. I915_READ_CTL(ring),
  293. I915_READ_HEAD(ring),
  294. I915_READ_TAIL(ring),
  295. I915_READ_START(ring));
  296. ret = -EIO;
  297. goto out;
  298. }
  299. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  300. i915_kernel_lost_context(ring->dev);
  301. else {
  302. ring->head = I915_READ_HEAD(ring);
  303. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  304. ring->space = ring_space(ring);
  305. ring->last_retired_head = -1;
  306. }
  307. out:
  308. if (HAS_FORCE_WAKE(dev))
  309. gen6_gt_force_wake_put(dev_priv);
  310. return ret;
  311. }
  312. static int
  313. init_pipe_control(struct intel_ring_buffer *ring)
  314. {
  315. struct pipe_control *pc;
  316. struct drm_i915_gem_object *obj;
  317. int ret;
  318. if (ring->private)
  319. return 0;
  320. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  321. if (!pc)
  322. return -ENOMEM;
  323. obj = i915_gem_alloc_object(ring->dev, 4096);
  324. if (obj == NULL) {
  325. DRM_ERROR("Failed to allocate seqno page\n");
  326. ret = -ENOMEM;
  327. goto err;
  328. }
  329. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  330. ret = i915_gem_object_pin(obj, 4096, true);
  331. if (ret)
  332. goto err_unref;
  333. pc->gtt_offset = obj->gtt_offset;
  334. pc->cpu_page = kmap(obj->pages[0]);
  335. if (pc->cpu_page == NULL)
  336. goto err_unpin;
  337. pc->obj = obj;
  338. ring->private = pc;
  339. return 0;
  340. err_unpin:
  341. i915_gem_object_unpin(obj);
  342. err_unref:
  343. drm_gem_object_unreference(&obj->base);
  344. err:
  345. kfree(pc);
  346. return ret;
  347. }
  348. static void
  349. cleanup_pipe_control(struct intel_ring_buffer *ring)
  350. {
  351. struct pipe_control *pc = ring->private;
  352. struct drm_i915_gem_object *obj;
  353. if (!ring->private)
  354. return;
  355. obj = pc->obj;
  356. kunmap(obj->pages[0]);
  357. i915_gem_object_unpin(obj);
  358. drm_gem_object_unreference(&obj->base);
  359. kfree(pc);
  360. ring->private = NULL;
  361. }
  362. static int init_render_ring(struct intel_ring_buffer *ring)
  363. {
  364. struct drm_device *dev = ring->dev;
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. int ret = init_ring_common(ring);
  367. if (INTEL_INFO(dev)->gen > 3) {
  368. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  369. if (IS_GEN7(dev))
  370. I915_WRITE(GFX_MODE_GEN7,
  371. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  372. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  373. }
  374. if (INTEL_INFO(dev)->gen >= 5) {
  375. ret = init_pipe_control(ring);
  376. if (ret)
  377. return ret;
  378. }
  379. if (IS_GEN6(dev)) {
  380. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  381. * "If this bit is set, STCunit will have LRA as replacement
  382. * policy. [...] This bit must be reset. LRA replacement
  383. * policy is not supported."
  384. */
  385. I915_WRITE(CACHE_MODE_0,
  386. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  387. /* This is not explicitly set for GEN6, so read the register.
  388. * see intel_ring_mi_set_context() for why we care.
  389. * TODO: consider explicitly setting the bit for GEN5
  390. */
  391. ring->itlb_before_ctx_switch =
  392. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  393. }
  394. if (INTEL_INFO(dev)->gen >= 6)
  395. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  396. if (HAS_L3_GPU_CACHE(dev))
  397. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  398. return ret;
  399. }
  400. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  401. {
  402. if (!ring->private)
  403. return;
  404. cleanup_pipe_control(ring);
  405. }
  406. static void
  407. update_mboxes(struct intel_ring_buffer *ring,
  408. u32 seqno,
  409. u32 mmio_offset)
  410. {
  411. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  412. MI_SEMAPHORE_GLOBAL_GTT |
  413. MI_SEMAPHORE_REGISTER |
  414. MI_SEMAPHORE_UPDATE);
  415. intel_ring_emit(ring, seqno);
  416. intel_ring_emit(ring, mmio_offset);
  417. }
  418. /**
  419. * gen6_add_request - Update the semaphore mailbox registers
  420. *
  421. * @ring - ring that is adding a request
  422. * @seqno - return seqno stuck into the ring
  423. *
  424. * Update the mailbox registers in the *other* rings with the current seqno.
  425. * This acts like a signal in the canonical semaphore.
  426. */
  427. static int
  428. gen6_add_request(struct intel_ring_buffer *ring,
  429. u32 *seqno)
  430. {
  431. u32 mbox1_reg;
  432. u32 mbox2_reg;
  433. int ret;
  434. ret = intel_ring_begin(ring, 10);
  435. if (ret)
  436. return ret;
  437. mbox1_reg = ring->signal_mbox[0];
  438. mbox2_reg = ring->signal_mbox[1];
  439. *seqno = i915_gem_next_request_seqno(ring);
  440. update_mboxes(ring, *seqno, mbox1_reg);
  441. update_mboxes(ring, *seqno, mbox2_reg);
  442. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  443. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  444. intel_ring_emit(ring, *seqno);
  445. intel_ring_emit(ring, MI_USER_INTERRUPT);
  446. intel_ring_advance(ring);
  447. return 0;
  448. }
  449. /**
  450. * intel_ring_sync - sync the waiter to the signaller on seqno
  451. *
  452. * @waiter - ring that is waiting
  453. * @signaller - ring which has, or will signal
  454. * @seqno - seqno which the waiter will block on
  455. */
  456. static int
  457. gen6_ring_sync(struct intel_ring_buffer *waiter,
  458. struct intel_ring_buffer *signaller,
  459. u32 seqno)
  460. {
  461. int ret;
  462. u32 dw1 = MI_SEMAPHORE_MBOX |
  463. MI_SEMAPHORE_COMPARE |
  464. MI_SEMAPHORE_REGISTER;
  465. /* Throughout all of the GEM code, seqno passed implies our current
  466. * seqno is >= the last seqno executed. However for hardware the
  467. * comparison is strictly greater than.
  468. */
  469. seqno -= 1;
  470. WARN_ON(signaller->semaphore_register[waiter->id] ==
  471. MI_SEMAPHORE_SYNC_INVALID);
  472. ret = intel_ring_begin(waiter, 4);
  473. if (ret)
  474. return ret;
  475. intel_ring_emit(waiter,
  476. dw1 | signaller->semaphore_register[waiter->id]);
  477. intel_ring_emit(waiter, seqno);
  478. intel_ring_emit(waiter, 0);
  479. intel_ring_emit(waiter, MI_NOOP);
  480. intel_ring_advance(waiter);
  481. return 0;
  482. }
  483. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  484. do { \
  485. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  486. PIPE_CONTROL_DEPTH_STALL); \
  487. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  488. intel_ring_emit(ring__, 0); \
  489. intel_ring_emit(ring__, 0); \
  490. } while (0)
  491. static int
  492. pc_render_add_request(struct intel_ring_buffer *ring,
  493. u32 *result)
  494. {
  495. u32 seqno = i915_gem_next_request_seqno(ring);
  496. struct pipe_control *pc = ring->private;
  497. u32 scratch_addr = pc->gtt_offset + 128;
  498. int ret;
  499. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  500. * incoherent with writes to memory, i.e. completely fubar,
  501. * so we need to use PIPE_NOTIFY instead.
  502. *
  503. * However, we also need to workaround the qword write
  504. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  505. * memory before requesting an interrupt.
  506. */
  507. ret = intel_ring_begin(ring, 32);
  508. if (ret)
  509. return ret;
  510. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  511. PIPE_CONTROL_WRITE_FLUSH |
  512. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  513. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  514. intel_ring_emit(ring, seqno);
  515. intel_ring_emit(ring, 0);
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128; /* write to separate cachelines */
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. scratch_addr += 128;
  520. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  521. scratch_addr += 128;
  522. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  523. scratch_addr += 128;
  524. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  525. scratch_addr += 128;
  526. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  527. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  528. PIPE_CONTROL_WRITE_FLUSH |
  529. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  530. PIPE_CONTROL_NOTIFY);
  531. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  532. intel_ring_emit(ring, seqno);
  533. intel_ring_emit(ring, 0);
  534. intel_ring_advance(ring);
  535. *result = seqno;
  536. return 0;
  537. }
  538. static u32
  539. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  540. {
  541. /* Workaround to force correct ordering between irq and seqno writes on
  542. * ivb (and maybe also on snb) by reading from a CS register (like
  543. * ACTHD) before reading the status page. */
  544. if (!lazy_coherency)
  545. intel_ring_get_active_head(ring);
  546. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  547. }
  548. static u32
  549. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  550. {
  551. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  552. }
  553. static u32
  554. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  555. {
  556. struct pipe_control *pc = ring->private;
  557. return pc->cpu_page[0];
  558. }
  559. static bool
  560. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  561. {
  562. struct drm_device *dev = ring->dev;
  563. drm_i915_private_t *dev_priv = dev->dev_private;
  564. unsigned long flags;
  565. if (!dev->irq_enabled)
  566. return false;
  567. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  568. if (ring->irq_refcount++ == 0) {
  569. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  570. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  571. POSTING_READ(GTIMR);
  572. }
  573. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  574. return true;
  575. }
  576. static void
  577. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  578. {
  579. struct drm_device *dev = ring->dev;
  580. drm_i915_private_t *dev_priv = dev->dev_private;
  581. unsigned long flags;
  582. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  583. if (--ring->irq_refcount == 0) {
  584. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  585. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  586. POSTING_READ(GTIMR);
  587. }
  588. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  589. }
  590. static bool
  591. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  592. {
  593. struct drm_device *dev = ring->dev;
  594. drm_i915_private_t *dev_priv = dev->dev_private;
  595. unsigned long flags;
  596. if (!dev->irq_enabled)
  597. return false;
  598. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  599. if (ring->irq_refcount++ == 0) {
  600. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  601. I915_WRITE(IMR, dev_priv->irq_mask);
  602. POSTING_READ(IMR);
  603. }
  604. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  605. return true;
  606. }
  607. static void
  608. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  609. {
  610. struct drm_device *dev = ring->dev;
  611. drm_i915_private_t *dev_priv = dev->dev_private;
  612. unsigned long flags;
  613. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  614. if (--ring->irq_refcount == 0) {
  615. dev_priv->irq_mask |= ring->irq_enable_mask;
  616. I915_WRITE(IMR, dev_priv->irq_mask);
  617. POSTING_READ(IMR);
  618. }
  619. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  620. }
  621. static bool
  622. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  623. {
  624. struct drm_device *dev = ring->dev;
  625. drm_i915_private_t *dev_priv = dev->dev_private;
  626. unsigned long flags;
  627. if (!dev->irq_enabled)
  628. return false;
  629. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  630. if (ring->irq_refcount++ == 0) {
  631. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  632. I915_WRITE16(IMR, dev_priv->irq_mask);
  633. POSTING_READ16(IMR);
  634. }
  635. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  636. return true;
  637. }
  638. static void
  639. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  640. {
  641. struct drm_device *dev = ring->dev;
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. unsigned long flags;
  644. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  645. if (--ring->irq_refcount == 0) {
  646. dev_priv->irq_mask |= ring->irq_enable_mask;
  647. I915_WRITE16(IMR, dev_priv->irq_mask);
  648. POSTING_READ16(IMR);
  649. }
  650. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  651. }
  652. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  653. {
  654. struct drm_device *dev = ring->dev;
  655. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  656. u32 mmio = 0;
  657. /* The ring status page addresses are no longer next to the rest of
  658. * the ring registers as of gen7.
  659. */
  660. if (IS_GEN7(dev)) {
  661. switch (ring->id) {
  662. case RCS:
  663. mmio = RENDER_HWS_PGA_GEN7;
  664. break;
  665. case BCS:
  666. mmio = BLT_HWS_PGA_GEN7;
  667. break;
  668. case VCS:
  669. mmio = BSD_HWS_PGA_GEN7;
  670. break;
  671. }
  672. } else if (IS_GEN6(ring->dev)) {
  673. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  674. } else {
  675. mmio = RING_HWS_PGA(ring->mmio_base);
  676. }
  677. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  678. POSTING_READ(mmio);
  679. }
  680. static int
  681. bsd_ring_flush(struct intel_ring_buffer *ring,
  682. u32 invalidate_domains,
  683. u32 flush_domains)
  684. {
  685. int ret;
  686. ret = intel_ring_begin(ring, 2);
  687. if (ret)
  688. return ret;
  689. intel_ring_emit(ring, MI_FLUSH);
  690. intel_ring_emit(ring, MI_NOOP);
  691. intel_ring_advance(ring);
  692. return 0;
  693. }
  694. static int
  695. i9xx_add_request(struct intel_ring_buffer *ring,
  696. u32 *result)
  697. {
  698. u32 seqno;
  699. int ret;
  700. ret = intel_ring_begin(ring, 4);
  701. if (ret)
  702. return ret;
  703. seqno = i915_gem_next_request_seqno(ring);
  704. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  705. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  706. intel_ring_emit(ring, seqno);
  707. intel_ring_emit(ring, MI_USER_INTERRUPT);
  708. intel_ring_advance(ring);
  709. *result = seqno;
  710. return 0;
  711. }
  712. static bool
  713. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  714. {
  715. struct drm_device *dev = ring->dev;
  716. drm_i915_private_t *dev_priv = dev->dev_private;
  717. unsigned long flags;
  718. if (!dev->irq_enabled)
  719. return false;
  720. /* It looks like we need to prevent the gt from suspending while waiting
  721. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  722. * blt/bsd rings on ivb. */
  723. gen6_gt_force_wake_get(dev_priv);
  724. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  725. if (ring->irq_refcount++ == 0) {
  726. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  727. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  728. GEN6_RENDER_L3_PARITY_ERROR));
  729. else
  730. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  731. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  732. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  733. POSTING_READ(GTIMR);
  734. }
  735. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  736. return true;
  737. }
  738. static void
  739. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  740. {
  741. struct drm_device *dev = ring->dev;
  742. drm_i915_private_t *dev_priv = dev->dev_private;
  743. unsigned long flags;
  744. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  745. if (--ring->irq_refcount == 0) {
  746. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  747. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  748. else
  749. I915_WRITE_IMR(ring, ~0);
  750. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  751. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  752. POSTING_READ(GTIMR);
  753. }
  754. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  755. gen6_gt_force_wake_put(dev_priv);
  756. }
  757. static int
  758. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  759. {
  760. int ret;
  761. ret = intel_ring_begin(ring, 2);
  762. if (ret)
  763. return ret;
  764. intel_ring_emit(ring,
  765. MI_BATCH_BUFFER_START |
  766. MI_BATCH_GTT |
  767. MI_BATCH_NON_SECURE_I965);
  768. intel_ring_emit(ring, offset);
  769. intel_ring_advance(ring);
  770. return 0;
  771. }
  772. static int
  773. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  774. u32 offset, u32 len)
  775. {
  776. int ret;
  777. ret = intel_ring_begin(ring, 4);
  778. if (ret)
  779. return ret;
  780. intel_ring_emit(ring, MI_BATCH_BUFFER);
  781. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  782. intel_ring_emit(ring, offset + len - 8);
  783. intel_ring_emit(ring, 0);
  784. intel_ring_advance(ring);
  785. return 0;
  786. }
  787. static int
  788. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  789. u32 offset, u32 len)
  790. {
  791. int ret;
  792. ret = intel_ring_begin(ring, 2);
  793. if (ret)
  794. return ret;
  795. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  796. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  797. intel_ring_advance(ring);
  798. return 0;
  799. }
  800. static void cleanup_status_page(struct intel_ring_buffer *ring)
  801. {
  802. struct drm_i915_gem_object *obj;
  803. obj = ring->status_page.obj;
  804. if (obj == NULL)
  805. return;
  806. kunmap(obj->pages[0]);
  807. i915_gem_object_unpin(obj);
  808. drm_gem_object_unreference(&obj->base);
  809. ring->status_page.obj = NULL;
  810. }
  811. static int init_status_page(struct intel_ring_buffer *ring)
  812. {
  813. struct drm_device *dev = ring->dev;
  814. struct drm_i915_gem_object *obj;
  815. int ret;
  816. obj = i915_gem_alloc_object(dev, 4096);
  817. if (obj == NULL) {
  818. DRM_ERROR("Failed to allocate status page\n");
  819. ret = -ENOMEM;
  820. goto err;
  821. }
  822. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  823. ret = i915_gem_object_pin(obj, 4096, true);
  824. if (ret != 0) {
  825. goto err_unref;
  826. }
  827. ring->status_page.gfx_addr = obj->gtt_offset;
  828. ring->status_page.page_addr = kmap(obj->pages[0]);
  829. if (ring->status_page.page_addr == NULL) {
  830. ret = -ENOMEM;
  831. goto err_unpin;
  832. }
  833. ring->status_page.obj = obj;
  834. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  835. intel_ring_setup_status_page(ring);
  836. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  837. ring->name, ring->status_page.gfx_addr);
  838. return 0;
  839. err_unpin:
  840. i915_gem_object_unpin(obj);
  841. err_unref:
  842. drm_gem_object_unreference(&obj->base);
  843. err:
  844. return ret;
  845. }
  846. static int intel_init_ring_buffer(struct drm_device *dev,
  847. struct intel_ring_buffer *ring)
  848. {
  849. struct drm_i915_gem_object *obj;
  850. struct drm_i915_private *dev_priv = dev->dev_private;
  851. int ret;
  852. ring->dev = dev;
  853. INIT_LIST_HEAD(&ring->active_list);
  854. INIT_LIST_HEAD(&ring->request_list);
  855. ring->size = 32 * PAGE_SIZE;
  856. init_waitqueue_head(&ring->irq_queue);
  857. if (I915_NEED_GFX_HWS(dev)) {
  858. ret = init_status_page(ring);
  859. if (ret)
  860. return ret;
  861. }
  862. obj = i915_gem_alloc_object(dev, ring->size);
  863. if (obj == NULL) {
  864. DRM_ERROR("Failed to allocate ringbuffer\n");
  865. ret = -ENOMEM;
  866. goto err_hws;
  867. }
  868. ring->obj = obj;
  869. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  870. if (ret)
  871. goto err_unref;
  872. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  873. if (ret)
  874. goto err_unpin;
  875. ring->virtual_start =
  876. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  877. ring->size);
  878. if (ring->virtual_start == NULL) {
  879. DRM_ERROR("Failed to map ringbuffer.\n");
  880. ret = -EINVAL;
  881. goto err_unpin;
  882. }
  883. ret = ring->init(ring);
  884. if (ret)
  885. goto err_unmap;
  886. /* Workaround an erratum on the i830 which causes a hang if
  887. * the TAIL pointer points to within the last 2 cachelines
  888. * of the buffer.
  889. */
  890. ring->effective_size = ring->size;
  891. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  892. ring->effective_size -= 128;
  893. return 0;
  894. err_unmap:
  895. iounmap(ring->virtual_start);
  896. err_unpin:
  897. i915_gem_object_unpin(obj);
  898. err_unref:
  899. drm_gem_object_unreference(&obj->base);
  900. ring->obj = NULL;
  901. err_hws:
  902. cleanup_status_page(ring);
  903. return ret;
  904. }
  905. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  906. {
  907. struct drm_i915_private *dev_priv;
  908. int ret;
  909. if (ring->obj == NULL)
  910. return;
  911. /* Disable the ring buffer. The ring must be idle at this point */
  912. dev_priv = ring->dev->dev_private;
  913. ret = intel_wait_ring_idle(ring);
  914. if (ret)
  915. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  916. ring->name, ret);
  917. I915_WRITE_CTL(ring, 0);
  918. iounmap(ring->virtual_start);
  919. i915_gem_object_unpin(ring->obj);
  920. drm_gem_object_unreference(&ring->obj->base);
  921. ring->obj = NULL;
  922. if (ring->cleanup)
  923. ring->cleanup(ring);
  924. cleanup_status_page(ring);
  925. }
  926. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  927. {
  928. uint32_t __iomem *virt;
  929. int rem = ring->size - ring->tail;
  930. if (ring->space < rem) {
  931. int ret = intel_wait_ring_buffer(ring, rem);
  932. if (ret)
  933. return ret;
  934. }
  935. virt = ring->virtual_start + ring->tail;
  936. rem /= 4;
  937. while (rem--)
  938. iowrite32(MI_NOOP, virt++);
  939. ring->tail = 0;
  940. ring->space = ring_space(ring);
  941. return 0;
  942. }
  943. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  944. {
  945. int ret;
  946. ret = i915_wait_seqno(ring, seqno);
  947. if (!ret)
  948. i915_gem_retire_requests_ring(ring);
  949. return ret;
  950. }
  951. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  952. {
  953. struct drm_i915_gem_request *request;
  954. u32 seqno = 0;
  955. int ret;
  956. i915_gem_retire_requests_ring(ring);
  957. if (ring->last_retired_head != -1) {
  958. ring->head = ring->last_retired_head;
  959. ring->last_retired_head = -1;
  960. ring->space = ring_space(ring);
  961. if (ring->space >= n)
  962. return 0;
  963. }
  964. list_for_each_entry(request, &ring->request_list, list) {
  965. int space;
  966. if (request->tail == -1)
  967. continue;
  968. space = request->tail - (ring->tail + 8);
  969. if (space < 0)
  970. space += ring->size;
  971. if (space >= n) {
  972. seqno = request->seqno;
  973. break;
  974. }
  975. /* Consume this request in case we need more space than
  976. * is available and so need to prevent a race between
  977. * updating last_retired_head and direct reads of
  978. * I915_RING_HEAD. It also provides a nice sanity check.
  979. */
  980. request->tail = -1;
  981. }
  982. if (seqno == 0)
  983. return -ENOSPC;
  984. ret = intel_ring_wait_seqno(ring, seqno);
  985. if (ret)
  986. return ret;
  987. if (WARN_ON(ring->last_retired_head == -1))
  988. return -ENOSPC;
  989. ring->head = ring->last_retired_head;
  990. ring->last_retired_head = -1;
  991. ring->space = ring_space(ring);
  992. if (WARN_ON(ring->space < n))
  993. return -ENOSPC;
  994. return 0;
  995. }
  996. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  997. {
  998. struct drm_device *dev = ring->dev;
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. unsigned long end;
  1001. int ret;
  1002. ret = intel_ring_wait_request(ring, n);
  1003. if (ret != -ENOSPC)
  1004. return ret;
  1005. trace_i915_ring_wait_begin(ring);
  1006. /* With GEM the hangcheck timer should kick us out of the loop,
  1007. * leaving it early runs the risk of corrupting GEM state (due
  1008. * to running on almost untested codepaths). But on resume
  1009. * timers don't work yet, so prevent a complete hang in that
  1010. * case by choosing an insanely large timeout. */
  1011. end = jiffies + 60 * HZ;
  1012. do {
  1013. ring->head = I915_READ_HEAD(ring);
  1014. ring->space = ring_space(ring);
  1015. if (ring->space >= n) {
  1016. trace_i915_ring_wait_end(ring);
  1017. return 0;
  1018. }
  1019. if (dev->primary->master) {
  1020. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1021. if (master_priv->sarea_priv)
  1022. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1023. }
  1024. msleep(1);
  1025. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1026. if (ret)
  1027. return ret;
  1028. } while (!time_after(jiffies, end));
  1029. trace_i915_ring_wait_end(ring);
  1030. return -EBUSY;
  1031. }
  1032. int intel_ring_begin(struct intel_ring_buffer *ring,
  1033. int num_dwords)
  1034. {
  1035. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1036. int n = 4*num_dwords;
  1037. int ret;
  1038. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1039. if (ret)
  1040. return ret;
  1041. if (unlikely(ring->tail + n > ring->effective_size)) {
  1042. ret = intel_wrap_ring_buffer(ring);
  1043. if (unlikely(ret))
  1044. return ret;
  1045. }
  1046. if (unlikely(ring->space < n)) {
  1047. ret = intel_wait_ring_buffer(ring, n);
  1048. if (unlikely(ret))
  1049. return ret;
  1050. }
  1051. ring->space -= n;
  1052. return 0;
  1053. }
  1054. void intel_ring_advance(struct intel_ring_buffer *ring)
  1055. {
  1056. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1057. ring->tail &= ring->size - 1;
  1058. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1059. return;
  1060. ring->write_tail(ring, ring->tail);
  1061. }
  1062. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1063. u32 value)
  1064. {
  1065. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1066. /* Every tail move must follow the sequence below */
  1067. /* Disable notification that the ring is IDLE. The GT
  1068. * will then assume that it is busy and bring it out of rc6.
  1069. */
  1070. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1071. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1072. /* Clear the context id. Here be magic! */
  1073. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1074. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1075. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1076. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1077. 50))
  1078. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1079. /* Now that the ring is fully powered up, update the tail */
  1080. I915_WRITE_TAIL(ring, value);
  1081. POSTING_READ(RING_TAIL(ring->mmio_base));
  1082. /* Let the ring send IDLE messages to the GT again,
  1083. * and so let it sleep to conserve power when idle.
  1084. */
  1085. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1086. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1087. }
  1088. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1089. u32 invalidate, u32 flush)
  1090. {
  1091. uint32_t cmd;
  1092. int ret;
  1093. ret = intel_ring_begin(ring, 4);
  1094. if (ret)
  1095. return ret;
  1096. cmd = MI_FLUSH_DW;
  1097. if (invalidate & I915_GEM_GPU_DOMAINS)
  1098. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1099. intel_ring_emit(ring, cmd);
  1100. intel_ring_emit(ring, 0);
  1101. intel_ring_emit(ring, 0);
  1102. intel_ring_emit(ring, MI_NOOP);
  1103. intel_ring_advance(ring);
  1104. return 0;
  1105. }
  1106. static int
  1107. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1108. u32 offset, u32 len)
  1109. {
  1110. int ret;
  1111. ret = intel_ring_begin(ring, 2);
  1112. if (ret)
  1113. return ret;
  1114. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1115. /* bit0-7 is the length on GEN6+ */
  1116. intel_ring_emit(ring, offset);
  1117. intel_ring_advance(ring);
  1118. return 0;
  1119. }
  1120. /* Blitter support (SandyBridge+) */
  1121. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1122. u32 invalidate, u32 flush)
  1123. {
  1124. uint32_t cmd;
  1125. int ret;
  1126. ret = intel_ring_begin(ring, 4);
  1127. if (ret)
  1128. return ret;
  1129. cmd = MI_FLUSH_DW;
  1130. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1131. cmd |= MI_INVALIDATE_TLB;
  1132. intel_ring_emit(ring, cmd);
  1133. intel_ring_emit(ring, 0);
  1134. intel_ring_emit(ring, 0);
  1135. intel_ring_emit(ring, MI_NOOP);
  1136. intel_ring_advance(ring);
  1137. return 0;
  1138. }
  1139. int intel_init_render_ring_buffer(struct drm_device *dev)
  1140. {
  1141. drm_i915_private_t *dev_priv = dev->dev_private;
  1142. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1143. ring->name = "render ring";
  1144. ring->id = RCS;
  1145. ring->mmio_base = RENDER_RING_BASE;
  1146. if (INTEL_INFO(dev)->gen >= 6) {
  1147. ring->add_request = gen6_add_request;
  1148. ring->flush = gen6_render_ring_flush;
  1149. if (INTEL_INFO(dev)->gen == 6)
  1150. ring->flush = gen6_render_ring_flush__wa;
  1151. ring->irq_get = gen6_ring_get_irq;
  1152. ring->irq_put = gen6_ring_put_irq;
  1153. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1154. ring->get_seqno = gen6_ring_get_seqno;
  1155. ring->sync_to = gen6_ring_sync;
  1156. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1157. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1158. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1159. ring->signal_mbox[0] = GEN6_VRSYNC;
  1160. ring->signal_mbox[1] = GEN6_BRSYNC;
  1161. } else if (IS_GEN5(dev)) {
  1162. ring->add_request = pc_render_add_request;
  1163. ring->flush = gen4_render_ring_flush;
  1164. ring->get_seqno = pc_render_get_seqno;
  1165. ring->irq_get = gen5_ring_get_irq;
  1166. ring->irq_put = gen5_ring_put_irq;
  1167. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1168. } else {
  1169. ring->add_request = i9xx_add_request;
  1170. if (INTEL_INFO(dev)->gen < 4)
  1171. ring->flush = gen2_render_ring_flush;
  1172. else
  1173. ring->flush = gen4_render_ring_flush;
  1174. ring->get_seqno = ring_get_seqno;
  1175. if (IS_GEN2(dev)) {
  1176. ring->irq_get = i8xx_ring_get_irq;
  1177. ring->irq_put = i8xx_ring_put_irq;
  1178. } else {
  1179. ring->irq_get = i9xx_ring_get_irq;
  1180. ring->irq_put = i9xx_ring_put_irq;
  1181. }
  1182. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1183. }
  1184. ring->write_tail = ring_write_tail;
  1185. if (INTEL_INFO(dev)->gen >= 6)
  1186. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1187. else if (INTEL_INFO(dev)->gen >= 4)
  1188. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1189. else if (IS_I830(dev) || IS_845G(dev))
  1190. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1191. else
  1192. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1193. ring->init = init_render_ring;
  1194. ring->cleanup = render_ring_cleanup;
  1195. if (!I915_NEED_GFX_HWS(dev)) {
  1196. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1197. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1198. }
  1199. return intel_init_ring_buffer(dev, ring);
  1200. }
  1201. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1202. {
  1203. drm_i915_private_t *dev_priv = dev->dev_private;
  1204. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1205. ring->name = "render ring";
  1206. ring->id = RCS;
  1207. ring->mmio_base = RENDER_RING_BASE;
  1208. if (INTEL_INFO(dev)->gen >= 6) {
  1209. /* non-kms not supported on gen6+ */
  1210. return -ENODEV;
  1211. }
  1212. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1213. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1214. * the special gen5 functions. */
  1215. ring->add_request = i9xx_add_request;
  1216. if (INTEL_INFO(dev)->gen < 4)
  1217. ring->flush = gen2_render_ring_flush;
  1218. else
  1219. ring->flush = gen4_render_ring_flush;
  1220. ring->get_seqno = ring_get_seqno;
  1221. if (IS_GEN2(dev)) {
  1222. ring->irq_get = i8xx_ring_get_irq;
  1223. ring->irq_put = i8xx_ring_put_irq;
  1224. } else {
  1225. ring->irq_get = i9xx_ring_get_irq;
  1226. ring->irq_put = i9xx_ring_put_irq;
  1227. }
  1228. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1229. ring->write_tail = ring_write_tail;
  1230. if (INTEL_INFO(dev)->gen >= 4)
  1231. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1232. else if (IS_I830(dev) || IS_845G(dev))
  1233. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1234. else
  1235. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1236. ring->init = init_render_ring;
  1237. ring->cleanup = render_ring_cleanup;
  1238. if (!I915_NEED_GFX_HWS(dev))
  1239. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1240. ring->dev = dev;
  1241. INIT_LIST_HEAD(&ring->active_list);
  1242. INIT_LIST_HEAD(&ring->request_list);
  1243. ring->size = size;
  1244. ring->effective_size = ring->size;
  1245. if (IS_I830(ring->dev))
  1246. ring->effective_size -= 128;
  1247. ring->virtual_start = ioremap_wc(start, size);
  1248. if (ring->virtual_start == NULL) {
  1249. DRM_ERROR("can not ioremap virtual address for"
  1250. " ring buffer\n");
  1251. return -ENOMEM;
  1252. }
  1253. return 0;
  1254. }
  1255. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1256. {
  1257. drm_i915_private_t *dev_priv = dev->dev_private;
  1258. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1259. ring->name = "bsd ring";
  1260. ring->id = VCS;
  1261. ring->write_tail = ring_write_tail;
  1262. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1263. ring->mmio_base = GEN6_BSD_RING_BASE;
  1264. /* gen6 bsd needs a special wa for tail updates */
  1265. if (IS_GEN6(dev))
  1266. ring->write_tail = gen6_bsd_ring_write_tail;
  1267. ring->flush = gen6_ring_flush;
  1268. ring->add_request = gen6_add_request;
  1269. ring->get_seqno = gen6_ring_get_seqno;
  1270. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1271. ring->irq_get = gen6_ring_get_irq;
  1272. ring->irq_put = gen6_ring_put_irq;
  1273. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1274. ring->sync_to = gen6_ring_sync;
  1275. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1276. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1277. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1278. ring->signal_mbox[0] = GEN6_RVSYNC;
  1279. ring->signal_mbox[1] = GEN6_BVSYNC;
  1280. } else {
  1281. ring->mmio_base = BSD_RING_BASE;
  1282. ring->flush = bsd_ring_flush;
  1283. ring->add_request = i9xx_add_request;
  1284. ring->get_seqno = ring_get_seqno;
  1285. if (IS_GEN5(dev)) {
  1286. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1287. ring->irq_get = gen5_ring_get_irq;
  1288. ring->irq_put = gen5_ring_put_irq;
  1289. } else {
  1290. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1291. ring->irq_get = i9xx_ring_get_irq;
  1292. ring->irq_put = i9xx_ring_put_irq;
  1293. }
  1294. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1295. }
  1296. ring->init = init_ring_common;
  1297. return intel_init_ring_buffer(dev, ring);
  1298. }
  1299. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1300. {
  1301. drm_i915_private_t *dev_priv = dev->dev_private;
  1302. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1303. ring->name = "blitter ring";
  1304. ring->id = BCS;
  1305. ring->mmio_base = BLT_RING_BASE;
  1306. ring->write_tail = ring_write_tail;
  1307. ring->flush = blt_ring_flush;
  1308. ring->add_request = gen6_add_request;
  1309. ring->get_seqno = gen6_ring_get_seqno;
  1310. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1311. ring->irq_get = gen6_ring_get_irq;
  1312. ring->irq_put = gen6_ring_put_irq;
  1313. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1314. ring->sync_to = gen6_ring_sync;
  1315. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1316. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1317. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1318. ring->signal_mbox[0] = GEN6_RBSYNC;
  1319. ring->signal_mbox[1] = GEN6_VBSYNC;
  1320. ring->init = init_ring_common;
  1321. return intel_init_ring_buffer(dev, ring);
  1322. }
  1323. int
  1324. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1325. {
  1326. int ret;
  1327. if (!ring->gpu_caches_dirty)
  1328. return 0;
  1329. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1330. if (ret)
  1331. return ret;
  1332. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1333. ring->gpu_caches_dirty = false;
  1334. return 0;
  1335. }
  1336. int
  1337. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1338. {
  1339. uint32_t flush_domains;
  1340. int ret;
  1341. flush_domains = 0;
  1342. if (ring->gpu_caches_dirty)
  1343. flush_domains = I915_GEM_GPU_DOMAINS;
  1344. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1345. if (ret)
  1346. return ret;
  1347. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1348. ring->gpu_caches_dirty = false;
  1349. return 0;
  1350. }