t4_regs.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __T4_REGS_H
  35. #define __T4_REGS_H
  36. #define MYPF_BASE 0x1b000
  37. #define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr))
  38. #define PF0_BASE 0x1e000
  39. #define PF0_REG(reg_addr) (PF0_BASE + (reg_addr))
  40. #define PF_STRIDE 0x400
  41. #define PF_BASE(idx) (PF0_BASE + (idx) * PF_STRIDE)
  42. #define PF_REG(idx, reg) (PF_BASE(idx) + (reg))
  43. #define MYPORT_BASE 0x1c000
  44. #define MYPORT_REG(reg_addr) (MYPORT_BASE + (reg_addr))
  45. #define PORT0_BASE 0x20000
  46. #define PORT0_REG(reg_addr) (PORT0_BASE + (reg_addr))
  47. #define PORT_STRIDE 0x2000
  48. #define PORT_BASE(idx) (PORT0_BASE + (idx) * PORT_STRIDE)
  49. #define PORT_REG(idx, reg) (PORT_BASE(idx) + (reg))
  50. #define EDC_STRIDE (EDC_1_BASE_ADDR - EDC_0_BASE_ADDR)
  51. #define EDC_REG(reg, idx) (reg + EDC_STRIDE * idx)
  52. #define PCIE_MEM_ACCESS_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
  53. #define PCIE_MAILBOX_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
  54. #define MC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
  55. #define EDC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
  56. #define SGE_PF_KDOORBELL 0x0
  57. #define QID_MASK 0xffff8000U
  58. #define QID_SHIFT 15
  59. #define QID(x) ((x) << QID_SHIFT)
  60. #define DBPRIO(x) ((x) << 14)
  61. #define DBTYPE(x) ((x) << 13)
  62. #define PIDX_MASK 0x00003fffU
  63. #define PIDX_SHIFT 0
  64. #define PIDX(x) ((x) << PIDX_SHIFT)
  65. #define S_PIDX_T5 0
  66. #define M_PIDX_T5 0x1fffU
  67. #define PIDX_T5(x) (((x) >> S_PIDX_T5) & M_PIDX_T5)
  68. #define SGE_PF_GTS 0x4
  69. #define INGRESSQID_MASK 0xffff0000U
  70. #define INGRESSQID_SHIFT 16
  71. #define INGRESSQID(x) ((x) << INGRESSQID_SHIFT)
  72. #define TIMERREG_MASK 0x0000e000U
  73. #define TIMERREG_SHIFT 13
  74. #define TIMERREG(x) ((x) << TIMERREG_SHIFT)
  75. #define SEINTARM_MASK 0x00001000U
  76. #define SEINTARM_SHIFT 12
  77. #define SEINTARM(x) ((x) << SEINTARM_SHIFT)
  78. #define CIDXINC_MASK 0x00000fffU
  79. #define CIDXINC_SHIFT 0
  80. #define CIDXINC(x) ((x) << CIDXINC_SHIFT)
  81. #define X_RXPKTCPLMODE_SPLIT 1
  82. #define X_INGPADBOUNDARY_SHIFT 5
  83. #define SGE_CONTROL 0x1008
  84. #define DCASYSTYPE 0x00080000U
  85. #define RXPKTCPLMODE_MASK 0x00040000U
  86. #define RXPKTCPLMODE_SHIFT 18
  87. #define RXPKTCPLMODE(x) ((x) << RXPKTCPLMODE_SHIFT)
  88. #define EGRSTATUSPAGESIZE_MASK 0x00020000U
  89. #define EGRSTATUSPAGESIZE_SHIFT 17
  90. #define EGRSTATUSPAGESIZE(x) ((x) << EGRSTATUSPAGESIZE_SHIFT)
  91. #define PKTSHIFT_MASK 0x00001c00U
  92. #define PKTSHIFT_SHIFT 10
  93. #define PKTSHIFT(x) ((x) << PKTSHIFT_SHIFT)
  94. #define PKTSHIFT_GET(x) (((x) & PKTSHIFT_MASK) >> PKTSHIFT_SHIFT)
  95. #define INGPCIEBOUNDARY_MASK 0x00000380U
  96. #define INGPCIEBOUNDARY_SHIFT 7
  97. #define INGPCIEBOUNDARY(x) ((x) << INGPCIEBOUNDARY_SHIFT)
  98. #define INGPADBOUNDARY_MASK 0x00000070U
  99. #define INGPADBOUNDARY_SHIFT 4
  100. #define INGPADBOUNDARY(x) ((x) << INGPADBOUNDARY_SHIFT)
  101. #define INGPADBOUNDARY_GET(x) (((x) & INGPADBOUNDARY_MASK) \
  102. >> INGPADBOUNDARY_SHIFT)
  103. #define EGRPCIEBOUNDARY_MASK 0x0000000eU
  104. #define EGRPCIEBOUNDARY_SHIFT 1
  105. #define EGRPCIEBOUNDARY(x) ((x) << EGRPCIEBOUNDARY_SHIFT)
  106. #define GLOBALENABLE 0x00000001U
  107. #define SGE_HOST_PAGE_SIZE 0x100c
  108. #define HOSTPAGESIZEPF7_MASK 0x0000000fU
  109. #define HOSTPAGESIZEPF7_SHIFT 28
  110. #define HOSTPAGESIZEPF7(x) ((x) << HOSTPAGESIZEPF7_SHIFT)
  111. #define HOSTPAGESIZEPF6_MASK 0x0000000fU
  112. #define HOSTPAGESIZEPF6_SHIFT 24
  113. #define HOSTPAGESIZEPF6(x) ((x) << HOSTPAGESIZEPF6_SHIFT)
  114. #define HOSTPAGESIZEPF5_MASK 0x0000000fU
  115. #define HOSTPAGESIZEPF5_SHIFT 20
  116. #define HOSTPAGESIZEPF5(x) ((x) << HOSTPAGESIZEPF5_SHIFT)
  117. #define HOSTPAGESIZEPF4_MASK 0x0000000fU
  118. #define HOSTPAGESIZEPF4_SHIFT 16
  119. #define HOSTPAGESIZEPF4(x) ((x) << HOSTPAGESIZEPF4_SHIFT)
  120. #define HOSTPAGESIZEPF3_MASK 0x0000000fU
  121. #define HOSTPAGESIZEPF3_SHIFT 12
  122. #define HOSTPAGESIZEPF3(x) ((x) << HOSTPAGESIZEPF3_SHIFT)
  123. #define HOSTPAGESIZEPF2_MASK 0x0000000fU
  124. #define HOSTPAGESIZEPF2_SHIFT 8
  125. #define HOSTPAGESIZEPF2(x) ((x) << HOSTPAGESIZEPF2_SHIFT)
  126. #define HOSTPAGESIZEPF1_MASK 0x0000000fU
  127. #define HOSTPAGESIZEPF1_SHIFT 4
  128. #define HOSTPAGESIZEPF1(x) ((x) << HOSTPAGESIZEPF1_SHIFT)
  129. #define HOSTPAGESIZEPF0_MASK 0x0000000fU
  130. #define HOSTPAGESIZEPF0_SHIFT 0
  131. #define HOSTPAGESIZEPF0(x) ((x) << HOSTPAGESIZEPF0_SHIFT)
  132. #define SGE_EGRESS_QUEUES_PER_PAGE_PF 0x1010
  133. #define QUEUESPERPAGEPF0_MASK 0x0000000fU
  134. #define QUEUESPERPAGEPF0_GET(x) ((x) & QUEUESPERPAGEPF0_MASK)
  135. #define QUEUESPERPAGEPF1 4
  136. #define SGE_INT_CAUSE1 0x1024
  137. #define SGE_INT_CAUSE2 0x1030
  138. #define SGE_INT_CAUSE3 0x103c
  139. #define ERR_FLM_DBP 0x80000000U
  140. #define ERR_FLM_IDMA1 0x40000000U
  141. #define ERR_FLM_IDMA0 0x20000000U
  142. #define ERR_FLM_HINT 0x10000000U
  143. #define ERR_PCIE_ERROR3 0x08000000U
  144. #define ERR_PCIE_ERROR2 0x04000000U
  145. #define ERR_PCIE_ERROR1 0x02000000U
  146. #define ERR_PCIE_ERROR0 0x01000000U
  147. #define ERR_TIMER_ABOVE_MAX_QID 0x00800000U
  148. #define ERR_CPL_EXCEED_IQE_SIZE 0x00400000U
  149. #define ERR_INVALID_CIDX_INC 0x00200000U
  150. #define ERR_ITP_TIME_PAUSED 0x00100000U
  151. #define ERR_CPL_OPCODE_0 0x00080000U
  152. #define ERR_DROPPED_DB 0x00040000U
  153. #define ERR_DATA_CPL_ON_HIGH_QID1 0x00020000U
  154. #define ERR_DATA_CPL_ON_HIGH_QID0 0x00010000U
  155. #define ERR_BAD_DB_PIDX3 0x00008000U
  156. #define ERR_BAD_DB_PIDX2 0x00004000U
  157. #define ERR_BAD_DB_PIDX1 0x00002000U
  158. #define ERR_BAD_DB_PIDX0 0x00001000U
  159. #define ERR_ING_PCIE_CHAN 0x00000800U
  160. #define ERR_ING_CTXT_PRIO 0x00000400U
  161. #define ERR_EGR_CTXT_PRIO 0x00000200U
  162. #define DBFIFO_HP_INT 0x00000100U
  163. #define DBFIFO_LP_INT 0x00000080U
  164. #define REG_ADDRESS_ERR 0x00000040U
  165. #define INGRESS_SIZE_ERR 0x00000020U
  166. #define EGRESS_SIZE_ERR 0x00000010U
  167. #define ERR_INV_CTXT3 0x00000008U
  168. #define ERR_INV_CTXT2 0x00000004U
  169. #define ERR_INV_CTXT1 0x00000002U
  170. #define ERR_INV_CTXT0 0x00000001U
  171. #define SGE_INT_ENABLE3 0x1040
  172. #define SGE_FL_BUFFER_SIZE0 0x1044
  173. #define SGE_FL_BUFFER_SIZE1 0x1048
  174. #define SGE_FL_BUFFER_SIZE2 0x104c
  175. #define SGE_FL_BUFFER_SIZE3 0x1050
  176. #define SGE_FL_BUFFER_SIZE4 0x1054
  177. #define SGE_FL_BUFFER_SIZE5 0x1058
  178. #define SGE_FL_BUFFER_SIZE6 0x105c
  179. #define SGE_FL_BUFFER_SIZE7 0x1060
  180. #define SGE_FL_BUFFER_SIZE8 0x1064
  181. #define SGE_INGRESS_RX_THRESHOLD 0x10a0
  182. #define THRESHOLD_0_MASK 0x3f000000U
  183. #define THRESHOLD_0_SHIFT 24
  184. #define THRESHOLD_0(x) ((x) << THRESHOLD_0_SHIFT)
  185. #define THRESHOLD_0_GET(x) (((x) & THRESHOLD_0_MASK) >> THRESHOLD_0_SHIFT)
  186. #define THRESHOLD_1_MASK 0x003f0000U
  187. #define THRESHOLD_1_SHIFT 16
  188. #define THRESHOLD_1(x) ((x) << THRESHOLD_1_SHIFT)
  189. #define THRESHOLD_1_GET(x) (((x) & THRESHOLD_1_MASK) >> THRESHOLD_1_SHIFT)
  190. #define THRESHOLD_2_MASK 0x00003f00U
  191. #define THRESHOLD_2_SHIFT 8
  192. #define THRESHOLD_2(x) ((x) << THRESHOLD_2_SHIFT)
  193. #define THRESHOLD_2_GET(x) (((x) & THRESHOLD_2_MASK) >> THRESHOLD_2_SHIFT)
  194. #define THRESHOLD_3_MASK 0x0000003fU
  195. #define THRESHOLD_3_SHIFT 0
  196. #define THRESHOLD_3(x) ((x) << THRESHOLD_3_SHIFT)
  197. #define THRESHOLD_3_GET(x) (((x) & THRESHOLD_3_MASK) >> THRESHOLD_3_SHIFT)
  198. #define SGE_CONM_CTRL 0x1094
  199. #define EGRTHRESHOLD_MASK 0x00003f00U
  200. #define EGRTHRESHOLDshift 8
  201. #define EGRTHRESHOLD(x) ((x) << EGRTHRESHOLDshift)
  202. #define EGRTHRESHOLD_GET(x) (((x) & EGRTHRESHOLD_MASK) >> EGRTHRESHOLDshift)
  203. #define SGE_DBFIFO_STATUS 0x10a4
  204. #define HP_INT_THRESH_SHIFT 28
  205. #define HP_INT_THRESH_MASK 0xfU
  206. #define HP_INT_THRESH(x) ((x) << HP_INT_THRESH_SHIFT)
  207. #define LP_INT_THRESH_SHIFT 12
  208. #define LP_INT_THRESH_MASK 0xfU
  209. #define LP_INT_THRESH(x) ((x) << LP_INT_THRESH_SHIFT)
  210. #define SGE_DOORBELL_CONTROL 0x10a8
  211. #define ENABLE_DROP (1 << 13)
  212. #define SGE_TIMER_VALUE_0_AND_1 0x10b8
  213. #define TIMERVALUE0_MASK 0xffff0000U
  214. #define TIMERVALUE0_SHIFT 16
  215. #define TIMERVALUE0(x) ((x) << TIMERVALUE0_SHIFT)
  216. #define TIMERVALUE0_GET(x) (((x) & TIMERVALUE0_MASK) >> TIMERVALUE0_SHIFT)
  217. #define TIMERVALUE1_MASK 0x0000ffffU
  218. #define TIMERVALUE1_SHIFT 0
  219. #define TIMERVALUE1(x) ((x) << TIMERVALUE1_SHIFT)
  220. #define TIMERVALUE1_GET(x) (((x) & TIMERVALUE1_MASK) >> TIMERVALUE1_SHIFT)
  221. #define SGE_TIMER_VALUE_2_AND_3 0x10bc
  222. #define TIMERVALUE2_MASK 0xffff0000U
  223. #define TIMERVALUE2_SHIFT 16
  224. #define TIMERVALUE2(x) ((x) << TIMERVALUE2_SHIFT)
  225. #define TIMERVALUE2_GET(x) (((x) & TIMERVALUE2_MASK) >> TIMERVALUE2_SHIFT)
  226. #define TIMERVALUE3_MASK 0x0000ffffU
  227. #define TIMERVALUE3_SHIFT 0
  228. #define TIMERVALUE3(x) ((x) << TIMERVALUE3_SHIFT)
  229. #define TIMERVALUE3_GET(x) (((x) & TIMERVALUE3_MASK) >> TIMERVALUE3_SHIFT)
  230. #define SGE_TIMER_VALUE_4_AND_5 0x10c0
  231. #define TIMERVALUE4_MASK 0xffff0000U
  232. #define TIMERVALUE4_SHIFT 16
  233. #define TIMERVALUE4(x) ((x) << TIMERVALUE4_SHIFT)
  234. #define TIMERVALUE4_GET(x) (((x) & TIMERVALUE4_MASK) >> TIMERVALUE4_SHIFT)
  235. #define TIMERVALUE5_MASK 0x0000ffffU
  236. #define TIMERVALUE5_SHIFT 0
  237. #define TIMERVALUE5(x) ((x) << TIMERVALUE5_SHIFT)
  238. #define TIMERVALUE5_GET(x) (((x) & TIMERVALUE5_MASK) >> TIMERVALUE5_SHIFT)
  239. #define SGE_DEBUG_INDEX 0x10cc
  240. #define SGE_DEBUG_DATA_HIGH 0x10d0
  241. #define SGE_DEBUG_DATA_LOW 0x10d4
  242. #define SGE_INGRESS_QUEUES_PER_PAGE_PF 0x10f4
  243. #define S_HP_INT_THRESH 28
  244. #define M_HP_INT_THRESH 0xfU
  245. #define V_HP_INT_THRESH(x) ((x) << S_HP_INT_THRESH)
  246. #define S_LP_INT_THRESH_T5 18
  247. #define V_LP_INT_THRESH_T5(x) ((x) << S_LP_INT_THRESH_T5)
  248. #define M_LP_COUNT_T5 0x3ffffU
  249. #define G_LP_COUNT_T5(x) (((x) >> S_LP_COUNT) & M_LP_COUNT_T5)
  250. #define M_HP_COUNT 0x7ffU
  251. #define S_HP_COUNT 16
  252. #define G_HP_COUNT(x) (((x) >> S_HP_COUNT) & M_HP_COUNT)
  253. #define S_LP_INT_THRESH 12
  254. #define M_LP_INT_THRESH 0xfU
  255. #define M_LP_INT_THRESH_T5 0xfffU
  256. #define V_LP_INT_THRESH(x) ((x) << S_LP_INT_THRESH)
  257. #define M_LP_COUNT 0x7ffU
  258. #define S_LP_COUNT 0
  259. #define G_LP_COUNT(x) (((x) >> S_LP_COUNT) & M_LP_COUNT)
  260. #define A_SGE_DBFIFO_STATUS 0x10a4
  261. #define SGE_STAT_TOTAL 0x10e4
  262. #define SGE_STAT_MATCH 0x10e8
  263. #define SGE_STAT_CFG 0x10ec
  264. #define S_STATSOURCE_T5 9
  265. #define STATSOURCE_T5(x) ((x) << S_STATSOURCE_T5)
  266. #define SGE_DBFIFO_STATUS2 0x1118
  267. #define M_HP_COUNT_T5 0x3ffU
  268. #define G_HP_COUNT_T5(x) ((x) & M_HP_COUNT_T5)
  269. #define S_HP_INT_THRESH_T5 10
  270. #define M_HP_INT_THRESH_T5 0xfU
  271. #define V_HP_INT_THRESH_T5(x) ((x) << S_HP_INT_THRESH_T5)
  272. #define S_ENABLE_DROP 13
  273. #define V_ENABLE_DROP(x) ((x) << S_ENABLE_DROP)
  274. #define F_ENABLE_DROP V_ENABLE_DROP(1U)
  275. #define S_DROPPED_DB 0
  276. #define V_DROPPED_DB(x) ((x) << S_DROPPED_DB)
  277. #define F_DROPPED_DB V_DROPPED_DB(1U)
  278. #define A_SGE_DOORBELL_CONTROL 0x10a8
  279. #define A_SGE_CTXT_CMD 0x11fc
  280. #define A_SGE_DBQ_CTXT_BADDR 0x1084
  281. #define PCIE_PF_CFG 0x40
  282. #define AIVEC(x) ((x) << 4)
  283. #define AIVEC_MASK 0x3ffU
  284. #define PCIE_PF_CLI 0x44
  285. #define PCIE_INT_CAUSE 0x3004
  286. #define UNXSPLCPLERR 0x20000000U
  287. #define PCIEPINT 0x10000000U
  288. #define PCIESINT 0x08000000U
  289. #define RPLPERR 0x04000000U
  290. #define RXWRPERR 0x02000000U
  291. #define RXCPLPERR 0x01000000U
  292. #define PIOTAGPERR 0x00800000U
  293. #define MATAGPERR 0x00400000U
  294. #define INTXCLRPERR 0x00200000U
  295. #define FIDPERR 0x00100000U
  296. #define CFGSNPPERR 0x00080000U
  297. #define HRSPPERR 0x00040000U
  298. #define HREQPERR 0x00020000U
  299. #define HCNTPERR 0x00010000U
  300. #define DRSPPERR 0x00008000U
  301. #define DREQPERR 0x00004000U
  302. #define DCNTPERR 0x00002000U
  303. #define CRSPPERR 0x00001000U
  304. #define CREQPERR 0x00000800U
  305. #define CCNTPERR 0x00000400U
  306. #define TARTAGPERR 0x00000200U
  307. #define PIOREQPERR 0x00000100U
  308. #define PIOCPLPERR 0x00000080U
  309. #define MSIXDIPERR 0x00000040U
  310. #define MSIXDATAPERR 0x00000020U
  311. #define MSIXADDRHPERR 0x00000010U
  312. #define MSIXADDRLPERR 0x00000008U
  313. #define MSIDATAPERR 0x00000004U
  314. #define MSIADDRHPERR 0x00000002U
  315. #define MSIADDRLPERR 0x00000001U
  316. #define READRSPERR 0x20000000U
  317. #define TRGT1GRPPERR 0x10000000U
  318. #define IPSOTPERR 0x08000000U
  319. #define IPRXDATAGRPPERR 0x02000000U
  320. #define IPRXHDRGRPPERR 0x01000000U
  321. #define MAGRPPERR 0x00400000U
  322. #define VFIDPERR 0x00200000U
  323. #define HREQWRPERR 0x00010000U
  324. #define DREQWRPERR 0x00002000U
  325. #define MSTTAGQPERR 0x00000400U
  326. #define PIOREQGRPPERR 0x00000100U
  327. #define PIOCPLGRPPERR 0x00000080U
  328. #define MSIXSTIPERR 0x00000004U
  329. #define MSTTIMEOUTPERR 0x00000002U
  330. #define MSTGRPPERR 0x00000001U
  331. #define PCIE_NONFAT_ERR 0x3010
  332. #define PCIE_MEM_ACCESS_BASE_WIN 0x3068
  333. #define S_PCIEOFST 10
  334. #define M_PCIEOFST 0x3fffffU
  335. #define GET_PCIEOFST(x) (((x) >> S_PCIEOFST) & M_PCIEOFST)
  336. #define PCIEOFST_MASK 0xfffffc00U
  337. #define BIR_MASK 0x00000300U
  338. #define BIR_SHIFT 8
  339. #define BIR(x) ((x) << BIR_SHIFT)
  340. #define WINDOW_MASK 0x000000ffU
  341. #define WINDOW_SHIFT 0
  342. #define WINDOW(x) ((x) << WINDOW_SHIFT)
  343. #define PCIE_MEM_ACCESS_OFFSET 0x306c
  344. #define S_PFNUM 0
  345. #define V_PFNUM(x) ((x) << S_PFNUM)
  346. #define PCIE_FW 0x30b8
  347. #define PCIE_FW_ERR 0x80000000U
  348. #define PCIE_FW_INIT 0x40000000U
  349. #define PCIE_FW_HALT 0x20000000U
  350. #define PCIE_FW_MASTER_VLD 0x00008000U
  351. #define PCIE_FW_MASTER(x) ((x) << 12)
  352. #define PCIE_FW_MASTER_MASK 0x7
  353. #define PCIE_FW_MASTER_GET(x) (((x) >> 12) & PCIE_FW_MASTER_MASK)
  354. #define PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS 0x5908
  355. #define RNPP 0x80000000U
  356. #define RPCP 0x20000000U
  357. #define RCIP 0x08000000U
  358. #define RCCP 0x04000000U
  359. #define RFTP 0x00800000U
  360. #define PTRP 0x00100000U
  361. #define PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS 0x59a4
  362. #define TPCP 0x40000000U
  363. #define TNPP 0x20000000U
  364. #define TFTP 0x10000000U
  365. #define TCAP 0x08000000U
  366. #define TCIP 0x04000000U
  367. #define RCAP 0x02000000U
  368. #define PLUP 0x00800000U
  369. #define PLDN 0x00400000U
  370. #define OTDD 0x00200000U
  371. #define GTRP 0x00100000U
  372. #define RDPE 0x00040000U
  373. #define TDCE 0x00020000U
  374. #define TDUE 0x00010000U
  375. #define MC_INT_CAUSE 0x7518
  376. #define ECC_UE_INT_CAUSE 0x00000004U
  377. #define ECC_CE_INT_CAUSE 0x00000002U
  378. #define PERR_INT_CAUSE 0x00000001U
  379. #define MC_ECC_STATUS 0x751c
  380. #define ECC_CECNT_MASK 0xffff0000U
  381. #define ECC_CECNT_SHIFT 16
  382. #define ECC_CECNT(x) ((x) << ECC_CECNT_SHIFT)
  383. #define ECC_CECNT_GET(x) (((x) & ECC_CECNT_MASK) >> ECC_CECNT_SHIFT)
  384. #define ECC_UECNT_MASK 0x0000ffffU
  385. #define ECC_UECNT_SHIFT 0
  386. #define ECC_UECNT(x) ((x) << ECC_UECNT_SHIFT)
  387. #define ECC_UECNT_GET(x) (((x) & ECC_UECNT_MASK) >> ECC_UECNT_SHIFT)
  388. #define MC_BIST_CMD 0x7600
  389. #define START_BIST 0x80000000U
  390. #define BIST_CMD_GAP_MASK 0x0000ff00U
  391. #define BIST_CMD_GAP_SHIFT 8
  392. #define BIST_CMD_GAP(x) ((x) << BIST_CMD_GAP_SHIFT)
  393. #define BIST_OPCODE_MASK 0x00000003U
  394. #define BIST_OPCODE_SHIFT 0
  395. #define BIST_OPCODE(x) ((x) << BIST_OPCODE_SHIFT)
  396. #define MC_BIST_CMD_ADDR 0x7604
  397. #define MC_BIST_CMD_LEN 0x7608
  398. #define MC_BIST_DATA_PATTERN 0x760c
  399. #define BIST_DATA_TYPE_MASK 0x0000000fU
  400. #define BIST_DATA_TYPE_SHIFT 0
  401. #define BIST_DATA_TYPE(x) ((x) << BIST_DATA_TYPE_SHIFT)
  402. #define MC_BIST_STATUS_RDATA 0x7688
  403. #define MA_EDRAM0_BAR 0x77c0
  404. #define MA_EDRAM1_BAR 0x77c4
  405. #define EDRAM_SIZE_MASK 0xfffU
  406. #define EDRAM_SIZE_GET(x) ((x) & EDRAM_SIZE_MASK)
  407. #define MA_EXT_MEMORY_BAR 0x77c8
  408. #define EXT_MEM_SIZE_MASK 0x00000fffU
  409. #define EXT_MEM_SIZE_SHIFT 0
  410. #define EXT_MEM_SIZE_GET(x) (((x) & EXT_MEM_SIZE_MASK) >> EXT_MEM_SIZE_SHIFT)
  411. #define MA_TARGET_MEM_ENABLE 0x77d8
  412. #define EXT_MEM1_ENABLE 0x00000010U
  413. #define EXT_MEM_ENABLE 0x00000004U
  414. #define EDRAM1_ENABLE 0x00000002U
  415. #define EDRAM0_ENABLE 0x00000001U
  416. #define MA_INT_CAUSE 0x77e0
  417. #define MEM_PERR_INT_CAUSE 0x00000002U
  418. #define MEM_WRAP_INT_CAUSE 0x00000001U
  419. #define MA_INT_WRAP_STATUS 0x77e4
  420. #define MEM_WRAP_ADDRESS_MASK 0xfffffff0U
  421. #define MEM_WRAP_ADDRESS_SHIFT 4
  422. #define MEM_WRAP_ADDRESS_GET(x) (((x) & MEM_WRAP_ADDRESS_MASK) >> MEM_WRAP_ADDRESS_SHIFT)
  423. #define MEM_WRAP_CLIENT_NUM_MASK 0x0000000fU
  424. #define MEM_WRAP_CLIENT_NUM_SHIFT 0
  425. #define MEM_WRAP_CLIENT_NUM_GET(x) (((x) & MEM_WRAP_CLIENT_NUM_MASK) >> MEM_WRAP_CLIENT_NUM_SHIFT)
  426. #define MA_PCIE_FW 0x30b8
  427. #define MA_PARITY_ERROR_STATUS 0x77f4
  428. #define MA_EXT_MEMORY1_BAR 0x7808
  429. #define EDC_0_BASE_ADDR 0x7900
  430. #define EDC_BIST_CMD 0x7904
  431. #define EDC_BIST_CMD_ADDR 0x7908
  432. #define EDC_BIST_CMD_LEN 0x790c
  433. #define EDC_BIST_DATA_PATTERN 0x7910
  434. #define EDC_BIST_STATUS_RDATA 0x7928
  435. #define EDC_INT_CAUSE 0x7978
  436. #define ECC_UE_PAR 0x00000020U
  437. #define ECC_CE_PAR 0x00000010U
  438. #define PERR_PAR_CAUSE 0x00000008U
  439. #define EDC_ECC_STATUS 0x797c
  440. #define EDC_1_BASE_ADDR 0x7980
  441. #define CIM_BOOT_CFG 0x7b00
  442. #define BOOTADDR_MASK 0xffffff00U
  443. #define UPCRST 0x1U
  444. #define CIM_PF_MAILBOX_DATA 0x240
  445. #define CIM_PF_MAILBOX_CTRL 0x280
  446. #define MBMSGVALID 0x00000008U
  447. #define MBINTREQ 0x00000004U
  448. #define MBOWNER_MASK 0x00000003U
  449. #define MBOWNER_SHIFT 0
  450. #define MBOWNER(x) ((x) << MBOWNER_SHIFT)
  451. #define MBOWNER_GET(x) (((x) & MBOWNER_MASK) >> MBOWNER_SHIFT)
  452. #define CIM_PF_HOST_INT_ENABLE 0x288
  453. #define MBMSGRDYINTEN(x) ((x) << 19)
  454. #define CIM_PF_HOST_INT_CAUSE 0x28c
  455. #define MBMSGRDYINT 0x00080000U
  456. #define CIM_HOST_INT_CAUSE 0x7b2c
  457. #define TIEQOUTPARERRINT 0x00100000U
  458. #define TIEQINPARERRINT 0x00080000U
  459. #define MBHOSTPARERR 0x00040000U
  460. #define MBUPPARERR 0x00020000U
  461. #define IBQPARERR 0x0001f800U
  462. #define IBQTP0PARERR 0x00010000U
  463. #define IBQTP1PARERR 0x00008000U
  464. #define IBQULPPARERR 0x00004000U
  465. #define IBQSGELOPARERR 0x00002000U
  466. #define IBQSGEHIPARERR 0x00001000U
  467. #define IBQNCSIPARERR 0x00000800U
  468. #define OBQPARERR 0x000007e0U
  469. #define OBQULP0PARERR 0x00000400U
  470. #define OBQULP1PARERR 0x00000200U
  471. #define OBQULP2PARERR 0x00000100U
  472. #define OBQULP3PARERR 0x00000080U
  473. #define OBQSGEPARERR 0x00000040U
  474. #define OBQNCSIPARERR 0x00000020U
  475. #define PREFDROPINT 0x00000002U
  476. #define UPACCNONZERO 0x00000001U
  477. #define CIM_HOST_UPACC_INT_CAUSE 0x7b34
  478. #define EEPROMWRINT 0x40000000U
  479. #define TIMEOUTMAINT 0x20000000U
  480. #define TIMEOUTINT 0x10000000U
  481. #define RSPOVRLOOKUPINT 0x08000000U
  482. #define REQOVRLOOKUPINT 0x04000000U
  483. #define BLKWRPLINT 0x02000000U
  484. #define BLKRDPLINT 0x01000000U
  485. #define SGLWRPLINT 0x00800000U
  486. #define SGLRDPLINT 0x00400000U
  487. #define BLKWRCTLINT 0x00200000U
  488. #define BLKRDCTLINT 0x00100000U
  489. #define SGLWRCTLINT 0x00080000U
  490. #define SGLRDCTLINT 0x00040000U
  491. #define BLKWREEPROMINT 0x00020000U
  492. #define BLKRDEEPROMINT 0x00010000U
  493. #define SGLWREEPROMINT 0x00008000U
  494. #define SGLRDEEPROMINT 0x00004000U
  495. #define BLKWRFLASHINT 0x00002000U
  496. #define BLKRDFLASHINT 0x00001000U
  497. #define SGLWRFLASHINT 0x00000800U
  498. #define SGLRDFLASHINT 0x00000400U
  499. #define BLKWRBOOTINT 0x00000200U
  500. #define BLKRDBOOTINT 0x00000100U
  501. #define SGLWRBOOTINT 0x00000080U
  502. #define SGLRDBOOTINT 0x00000040U
  503. #define ILLWRBEINT 0x00000020U
  504. #define ILLRDBEINT 0x00000010U
  505. #define ILLRDINT 0x00000008U
  506. #define ILLWRINT 0x00000004U
  507. #define ILLTRANSINT 0x00000002U
  508. #define RSVDSPACEINT 0x00000001U
  509. #define TP_OUT_CONFIG 0x7d04
  510. #define VLANEXTENABLE_MASK 0x0000f000U
  511. #define VLANEXTENABLE_SHIFT 12
  512. #define TP_GLOBAL_CONFIG 0x7d08
  513. #define FIVETUPLELOOKUP_SHIFT 17
  514. #define FIVETUPLELOOKUP_MASK 0x00060000U
  515. #define FIVETUPLELOOKUP(x) ((x) << FIVETUPLELOOKUP_SHIFT)
  516. #define FIVETUPLELOOKUP_GET(x) (((x) & FIVETUPLELOOKUP_MASK) >> \
  517. FIVETUPLELOOKUP_SHIFT)
  518. #define TP_PARA_REG2 0x7d68
  519. #define MAXRXDATA_MASK 0xffff0000U
  520. #define MAXRXDATA_SHIFT 16
  521. #define MAXRXDATA_GET(x) (((x) & MAXRXDATA_MASK) >> MAXRXDATA_SHIFT)
  522. #define TP_TIMER_RESOLUTION 0x7d90
  523. #define TIMERRESOLUTION_MASK 0x00ff0000U
  524. #define TIMERRESOLUTION_SHIFT 16
  525. #define TIMERRESOLUTION_GET(x) (((x) & TIMERRESOLUTION_MASK) >> TIMERRESOLUTION_SHIFT)
  526. #define DELAYEDACKRESOLUTION_MASK 0x000000ffU
  527. #define DELAYEDACKRESOLUTION_SHIFT 0
  528. #define DELAYEDACKRESOLUTION_GET(x) \
  529. (((x) & DELAYEDACKRESOLUTION_MASK) >> DELAYEDACKRESOLUTION_SHIFT)
  530. #define TP_SHIFT_CNT 0x7dc0
  531. #define SYNSHIFTMAX_SHIFT 24
  532. #define SYNSHIFTMAX_MASK 0xff000000U
  533. #define SYNSHIFTMAX(x) ((x) << SYNSHIFTMAX_SHIFT)
  534. #define SYNSHIFTMAX_GET(x) (((x) & SYNSHIFTMAX_MASK) >> \
  535. SYNSHIFTMAX_SHIFT)
  536. #define RXTSHIFTMAXR1_SHIFT 20
  537. #define RXTSHIFTMAXR1_MASK 0x00f00000U
  538. #define RXTSHIFTMAXR1(x) ((x) << RXTSHIFTMAXR1_SHIFT)
  539. #define RXTSHIFTMAXR1_GET(x) (((x) & RXTSHIFTMAXR1_MASK) >> \
  540. RXTSHIFTMAXR1_SHIFT)
  541. #define RXTSHIFTMAXR2_SHIFT 16
  542. #define RXTSHIFTMAXR2_MASK 0x000f0000U
  543. #define RXTSHIFTMAXR2(x) ((x) << RXTSHIFTMAXR2_SHIFT)
  544. #define RXTSHIFTMAXR2_GET(x) (((x) & RXTSHIFTMAXR2_MASK) >> \
  545. RXTSHIFTMAXR2_SHIFT)
  546. #define PERSHIFTBACKOFFMAX_SHIFT 12
  547. #define PERSHIFTBACKOFFMAX_MASK 0x0000f000U
  548. #define PERSHIFTBACKOFFMAX(x) ((x) << PERSHIFTBACKOFFMAX_SHIFT)
  549. #define PERSHIFTBACKOFFMAX_GET(x) (((x) & PERSHIFTBACKOFFMAX_MASK) >> \
  550. PERSHIFTBACKOFFMAX_SHIFT)
  551. #define PERSHIFTMAX_SHIFT 8
  552. #define PERSHIFTMAX_MASK 0x00000f00U
  553. #define PERSHIFTMAX(x) ((x) << PERSHIFTMAX_SHIFT)
  554. #define PERSHIFTMAX_GET(x) (((x) & PERSHIFTMAX_MASK) >> \
  555. PERSHIFTMAX_SHIFT)
  556. #define KEEPALIVEMAXR1_SHIFT 4
  557. #define KEEPALIVEMAXR1_MASK 0x000000f0U
  558. #define KEEPALIVEMAXR1(x) ((x) << KEEPALIVEMAXR1_SHIFT)
  559. #define KEEPALIVEMAXR1_GET(x) (((x) & KEEPALIVEMAXR1_MASK) >> \
  560. KEEPALIVEMAXR1_SHIFT)
  561. #define KEEPALIVEMAXR2_SHIFT 0
  562. #define KEEPALIVEMAXR2_MASK 0x0000000fU
  563. #define KEEPALIVEMAXR2(x) ((x) << KEEPALIVEMAXR2_SHIFT)
  564. #define KEEPALIVEMAXR2_GET(x) (((x) & KEEPALIVEMAXR2_MASK) >> \
  565. KEEPALIVEMAXR2_SHIFT)
  566. #define TP_CCTRL_TABLE 0x7ddc
  567. #define TP_MTU_TABLE 0x7de4
  568. #define MTUINDEX_MASK 0xff000000U
  569. #define MTUINDEX_SHIFT 24
  570. #define MTUINDEX(x) ((x) << MTUINDEX_SHIFT)
  571. #define MTUWIDTH_MASK 0x000f0000U
  572. #define MTUWIDTH_SHIFT 16
  573. #define MTUWIDTH(x) ((x) << MTUWIDTH_SHIFT)
  574. #define MTUWIDTH_GET(x) (((x) & MTUWIDTH_MASK) >> MTUWIDTH_SHIFT)
  575. #define MTUVALUE_MASK 0x00003fffU
  576. #define MTUVALUE_SHIFT 0
  577. #define MTUVALUE(x) ((x) << MTUVALUE_SHIFT)
  578. #define MTUVALUE_GET(x) (((x) & MTUVALUE_MASK) >> MTUVALUE_SHIFT)
  579. #define TP_RSS_LKP_TABLE 0x7dec
  580. #define LKPTBLROWVLD 0x80000000U
  581. #define LKPTBLQUEUE1_MASK 0x000ffc00U
  582. #define LKPTBLQUEUE1_SHIFT 10
  583. #define LKPTBLQUEUE1(x) ((x) << LKPTBLQUEUE1_SHIFT)
  584. #define LKPTBLQUEUE1_GET(x) (((x) & LKPTBLQUEUE1_MASK) >> LKPTBLQUEUE1_SHIFT)
  585. #define LKPTBLQUEUE0_MASK 0x000003ffU
  586. #define LKPTBLQUEUE0_SHIFT 0
  587. #define LKPTBLQUEUE0(x) ((x) << LKPTBLQUEUE0_SHIFT)
  588. #define LKPTBLQUEUE0_GET(x) (((x) & LKPTBLQUEUE0_MASK) >> LKPTBLQUEUE0_SHIFT)
  589. #define TP_PIO_ADDR 0x7e40
  590. #define TP_PIO_DATA 0x7e44
  591. #define TP_MIB_INDEX 0x7e50
  592. #define TP_MIB_DATA 0x7e54
  593. #define TP_INT_CAUSE 0x7e74
  594. #define FLMTXFLSTEMPTY 0x40000000U
  595. #define TP_VLAN_PRI_MAP 0x140
  596. #define FRAGMENTATION_SHIFT 9
  597. #define FRAGMENTATION_MASK 0x00000200U
  598. #define MPSHITTYPE_MASK 0x00000100U
  599. #define MACMATCH_MASK 0x00000080U
  600. #define ETHERTYPE_MASK 0x00000040U
  601. #define PROTOCOL_MASK 0x00000020U
  602. #define TOS_MASK 0x00000010U
  603. #define VLAN_MASK 0x00000008U
  604. #define VNIC_ID_MASK 0x00000004U
  605. #define PORT_MASK 0x00000002U
  606. #define FCOE_SHIFT 0
  607. #define FCOE_MASK 0x00000001U
  608. #define TP_INGRESS_CONFIG 0x141
  609. #define VNIC 0x00000800U
  610. #define CSUM_HAS_PSEUDO_HDR 0x00000400U
  611. #define RM_OVLAN 0x00000200U
  612. #define LOOKUPEVERYPKT 0x00000100U
  613. #define TP_MIB_MAC_IN_ERR_0 0x0
  614. #define TP_MIB_TCP_OUT_RST 0xc
  615. #define TP_MIB_TCP_IN_SEG_HI 0x10
  616. #define TP_MIB_TCP_IN_SEG_LO 0x11
  617. #define TP_MIB_TCP_OUT_SEG_HI 0x12
  618. #define TP_MIB_TCP_OUT_SEG_LO 0x13
  619. #define TP_MIB_TCP_RXT_SEG_HI 0x14
  620. #define TP_MIB_TCP_RXT_SEG_LO 0x15
  621. #define TP_MIB_TNL_CNG_DROP_0 0x18
  622. #define TP_MIB_TCP_V6IN_ERR_0 0x28
  623. #define TP_MIB_TCP_V6OUT_RST 0x2c
  624. #define TP_MIB_OFD_ARP_DROP 0x36
  625. #define TP_MIB_TNL_DROP_0 0x44
  626. #define TP_MIB_OFD_VLN_DROP_0 0x58
  627. #define ULP_TX_INT_CAUSE 0x8dcc
  628. #define PBL_BOUND_ERR_CH3 0x80000000U
  629. #define PBL_BOUND_ERR_CH2 0x40000000U
  630. #define PBL_BOUND_ERR_CH1 0x20000000U
  631. #define PBL_BOUND_ERR_CH0 0x10000000U
  632. #define PM_RX_INT_CAUSE 0x8fdc
  633. #define ZERO_E_CMD_ERROR 0x00400000U
  634. #define PMRX_FRAMING_ERROR 0x003ffff0U
  635. #define OCSPI_PAR_ERROR 0x00000008U
  636. #define DB_OPTIONS_PAR_ERROR 0x00000004U
  637. #define IESPI_PAR_ERROR 0x00000002U
  638. #define E_PCMD_PAR_ERROR 0x00000001U
  639. #define PM_TX_INT_CAUSE 0x8ffc
  640. #define PCMD_LEN_OVFL0 0x80000000U
  641. #define PCMD_LEN_OVFL1 0x40000000U
  642. #define PCMD_LEN_OVFL2 0x20000000U
  643. #define ZERO_C_CMD_ERROR 0x10000000U
  644. #define PMTX_FRAMING_ERROR 0x0ffffff0U
  645. #define OESPI_PAR_ERROR 0x00000008U
  646. #define ICSPI_PAR_ERROR 0x00000002U
  647. #define C_PCMD_PAR_ERROR 0x00000001U
  648. #define MPS_PORT_STAT_TX_PORT_BYTES_L 0x400
  649. #define MPS_PORT_STAT_TX_PORT_BYTES_H 0x404
  650. #define MPS_PORT_STAT_TX_PORT_FRAMES_L 0x408
  651. #define MPS_PORT_STAT_TX_PORT_FRAMES_H 0x40c
  652. #define MPS_PORT_STAT_TX_PORT_BCAST_L 0x410
  653. #define MPS_PORT_STAT_TX_PORT_BCAST_H 0x414
  654. #define MPS_PORT_STAT_TX_PORT_MCAST_L 0x418
  655. #define MPS_PORT_STAT_TX_PORT_MCAST_H 0x41c
  656. #define MPS_PORT_STAT_TX_PORT_UCAST_L 0x420
  657. #define MPS_PORT_STAT_TX_PORT_UCAST_H 0x424
  658. #define MPS_PORT_STAT_TX_PORT_ERROR_L 0x428
  659. #define MPS_PORT_STAT_TX_PORT_ERROR_H 0x42c
  660. #define MPS_PORT_STAT_TX_PORT_64B_L 0x430
  661. #define MPS_PORT_STAT_TX_PORT_64B_H 0x434
  662. #define MPS_PORT_STAT_TX_PORT_65B_127B_L 0x438
  663. #define MPS_PORT_STAT_TX_PORT_65B_127B_H 0x43c
  664. #define MPS_PORT_STAT_TX_PORT_128B_255B_L 0x440
  665. #define MPS_PORT_STAT_TX_PORT_128B_255B_H 0x444
  666. #define MPS_PORT_STAT_TX_PORT_256B_511B_L 0x448
  667. #define MPS_PORT_STAT_TX_PORT_256B_511B_H 0x44c
  668. #define MPS_PORT_STAT_TX_PORT_512B_1023B_L 0x450
  669. #define MPS_PORT_STAT_TX_PORT_512B_1023B_H 0x454
  670. #define MPS_PORT_STAT_TX_PORT_1024B_1518B_L 0x458
  671. #define MPS_PORT_STAT_TX_PORT_1024B_1518B_H 0x45c
  672. #define MPS_PORT_STAT_TX_PORT_1519B_MAX_L 0x460
  673. #define MPS_PORT_STAT_TX_PORT_1519B_MAX_H 0x464
  674. #define MPS_PORT_STAT_TX_PORT_DROP_L 0x468
  675. #define MPS_PORT_STAT_TX_PORT_DROP_H 0x46c
  676. #define MPS_PORT_STAT_TX_PORT_PAUSE_L 0x470
  677. #define MPS_PORT_STAT_TX_PORT_PAUSE_H 0x474
  678. #define MPS_PORT_STAT_TX_PORT_PPP0_L 0x478
  679. #define MPS_PORT_STAT_TX_PORT_PPP0_H 0x47c
  680. #define MPS_PORT_STAT_TX_PORT_PPP1_L 0x480
  681. #define MPS_PORT_STAT_TX_PORT_PPP1_H 0x484
  682. #define MPS_PORT_STAT_TX_PORT_PPP2_L 0x488
  683. #define MPS_PORT_STAT_TX_PORT_PPP2_H 0x48c
  684. #define MPS_PORT_STAT_TX_PORT_PPP3_L 0x490
  685. #define MPS_PORT_STAT_TX_PORT_PPP3_H 0x494
  686. #define MPS_PORT_STAT_TX_PORT_PPP4_L 0x498
  687. #define MPS_PORT_STAT_TX_PORT_PPP4_H 0x49c
  688. #define MPS_PORT_STAT_TX_PORT_PPP5_L 0x4a0
  689. #define MPS_PORT_STAT_TX_PORT_PPP5_H 0x4a4
  690. #define MPS_PORT_STAT_TX_PORT_PPP6_L 0x4a8
  691. #define MPS_PORT_STAT_TX_PORT_PPP6_H 0x4ac
  692. #define MPS_PORT_STAT_TX_PORT_PPP7_L 0x4b0
  693. #define MPS_PORT_STAT_TX_PORT_PPP7_H 0x4b4
  694. #define MPS_PORT_STAT_LB_PORT_BYTES_L 0x4c0
  695. #define MPS_PORT_STAT_LB_PORT_BYTES_H 0x4c4
  696. #define MPS_PORT_STAT_LB_PORT_FRAMES_L 0x4c8
  697. #define MPS_PORT_STAT_LB_PORT_FRAMES_H 0x4cc
  698. #define MPS_PORT_STAT_LB_PORT_BCAST_L 0x4d0
  699. #define MPS_PORT_STAT_LB_PORT_BCAST_H 0x4d4
  700. #define MPS_PORT_STAT_LB_PORT_MCAST_L 0x4d8
  701. #define MPS_PORT_STAT_LB_PORT_MCAST_H 0x4dc
  702. #define MPS_PORT_STAT_LB_PORT_UCAST_L 0x4e0
  703. #define MPS_PORT_STAT_LB_PORT_UCAST_H 0x4e4
  704. #define MPS_PORT_STAT_LB_PORT_ERROR_L 0x4e8
  705. #define MPS_PORT_STAT_LB_PORT_ERROR_H 0x4ec
  706. #define MPS_PORT_STAT_LB_PORT_64B_L 0x4f0
  707. #define MPS_PORT_STAT_LB_PORT_64B_H 0x4f4
  708. #define MPS_PORT_STAT_LB_PORT_65B_127B_L 0x4f8
  709. #define MPS_PORT_STAT_LB_PORT_65B_127B_H 0x4fc
  710. #define MPS_PORT_STAT_LB_PORT_128B_255B_L 0x500
  711. #define MPS_PORT_STAT_LB_PORT_128B_255B_H 0x504
  712. #define MPS_PORT_STAT_LB_PORT_256B_511B_L 0x508
  713. #define MPS_PORT_STAT_LB_PORT_256B_511B_H 0x50c
  714. #define MPS_PORT_STAT_LB_PORT_512B_1023B_L 0x510
  715. #define MPS_PORT_STAT_LB_PORT_512B_1023B_H 0x514
  716. #define MPS_PORT_STAT_LB_PORT_1024B_1518B_L 0x518
  717. #define MPS_PORT_STAT_LB_PORT_1024B_1518B_H 0x51c
  718. #define MPS_PORT_STAT_LB_PORT_1519B_MAX_L 0x520
  719. #define MPS_PORT_STAT_LB_PORT_1519B_MAX_H 0x524
  720. #define MPS_PORT_STAT_LB_PORT_DROP_FRAMES 0x528
  721. #define MPS_PORT_STAT_RX_PORT_BYTES_L 0x540
  722. #define MPS_PORT_STAT_RX_PORT_BYTES_H 0x544
  723. #define MPS_PORT_STAT_RX_PORT_FRAMES_L 0x548
  724. #define MPS_PORT_STAT_RX_PORT_FRAMES_H 0x54c
  725. #define MPS_PORT_STAT_RX_PORT_BCAST_L 0x550
  726. #define MPS_PORT_STAT_RX_PORT_BCAST_H 0x554
  727. #define MPS_PORT_STAT_RX_PORT_MCAST_L 0x558
  728. #define MPS_PORT_STAT_RX_PORT_MCAST_H 0x55c
  729. #define MPS_PORT_STAT_RX_PORT_UCAST_L 0x560
  730. #define MPS_PORT_STAT_RX_PORT_UCAST_H 0x564
  731. #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_L 0x568
  732. #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_H 0x56c
  733. #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_L 0x570
  734. #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_H 0x574
  735. #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_L 0x578
  736. #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_H 0x57c
  737. #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_L 0x580
  738. #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_H 0x584
  739. #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_L 0x588
  740. #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_H 0x58c
  741. #define MPS_PORT_STAT_RX_PORT_64B_L 0x590
  742. #define MPS_PORT_STAT_RX_PORT_64B_H 0x594
  743. #define MPS_PORT_STAT_RX_PORT_65B_127B_L 0x598
  744. #define MPS_PORT_STAT_RX_PORT_65B_127B_H 0x59c
  745. #define MPS_PORT_STAT_RX_PORT_128B_255B_L 0x5a0
  746. #define MPS_PORT_STAT_RX_PORT_128B_255B_H 0x5a4
  747. #define MPS_PORT_STAT_RX_PORT_256B_511B_L 0x5a8
  748. #define MPS_PORT_STAT_RX_PORT_256B_511B_H 0x5ac
  749. #define MPS_PORT_STAT_RX_PORT_512B_1023B_L 0x5b0
  750. #define MPS_PORT_STAT_RX_PORT_512B_1023B_H 0x5b4
  751. #define MPS_PORT_STAT_RX_PORT_1024B_1518B_L 0x5b8
  752. #define MPS_PORT_STAT_RX_PORT_1024B_1518B_H 0x5bc
  753. #define MPS_PORT_STAT_RX_PORT_1519B_MAX_L 0x5c0
  754. #define MPS_PORT_STAT_RX_PORT_1519B_MAX_H 0x5c4
  755. #define MPS_PORT_STAT_RX_PORT_PAUSE_L 0x5c8
  756. #define MPS_PORT_STAT_RX_PORT_PAUSE_H 0x5cc
  757. #define MPS_PORT_STAT_RX_PORT_PPP0_L 0x5d0
  758. #define MPS_PORT_STAT_RX_PORT_PPP0_H 0x5d4
  759. #define MPS_PORT_STAT_RX_PORT_PPP1_L 0x5d8
  760. #define MPS_PORT_STAT_RX_PORT_PPP1_H 0x5dc
  761. #define MPS_PORT_STAT_RX_PORT_PPP2_L 0x5e0
  762. #define MPS_PORT_STAT_RX_PORT_PPP2_H 0x5e4
  763. #define MPS_PORT_STAT_RX_PORT_PPP3_L 0x5e8
  764. #define MPS_PORT_STAT_RX_PORT_PPP3_H 0x5ec
  765. #define MPS_PORT_STAT_RX_PORT_PPP4_L 0x5f0
  766. #define MPS_PORT_STAT_RX_PORT_PPP4_H 0x5f4
  767. #define MPS_PORT_STAT_RX_PORT_PPP5_L 0x5f8
  768. #define MPS_PORT_STAT_RX_PORT_PPP5_H 0x5fc
  769. #define MPS_PORT_STAT_RX_PORT_PPP6_L 0x600
  770. #define MPS_PORT_STAT_RX_PORT_PPP6_H 0x604
  771. #define MPS_PORT_STAT_RX_PORT_PPP7_L 0x608
  772. #define MPS_PORT_STAT_RX_PORT_PPP7_H 0x60c
  773. #define MPS_PORT_STAT_RX_PORT_LESS_64B_L 0x610
  774. #define MPS_PORT_STAT_RX_PORT_LESS_64B_H 0x614
  775. #define MAC_PORT_CFG2 0x818
  776. #define MAC_PORT_MAGIC_MACID_LO 0x824
  777. #define MAC_PORT_MAGIC_MACID_HI 0x828
  778. #define MAC_PORT_EPIO_DATA0 0x8c0
  779. #define MAC_PORT_EPIO_DATA1 0x8c4
  780. #define MAC_PORT_EPIO_DATA2 0x8c8
  781. #define MAC_PORT_EPIO_DATA3 0x8cc
  782. #define MAC_PORT_EPIO_OP 0x8d0
  783. #define MPS_CMN_CTL 0x9000
  784. #define NUMPORTS_MASK 0x00000003U
  785. #define NUMPORTS_SHIFT 0
  786. #define NUMPORTS_GET(x) (((x) & NUMPORTS_MASK) >> NUMPORTS_SHIFT)
  787. #define MPS_INT_CAUSE 0x9008
  788. #define STATINT 0x00000020U
  789. #define TXINT 0x00000010U
  790. #define RXINT 0x00000008U
  791. #define TRCINT 0x00000004U
  792. #define CLSINT 0x00000002U
  793. #define PLINT 0x00000001U
  794. #define MPS_TX_INT_CAUSE 0x9408
  795. #define PORTERR 0x00010000U
  796. #define FRMERR 0x00008000U
  797. #define SECNTERR 0x00004000U
  798. #define BUBBLE 0x00002000U
  799. #define TXDESCFIFO 0x00001e00U
  800. #define TXDATAFIFO 0x000001e0U
  801. #define NCSIFIFO 0x00000010U
  802. #define TPFIFO 0x0000000fU
  803. #define MPS_STAT_PERR_INT_CAUSE_SRAM 0x9614
  804. #define MPS_STAT_PERR_INT_CAUSE_TX_FIFO 0x9620
  805. #define MPS_STAT_PERR_INT_CAUSE_RX_FIFO 0x962c
  806. #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_L 0x9640
  807. #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_H 0x9644
  808. #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_L 0x9648
  809. #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_H 0x964c
  810. #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_L 0x9650
  811. #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_H 0x9654
  812. #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_L 0x9658
  813. #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_H 0x965c
  814. #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_L 0x9660
  815. #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_H 0x9664
  816. #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_L 0x9668
  817. #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_H 0x966c
  818. #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_L 0x9670
  819. #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_H 0x9674
  820. #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_L 0x9678
  821. #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_H 0x967c
  822. #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_L 0x9680
  823. #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_H 0x9684
  824. #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_L 0x9688
  825. #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_H 0x968c
  826. #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_L 0x9690
  827. #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_H 0x9694
  828. #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_L 0x9698
  829. #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_H 0x969c
  830. #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_L 0x96a0
  831. #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_H 0x96a4
  832. #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_L 0x96a8
  833. #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_H 0x96ac
  834. #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_L 0x96b0
  835. #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_H 0x96b4
  836. #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_L 0x96b8
  837. #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_H 0x96bc
  838. #define MPS_TRC_CFG 0x9800
  839. #define TRCFIFOEMPTY 0x00000010U
  840. #define TRCIGNOREDROPINPUT 0x00000008U
  841. #define TRCKEEPDUPLICATES 0x00000004U
  842. #define TRCEN 0x00000002U
  843. #define TRCMULTIFILTER 0x00000001U
  844. #define MPS_TRC_RSS_CONTROL 0x9808
  845. #define RSSCONTROL_MASK 0x00ff0000U
  846. #define RSSCONTROL_SHIFT 16
  847. #define RSSCONTROL(x) ((x) << RSSCONTROL_SHIFT)
  848. #define QUEUENUMBER_MASK 0x0000ffffU
  849. #define QUEUENUMBER_SHIFT 0
  850. #define QUEUENUMBER(x) ((x) << QUEUENUMBER_SHIFT)
  851. #define MPS_TRC_FILTER_MATCH_CTL_A 0x9810
  852. #define TFINVERTMATCH 0x01000000U
  853. #define TFPKTTOOLARGE 0x00800000U
  854. #define TFEN 0x00400000U
  855. #define TFPORT_MASK 0x003c0000U
  856. #define TFPORT_SHIFT 18
  857. #define TFPORT(x) ((x) << TFPORT_SHIFT)
  858. #define TFPORT_GET(x) (((x) & TFPORT_MASK) >> TFPORT_SHIFT)
  859. #define TFDROP 0x00020000U
  860. #define TFSOPEOPERR 0x00010000U
  861. #define TFLENGTH_MASK 0x00001f00U
  862. #define TFLENGTH_SHIFT 8
  863. #define TFLENGTH(x) ((x) << TFLENGTH_SHIFT)
  864. #define TFLENGTH_GET(x) (((x) & TFLENGTH_MASK) >> TFLENGTH_SHIFT)
  865. #define TFOFFSET_MASK 0x0000001fU
  866. #define TFOFFSET_SHIFT 0
  867. #define TFOFFSET(x) ((x) << TFOFFSET_SHIFT)
  868. #define TFOFFSET_GET(x) (((x) & TFOFFSET_MASK) >> TFOFFSET_SHIFT)
  869. #define MPS_TRC_FILTER_MATCH_CTL_B 0x9820
  870. #define TFMINPKTSIZE_MASK 0x01ff0000U
  871. #define TFMINPKTSIZE_SHIFT 16
  872. #define TFMINPKTSIZE(x) ((x) << TFMINPKTSIZE_SHIFT)
  873. #define TFMINPKTSIZE_GET(x) (((x) & TFMINPKTSIZE_MASK) >> TFMINPKTSIZE_SHIFT)
  874. #define TFCAPTUREMAX_MASK 0x00003fffU
  875. #define TFCAPTUREMAX_SHIFT 0
  876. #define TFCAPTUREMAX(x) ((x) << TFCAPTUREMAX_SHIFT)
  877. #define TFCAPTUREMAX_GET(x) (((x) & TFCAPTUREMAX_MASK) >> TFCAPTUREMAX_SHIFT)
  878. #define MPS_TRC_INT_CAUSE 0x985c
  879. #define MISCPERR 0x00000100U
  880. #define PKTFIFO 0x000000f0U
  881. #define FILTMEM 0x0000000fU
  882. #define MPS_TRC_FILTER0_MATCH 0x9c00
  883. #define MPS_TRC_FILTER0_DONT_CARE 0x9c80
  884. #define MPS_TRC_FILTER1_MATCH 0x9d00
  885. #define MPS_CLS_INT_CAUSE 0xd028
  886. #define PLERRENB 0x00000008U
  887. #define HASHSRAM 0x00000004U
  888. #define MATCHTCAM 0x00000002U
  889. #define MATCHSRAM 0x00000001U
  890. #define MPS_RX_PERR_INT_CAUSE 0x11074
  891. #define CPL_INTR_CAUSE 0x19054
  892. #define CIM_OP_MAP_PERR 0x00000020U
  893. #define CIM_OVFL_ERROR 0x00000010U
  894. #define TP_FRAMING_ERROR 0x00000008U
  895. #define SGE_FRAMING_ERROR 0x00000004U
  896. #define CIM_FRAMING_ERROR 0x00000002U
  897. #define ZERO_SWITCH_ERROR 0x00000001U
  898. #define SMB_INT_CAUSE 0x19090
  899. #define MSTTXFIFOPARINT 0x00200000U
  900. #define MSTRXFIFOPARINT 0x00100000U
  901. #define SLVFIFOPARINT 0x00080000U
  902. #define ULP_RX_INT_CAUSE 0x19158
  903. #define ULP_RX_ISCSI_TAGMASK 0x19164
  904. #define ULP_RX_ISCSI_PSZ 0x19168
  905. #define HPZ3_MASK 0x0f000000U
  906. #define HPZ3_SHIFT 24
  907. #define HPZ3(x) ((x) << HPZ3_SHIFT)
  908. #define HPZ2_MASK 0x000f0000U
  909. #define HPZ2_SHIFT 16
  910. #define HPZ2(x) ((x) << HPZ2_SHIFT)
  911. #define HPZ1_MASK 0x00000f00U
  912. #define HPZ1_SHIFT 8
  913. #define HPZ1(x) ((x) << HPZ1_SHIFT)
  914. #define HPZ0_MASK 0x0000000fU
  915. #define HPZ0_SHIFT 0
  916. #define HPZ0(x) ((x) << HPZ0_SHIFT)
  917. #define ULP_RX_TDDP_PSZ 0x19178
  918. #define SF_DATA 0x193f8
  919. #define SF_OP 0x193fc
  920. #define SF_BUSY 0x80000000U
  921. #define SF_LOCK 0x00000010U
  922. #define SF_CONT 0x00000008U
  923. #define BYTECNT_MASK 0x00000006U
  924. #define BYTECNT_SHIFT 1
  925. #define BYTECNT(x) ((x) << BYTECNT_SHIFT)
  926. #define OP_WR 0x00000001U
  927. #define PL_PF_INT_CAUSE 0x3c0
  928. #define PFSW 0x00000008U
  929. #define PFSGE 0x00000004U
  930. #define PFCIM 0x00000002U
  931. #define PFMPS 0x00000001U
  932. #define PL_PF_INT_ENABLE 0x3c4
  933. #define PL_PF_CTL 0x3c8
  934. #define SWINT 0x00000001U
  935. #define PL_WHOAMI 0x19400
  936. #define SOURCEPF_MASK 0x00000700U
  937. #define SOURCEPF_SHIFT 8
  938. #define SOURCEPF(x) ((x) << SOURCEPF_SHIFT)
  939. #define SOURCEPF_GET(x) (((x) & SOURCEPF_MASK) >> SOURCEPF_SHIFT)
  940. #define ISVF 0x00000080U
  941. #define VFID_MASK 0x0000007fU
  942. #define VFID_SHIFT 0
  943. #define VFID(x) ((x) << VFID_SHIFT)
  944. #define VFID_GET(x) (((x) & VFID_MASK) >> VFID_SHIFT)
  945. #define PL_INT_CAUSE 0x1940c
  946. #define ULP_TX 0x08000000U
  947. #define SGE 0x04000000U
  948. #define HMA 0x02000000U
  949. #define CPL_SWITCH 0x01000000U
  950. #define ULP_RX 0x00800000U
  951. #define PM_RX 0x00400000U
  952. #define PM_TX 0x00200000U
  953. #define MA 0x00100000U
  954. #define TP 0x00080000U
  955. #define LE 0x00040000U
  956. #define EDC1 0x00020000U
  957. #define EDC0 0x00010000U
  958. #define MC 0x00008000U
  959. #define PCIE 0x00004000U
  960. #define PMU 0x00002000U
  961. #define XGMAC_KR1 0x00001000U
  962. #define XGMAC_KR0 0x00000800U
  963. #define XGMAC1 0x00000400U
  964. #define XGMAC0 0x00000200U
  965. #define SMB 0x00000100U
  966. #define SF 0x00000080U
  967. #define PL 0x00000040U
  968. #define NCSI 0x00000020U
  969. #define MPS 0x00000010U
  970. #define MI 0x00000008U
  971. #define DBG 0x00000004U
  972. #define I2CM 0x00000002U
  973. #define CIM 0x00000001U
  974. #define PL_INT_ENABLE 0x19410
  975. #define PL_INT_MAP0 0x19414
  976. #define PL_RST 0x19428
  977. #define PIORST 0x00000002U
  978. #define PIORSTMODE 0x00000001U
  979. #define PL_PL_INT_CAUSE 0x19430
  980. #define FATALPERR 0x00000010U
  981. #define PERRVFID 0x00000001U
  982. #define PL_REV 0x1943c
  983. #define LE_DB_CONFIG 0x19c04
  984. #define HASHEN 0x00100000U
  985. #define LE_DB_SERVER_INDEX 0x19c18
  986. #define LE_DB_ACT_CNT_IPV4 0x19c20
  987. #define LE_DB_ACT_CNT_IPV6 0x19c24
  988. #define LE_DB_INT_CAUSE 0x19c3c
  989. #define REQQPARERR 0x00010000U
  990. #define UNKNOWNCMD 0x00008000U
  991. #define PARITYERR 0x00000040U
  992. #define LIPMISS 0x00000020U
  993. #define LIP0 0x00000010U
  994. #define LE_DB_TID_HASHBASE 0x19df8
  995. #define NCSI_INT_CAUSE 0x1a0d8
  996. #define CIM_DM_PRTY_ERR 0x00000100U
  997. #define MPS_DM_PRTY_ERR 0x00000080U
  998. #define TXFIFO_PRTY_ERR 0x00000002U
  999. #define RXFIFO_PRTY_ERR 0x00000001U
  1000. #define XGMAC_PORT_CFG2 0x1018
  1001. #define PATEN 0x00040000U
  1002. #define MAGICEN 0x00020000U
  1003. #define XGMAC_PORT_MAGIC_MACID_LO 0x1024
  1004. #define XGMAC_PORT_MAGIC_MACID_HI 0x1028
  1005. #define XGMAC_PORT_EPIO_DATA0 0x10c0
  1006. #define XGMAC_PORT_EPIO_DATA1 0x10c4
  1007. #define XGMAC_PORT_EPIO_DATA2 0x10c8
  1008. #define XGMAC_PORT_EPIO_DATA3 0x10cc
  1009. #define XGMAC_PORT_EPIO_OP 0x10d0
  1010. #define EPIOWR 0x00000100U
  1011. #define ADDRESS_MASK 0x000000ffU
  1012. #define ADDRESS_SHIFT 0
  1013. #define ADDRESS(x) ((x) << ADDRESS_SHIFT)
  1014. #define MAC_PORT_INT_CAUSE 0x8dc
  1015. #define XGMAC_PORT_INT_CAUSE 0x10dc
  1016. #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x7e28
  1017. #define A_TP_TX_MOD_CHANNEL_WEIGHT 0x7e34
  1018. #define S_TX_MOD_QUEUE_REQ_MAP 0
  1019. #define M_TX_MOD_QUEUE_REQ_MAP 0xffffU
  1020. #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP)
  1021. #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x7e30
  1022. #define S_TX_MODQ_WEIGHT3 24
  1023. #define M_TX_MODQ_WEIGHT3 0xffU
  1024. #define V_TX_MODQ_WEIGHT3(x) ((x) << S_TX_MODQ_WEIGHT3)
  1025. #define S_TX_MODQ_WEIGHT2 16
  1026. #define M_TX_MODQ_WEIGHT2 0xffU
  1027. #define V_TX_MODQ_WEIGHT2(x) ((x) << S_TX_MODQ_WEIGHT2)
  1028. #define S_TX_MODQ_WEIGHT1 8
  1029. #define M_TX_MODQ_WEIGHT1 0xffU
  1030. #define V_TX_MODQ_WEIGHT1(x) ((x) << S_TX_MODQ_WEIGHT1)
  1031. #define S_TX_MODQ_WEIGHT0 0
  1032. #define M_TX_MODQ_WEIGHT0 0xffU
  1033. #define V_TX_MODQ_WEIGHT0(x) ((x) << S_TX_MODQ_WEIGHT0)
  1034. #define A_TP_TX_SCHED_HDR 0x23
  1035. #define A_TP_TX_SCHED_FIFO 0x24
  1036. #define A_TP_TX_SCHED_PCMD 0x25
  1037. #define S_PORT 1
  1038. #define V_PORT(x) ((x) << S_PORT)
  1039. #define F_PORT V_PORT(1U)
  1040. #define NUM_MPS_CLS_SRAM_L_INSTANCES 336
  1041. #define NUM_MPS_T5_CLS_SRAM_L_INSTANCES 512
  1042. #define T5_PORT0_BASE 0x30000
  1043. #define T5_PORT_STRIDE 0x4000
  1044. #define T5_PORT_BASE(idx) (T5_PORT0_BASE + (idx) * T5_PORT_STRIDE)
  1045. #define T5_PORT_REG(idx, reg) (T5_PORT_BASE(idx) + (reg))
  1046. #define MC_0_BASE_ADDR 0x40000
  1047. #define MC_1_BASE_ADDR 0x48000
  1048. #define MC_STRIDE (MC_1_BASE_ADDR - MC_0_BASE_ADDR)
  1049. #define MC_REG(reg, idx) (reg + MC_STRIDE * idx)
  1050. #define MC_P_BIST_CMD 0x41400
  1051. #define MC_P_BIST_CMD_ADDR 0x41404
  1052. #define MC_P_BIST_CMD_LEN 0x41408
  1053. #define MC_P_BIST_DATA_PATTERN 0x4140c
  1054. #define MC_P_BIST_STATUS_RDATA 0x41488
  1055. #define EDC_T50_BASE_ADDR 0x50000
  1056. #define EDC_H_BIST_CMD 0x50004
  1057. #define EDC_H_BIST_CMD_ADDR 0x50008
  1058. #define EDC_H_BIST_CMD_LEN 0x5000c
  1059. #define EDC_H_BIST_DATA_PATTERN 0x50010
  1060. #define EDC_H_BIST_STATUS_RDATA 0x50028
  1061. #define EDC_T51_BASE_ADDR 0x50800
  1062. #define EDC_STRIDE_T5 (EDC_T51_BASE_ADDR - EDC_T50_BASE_ADDR)
  1063. #define EDC_REG_T5(reg, idx) (reg + EDC_STRIDE_T5 * idx)
  1064. #endif /* __T4_REGS_H */