radeon_cp.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #include "radeon_microcode.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. static int radeon_do_cleanup_cp(struct drm_device * dev);
  39. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  40. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  41. {
  42. u32 ret;
  43. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  44. ret = RADEON_READ(R520_MC_IND_DATA);
  45. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  46. return ret;
  47. }
  48. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  49. {
  50. u32 ret;
  51. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  52. ret = RADEON_READ(RS480_NB_MC_DATA);
  53. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  54. return ret;
  55. }
  56. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  57. {
  58. u32 ret;
  59. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  60. ret = RADEON_READ(RS690_MC_DATA);
  61. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  62. return ret;
  63. }
  64. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  65. {
  66. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  67. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  68. return RS690_READ_MCIND(dev_priv, addr);
  69. else
  70. return RS480_READ_MCIND(dev_priv, addr);
  71. }
  72. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  73. {
  74. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  75. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  76. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  77. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  78. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  79. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  80. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  81. else
  82. return RADEON_READ(RADEON_MC_FB_LOCATION);
  83. }
  84. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  85. {
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  87. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  88. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  89. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  90. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  91. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  92. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  93. else
  94. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  95. }
  96. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  97. {
  98. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  99. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  100. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  101. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  102. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  103. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  104. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  105. else
  106. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  107. }
  108. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  109. {
  110. u32 agp_base_hi = upper_32_bits(agp_base);
  111. u32 agp_base_lo = agp_base & 0xffffffff;
  112. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  113. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  114. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  115. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  116. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  117. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  118. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  119. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  120. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  121. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  122. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  123. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  124. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  125. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  126. } else {
  127. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  128. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  129. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  130. }
  131. }
  132. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  133. {
  134. drm_radeon_private_t *dev_priv = dev->dev_private;
  135. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  136. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  137. }
  138. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  139. {
  140. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  141. return RADEON_READ(RADEON_PCIE_DATA);
  142. }
  143. #if RADEON_FIFO_DEBUG
  144. static void radeon_status(drm_radeon_private_t * dev_priv)
  145. {
  146. printk("%s:\n", __func__);
  147. printk("RBBM_STATUS = 0x%08x\n",
  148. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  149. printk("CP_RB_RTPR = 0x%08x\n",
  150. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  151. printk("CP_RB_WTPR = 0x%08x\n",
  152. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  153. printk("AIC_CNTL = 0x%08x\n",
  154. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  155. printk("AIC_STAT = 0x%08x\n",
  156. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  157. printk("AIC_PT_BASE = 0x%08x\n",
  158. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  159. printk("TLB_ADDR = 0x%08x\n",
  160. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  161. printk("TLB_DATA = 0x%08x\n",
  162. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  163. }
  164. #endif
  165. /* ================================================================
  166. * Engine, FIFO control
  167. */
  168. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  169. {
  170. u32 tmp;
  171. int i;
  172. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  173. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  174. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  175. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  176. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  177. for (i = 0; i < dev_priv->usec_timeout; i++) {
  178. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  179. & RADEON_RB3D_DC_BUSY)) {
  180. return 0;
  181. }
  182. DRM_UDELAY(1);
  183. }
  184. } else {
  185. /* don't flush or purge cache here or lockup */
  186. return 0;
  187. }
  188. #if RADEON_FIFO_DEBUG
  189. DRM_ERROR("failed!\n");
  190. radeon_status(dev_priv);
  191. #endif
  192. return -EBUSY;
  193. }
  194. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  195. {
  196. int i;
  197. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  198. for (i = 0; i < dev_priv->usec_timeout; i++) {
  199. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  200. & RADEON_RBBM_FIFOCNT_MASK);
  201. if (slots >= entries)
  202. return 0;
  203. DRM_UDELAY(1);
  204. }
  205. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  206. RADEON_READ(RADEON_RBBM_STATUS),
  207. RADEON_READ(R300_VAP_CNTL_STATUS));
  208. #if RADEON_FIFO_DEBUG
  209. DRM_ERROR("failed!\n");
  210. radeon_status(dev_priv);
  211. #endif
  212. return -EBUSY;
  213. }
  214. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  215. {
  216. int i, ret;
  217. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  218. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  219. if (ret)
  220. return ret;
  221. for (i = 0; i < dev_priv->usec_timeout; i++) {
  222. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  223. & RADEON_RBBM_ACTIVE)) {
  224. radeon_do_pixcache_flush(dev_priv);
  225. return 0;
  226. }
  227. DRM_UDELAY(1);
  228. }
  229. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  230. RADEON_READ(RADEON_RBBM_STATUS),
  231. RADEON_READ(R300_VAP_CNTL_STATUS));
  232. #if RADEON_FIFO_DEBUG
  233. DRM_ERROR("failed!\n");
  234. radeon_status(dev_priv);
  235. #endif
  236. return -EBUSY;
  237. }
  238. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  239. {
  240. uint32_t gb_tile_config, gb_pipe_sel = 0;
  241. /* RS4xx/RS6xx/R4xx/R5xx */
  242. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  243. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  244. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  245. } else {
  246. /* R3xx */
  247. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  248. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  249. dev_priv->num_gb_pipes = 2;
  250. } else {
  251. /* R3Vxx */
  252. dev_priv->num_gb_pipes = 1;
  253. }
  254. }
  255. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  256. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  257. switch (dev_priv->num_gb_pipes) {
  258. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  259. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  260. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  261. default:
  262. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  263. }
  264. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  265. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  266. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  267. }
  268. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  269. radeon_do_wait_for_idle(dev_priv);
  270. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  271. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  272. R300_DC_AUTOFLUSH_ENABLE |
  273. R300_DC_DC_DISABLE_IGNORE_PE));
  274. }
  275. /* ================================================================
  276. * CP control, initialization
  277. */
  278. /* Load the microcode for the CP */
  279. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  280. {
  281. int i;
  282. DRM_DEBUG("\n");
  283. radeon_do_wait_for_idle(dev_priv);
  284. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  285. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  286. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  287. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  288. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  290. DRM_INFO("Loading R100 Microcode\n");
  291. for (i = 0; i < 256; i++) {
  292. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  293. R100_cp_microcode[i][1]);
  294. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  295. R100_cp_microcode[i][0]);
  296. }
  297. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  298. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  299. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  300. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  301. DRM_INFO("Loading R200 Microcode\n");
  302. for (i = 0; i < 256; i++) {
  303. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  304. R200_cp_microcode[i][1]);
  305. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  306. R200_cp_microcode[i][0]);
  307. }
  308. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  309. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  310. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  311. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  312. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  313. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  314. DRM_INFO("Loading R300 Microcode\n");
  315. for (i = 0; i < 256; i++) {
  316. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  317. R300_cp_microcode[i][1]);
  318. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  319. R300_cp_microcode[i][0]);
  320. }
  321. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  322. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  323. DRM_INFO("Loading R400 Microcode\n");
  324. for (i = 0; i < 256; i++) {
  325. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  326. R420_cp_microcode[i][1]);
  327. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  328. R420_cp_microcode[i][0]);
  329. }
  330. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  331. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  332. DRM_INFO("Loading RS690/RS740 Microcode\n");
  333. for (i = 0; i < 256; i++) {
  334. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  335. RS690_cp_microcode[i][1]);
  336. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  337. RS690_cp_microcode[i][0]);
  338. }
  339. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  340. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  342. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  343. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  344. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  345. DRM_INFO("Loading R500 Microcode\n");
  346. for (i = 0; i < 256; i++) {
  347. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  348. R520_cp_microcode[i][1]);
  349. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  350. R520_cp_microcode[i][0]);
  351. }
  352. }
  353. }
  354. /* Flush any pending commands to the CP. This should only be used just
  355. * prior to a wait for idle, as it informs the engine that the command
  356. * stream is ending.
  357. */
  358. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  359. {
  360. DRM_DEBUG("\n");
  361. #if 0
  362. u32 tmp;
  363. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  364. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  365. #endif
  366. }
  367. /* Wait for the CP to go idle.
  368. */
  369. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  370. {
  371. RING_LOCALS;
  372. DRM_DEBUG("\n");
  373. BEGIN_RING(6);
  374. RADEON_PURGE_CACHE();
  375. RADEON_PURGE_ZCACHE();
  376. RADEON_WAIT_UNTIL_IDLE();
  377. ADVANCE_RING();
  378. COMMIT_RING();
  379. return radeon_do_wait_for_idle(dev_priv);
  380. }
  381. /* Start the Command Processor.
  382. */
  383. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  384. {
  385. RING_LOCALS;
  386. DRM_DEBUG("\n");
  387. radeon_do_wait_for_idle(dev_priv);
  388. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  389. dev_priv->cp_running = 1;
  390. BEGIN_RING(8);
  391. /* isync can only be written through cp on r5xx write it here */
  392. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  393. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  394. RADEON_ISYNC_ANY3D_IDLE2D |
  395. RADEON_ISYNC_WAIT_IDLEGUI |
  396. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  397. RADEON_PURGE_CACHE();
  398. RADEON_PURGE_ZCACHE();
  399. RADEON_WAIT_UNTIL_IDLE();
  400. ADVANCE_RING();
  401. COMMIT_RING();
  402. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  403. }
  404. /* Reset the Command Processor. This will not flush any pending
  405. * commands, so you must wait for the CP command stream to complete
  406. * before calling this routine.
  407. */
  408. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  409. {
  410. u32 cur_read_ptr;
  411. DRM_DEBUG("\n");
  412. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  413. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  414. SET_RING_HEAD(dev_priv, cur_read_ptr);
  415. dev_priv->ring.tail = cur_read_ptr;
  416. }
  417. /* Stop the Command Processor. This will not flush any pending
  418. * commands, so you must flush the command stream and wait for the CP
  419. * to go idle before calling this routine.
  420. */
  421. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  422. {
  423. DRM_DEBUG("\n");
  424. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  425. dev_priv->cp_running = 0;
  426. }
  427. /* Reset the engine. This will stop the CP if it is running.
  428. */
  429. static int radeon_do_engine_reset(struct drm_device * dev)
  430. {
  431. drm_radeon_private_t *dev_priv = dev->dev_private;
  432. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  433. DRM_DEBUG("\n");
  434. radeon_do_pixcache_flush(dev_priv);
  435. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  436. /* may need something similar for newer chips */
  437. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  438. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  439. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  440. RADEON_FORCEON_MCLKA |
  441. RADEON_FORCEON_MCLKB |
  442. RADEON_FORCEON_YCLKA |
  443. RADEON_FORCEON_YCLKB |
  444. RADEON_FORCEON_MC |
  445. RADEON_FORCEON_AIC));
  446. }
  447. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  448. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  449. RADEON_SOFT_RESET_CP |
  450. RADEON_SOFT_RESET_HI |
  451. RADEON_SOFT_RESET_SE |
  452. RADEON_SOFT_RESET_RE |
  453. RADEON_SOFT_RESET_PP |
  454. RADEON_SOFT_RESET_E2 |
  455. RADEON_SOFT_RESET_RB));
  456. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  457. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  458. ~(RADEON_SOFT_RESET_CP |
  459. RADEON_SOFT_RESET_HI |
  460. RADEON_SOFT_RESET_SE |
  461. RADEON_SOFT_RESET_RE |
  462. RADEON_SOFT_RESET_PP |
  463. RADEON_SOFT_RESET_E2 |
  464. RADEON_SOFT_RESET_RB)));
  465. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  466. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  467. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  468. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  469. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  470. }
  471. /* setup the raster pipes */
  472. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  473. radeon_init_pipes(dev_priv);
  474. /* Reset the CP ring */
  475. radeon_do_cp_reset(dev_priv);
  476. /* The CP is no longer running after an engine reset */
  477. dev_priv->cp_running = 0;
  478. /* Reset any pending vertex, indirect buffers */
  479. radeon_freelist_reset(dev);
  480. return 0;
  481. }
  482. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  483. drm_radeon_private_t * dev_priv)
  484. {
  485. u32 ring_start, cur_read_ptr;
  486. u32 tmp;
  487. /* Initialize the memory controller. With new memory map, the fb location
  488. * is not changed, it should have been properly initialized already. Part
  489. * of the problem is that the code below is bogus, assuming the GART is
  490. * always appended to the fb which is not necessarily the case
  491. */
  492. if (!dev_priv->new_memmap)
  493. radeon_write_fb_location(dev_priv,
  494. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  495. | (dev_priv->fb_location >> 16));
  496. #if __OS_HAS_AGP
  497. if (dev_priv->flags & RADEON_IS_AGP) {
  498. radeon_write_agp_base(dev_priv, dev->agp->base);
  499. radeon_write_agp_location(dev_priv,
  500. (((dev_priv->gart_vm_start - 1 +
  501. dev_priv->gart_size) & 0xffff0000) |
  502. (dev_priv->gart_vm_start >> 16)));
  503. ring_start = (dev_priv->cp_ring->offset
  504. - dev->agp->base
  505. + dev_priv->gart_vm_start);
  506. } else
  507. #endif
  508. ring_start = (dev_priv->cp_ring->offset
  509. - (unsigned long)dev->sg->virtual
  510. + dev_priv->gart_vm_start);
  511. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  512. /* Set the write pointer delay */
  513. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  514. /* Initialize the ring buffer's read and write pointers */
  515. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  516. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  517. SET_RING_HEAD(dev_priv, cur_read_ptr);
  518. dev_priv->ring.tail = cur_read_ptr;
  519. #if __OS_HAS_AGP
  520. if (dev_priv->flags & RADEON_IS_AGP) {
  521. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  522. dev_priv->ring_rptr->offset
  523. - dev->agp->base + dev_priv->gart_vm_start);
  524. } else
  525. #endif
  526. {
  527. struct drm_sg_mem *entry = dev->sg;
  528. unsigned long tmp_ofs, page_ofs;
  529. tmp_ofs = dev_priv->ring_rptr->offset -
  530. (unsigned long)dev->sg->virtual;
  531. page_ofs = tmp_ofs >> PAGE_SHIFT;
  532. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  533. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  534. (unsigned long)entry->busaddr[page_ofs],
  535. entry->handle + tmp_ofs);
  536. }
  537. /* Set ring buffer size */
  538. #ifdef __BIG_ENDIAN
  539. RADEON_WRITE(RADEON_CP_RB_CNTL,
  540. RADEON_BUF_SWAP_32BIT |
  541. (dev_priv->ring.fetch_size_l2ow << 18) |
  542. (dev_priv->ring.rptr_update_l2qw << 8) |
  543. dev_priv->ring.size_l2qw);
  544. #else
  545. RADEON_WRITE(RADEON_CP_RB_CNTL,
  546. (dev_priv->ring.fetch_size_l2ow << 18) |
  547. (dev_priv->ring.rptr_update_l2qw << 8) |
  548. dev_priv->ring.size_l2qw);
  549. #endif
  550. /* Initialize the scratch register pointer. This will cause
  551. * the scratch register values to be written out to memory
  552. * whenever they are updated.
  553. *
  554. * We simply put this behind the ring read pointer, this works
  555. * with PCI GART as well as (whatever kind of) AGP GART
  556. */
  557. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  558. + RADEON_SCRATCH_REG_OFFSET);
  559. dev_priv->scratch = ((__volatile__ u32 *)
  560. dev_priv->ring_rptr->handle +
  561. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  562. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  563. /* Turn on bus mastering */
  564. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  565. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  566. dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
  567. RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  568. dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
  569. RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
  570. dev_priv->sarea_priv->last_dispatch);
  571. dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
  572. RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
  573. radeon_do_wait_for_idle(dev_priv);
  574. /* Sync everything up */
  575. RADEON_WRITE(RADEON_ISYNC_CNTL,
  576. (RADEON_ISYNC_ANY2D_IDLE3D |
  577. RADEON_ISYNC_ANY3D_IDLE2D |
  578. RADEON_ISYNC_WAIT_IDLEGUI |
  579. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  580. }
  581. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  582. {
  583. u32 tmp;
  584. /* Start with assuming that writeback doesn't work */
  585. dev_priv->writeback_works = 0;
  586. /* Writeback doesn't seem to work everywhere, test it here and possibly
  587. * enable it if it appears to work
  588. */
  589. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  590. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  591. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  592. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  593. 0xdeadbeef)
  594. break;
  595. DRM_UDELAY(1);
  596. }
  597. if (tmp < dev_priv->usec_timeout) {
  598. dev_priv->writeback_works = 1;
  599. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  600. } else {
  601. dev_priv->writeback_works = 0;
  602. DRM_INFO("writeback test failed\n");
  603. }
  604. if (radeon_no_wb == 1) {
  605. dev_priv->writeback_works = 0;
  606. DRM_INFO("writeback forced off\n");
  607. }
  608. if (!dev_priv->writeback_works) {
  609. /* Disable writeback to avoid unnecessary bus master transfer */
  610. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  611. RADEON_RB_NO_UPDATE);
  612. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  613. }
  614. }
  615. /* Enable or disable IGP GART on the chip */
  616. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  617. {
  618. u32 temp;
  619. if (on) {
  620. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  621. dev_priv->gart_vm_start,
  622. (long)dev_priv->gart_info.bus_addr,
  623. dev_priv->gart_size);
  624. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  625. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  626. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  627. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  628. RS690_BLOCK_GFX_D3_EN));
  629. else
  630. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  631. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  632. RS480_VA_SIZE_32MB));
  633. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  634. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  635. RS480_TLB_ENABLE |
  636. RS480_GTW_LAC_EN |
  637. RS480_1LEVEL_GART));
  638. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  639. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  640. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  641. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  642. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  643. RS480_REQ_TYPE_SNOOP_DIS));
  644. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  645. dev_priv->gart_size = 32*1024*1024;
  646. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  647. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  648. radeon_write_agp_location(dev_priv, temp);
  649. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  650. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  651. RS480_VA_SIZE_32MB));
  652. do {
  653. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  654. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  655. break;
  656. DRM_UDELAY(1);
  657. } while (1);
  658. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  659. RS480_GART_CACHE_INVALIDATE);
  660. do {
  661. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  662. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  663. break;
  664. DRM_UDELAY(1);
  665. } while (1);
  666. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  667. } else {
  668. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  669. }
  670. }
  671. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  672. {
  673. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  674. if (on) {
  675. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  676. dev_priv->gart_vm_start,
  677. (long)dev_priv->gart_info.bus_addr,
  678. dev_priv->gart_size);
  679. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  680. dev_priv->gart_vm_start);
  681. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  682. dev_priv->gart_info.bus_addr);
  683. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  684. dev_priv->gart_vm_start);
  685. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  686. dev_priv->gart_vm_start +
  687. dev_priv->gart_size - 1);
  688. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  689. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  690. RADEON_PCIE_TX_GART_EN);
  691. } else {
  692. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  693. tmp & ~RADEON_PCIE_TX_GART_EN);
  694. }
  695. }
  696. /* Enable or disable PCI GART on the chip */
  697. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  698. {
  699. u32 tmp;
  700. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  701. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  702. (dev_priv->flags & RADEON_IS_IGPGART)) {
  703. radeon_set_igpgart(dev_priv, on);
  704. return;
  705. }
  706. if (dev_priv->flags & RADEON_IS_PCIE) {
  707. radeon_set_pciegart(dev_priv, on);
  708. return;
  709. }
  710. tmp = RADEON_READ(RADEON_AIC_CNTL);
  711. if (on) {
  712. RADEON_WRITE(RADEON_AIC_CNTL,
  713. tmp | RADEON_PCIGART_TRANSLATE_EN);
  714. /* set PCI GART page-table base address
  715. */
  716. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  717. /* set address range for PCI address translate
  718. */
  719. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  720. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  721. + dev_priv->gart_size - 1);
  722. /* Turn off AGP aperture -- is this required for PCI GART?
  723. */
  724. radeon_write_agp_location(dev_priv, 0xffffffc0);
  725. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  726. } else {
  727. RADEON_WRITE(RADEON_AIC_CNTL,
  728. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  729. }
  730. }
  731. static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
  732. {
  733. drm_radeon_private_t *dev_priv = dev->dev_private;
  734. DRM_DEBUG("\n");
  735. /* if we require new memory map but we don't have it fail */
  736. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  737. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  738. radeon_do_cleanup_cp(dev);
  739. return -EINVAL;
  740. }
  741. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  742. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  743. dev_priv->flags &= ~RADEON_IS_AGP;
  744. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  745. && !init->is_pci) {
  746. DRM_DEBUG("Restoring AGP flag\n");
  747. dev_priv->flags |= RADEON_IS_AGP;
  748. }
  749. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  750. DRM_ERROR("PCI GART memory not allocated!\n");
  751. radeon_do_cleanup_cp(dev);
  752. return -EINVAL;
  753. }
  754. dev_priv->usec_timeout = init->usec_timeout;
  755. if (dev_priv->usec_timeout < 1 ||
  756. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  757. DRM_DEBUG("TIMEOUT problem!\n");
  758. radeon_do_cleanup_cp(dev);
  759. return -EINVAL;
  760. }
  761. /* Enable vblank on CRTC1 for older X servers
  762. */
  763. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  764. switch(init->func) {
  765. case RADEON_INIT_R200_CP:
  766. dev_priv->microcode_version = UCODE_R200;
  767. break;
  768. case RADEON_INIT_R300_CP:
  769. dev_priv->microcode_version = UCODE_R300;
  770. break;
  771. default:
  772. dev_priv->microcode_version = UCODE_R100;
  773. }
  774. dev_priv->do_boxes = 0;
  775. dev_priv->cp_mode = init->cp_mode;
  776. /* We don't support anything other than bus-mastering ring mode,
  777. * but the ring can be in either AGP or PCI space for the ring
  778. * read pointer.
  779. */
  780. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  781. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  782. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  783. radeon_do_cleanup_cp(dev);
  784. return -EINVAL;
  785. }
  786. switch (init->fb_bpp) {
  787. case 16:
  788. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  789. break;
  790. case 32:
  791. default:
  792. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  793. break;
  794. }
  795. dev_priv->front_offset = init->front_offset;
  796. dev_priv->front_pitch = init->front_pitch;
  797. dev_priv->back_offset = init->back_offset;
  798. dev_priv->back_pitch = init->back_pitch;
  799. switch (init->depth_bpp) {
  800. case 16:
  801. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  802. break;
  803. case 32:
  804. default:
  805. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  806. break;
  807. }
  808. dev_priv->depth_offset = init->depth_offset;
  809. dev_priv->depth_pitch = init->depth_pitch;
  810. /* Hardware state for depth clears. Remove this if/when we no
  811. * longer clear the depth buffer with a 3D rectangle. Hard-code
  812. * all values to prevent unwanted 3D state from slipping through
  813. * and screwing with the clear operation.
  814. */
  815. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  816. (dev_priv->color_fmt << 10) |
  817. (dev_priv->microcode_version ==
  818. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  819. dev_priv->depth_clear.rb3d_zstencilcntl =
  820. (dev_priv->depth_fmt |
  821. RADEON_Z_TEST_ALWAYS |
  822. RADEON_STENCIL_TEST_ALWAYS |
  823. RADEON_STENCIL_S_FAIL_REPLACE |
  824. RADEON_STENCIL_ZPASS_REPLACE |
  825. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  826. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  827. RADEON_BFACE_SOLID |
  828. RADEON_FFACE_SOLID |
  829. RADEON_FLAT_SHADE_VTX_LAST |
  830. RADEON_DIFFUSE_SHADE_FLAT |
  831. RADEON_ALPHA_SHADE_FLAT |
  832. RADEON_SPECULAR_SHADE_FLAT |
  833. RADEON_FOG_SHADE_FLAT |
  834. RADEON_VTX_PIX_CENTER_OGL |
  835. RADEON_ROUND_MODE_TRUNC |
  836. RADEON_ROUND_PREC_8TH_PIX);
  837. dev_priv->ring_offset = init->ring_offset;
  838. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  839. dev_priv->buffers_offset = init->buffers_offset;
  840. dev_priv->gart_textures_offset = init->gart_textures_offset;
  841. dev_priv->sarea = drm_getsarea(dev);
  842. if (!dev_priv->sarea) {
  843. DRM_ERROR("could not find sarea!\n");
  844. radeon_do_cleanup_cp(dev);
  845. return -EINVAL;
  846. }
  847. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  848. if (!dev_priv->cp_ring) {
  849. DRM_ERROR("could not find cp ring region!\n");
  850. radeon_do_cleanup_cp(dev);
  851. return -EINVAL;
  852. }
  853. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  854. if (!dev_priv->ring_rptr) {
  855. DRM_ERROR("could not find ring read pointer!\n");
  856. radeon_do_cleanup_cp(dev);
  857. return -EINVAL;
  858. }
  859. dev->agp_buffer_token = init->buffers_offset;
  860. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  861. if (!dev->agp_buffer_map) {
  862. DRM_ERROR("could not find dma buffer region!\n");
  863. radeon_do_cleanup_cp(dev);
  864. return -EINVAL;
  865. }
  866. if (init->gart_textures_offset) {
  867. dev_priv->gart_textures =
  868. drm_core_findmap(dev, init->gart_textures_offset);
  869. if (!dev_priv->gart_textures) {
  870. DRM_ERROR("could not find GART texture region!\n");
  871. radeon_do_cleanup_cp(dev);
  872. return -EINVAL;
  873. }
  874. }
  875. dev_priv->sarea_priv =
  876. (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  877. init->sarea_priv_offset);
  878. #if __OS_HAS_AGP
  879. if (dev_priv->flags & RADEON_IS_AGP) {
  880. drm_core_ioremap(dev_priv->cp_ring, dev);
  881. drm_core_ioremap(dev_priv->ring_rptr, dev);
  882. drm_core_ioremap(dev->agp_buffer_map, dev);
  883. if (!dev_priv->cp_ring->handle ||
  884. !dev_priv->ring_rptr->handle ||
  885. !dev->agp_buffer_map->handle) {
  886. DRM_ERROR("could not find ioremap agp regions!\n");
  887. radeon_do_cleanup_cp(dev);
  888. return -EINVAL;
  889. }
  890. } else
  891. #endif
  892. {
  893. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  894. dev_priv->ring_rptr->handle =
  895. (void *)dev_priv->ring_rptr->offset;
  896. dev->agp_buffer_map->handle =
  897. (void *)dev->agp_buffer_map->offset;
  898. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  899. dev_priv->cp_ring->handle);
  900. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  901. dev_priv->ring_rptr->handle);
  902. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  903. dev->agp_buffer_map->handle);
  904. }
  905. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  906. dev_priv->fb_size =
  907. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  908. - dev_priv->fb_location;
  909. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  910. ((dev_priv->front_offset
  911. + dev_priv->fb_location) >> 10));
  912. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  913. ((dev_priv->back_offset
  914. + dev_priv->fb_location) >> 10));
  915. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  916. ((dev_priv->depth_offset
  917. + dev_priv->fb_location) >> 10));
  918. dev_priv->gart_size = init->gart_size;
  919. /* New let's set the memory map ... */
  920. if (dev_priv->new_memmap) {
  921. u32 base = 0;
  922. DRM_INFO("Setting GART location based on new memory map\n");
  923. /* If using AGP, try to locate the AGP aperture at the same
  924. * location in the card and on the bus, though we have to
  925. * align it down.
  926. */
  927. #if __OS_HAS_AGP
  928. if (dev_priv->flags & RADEON_IS_AGP) {
  929. base = dev->agp->base;
  930. /* Check if valid */
  931. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  932. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  933. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  934. dev->agp->base);
  935. base = 0;
  936. }
  937. }
  938. #endif
  939. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  940. if (base == 0) {
  941. base = dev_priv->fb_location + dev_priv->fb_size;
  942. if (base < dev_priv->fb_location ||
  943. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  944. base = dev_priv->fb_location
  945. - dev_priv->gart_size;
  946. }
  947. dev_priv->gart_vm_start = base & 0xffc00000u;
  948. if (dev_priv->gart_vm_start != base)
  949. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  950. base, dev_priv->gart_vm_start);
  951. } else {
  952. DRM_INFO("Setting GART location based on old memory map\n");
  953. dev_priv->gart_vm_start = dev_priv->fb_location +
  954. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  955. }
  956. #if __OS_HAS_AGP
  957. if (dev_priv->flags & RADEON_IS_AGP)
  958. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  959. - dev->agp->base
  960. + dev_priv->gart_vm_start);
  961. else
  962. #endif
  963. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  964. - (unsigned long)dev->sg->virtual
  965. + dev_priv->gart_vm_start);
  966. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  967. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  968. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  969. dev_priv->gart_buffers_offset);
  970. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  971. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  972. + init->ring_size / sizeof(u32));
  973. dev_priv->ring.size = init->ring_size;
  974. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  975. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  976. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  977. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  978. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  979. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  980. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  981. #if __OS_HAS_AGP
  982. if (dev_priv->flags & RADEON_IS_AGP) {
  983. /* Turn off PCI GART */
  984. radeon_set_pcigart(dev_priv, 0);
  985. } else
  986. #endif
  987. {
  988. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  989. /* if we have an offset set from userspace */
  990. if (dev_priv->pcigart_offset_set) {
  991. dev_priv->gart_info.bus_addr =
  992. dev_priv->pcigart_offset + dev_priv->fb_location;
  993. dev_priv->gart_info.mapping.offset =
  994. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  995. dev_priv->gart_info.mapping.size =
  996. dev_priv->gart_info.table_size;
  997. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  998. dev_priv->gart_info.addr =
  999. dev_priv->gart_info.mapping.handle;
  1000. if (dev_priv->flags & RADEON_IS_PCIE)
  1001. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1002. else
  1003. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1004. dev_priv->gart_info.gart_table_location =
  1005. DRM_ATI_GART_FB;
  1006. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1007. dev_priv->gart_info.addr,
  1008. dev_priv->pcigart_offset);
  1009. } else {
  1010. if (dev_priv->flags & RADEON_IS_IGPGART)
  1011. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1012. else
  1013. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1014. dev_priv->gart_info.gart_table_location =
  1015. DRM_ATI_GART_MAIN;
  1016. dev_priv->gart_info.addr = NULL;
  1017. dev_priv->gart_info.bus_addr = 0;
  1018. if (dev_priv->flags & RADEON_IS_PCIE) {
  1019. DRM_ERROR
  1020. ("Cannot use PCI Express without GART in FB memory\n");
  1021. radeon_do_cleanup_cp(dev);
  1022. return -EINVAL;
  1023. }
  1024. }
  1025. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1026. DRM_ERROR("failed to init PCI GART!\n");
  1027. radeon_do_cleanup_cp(dev);
  1028. return -ENOMEM;
  1029. }
  1030. /* Turn on PCI GART */
  1031. radeon_set_pcigart(dev_priv, 1);
  1032. }
  1033. radeon_cp_load_microcode(dev_priv);
  1034. radeon_cp_init_ring_buffer(dev, dev_priv);
  1035. dev_priv->last_buf = 0;
  1036. radeon_do_engine_reset(dev);
  1037. radeon_test_writeback(dev_priv);
  1038. return 0;
  1039. }
  1040. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1041. {
  1042. drm_radeon_private_t *dev_priv = dev->dev_private;
  1043. DRM_DEBUG("\n");
  1044. /* Make sure interrupts are disabled here because the uninstall ioctl
  1045. * may not have been called from userspace and after dev_private
  1046. * is freed, it's too late.
  1047. */
  1048. if (dev->irq_enabled)
  1049. drm_irq_uninstall(dev);
  1050. #if __OS_HAS_AGP
  1051. if (dev_priv->flags & RADEON_IS_AGP) {
  1052. if (dev_priv->cp_ring != NULL) {
  1053. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1054. dev_priv->cp_ring = NULL;
  1055. }
  1056. if (dev_priv->ring_rptr != NULL) {
  1057. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1058. dev_priv->ring_rptr = NULL;
  1059. }
  1060. if (dev->agp_buffer_map != NULL) {
  1061. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1062. dev->agp_buffer_map = NULL;
  1063. }
  1064. } else
  1065. #endif
  1066. {
  1067. if (dev_priv->gart_info.bus_addr) {
  1068. /* Turn off PCI GART */
  1069. radeon_set_pcigart(dev_priv, 0);
  1070. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1071. DRM_ERROR("failed to cleanup PCI GART!\n");
  1072. }
  1073. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1074. {
  1075. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1076. dev_priv->gart_info.addr = 0;
  1077. }
  1078. }
  1079. /* only clear to the start of flags */
  1080. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1081. return 0;
  1082. }
  1083. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1084. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1085. * here we make sure that all Radeon hardware initialisation is re-done without
  1086. * affecting running applications.
  1087. *
  1088. * Charl P. Botha <http://cpbotha.net>
  1089. */
  1090. static int radeon_do_resume_cp(struct drm_device * dev)
  1091. {
  1092. drm_radeon_private_t *dev_priv = dev->dev_private;
  1093. if (!dev_priv) {
  1094. DRM_ERROR("Called with no initialization\n");
  1095. return -EINVAL;
  1096. }
  1097. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1098. #if __OS_HAS_AGP
  1099. if (dev_priv->flags & RADEON_IS_AGP) {
  1100. /* Turn off PCI GART */
  1101. radeon_set_pcigart(dev_priv, 0);
  1102. } else
  1103. #endif
  1104. {
  1105. /* Turn on PCI GART */
  1106. radeon_set_pcigart(dev_priv, 1);
  1107. }
  1108. radeon_cp_load_microcode(dev_priv);
  1109. radeon_cp_init_ring_buffer(dev, dev_priv);
  1110. radeon_do_engine_reset(dev);
  1111. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1112. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1113. return 0;
  1114. }
  1115. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1116. {
  1117. drm_radeon_init_t *init = data;
  1118. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1119. if (init->func == RADEON_INIT_R300_CP)
  1120. r300_init_reg_flags(dev);
  1121. switch (init->func) {
  1122. case RADEON_INIT_CP:
  1123. case RADEON_INIT_R200_CP:
  1124. case RADEON_INIT_R300_CP:
  1125. return radeon_do_init_cp(dev, init);
  1126. case RADEON_CLEANUP_CP:
  1127. return radeon_do_cleanup_cp(dev);
  1128. }
  1129. return -EINVAL;
  1130. }
  1131. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1132. {
  1133. drm_radeon_private_t *dev_priv = dev->dev_private;
  1134. DRM_DEBUG("\n");
  1135. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1136. if (dev_priv->cp_running) {
  1137. DRM_DEBUG("while CP running\n");
  1138. return 0;
  1139. }
  1140. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1141. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1142. dev_priv->cp_mode);
  1143. return 0;
  1144. }
  1145. radeon_do_cp_start(dev_priv);
  1146. return 0;
  1147. }
  1148. /* Stop the CP. The engine must have been idled before calling this
  1149. * routine.
  1150. */
  1151. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1152. {
  1153. drm_radeon_private_t *dev_priv = dev->dev_private;
  1154. drm_radeon_cp_stop_t *stop = data;
  1155. int ret;
  1156. DRM_DEBUG("\n");
  1157. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1158. if (!dev_priv->cp_running)
  1159. return 0;
  1160. /* Flush any pending CP commands. This ensures any outstanding
  1161. * commands are exectuted by the engine before we turn it off.
  1162. */
  1163. if (stop->flush) {
  1164. radeon_do_cp_flush(dev_priv);
  1165. }
  1166. /* If we fail to make the engine go idle, we return an error
  1167. * code so that the DRM ioctl wrapper can try again.
  1168. */
  1169. if (stop->idle) {
  1170. ret = radeon_do_cp_idle(dev_priv);
  1171. if (ret)
  1172. return ret;
  1173. }
  1174. /* Finally, we can turn off the CP. If the engine isn't idle,
  1175. * we will get some dropped triangles as they won't be fully
  1176. * rendered before the CP is shut down.
  1177. */
  1178. radeon_do_cp_stop(dev_priv);
  1179. /* Reset the engine */
  1180. radeon_do_engine_reset(dev);
  1181. return 0;
  1182. }
  1183. void radeon_do_release(struct drm_device * dev)
  1184. {
  1185. drm_radeon_private_t *dev_priv = dev->dev_private;
  1186. int i, ret;
  1187. if (dev_priv) {
  1188. if (dev_priv->cp_running) {
  1189. /* Stop the cp */
  1190. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1191. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1192. #ifdef __linux__
  1193. schedule();
  1194. #else
  1195. tsleep(&ret, PZERO, "rdnrel", 1);
  1196. #endif
  1197. }
  1198. radeon_do_cp_stop(dev_priv);
  1199. radeon_do_engine_reset(dev);
  1200. }
  1201. /* Disable *all* interrupts */
  1202. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1203. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1204. if (dev_priv->mmio) { /* remove all surfaces */
  1205. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1206. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1207. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1208. 16 * i, 0);
  1209. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1210. 16 * i, 0);
  1211. }
  1212. }
  1213. /* Free memory heap structures */
  1214. radeon_mem_takedown(&(dev_priv->gart_heap));
  1215. radeon_mem_takedown(&(dev_priv->fb_heap));
  1216. /* deallocate kernel resources */
  1217. radeon_do_cleanup_cp(dev);
  1218. }
  1219. }
  1220. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1221. */
  1222. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1223. {
  1224. drm_radeon_private_t *dev_priv = dev->dev_private;
  1225. DRM_DEBUG("\n");
  1226. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1227. if (!dev_priv) {
  1228. DRM_DEBUG("called before init done\n");
  1229. return -EINVAL;
  1230. }
  1231. radeon_do_cp_reset(dev_priv);
  1232. /* The CP is no longer running after an engine reset */
  1233. dev_priv->cp_running = 0;
  1234. return 0;
  1235. }
  1236. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1237. {
  1238. drm_radeon_private_t *dev_priv = dev->dev_private;
  1239. DRM_DEBUG("\n");
  1240. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1241. return radeon_do_cp_idle(dev_priv);
  1242. }
  1243. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1244. */
  1245. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1246. {
  1247. return radeon_do_resume_cp(dev);
  1248. }
  1249. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1250. {
  1251. DRM_DEBUG("\n");
  1252. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1253. return radeon_do_engine_reset(dev);
  1254. }
  1255. /* ================================================================
  1256. * Fullscreen mode
  1257. */
  1258. /* KW: Deprecated to say the least:
  1259. */
  1260. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1261. {
  1262. return 0;
  1263. }
  1264. /* ================================================================
  1265. * Freelist management
  1266. */
  1267. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1268. * bufs until freelist code is used. Note this hides a problem with
  1269. * the scratch register * (used to keep track of last buffer
  1270. * completed) being written to before * the last buffer has actually
  1271. * completed rendering.
  1272. *
  1273. * KW: It's also a good way to find free buffers quickly.
  1274. *
  1275. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1276. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1277. * we essentially have to do this, else old clients will break.
  1278. *
  1279. * However, it does leave open a potential deadlock where all the
  1280. * buffers are held by other clients, which can't release them because
  1281. * they can't get the lock.
  1282. */
  1283. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1284. {
  1285. struct drm_device_dma *dma = dev->dma;
  1286. drm_radeon_private_t *dev_priv = dev->dev_private;
  1287. drm_radeon_buf_priv_t *buf_priv;
  1288. struct drm_buf *buf;
  1289. int i, t;
  1290. int start;
  1291. if (++dev_priv->last_buf >= dma->buf_count)
  1292. dev_priv->last_buf = 0;
  1293. start = dev_priv->last_buf;
  1294. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1295. u32 done_age = GET_SCRATCH(1);
  1296. DRM_DEBUG("done_age = %d\n", done_age);
  1297. for (i = start; i < dma->buf_count; i++) {
  1298. buf = dma->buflist[i];
  1299. buf_priv = buf->dev_private;
  1300. if (buf->file_priv == NULL || (buf->pending &&
  1301. buf_priv->age <=
  1302. done_age)) {
  1303. dev_priv->stats.requested_bufs++;
  1304. buf->pending = 0;
  1305. return buf;
  1306. }
  1307. start = 0;
  1308. }
  1309. if (t) {
  1310. DRM_UDELAY(1);
  1311. dev_priv->stats.freelist_loops++;
  1312. }
  1313. }
  1314. DRM_DEBUG("returning NULL!\n");
  1315. return NULL;
  1316. }
  1317. #if 0
  1318. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1319. {
  1320. struct drm_device_dma *dma = dev->dma;
  1321. drm_radeon_private_t *dev_priv = dev->dev_private;
  1322. drm_radeon_buf_priv_t *buf_priv;
  1323. struct drm_buf *buf;
  1324. int i, t;
  1325. int start;
  1326. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1327. if (++dev_priv->last_buf >= dma->buf_count)
  1328. dev_priv->last_buf = 0;
  1329. start = dev_priv->last_buf;
  1330. dev_priv->stats.freelist_loops++;
  1331. for (t = 0; t < 2; t++) {
  1332. for (i = start; i < dma->buf_count; i++) {
  1333. buf = dma->buflist[i];
  1334. buf_priv = buf->dev_private;
  1335. if (buf->file_priv == 0 || (buf->pending &&
  1336. buf_priv->age <=
  1337. done_age)) {
  1338. dev_priv->stats.requested_bufs++;
  1339. buf->pending = 0;
  1340. return buf;
  1341. }
  1342. }
  1343. start = 0;
  1344. }
  1345. return NULL;
  1346. }
  1347. #endif
  1348. void radeon_freelist_reset(struct drm_device * dev)
  1349. {
  1350. struct drm_device_dma *dma = dev->dma;
  1351. drm_radeon_private_t *dev_priv = dev->dev_private;
  1352. int i;
  1353. dev_priv->last_buf = 0;
  1354. for (i = 0; i < dma->buf_count; i++) {
  1355. struct drm_buf *buf = dma->buflist[i];
  1356. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1357. buf_priv->age = 0;
  1358. }
  1359. }
  1360. /* ================================================================
  1361. * CP command submission
  1362. */
  1363. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1364. {
  1365. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1366. int i;
  1367. u32 last_head = GET_RING_HEAD(dev_priv);
  1368. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1369. u32 head = GET_RING_HEAD(dev_priv);
  1370. ring->space = (head - ring->tail) * sizeof(u32);
  1371. if (ring->space <= 0)
  1372. ring->space += ring->size;
  1373. if (ring->space > n)
  1374. return 0;
  1375. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1376. if (head != last_head)
  1377. i = 0;
  1378. last_head = head;
  1379. DRM_UDELAY(1);
  1380. }
  1381. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1382. #if RADEON_FIFO_DEBUG
  1383. radeon_status(dev_priv);
  1384. DRM_ERROR("failed!\n");
  1385. #endif
  1386. return -EBUSY;
  1387. }
  1388. static int radeon_cp_get_buffers(struct drm_device *dev,
  1389. struct drm_file *file_priv,
  1390. struct drm_dma * d)
  1391. {
  1392. int i;
  1393. struct drm_buf *buf;
  1394. for (i = d->granted_count; i < d->request_count; i++) {
  1395. buf = radeon_freelist_get(dev);
  1396. if (!buf)
  1397. return -EBUSY; /* NOTE: broken client */
  1398. buf->file_priv = file_priv;
  1399. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1400. sizeof(buf->idx)))
  1401. return -EFAULT;
  1402. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1403. sizeof(buf->total)))
  1404. return -EFAULT;
  1405. d->granted_count++;
  1406. }
  1407. return 0;
  1408. }
  1409. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1410. {
  1411. struct drm_device_dma *dma = dev->dma;
  1412. int ret = 0;
  1413. struct drm_dma *d = data;
  1414. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1415. /* Please don't send us buffers.
  1416. */
  1417. if (d->send_count != 0) {
  1418. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1419. DRM_CURRENTPID, d->send_count);
  1420. return -EINVAL;
  1421. }
  1422. /* We'll send you buffers.
  1423. */
  1424. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1425. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1426. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1427. return -EINVAL;
  1428. }
  1429. d->granted_count = 0;
  1430. if (d->request_count) {
  1431. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1432. }
  1433. return ret;
  1434. }
  1435. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1436. {
  1437. drm_radeon_private_t *dev_priv;
  1438. int ret = 0;
  1439. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1440. if (dev_priv == NULL)
  1441. return -ENOMEM;
  1442. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1443. dev->dev_private = (void *)dev_priv;
  1444. dev_priv->flags = flags;
  1445. switch (flags & RADEON_FAMILY_MASK) {
  1446. case CHIP_R100:
  1447. case CHIP_RV200:
  1448. case CHIP_R200:
  1449. case CHIP_R300:
  1450. case CHIP_R350:
  1451. case CHIP_R420:
  1452. case CHIP_RV410:
  1453. case CHIP_RV515:
  1454. case CHIP_R520:
  1455. case CHIP_RV570:
  1456. case CHIP_R580:
  1457. dev_priv->flags |= RADEON_HAS_HIERZ;
  1458. break;
  1459. default:
  1460. /* all other chips have no hierarchical z buffer */
  1461. break;
  1462. }
  1463. if (drm_device_is_agp(dev))
  1464. dev_priv->flags |= RADEON_IS_AGP;
  1465. else if (drm_device_is_pcie(dev))
  1466. dev_priv->flags |= RADEON_IS_PCIE;
  1467. else
  1468. dev_priv->flags |= RADEON_IS_PCI;
  1469. DRM_DEBUG("%s card detected\n",
  1470. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1471. return ret;
  1472. }
  1473. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1474. * have to find them.
  1475. */
  1476. int radeon_driver_firstopen(struct drm_device *dev)
  1477. {
  1478. int ret;
  1479. drm_local_map_t *map;
  1480. drm_radeon_private_t *dev_priv = dev->dev_private;
  1481. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1482. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1483. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1484. _DRM_READ_ONLY, &dev_priv->mmio);
  1485. if (ret != 0)
  1486. return ret;
  1487. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1488. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1489. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1490. _DRM_WRITE_COMBINING, &map);
  1491. if (ret != 0)
  1492. return ret;
  1493. return 0;
  1494. }
  1495. int radeon_driver_unload(struct drm_device *dev)
  1496. {
  1497. drm_radeon_private_t *dev_priv = dev->dev_private;
  1498. DRM_DEBUG("\n");
  1499. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1500. dev->dev_private = NULL;
  1501. return 0;
  1502. }