Kconfig 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  20. select HAVE_GENERIC_DMA_COHERENT
  21. select HAVE_KERNEL_GZIP
  22. select HAVE_KERNEL_LZO
  23. select HAVE_KERNEL_LZMA
  24. select HAVE_IRQ_WORK
  25. select HAVE_PERF_EVENTS
  26. select PERF_USE_VMALLOC
  27. select HAVE_REGS_AND_STACK_ACCESS_API
  28. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  29. select HAVE_C_RECORDMCOUNT
  30. select HAVE_GENERIC_HARDIRQS
  31. select HAVE_SPARSE_IRQ
  32. select GENERIC_IRQ_SHOW
  33. select CPU_PM if (SUSPEND || CPU_IDLE)
  34. select GENERIC_PCI_IOMAP
  35. help
  36. The ARM series is a line of low-power-consumption RISC chip designs
  37. licensed by ARM Ltd and targeted at embedded applications and
  38. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  39. manufactured, but legacy ARM-based PC hardware remains popular in
  40. Europe. There is an ARM Linux project with a web page at
  41. <http://www.arm.linux.org.uk/>.
  42. config ARM_HAS_SG_CHAIN
  43. bool
  44. config HAVE_PWM
  45. bool
  46. config MIGHT_HAVE_PCI
  47. bool
  48. config SYS_SUPPORTS_APM_EMULATION
  49. bool
  50. config HAVE_SCHED_CLOCK
  51. bool
  52. config GENERIC_GPIO
  53. bool
  54. config ARCH_USES_GETTIMEOFFSET
  55. bool
  56. default n
  57. config GENERIC_CLOCKEVENTS
  58. bool
  59. config GENERIC_CLOCKEVENTS_BROADCAST
  60. bool
  61. depends on GENERIC_CLOCKEVENTS
  62. default y if SMP
  63. config KTIME_SCALAR
  64. bool
  65. default y
  66. config HAVE_TCM
  67. bool
  68. select GENERIC_ALLOCATOR
  69. config HAVE_PROC_CPU
  70. bool
  71. config NO_IOPORT
  72. bool
  73. config EISA
  74. bool
  75. ---help---
  76. The Extended Industry Standard Architecture (EISA) bus was
  77. developed as an open alternative to the IBM MicroChannel bus.
  78. The EISA bus provided some of the features of the IBM MicroChannel
  79. bus while maintaining backward compatibility with cards made for
  80. the older ISA bus. The EISA bus saw limited use between 1988 and
  81. 1995 when it was made obsolete by the PCI bus.
  82. Say Y here if you are building a kernel for an EISA-based machine.
  83. Otherwise, say N.
  84. config SBUS
  85. bool
  86. config MCA
  87. bool
  88. help
  89. MicroChannel Architecture is found in some IBM PS/2 machines and
  90. laptops. It is a bus system similar to PCI or ISA. See
  91. <file:Documentation/mca.txt> (and especially the web page given
  92. there) before attempting to build an MCA bus kernel.
  93. config STACKTRACE_SUPPORT
  94. bool
  95. default y
  96. config HAVE_LATENCYTOP_SUPPORT
  97. bool
  98. depends on !SMP
  99. default y
  100. config LOCKDEP_SUPPORT
  101. bool
  102. default y
  103. config TRACE_IRQFLAGS_SUPPORT
  104. bool
  105. default y
  106. config HARDIRQS_SW_RESEND
  107. bool
  108. default y
  109. config GENERIC_IRQ_PROBE
  110. bool
  111. default y
  112. config GENERIC_LOCKBREAK
  113. bool
  114. default y
  115. depends on SMP && PREEMPT
  116. config RWSEM_GENERIC_SPINLOCK
  117. bool
  118. default y
  119. config RWSEM_XCHGADD_ALGORITHM
  120. bool
  121. config ARCH_HAS_ILOG2_U32
  122. bool
  123. config ARCH_HAS_ILOG2_U64
  124. bool
  125. config ARCH_HAS_CPUFREQ
  126. bool
  127. help
  128. Internal node to signify that the ARCH has CPUFREQ support
  129. and that the relevant menu configurations are displayed for
  130. it.
  131. config ARCH_HAS_CPU_IDLE_WAIT
  132. def_bool y
  133. config GENERIC_HWEIGHT
  134. bool
  135. default y
  136. config GENERIC_CALIBRATE_DELAY
  137. bool
  138. default y
  139. config ARCH_MAY_HAVE_PC_FDC
  140. bool
  141. config ZONE_DMA
  142. bool
  143. config NEED_DMA_MAP_STATE
  144. def_bool y
  145. config GENERIC_ISA_DMA
  146. bool
  147. config FIQ
  148. bool
  149. config NEED_RET_TO_USER
  150. bool
  151. config ARCH_MTD_XIP
  152. bool
  153. config VECTORS_BASE
  154. hex
  155. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  156. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  157. default 0x00000000
  158. help
  159. The base address of exception vectors.
  160. config ARM_PATCH_PHYS_VIRT
  161. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  162. default y
  163. depends on !XIP_KERNEL && MMU
  164. depends on !ARCH_REALVIEW || !SPARSEMEM
  165. help
  166. Patch phys-to-virt and virt-to-phys translation functions at
  167. boot and module load time according to the position of the
  168. kernel in system memory.
  169. This can only be used with non-XIP MMU kernels where the base
  170. of physical memory is at a 16MB boundary.
  171. Only disable this option if you know that you do not require
  172. this feature (eg, building a kernel for a single machine) and
  173. you need to shrink the kernel to the minimal size.
  174. config NEED_MACH_MEMORY_H
  175. bool
  176. help
  177. Select this when mach/memory.h is required to provide special
  178. definitions for this platform. The need for mach/memory.h should
  179. be avoided when possible.
  180. config PHYS_OFFSET
  181. hex "Physical address of main memory" if MMU
  182. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  183. default DRAM_BASE if !MMU
  184. help
  185. Please provide the physical address corresponding to the
  186. location of main memory in your system.
  187. config GENERIC_BUG
  188. def_bool y
  189. depends on BUG
  190. source "init/Kconfig"
  191. source "kernel/Kconfig.freezer"
  192. menu "System Type"
  193. config MMU
  194. bool "MMU-based Paged Memory Management Support"
  195. default y
  196. help
  197. Select if you want MMU-based virtualised addressing space
  198. support by paged memory management. If unsure, say 'Y'.
  199. #
  200. # The "ARM system type" choice list is ordered alphabetically by option
  201. # text. Please add new entries in the option alphabetic order.
  202. #
  203. choice
  204. prompt "ARM system type"
  205. default ARCH_VERSATILE
  206. config ARCH_INTEGRATOR
  207. bool "ARM Ltd. Integrator family"
  208. select ARM_AMBA
  209. select ARCH_HAS_CPUFREQ
  210. select CLKDEV_LOOKUP
  211. select HAVE_MACH_CLKDEV
  212. select HAVE_TCM
  213. select ICST
  214. select GENERIC_CLOCKEVENTS
  215. select PLAT_VERSATILE
  216. select PLAT_VERSATILE_FPGA_IRQ
  217. select NEED_MACH_MEMORY_H
  218. help
  219. Support for ARM's Integrator platform.
  220. config ARCH_REALVIEW
  221. bool "ARM Ltd. RealView family"
  222. select ARM_AMBA
  223. select CLKDEV_LOOKUP
  224. select HAVE_MACH_CLKDEV
  225. select ICST
  226. select GENERIC_CLOCKEVENTS
  227. select ARCH_WANT_OPTIONAL_GPIOLIB
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_CLCD
  230. select ARM_TIMER_SP804
  231. select GPIO_PL061 if GPIOLIB
  232. select NEED_MACH_MEMORY_H
  233. help
  234. This enables support for ARM Ltd RealView boards.
  235. config ARCH_VERSATILE
  236. bool "ARM Ltd. Versatile family"
  237. select ARM_AMBA
  238. select ARM_VIC
  239. select CLKDEV_LOOKUP
  240. select HAVE_MACH_CLKDEV
  241. select ICST
  242. select GENERIC_CLOCKEVENTS
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select PLAT_VERSATILE
  245. select PLAT_VERSATILE_CLCD
  246. select PLAT_VERSATILE_FPGA_IRQ
  247. select ARM_TIMER_SP804
  248. help
  249. This enables support for ARM Ltd Versatile board.
  250. config ARCH_VEXPRESS
  251. bool "ARM Ltd. Versatile Express family"
  252. select ARCH_WANT_OPTIONAL_GPIOLIB
  253. select ARM_AMBA
  254. select ARM_TIMER_SP804
  255. select CLKDEV_LOOKUP
  256. select HAVE_MACH_CLKDEV
  257. select GENERIC_CLOCKEVENTS
  258. select HAVE_CLK
  259. select HAVE_PATA_PLATFORM
  260. select ICST
  261. select PLAT_VERSATILE
  262. select PLAT_VERSATILE_CLCD
  263. help
  264. This enables support for the ARM Ltd Versatile Express boards.
  265. config ARCH_AT91
  266. bool "Atmel AT91"
  267. select ARCH_REQUIRE_GPIOLIB
  268. select HAVE_CLK
  269. select CLKDEV_LOOKUP
  270. select IRQ_DOMAIN
  271. help
  272. This enables support for systems based on the Atmel AT91RM9200,
  273. AT91SAM9 processors.
  274. config ARCH_BCMRING
  275. bool "Broadcom BCMRING"
  276. depends on MMU
  277. select CPU_V6
  278. select ARM_AMBA
  279. select ARM_TIMER_SP804
  280. select CLKDEV_LOOKUP
  281. select GENERIC_CLOCKEVENTS
  282. select ARCH_WANT_OPTIONAL_GPIOLIB
  283. help
  284. Support for Broadcom's BCMRing platform.
  285. config ARCH_HIGHBANK
  286. bool "Calxeda Highbank-based"
  287. select ARCH_WANT_OPTIONAL_GPIOLIB
  288. select ARM_AMBA
  289. select ARM_GIC
  290. select ARM_TIMER_SP804
  291. select CACHE_L2X0
  292. select CLKDEV_LOOKUP
  293. select CPU_V7
  294. select GENERIC_CLOCKEVENTS
  295. select HAVE_ARM_SCU
  296. select HAVE_SMP
  297. select USE_OF
  298. help
  299. Support for the Calxeda Highbank SoC based boards.
  300. config ARCH_CLPS711X
  301. bool "Cirrus Logic CLPS711x/EP721x-based"
  302. select CPU_ARM720T
  303. select ARCH_USES_GETTIMEOFFSET
  304. select NEED_MACH_MEMORY_H
  305. help
  306. Support for Cirrus Logic 711x/721x based boards.
  307. config ARCH_CNS3XXX
  308. bool "Cavium Networks CNS3XXX family"
  309. select CPU_V6K
  310. select GENERIC_CLOCKEVENTS
  311. select ARM_GIC
  312. select MIGHT_HAVE_CACHE_L2X0
  313. select MIGHT_HAVE_PCI
  314. select PCI_DOMAINS if PCI
  315. help
  316. Support for Cavium Networks CNS3XXX platform.
  317. config ARCH_GEMINI
  318. bool "Cortina Systems Gemini"
  319. select CPU_FA526
  320. select ARCH_REQUIRE_GPIOLIB
  321. select ARCH_USES_GETTIMEOFFSET
  322. help
  323. Support for the Cortina Systems Gemini family SoCs
  324. config ARCH_PRIMA2
  325. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  326. select CPU_V7
  327. select NO_IOPORT
  328. select GENERIC_CLOCKEVENTS
  329. select CLKDEV_LOOKUP
  330. select GENERIC_IRQ_CHIP
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select USE_OF
  333. select ZONE_DMA
  334. help
  335. Support for CSR SiRFSoC ARM Cortex A9 Platform
  336. config ARCH_EBSA110
  337. bool "EBSA-110"
  338. select CPU_SA110
  339. select ISA
  340. select NO_IOPORT
  341. select ARCH_USES_GETTIMEOFFSET
  342. select NEED_MACH_MEMORY_H
  343. help
  344. This is an evaluation board for the StrongARM processor available
  345. from Digital. It has limited hardware on-board, including an
  346. Ethernet interface, two PCMCIA sockets, two serial ports and a
  347. parallel port.
  348. config ARCH_EP93XX
  349. bool "EP93xx-based"
  350. select CPU_ARM920T
  351. select ARM_AMBA
  352. select ARM_VIC
  353. select CLKDEV_LOOKUP
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARCH_HAS_HOLES_MEMORYMODEL
  356. select ARCH_USES_GETTIMEOFFSET
  357. select NEED_MACH_MEMORY_H
  358. help
  359. This enables support for the Cirrus EP93xx series of CPUs.
  360. config ARCH_FOOTBRIDGE
  361. bool "FootBridge"
  362. select CPU_SA110
  363. select FOOTBRIDGE
  364. select GENERIC_CLOCKEVENTS
  365. select HAVE_IDE
  366. select NEED_MACH_MEMORY_H
  367. help
  368. Support for systems based on the DC21285 companion chip
  369. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  370. config ARCH_MXC
  371. bool "Freescale MXC/iMX-based"
  372. select GENERIC_CLOCKEVENTS
  373. select ARCH_REQUIRE_GPIOLIB
  374. select CLKDEV_LOOKUP
  375. select CLKSRC_MMIO
  376. select GENERIC_IRQ_CHIP
  377. select HAVE_SCHED_CLOCK
  378. select MULTI_IRQ_HANDLER
  379. help
  380. Support for Freescale MXC/iMX-based family of processors
  381. config ARCH_MXS
  382. bool "Freescale MXS-based"
  383. select GENERIC_CLOCKEVENTS
  384. select ARCH_REQUIRE_GPIOLIB
  385. select CLKDEV_LOOKUP
  386. select CLKSRC_MMIO
  387. select HAVE_CLK_PREPARE
  388. help
  389. Support for Freescale MXS-based family of processors
  390. config ARCH_NETX
  391. bool "Hilscher NetX based"
  392. select CLKSRC_MMIO
  393. select CPU_ARM926T
  394. select ARM_VIC
  395. select GENERIC_CLOCKEVENTS
  396. help
  397. This enables support for systems based on the Hilscher NetX Soc
  398. config ARCH_H720X
  399. bool "Hynix HMS720x-based"
  400. select CPU_ARM720T
  401. select ISA_DMA_API
  402. select ARCH_USES_GETTIMEOFFSET
  403. help
  404. This enables support for systems based on the Hynix HMS720x
  405. config ARCH_IOP13XX
  406. bool "IOP13xx-based"
  407. depends on MMU
  408. select CPU_XSC3
  409. select PLAT_IOP
  410. select PCI
  411. select ARCH_SUPPORTS_MSI
  412. select VMSPLIT_1G
  413. select NEED_MACH_MEMORY_H
  414. select NEED_RET_TO_USER
  415. help
  416. Support for Intel's IOP13XX (XScale) family of processors.
  417. config ARCH_IOP32X
  418. bool "IOP32x-based"
  419. depends on MMU
  420. select CPU_XSCALE
  421. select NEED_RET_TO_USER
  422. select PLAT_IOP
  423. select PCI
  424. select ARCH_REQUIRE_GPIOLIB
  425. help
  426. Support for Intel's 80219 and IOP32X (XScale) family of
  427. processors.
  428. config ARCH_IOP33X
  429. bool "IOP33x-based"
  430. depends on MMU
  431. select CPU_XSCALE
  432. select NEED_RET_TO_USER
  433. select PLAT_IOP
  434. select PCI
  435. select ARCH_REQUIRE_GPIOLIB
  436. help
  437. Support for Intel's IOP33X (XScale) family of processors.
  438. config ARCH_IXP23XX
  439. bool "IXP23XX-based"
  440. depends on MMU
  441. select CPU_XSC3
  442. select PCI
  443. select ARCH_USES_GETTIMEOFFSET
  444. select NEED_MACH_MEMORY_H
  445. help
  446. Support for Intel's IXP23xx (XScale) family of processors.
  447. config ARCH_IXP2000
  448. bool "IXP2400/2800-based"
  449. depends on MMU
  450. select CPU_XSCALE
  451. select PCI
  452. select ARCH_USES_GETTIMEOFFSET
  453. select NEED_MACH_MEMORY_H
  454. help
  455. Support for Intel's IXP2400/2800 (XScale) family of processors.
  456. config ARCH_IXP4XX
  457. bool "IXP4xx-based"
  458. depends on MMU
  459. select CLKSRC_MMIO
  460. select CPU_XSCALE
  461. select GENERIC_GPIO
  462. select GENERIC_CLOCKEVENTS
  463. select HAVE_SCHED_CLOCK
  464. select MIGHT_HAVE_PCI
  465. select DMABOUNCE if PCI
  466. help
  467. Support for Intel's IXP4XX (XScale) family of processors.
  468. config ARCH_DOVE
  469. bool "Marvell Dove"
  470. select CPU_V7
  471. select PCI
  472. select ARCH_REQUIRE_GPIOLIB
  473. select GENERIC_CLOCKEVENTS
  474. select PLAT_ORION
  475. help
  476. Support for the Marvell Dove SoC 88AP510
  477. config ARCH_KIRKWOOD
  478. bool "Marvell Kirkwood"
  479. select CPU_FEROCEON
  480. select PCI
  481. select ARCH_REQUIRE_GPIOLIB
  482. select GENERIC_CLOCKEVENTS
  483. select PLAT_ORION
  484. help
  485. Support for the following Marvell Kirkwood series SoCs:
  486. 88F6180, 88F6192 and 88F6281.
  487. config ARCH_LPC32XX
  488. bool "NXP LPC32XX"
  489. select CLKSRC_MMIO
  490. select CPU_ARM926T
  491. select ARCH_REQUIRE_GPIOLIB
  492. select HAVE_IDE
  493. select ARM_AMBA
  494. select USB_ARCH_HAS_OHCI
  495. select CLKDEV_LOOKUP
  496. select GENERIC_CLOCKEVENTS
  497. help
  498. Support for the NXP LPC32XX family of processors
  499. config ARCH_MV78XX0
  500. bool "Marvell MV78xx0"
  501. select CPU_FEROCEON
  502. select PCI
  503. select ARCH_REQUIRE_GPIOLIB
  504. select GENERIC_CLOCKEVENTS
  505. select PLAT_ORION
  506. help
  507. Support for the following Marvell MV78xx0 series SoCs:
  508. MV781x0, MV782x0.
  509. config ARCH_ORION5X
  510. bool "Marvell Orion"
  511. depends on MMU
  512. select CPU_FEROCEON
  513. select PCI
  514. select ARCH_REQUIRE_GPIOLIB
  515. select GENERIC_CLOCKEVENTS
  516. select PLAT_ORION
  517. help
  518. Support for the following Marvell Orion 5x series SoCs:
  519. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  520. Orion-2 (5281), Orion-1-90 (6183).
  521. config ARCH_MMP
  522. bool "Marvell PXA168/910/MMP2"
  523. depends on MMU
  524. select ARCH_REQUIRE_GPIOLIB
  525. select CLKDEV_LOOKUP
  526. select GENERIC_CLOCKEVENTS
  527. select GPIO_PXA
  528. select HAVE_SCHED_CLOCK
  529. select TICK_ONESHOT
  530. select PLAT_PXA
  531. select SPARSE_IRQ
  532. select GENERIC_ALLOCATOR
  533. help
  534. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  535. config ARCH_KS8695
  536. bool "Micrel/Kendin KS8695"
  537. select CPU_ARM922T
  538. select ARCH_REQUIRE_GPIOLIB
  539. select ARCH_USES_GETTIMEOFFSET
  540. select NEED_MACH_MEMORY_H
  541. help
  542. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  543. System-on-Chip devices.
  544. config ARCH_W90X900
  545. bool "Nuvoton W90X900 CPU"
  546. select CPU_ARM926T
  547. select ARCH_REQUIRE_GPIOLIB
  548. select CLKDEV_LOOKUP
  549. select CLKSRC_MMIO
  550. select GENERIC_CLOCKEVENTS
  551. help
  552. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  553. At present, the w90x900 has been renamed nuc900, regarding
  554. the ARM series product line, you can login the following
  555. link address to know more.
  556. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  557. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  558. config ARCH_TEGRA
  559. bool "NVIDIA Tegra"
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_MMIO
  562. select GENERIC_CLOCKEVENTS
  563. select GENERIC_GPIO
  564. select HAVE_CLK
  565. select HAVE_SCHED_CLOCK
  566. select HAVE_SMP
  567. select MIGHT_HAVE_CACHE_L2X0
  568. select ARCH_HAS_CPUFREQ
  569. help
  570. This enables support for NVIDIA Tegra based systems (Tegra APX,
  571. Tegra 6xx and Tegra 2 series).
  572. config ARCH_PICOXCELL
  573. bool "Picochip picoXcell"
  574. select ARCH_REQUIRE_GPIOLIB
  575. select ARM_PATCH_PHYS_VIRT
  576. select ARM_VIC
  577. select CPU_V6K
  578. select DW_APB_TIMER
  579. select GENERIC_CLOCKEVENTS
  580. select GENERIC_GPIO
  581. select HAVE_SCHED_CLOCK
  582. select HAVE_TCM
  583. select NO_IOPORT
  584. select SPARSE_IRQ
  585. select USE_OF
  586. help
  587. This enables support for systems based on the Picochip picoXcell
  588. family of Femtocell devices. The picoxcell support requires device tree
  589. for all boards.
  590. config ARCH_PNX4008
  591. bool "Philips Nexperia PNX4008 Mobile"
  592. select CPU_ARM926T
  593. select CLKDEV_LOOKUP
  594. select ARCH_USES_GETTIMEOFFSET
  595. help
  596. This enables support for Philips PNX4008 mobile platform.
  597. config ARCH_PXA
  598. bool "PXA2xx/PXA3xx-based"
  599. depends on MMU
  600. select ARCH_MTD_XIP
  601. select ARCH_HAS_CPUFREQ
  602. select CLKDEV_LOOKUP
  603. select CLKSRC_MMIO
  604. select ARCH_REQUIRE_GPIOLIB
  605. select GENERIC_CLOCKEVENTS
  606. select GPIO_PXA
  607. select HAVE_SCHED_CLOCK
  608. select TICK_ONESHOT
  609. select PLAT_PXA
  610. select SPARSE_IRQ
  611. select AUTO_ZRELADDR
  612. select MULTI_IRQ_HANDLER
  613. select ARM_CPU_SUSPEND if PM
  614. select HAVE_IDE
  615. help
  616. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  617. config ARCH_MSM
  618. bool "Qualcomm MSM"
  619. select HAVE_CLK
  620. select GENERIC_CLOCKEVENTS
  621. select ARCH_REQUIRE_GPIOLIB
  622. select CLKDEV_LOOKUP
  623. help
  624. Support for Qualcomm MSM/QSD based systems. This runs on the
  625. apps processor of the MSM/QSD and depends on a shared memory
  626. interface to the modem processor which runs the baseband
  627. stack and controls some vital subsystems
  628. (clock and power control, etc).
  629. config ARCH_SHMOBILE
  630. bool "Renesas SH-Mobile / R-Mobile"
  631. select HAVE_CLK
  632. select CLKDEV_LOOKUP
  633. select HAVE_MACH_CLKDEV
  634. select HAVE_SMP
  635. select GENERIC_CLOCKEVENTS
  636. select MIGHT_HAVE_CACHE_L2X0
  637. select NO_IOPORT
  638. select SPARSE_IRQ
  639. select MULTI_IRQ_HANDLER
  640. select PM_GENERIC_DOMAINS if PM
  641. select NEED_MACH_MEMORY_H
  642. help
  643. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  644. config ARCH_RPC
  645. bool "RiscPC"
  646. select ARCH_ACORN
  647. select FIQ
  648. select ARCH_MAY_HAVE_PC_FDC
  649. select HAVE_PATA_PLATFORM
  650. select ISA_DMA_API
  651. select NO_IOPORT
  652. select ARCH_SPARSEMEM_ENABLE
  653. select ARCH_USES_GETTIMEOFFSET
  654. select HAVE_IDE
  655. select NEED_MACH_MEMORY_H
  656. help
  657. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  658. CD-ROM interface, serial and parallel port, and the floppy drive.
  659. config ARCH_SA1100
  660. bool "SA1100-based"
  661. select CLKSRC_MMIO
  662. select CPU_SA1100
  663. select ISA
  664. select ARCH_SPARSEMEM_ENABLE
  665. select ARCH_MTD_XIP
  666. select ARCH_HAS_CPUFREQ
  667. select CPU_FREQ
  668. select GENERIC_CLOCKEVENTS
  669. select CLKDEV_LOOKUP
  670. select HAVE_SCHED_CLOCK
  671. select TICK_ONESHOT
  672. select ARCH_REQUIRE_GPIOLIB
  673. select HAVE_IDE
  674. select NEED_MACH_MEMORY_H
  675. select SPARSE_IRQ
  676. help
  677. Support for StrongARM 11x0 based boards.
  678. config ARCH_S3C24XX
  679. bool "Samsung S3C24XX SoCs"
  680. select GENERIC_GPIO
  681. select ARCH_HAS_CPUFREQ
  682. select HAVE_CLK
  683. select CLKDEV_LOOKUP
  684. select ARCH_USES_GETTIMEOFFSET
  685. select HAVE_S3C2410_I2C if I2C
  686. select HAVE_S3C_RTC if RTC_CLASS
  687. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  688. help
  689. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  690. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  691. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  692. Samsung SMDK2410 development board (and derivatives).
  693. config ARCH_S3C64XX
  694. bool "Samsung S3C64XX"
  695. select PLAT_SAMSUNG
  696. select CPU_V6
  697. select ARM_VIC
  698. select HAVE_CLK
  699. select HAVE_TCM
  700. select CLKDEV_LOOKUP
  701. select NO_IOPORT
  702. select ARCH_USES_GETTIMEOFFSET
  703. select ARCH_HAS_CPUFREQ
  704. select ARCH_REQUIRE_GPIOLIB
  705. select SAMSUNG_CLKSRC
  706. select SAMSUNG_IRQ_VIC_TIMER
  707. select S3C_GPIO_TRACK
  708. select S3C_DEV_NAND
  709. select USB_ARCH_HAS_OHCI
  710. select SAMSUNG_GPIOLIB_4BIT
  711. select HAVE_S3C2410_I2C if I2C
  712. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  713. help
  714. Samsung S3C64XX series based systems
  715. config ARCH_S5P64X0
  716. bool "Samsung S5P6440 S5P6450"
  717. select CPU_V6
  718. select GENERIC_GPIO
  719. select HAVE_CLK
  720. select CLKDEV_LOOKUP
  721. select CLKSRC_MMIO
  722. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  723. select GENERIC_CLOCKEVENTS
  724. select HAVE_SCHED_CLOCK
  725. select HAVE_S3C2410_I2C if I2C
  726. select HAVE_S3C_RTC if RTC_CLASS
  727. help
  728. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  729. SMDK6450.
  730. config ARCH_S5PC100
  731. bool "Samsung S5PC100"
  732. select GENERIC_GPIO
  733. select HAVE_CLK
  734. select CLKDEV_LOOKUP
  735. select CPU_V7
  736. select ARCH_USES_GETTIMEOFFSET
  737. select HAVE_S3C2410_I2C if I2C
  738. select HAVE_S3C_RTC if RTC_CLASS
  739. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  740. help
  741. Samsung S5PC100 series based systems
  742. config ARCH_S5PV210
  743. bool "Samsung S5PV210/S5PC110"
  744. select CPU_V7
  745. select ARCH_SPARSEMEM_ENABLE
  746. select ARCH_HAS_HOLES_MEMORYMODEL
  747. select GENERIC_GPIO
  748. select HAVE_CLK
  749. select CLKDEV_LOOKUP
  750. select CLKSRC_MMIO
  751. select ARCH_HAS_CPUFREQ
  752. select GENERIC_CLOCKEVENTS
  753. select HAVE_SCHED_CLOCK
  754. select HAVE_S3C2410_I2C if I2C
  755. select HAVE_S3C_RTC if RTC_CLASS
  756. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  757. select NEED_MACH_MEMORY_H
  758. help
  759. Samsung S5PV210/S5PC110 series based systems
  760. config ARCH_EXYNOS
  761. bool "SAMSUNG EXYNOS"
  762. select CPU_V7
  763. select ARCH_SPARSEMEM_ENABLE
  764. select ARCH_HAS_HOLES_MEMORYMODEL
  765. select GENERIC_GPIO
  766. select HAVE_CLK
  767. select CLKDEV_LOOKUP
  768. select ARCH_HAS_CPUFREQ
  769. select GENERIC_CLOCKEVENTS
  770. select HAVE_S3C_RTC if RTC_CLASS
  771. select HAVE_S3C2410_I2C if I2C
  772. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  773. select NEED_MACH_MEMORY_H
  774. help
  775. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  776. config ARCH_SHARK
  777. bool "Shark"
  778. select CPU_SA110
  779. select ISA
  780. select ISA_DMA
  781. select ZONE_DMA
  782. select PCI
  783. select ARCH_USES_GETTIMEOFFSET
  784. select NEED_MACH_MEMORY_H
  785. help
  786. Support for the StrongARM based Digital DNARD machine, also known
  787. as "Shark" (<http://www.shark-linux.de/shark.html>).
  788. config ARCH_U300
  789. bool "ST-Ericsson U300 Series"
  790. depends on MMU
  791. select CLKSRC_MMIO
  792. select CPU_ARM926T
  793. select HAVE_SCHED_CLOCK
  794. select HAVE_TCM
  795. select ARM_AMBA
  796. select ARM_PATCH_PHYS_VIRT
  797. select ARM_VIC
  798. select GENERIC_CLOCKEVENTS
  799. select CLKDEV_LOOKUP
  800. select HAVE_MACH_CLKDEV
  801. select GENERIC_GPIO
  802. select ARCH_REQUIRE_GPIOLIB
  803. help
  804. Support for ST-Ericsson U300 series mobile platforms.
  805. config ARCH_U8500
  806. bool "ST-Ericsson U8500 Series"
  807. depends on MMU
  808. select CPU_V7
  809. select ARM_AMBA
  810. select GENERIC_CLOCKEVENTS
  811. select CLKDEV_LOOKUP
  812. select ARCH_REQUIRE_GPIOLIB
  813. select ARCH_HAS_CPUFREQ
  814. select HAVE_SMP
  815. select MIGHT_HAVE_CACHE_L2X0
  816. help
  817. Support for ST-Ericsson's Ux500 architecture
  818. config ARCH_NOMADIK
  819. bool "STMicroelectronics Nomadik"
  820. select ARM_AMBA
  821. select ARM_VIC
  822. select CPU_ARM926T
  823. select CLKDEV_LOOKUP
  824. select GENERIC_CLOCKEVENTS
  825. select MIGHT_HAVE_CACHE_L2X0
  826. select ARCH_REQUIRE_GPIOLIB
  827. help
  828. Support for the Nomadik platform by ST-Ericsson
  829. config ARCH_DAVINCI
  830. bool "TI DaVinci"
  831. select GENERIC_CLOCKEVENTS
  832. select ARCH_REQUIRE_GPIOLIB
  833. select ZONE_DMA
  834. select HAVE_IDE
  835. select CLKDEV_LOOKUP
  836. select GENERIC_ALLOCATOR
  837. select GENERIC_IRQ_CHIP
  838. select ARCH_HAS_HOLES_MEMORYMODEL
  839. help
  840. Support for TI's DaVinci platform.
  841. config ARCH_OMAP
  842. bool "TI OMAP"
  843. select HAVE_CLK
  844. select ARCH_REQUIRE_GPIOLIB
  845. select ARCH_HAS_CPUFREQ
  846. select CLKSRC_MMIO
  847. select GENERIC_CLOCKEVENTS
  848. select HAVE_SCHED_CLOCK
  849. select ARCH_HAS_HOLES_MEMORYMODEL
  850. help
  851. Support for TI's OMAP platform (OMAP1/2/3/4).
  852. config PLAT_SPEAR
  853. bool "ST SPEAr"
  854. select ARM_AMBA
  855. select ARCH_REQUIRE_GPIOLIB
  856. select CLKDEV_LOOKUP
  857. select CLKSRC_MMIO
  858. select GENERIC_CLOCKEVENTS
  859. select HAVE_CLK
  860. help
  861. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  862. config ARCH_VT8500
  863. bool "VIA/WonderMedia 85xx"
  864. select CPU_ARM926T
  865. select GENERIC_GPIO
  866. select ARCH_HAS_CPUFREQ
  867. select GENERIC_CLOCKEVENTS
  868. select ARCH_REQUIRE_GPIOLIB
  869. select HAVE_PWM
  870. help
  871. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  872. config ARCH_ZYNQ
  873. bool "Xilinx Zynq ARM Cortex A9 Platform"
  874. select CPU_V7
  875. select GENERIC_CLOCKEVENTS
  876. select CLKDEV_LOOKUP
  877. select ARM_GIC
  878. select ARM_AMBA
  879. select ICST
  880. select MIGHT_HAVE_CACHE_L2X0
  881. select USE_OF
  882. help
  883. Support for Xilinx Zynq ARM Cortex A9 Platform
  884. endchoice
  885. #
  886. # This is sorted alphabetically by mach-* pathname. However, plat-*
  887. # Kconfigs may be included either alphabetically (according to the
  888. # plat- suffix) or along side the corresponding mach-* source.
  889. #
  890. source "arch/arm/mach-at91/Kconfig"
  891. source "arch/arm/mach-bcmring/Kconfig"
  892. source "arch/arm/mach-clps711x/Kconfig"
  893. source "arch/arm/mach-cns3xxx/Kconfig"
  894. source "arch/arm/mach-davinci/Kconfig"
  895. source "arch/arm/mach-dove/Kconfig"
  896. source "arch/arm/mach-ep93xx/Kconfig"
  897. source "arch/arm/mach-footbridge/Kconfig"
  898. source "arch/arm/mach-gemini/Kconfig"
  899. source "arch/arm/mach-h720x/Kconfig"
  900. source "arch/arm/mach-integrator/Kconfig"
  901. source "arch/arm/mach-iop32x/Kconfig"
  902. source "arch/arm/mach-iop33x/Kconfig"
  903. source "arch/arm/mach-iop13xx/Kconfig"
  904. source "arch/arm/mach-ixp4xx/Kconfig"
  905. source "arch/arm/mach-ixp2000/Kconfig"
  906. source "arch/arm/mach-ixp23xx/Kconfig"
  907. source "arch/arm/mach-kirkwood/Kconfig"
  908. source "arch/arm/mach-ks8695/Kconfig"
  909. source "arch/arm/mach-lpc32xx/Kconfig"
  910. source "arch/arm/mach-msm/Kconfig"
  911. source "arch/arm/mach-mv78xx0/Kconfig"
  912. source "arch/arm/plat-mxc/Kconfig"
  913. source "arch/arm/mach-mxs/Kconfig"
  914. source "arch/arm/mach-netx/Kconfig"
  915. source "arch/arm/mach-nomadik/Kconfig"
  916. source "arch/arm/plat-nomadik/Kconfig"
  917. source "arch/arm/plat-omap/Kconfig"
  918. source "arch/arm/mach-omap1/Kconfig"
  919. source "arch/arm/mach-omap2/Kconfig"
  920. source "arch/arm/mach-orion5x/Kconfig"
  921. source "arch/arm/mach-pxa/Kconfig"
  922. source "arch/arm/plat-pxa/Kconfig"
  923. source "arch/arm/mach-mmp/Kconfig"
  924. source "arch/arm/mach-realview/Kconfig"
  925. source "arch/arm/mach-sa1100/Kconfig"
  926. source "arch/arm/plat-samsung/Kconfig"
  927. source "arch/arm/plat-s3c24xx/Kconfig"
  928. source "arch/arm/plat-s5p/Kconfig"
  929. source "arch/arm/plat-spear/Kconfig"
  930. source "arch/arm/mach-s3c24xx/Kconfig"
  931. if ARCH_S3C24XX
  932. source "arch/arm/mach-s3c2412/Kconfig"
  933. source "arch/arm/mach-s3c2440/Kconfig"
  934. endif
  935. if ARCH_S3C64XX
  936. source "arch/arm/mach-s3c64xx/Kconfig"
  937. endif
  938. source "arch/arm/mach-s5p64x0/Kconfig"
  939. source "arch/arm/mach-s5pc100/Kconfig"
  940. source "arch/arm/mach-s5pv210/Kconfig"
  941. source "arch/arm/mach-exynos/Kconfig"
  942. source "arch/arm/mach-shmobile/Kconfig"
  943. source "arch/arm/mach-tegra/Kconfig"
  944. source "arch/arm/mach-u300/Kconfig"
  945. source "arch/arm/mach-ux500/Kconfig"
  946. source "arch/arm/mach-versatile/Kconfig"
  947. source "arch/arm/mach-vexpress/Kconfig"
  948. source "arch/arm/plat-versatile/Kconfig"
  949. source "arch/arm/mach-vt8500/Kconfig"
  950. source "arch/arm/mach-w90x900/Kconfig"
  951. # Definitions to make life easier
  952. config ARCH_ACORN
  953. bool
  954. config PLAT_IOP
  955. bool
  956. select GENERIC_CLOCKEVENTS
  957. select HAVE_SCHED_CLOCK
  958. config PLAT_ORION
  959. bool
  960. select CLKSRC_MMIO
  961. select GENERIC_IRQ_CHIP
  962. select HAVE_SCHED_CLOCK
  963. config PLAT_PXA
  964. bool
  965. config PLAT_VERSATILE
  966. bool
  967. config ARM_TIMER_SP804
  968. bool
  969. select CLKSRC_MMIO
  970. select HAVE_SCHED_CLOCK
  971. source arch/arm/mm/Kconfig
  972. config ARM_NR_BANKS
  973. int
  974. default 16 if ARCH_EP93XX
  975. default 8
  976. config IWMMXT
  977. bool "Enable iWMMXt support"
  978. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  979. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  980. help
  981. Enable support for iWMMXt context switching at run time if
  982. running on a CPU that supports it.
  983. config XSCALE_PMU
  984. bool
  985. depends on CPU_XSCALE
  986. default y
  987. config CPU_HAS_PMU
  988. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  989. (!ARCH_OMAP3 || OMAP3_EMU)
  990. default y
  991. bool
  992. config MULTI_IRQ_HANDLER
  993. bool
  994. help
  995. Allow each machine to specify it's own IRQ handler at run time.
  996. if !MMU
  997. source "arch/arm/Kconfig-nommu"
  998. endif
  999. config ARM_ERRATA_411920
  1000. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1001. depends on CPU_V6 || CPU_V6K
  1002. help
  1003. Invalidation of the Instruction Cache operation can
  1004. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1005. It does not affect the MPCore. This option enables the ARM Ltd.
  1006. recommended workaround.
  1007. config ARM_ERRATA_430973
  1008. bool "ARM errata: Stale prediction on replaced interworking branch"
  1009. depends on CPU_V7
  1010. help
  1011. This option enables the workaround for the 430973 Cortex-A8
  1012. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1013. interworking branch is replaced with another code sequence at the
  1014. same virtual address, whether due to self-modifying code or virtual
  1015. to physical address re-mapping, Cortex-A8 does not recover from the
  1016. stale interworking branch prediction. This results in Cortex-A8
  1017. executing the new code sequence in the incorrect ARM or Thumb state.
  1018. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1019. and also flushes the branch target cache at every context switch.
  1020. Note that setting specific bits in the ACTLR register may not be
  1021. available in non-secure mode.
  1022. config ARM_ERRATA_458693
  1023. bool "ARM errata: Processor deadlock when a false hazard is created"
  1024. depends on CPU_V7
  1025. help
  1026. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1027. erratum. For very specific sequences of memory operations, it is
  1028. possible for a hazard condition intended for a cache line to instead
  1029. be incorrectly associated with a different cache line. This false
  1030. hazard might then cause a processor deadlock. The workaround enables
  1031. the L1 caching of the NEON accesses and disables the PLD instruction
  1032. in the ACTLR register. Note that setting specific bits in the ACTLR
  1033. register may not be available in non-secure mode.
  1034. config ARM_ERRATA_460075
  1035. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1036. depends on CPU_V7
  1037. help
  1038. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1039. erratum. Any asynchronous access to the L2 cache may encounter a
  1040. situation in which recent store transactions to the L2 cache are lost
  1041. and overwritten with stale memory contents from external memory. The
  1042. workaround disables the write-allocate mode for the L2 cache via the
  1043. ACTLR register. Note that setting specific bits in the ACTLR register
  1044. may not be available in non-secure mode.
  1045. config ARM_ERRATA_742230
  1046. bool "ARM errata: DMB operation may be faulty"
  1047. depends on CPU_V7 && SMP
  1048. help
  1049. This option enables the workaround for the 742230 Cortex-A9
  1050. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1051. between two write operations may not ensure the correct visibility
  1052. ordering of the two writes. This workaround sets a specific bit in
  1053. the diagnostic register of the Cortex-A9 which causes the DMB
  1054. instruction to behave as a DSB, ensuring the correct behaviour of
  1055. the two writes.
  1056. config ARM_ERRATA_742231
  1057. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1058. depends on CPU_V7 && SMP
  1059. help
  1060. This option enables the workaround for the 742231 Cortex-A9
  1061. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1062. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1063. accessing some data located in the same cache line, may get corrupted
  1064. data due to bad handling of the address hazard when the line gets
  1065. replaced from one of the CPUs at the same time as another CPU is
  1066. accessing it. This workaround sets specific bits in the diagnostic
  1067. register of the Cortex-A9 which reduces the linefill issuing
  1068. capabilities of the processor.
  1069. config PL310_ERRATA_588369
  1070. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1071. depends on CACHE_L2X0
  1072. help
  1073. The PL310 L2 cache controller implements three types of Clean &
  1074. Invalidate maintenance operations: by Physical Address
  1075. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1076. They are architecturally defined to behave as the execution of a
  1077. clean operation followed immediately by an invalidate operation,
  1078. both performing to the same memory location. This functionality
  1079. is not correctly implemented in PL310 as clean lines are not
  1080. invalidated as a result of these operations.
  1081. config ARM_ERRATA_720789
  1082. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1083. depends on CPU_V7
  1084. help
  1085. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1086. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1087. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1088. As a consequence of this erratum, some TLB entries which should be
  1089. invalidated are not, resulting in an incoherency in the system page
  1090. tables. The workaround changes the TLB flushing routines to invalidate
  1091. entries regardless of the ASID.
  1092. config PL310_ERRATA_727915
  1093. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1094. depends on CACHE_L2X0
  1095. help
  1096. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1097. operation (offset 0x7FC). This operation runs in background so that
  1098. PL310 can handle normal accesses while it is in progress. Under very
  1099. rare circumstances, due to this erratum, write data can be lost when
  1100. PL310 treats a cacheable write transaction during a Clean &
  1101. Invalidate by Way operation.
  1102. config ARM_ERRATA_743622
  1103. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1104. depends on CPU_V7
  1105. help
  1106. This option enables the workaround for the 743622 Cortex-A9
  1107. (r2p*) erratum. Under very rare conditions, a faulty
  1108. optimisation in the Cortex-A9 Store Buffer may lead to data
  1109. corruption. This workaround sets a specific bit in the diagnostic
  1110. register of the Cortex-A9 which disables the Store Buffer
  1111. optimisation, preventing the defect from occurring. This has no
  1112. visible impact on the overall performance or power consumption of the
  1113. processor.
  1114. config ARM_ERRATA_751472
  1115. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1116. depends on CPU_V7
  1117. help
  1118. This option enables the workaround for the 751472 Cortex-A9 (prior
  1119. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1120. completion of a following broadcasted operation if the second
  1121. operation is received by a CPU before the ICIALLUIS has completed,
  1122. potentially leading to corrupted entries in the cache or TLB.
  1123. config PL310_ERRATA_753970
  1124. bool "PL310 errata: cache sync operation may be faulty"
  1125. depends on CACHE_PL310
  1126. help
  1127. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1128. Under some condition the effect of cache sync operation on
  1129. the store buffer still remains when the operation completes.
  1130. This means that the store buffer is always asked to drain and
  1131. this prevents it from merging any further writes. The workaround
  1132. is to replace the normal offset of cache sync operation (0x730)
  1133. by another offset targeting an unmapped PL310 register 0x740.
  1134. This has the same effect as the cache sync operation: store buffer
  1135. drain and waiting for all buffers empty.
  1136. config ARM_ERRATA_754322
  1137. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1138. depends on CPU_V7
  1139. help
  1140. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1141. r3p*) erratum. A speculative memory access may cause a page table walk
  1142. which starts prior to an ASID switch but completes afterwards. This
  1143. can populate the micro-TLB with a stale entry which may be hit with
  1144. the new ASID. This workaround places two dsb instructions in the mm
  1145. switching code so that no page table walks can cross the ASID switch.
  1146. config ARM_ERRATA_754327
  1147. bool "ARM errata: no automatic Store Buffer drain"
  1148. depends on CPU_V7 && SMP
  1149. help
  1150. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1151. r2p0) erratum. The Store Buffer does not have any automatic draining
  1152. mechanism and therefore a livelock may occur if an external agent
  1153. continuously polls a memory location waiting to observe an update.
  1154. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1155. written polling loops from denying visibility of updates to memory.
  1156. config ARM_ERRATA_364296
  1157. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1158. depends on CPU_V6 && !SMP
  1159. help
  1160. This options enables the workaround for the 364296 ARM1136
  1161. r0p2 erratum (possible cache data corruption with
  1162. hit-under-miss enabled). It sets the undocumented bit 31 in
  1163. the auxiliary control register and the FI bit in the control
  1164. register, thus disabling hit-under-miss without putting the
  1165. processor into full low interrupt latency mode. ARM11MPCore
  1166. is not affected.
  1167. config ARM_ERRATA_764369
  1168. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1169. depends on CPU_V7 && SMP
  1170. help
  1171. This option enables the workaround for erratum 764369
  1172. affecting Cortex-A9 MPCore with two or more processors (all
  1173. current revisions). Under certain timing circumstances, a data
  1174. cache line maintenance operation by MVA targeting an Inner
  1175. Shareable memory region may fail to proceed up to either the
  1176. Point of Coherency or to the Point of Unification of the
  1177. system. This workaround adds a DSB instruction before the
  1178. relevant cache maintenance functions and sets a specific bit
  1179. in the diagnostic control register of the SCU.
  1180. config PL310_ERRATA_769419
  1181. bool "PL310 errata: no automatic Store Buffer drain"
  1182. depends on CACHE_L2X0
  1183. help
  1184. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1185. not automatically drain. This can cause normal, non-cacheable
  1186. writes to be retained when the memory system is idle, leading
  1187. to suboptimal I/O performance for drivers using coherent DMA.
  1188. This option adds a write barrier to the cpu_idle loop so that,
  1189. on systems with an outer cache, the store buffer is drained
  1190. explicitly.
  1191. endmenu
  1192. source "arch/arm/common/Kconfig"
  1193. menu "Bus support"
  1194. config ARM_AMBA
  1195. bool
  1196. config ISA
  1197. bool
  1198. help
  1199. Find out whether you have ISA slots on your motherboard. ISA is the
  1200. name of a bus system, i.e. the way the CPU talks to the other stuff
  1201. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1202. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1203. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1204. # Select ISA DMA controller support
  1205. config ISA_DMA
  1206. bool
  1207. select ISA_DMA_API
  1208. # Select ISA DMA interface
  1209. config ISA_DMA_API
  1210. bool
  1211. config PCI
  1212. bool "PCI support" if MIGHT_HAVE_PCI
  1213. help
  1214. Find out whether you have a PCI motherboard. PCI is the name of a
  1215. bus system, i.e. the way the CPU talks to the other stuff inside
  1216. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1217. VESA. If you have PCI, say Y, otherwise N.
  1218. config PCI_DOMAINS
  1219. bool
  1220. depends on PCI
  1221. config PCI_NANOENGINE
  1222. bool "BSE nanoEngine PCI support"
  1223. depends on SA1100_NANOENGINE
  1224. help
  1225. Enable PCI on the BSE nanoEngine board.
  1226. config PCI_SYSCALL
  1227. def_bool PCI
  1228. # Select the host bridge type
  1229. config PCI_HOST_VIA82C505
  1230. bool
  1231. depends on PCI && ARCH_SHARK
  1232. default y
  1233. config PCI_HOST_ITE8152
  1234. bool
  1235. depends on PCI && MACH_ARMCORE
  1236. default y
  1237. select DMABOUNCE
  1238. source "drivers/pci/Kconfig"
  1239. source "drivers/pcmcia/Kconfig"
  1240. endmenu
  1241. menu "Kernel Features"
  1242. source "kernel/time/Kconfig"
  1243. config HAVE_SMP
  1244. bool
  1245. help
  1246. This option should be selected by machines which have an SMP-
  1247. capable CPU.
  1248. The only effect of this option is to make the SMP-related
  1249. options available to the user for configuration.
  1250. config SMP
  1251. bool "Symmetric Multi-Processing"
  1252. depends on CPU_V6K || CPU_V7
  1253. depends on GENERIC_CLOCKEVENTS
  1254. depends on HAVE_SMP
  1255. depends on MMU
  1256. select USE_GENERIC_SMP_HELPERS
  1257. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1258. help
  1259. This enables support for systems with more than one CPU. If you have
  1260. a system with only one CPU, like most personal computers, say N. If
  1261. you have a system with more than one CPU, say Y.
  1262. If you say N here, the kernel will run on single and multiprocessor
  1263. machines, but will use only one CPU of a multiprocessor machine. If
  1264. you say Y here, the kernel will run on many, but not all, single
  1265. processor machines. On a single processor machine, the kernel will
  1266. run faster if you say N here.
  1267. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1268. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1269. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1270. If you don't know what to do here, say N.
  1271. config SMP_ON_UP
  1272. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1273. depends on EXPERIMENTAL
  1274. depends on SMP && !XIP_KERNEL
  1275. default y
  1276. help
  1277. SMP kernels contain instructions which fail on non-SMP processors.
  1278. Enabling this option allows the kernel to modify itself to make
  1279. these instructions safe. Disabling it allows about 1K of space
  1280. savings.
  1281. If you don't know what to do here, say Y.
  1282. config ARM_CPU_TOPOLOGY
  1283. bool "Support cpu topology definition"
  1284. depends on SMP && CPU_V7
  1285. default y
  1286. help
  1287. Support ARM cpu topology definition. The MPIDR register defines
  1288. affinity between processors which is then used to describe the cpu
  1289. topology of an ARM System.
  1290. config SCHED_MC
  1291. bool "Multi-core scheduler support"
  1292. depends on ARM_CPU_TOPOLOGY
  1293. help
  1294. Multi-core scheduler support improves the CPU scheduler's decision
  1295. making when dealing with multi-core CPU chips at a cost of slightly
  1296. increased overhead in some places. If unsure say N here.
  1297. config SCHED_SMT
  1298. bool "SMT scheduler support"
  1299. depends on ARM_CPU_TOPOLOGY
  1300. help
  1301. Improves the CPU scheduler's decision making when dealing with
  1302. MultiThreading at a cost of slightly increased overhead in some
  1303. places. If unsure say N here.
  1304. config HAVE_ARM_SCU
  1305. bool
  1306. help
  1307. This option enables support for the ARM system coherency unit
  1308. config HAVE_ARM_TWD
  1309. bool
  1310. depends on SMP
  1311. select TICK_ONESHOT
  1312. help
  1313. This options enables support for the ARM timer and watchdog unit
  1314. choice
  1315. prompt "Memory split"
  1316. default VMSPLIT_3G
  1317. help
  1318. Select the desired split between kernel and user memory.
  1319. If you are not absolutely sure what you are doing, leave this
  1320. option alone!
  1321. config VMSPLIT_3G
  1322. bool "3G/1G user/kernel split"
  1323. config VMSPLIT_2G
  1324. bool "2G/2G user/kernel split"
  1325. config VMSPLIT_1G
  1326. bool "1G/3G user/kernel split"
  1327. endchoice
  1328. config PAGE_OFFSET
  1329. hex
  1330. default 0x40000000 if VMSPLIT_1G
  1331. default 0x80000000 if VMSPLIT_2G
  1332. default 0xC0000000
  1333. config NR_CPUS
  1334. int "Maximum number of CPUs (2-32)"
  1335. range 2 32
  1336. depends on SMP
  1337. default "4"
  1338. config HOTPLUG_CPU
  1339. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1340. depends on SMP && HOTPLUG && EXPERIMENTAL
  1341. help
  1342. Say Y here to experiment with turning CPUs off and on. CPUs
  1343. can be controlled through /sys/devices/system/cpu.
  1344. config LOCAL_TIMERS
  1345. bool "Use local timer interrupts"
  1346. depends on SMP
  1347. default y
  1348. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1349. help
  1350. Enable support for local timers on SMP platforms, rather then the
  1351. legacy IPI broadcast method. Local timers allows the system
  1352. accounting to be spread across the timer interval, preventing a
  1353. "thundering herd" at every timer tick.
  1354. config ARCH_NR_GPIO
  1355. int
  1356. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1357. default 355 if ARCH_U8500
  1358. default 264 if MACH_H4700
  1359. default 0
  1360. help
  1361. Maximum number of GPIOs in the system.
  1362. If unsure, leave the default value.
  1363. source kernel/Kconfig.preempt
  1364. config HZ
  1365. int
  1366. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1367. ARCH_S5PV210 || ARCH_EXYNOS4
  1368. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1369. default AT91_TIMER_HZ if ARCH_AT91
  1370. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1371. default 100
  1372. config THUMB2_KERNEL
  1373. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1374. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1375. select AEABI
  1376. select ARM_ASM_UNIFIED
  1377. select ARM_UNWIND
  1378. help
  1379. By enabling this option, the kernel will be compiled in
  1380. Thumb-2 mode. A compiler/assembler that understand the unified
  1381. ARM-Thumb syntax is needed.
  1382. If unsure, say N.
  1383. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1384. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1385. depends on THUMB2_KERNEL && MODULES
  1386. default y
  1387. help
  1388. Various binutils versions can resolve Thumb-2 branches to
  1389. locally-defined, preemptible global symbols as short-range "b.n"
  1390. branch instructions.
  1391. This is a problem, because there's no guarantee the final
  1392. destination of the symbol, or any candidate locations for a
  1393. trampoline, are within range of the branch. For this reason, the
  1394. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1395. relocation in modules at all, and it makes little sense to add
  1396. support.
  1397. The symptom is that the kernel fails with an "unsupported
  1398. relocation" error when loading some modules.
  1399. Until fixed tools are available, passing
  1400. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1401. code which hits this problem, at the cost of a bit of extra runtime
  1402. stack usage in some cases.
  1403. The problem is described in more detail at:
  1404. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1405. Only Thumb-2 kernels are affected.
  1406. Unless you are sure your tools don't have this problem, say Y.
  1407. config ARM_ASM_UNIFIED
  1408. bool
  1409. config AEABI
  1410. bool "Use the ARM EABI to compile the kernel"
  1411. help
  1412. This option allows for the kernel to be compiled using the latest
  1413. ARM ABI (aka EABI). This is only useful if you are using a user
  1414. space environment that is also compiled with EABI.
  1415. Since there are major incompatibilities between the legacy ABI and
  1416. EABI, especially with regard to structure member alignment, this
  1417. option also changes the kernel syscall calling convention to
  1418. disambiguate both ABIs and allow for backward compatibility support
  1419. (selected with CONFIG_OABI_COMPAT).
  1420. To use this you need GCC version 4.0.0 or later.
  1421. config OABI_COMPAT
  1422. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1423. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1424. default y
  1425. help
  1426. This option preserves the old syscall interface along with the
  1427. new (ARM EABI) one. It also provides a compatibility layer to
  1428. intercept syscalls that have structure arguments which layout
  1429. in memory differs between the legacy ABI and the new ARM EABI
  1430. (only for non "thumb" binaries). This option adds a tiny
  1431. overhead to all syscalls and produces a slightly larger kernel.
  1432. If you know you'll be using only pure EABI user space then you
  1433. can say N here. If this option is not selected and you attempt
  1434. to execute a legacy ABI binary then the result will be
  1435. UNPREDICTABLE (in fact it can be predicted that it won't work
  1436. at all). If in doubt say Y.
  1437. config ARCH_HAS_HOLES_MEMORYMODEL
  1438. bool
  1439. config ARCH_SPARSEMEM_ENABLE
  1440. bool
  1441. config ARCH_SPARSEMEM_DEFAULT
  1442. def_bool ARCH_SPARSEMEM_ENABLE
  1443. config ARCH_SELECT_MEMORY_MODEL
  1444. def_bool ARCH_SPARSEMEM_ENABLE
  1445. config HAVE_ARCH_PFN_VALID
  1446. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1447. config HIGHMEM
  1448. bool "High Memory Support"
  1449. depends on MMU
  1450. help
  1451. The address space of ARM processors is only 4 Gigabytes large
  1452. and it has to accommodate user address space, kernel address
  1453. space as well as some memory mapped IO. That means that, if you
  1454. have a large amount of physical memory and/or IO, not all of the
  1455. memory can be "permanently mapped" by the kernel. The physical
  1456. memory that is not permanently mapped is called "high memory".
  1457. Depending on the selected kernel/user memory split, minimum
  1458. vmalloc space and actual amount of RAM, you may not need this
  1459. option which should result in a slightly faster kernel.
  1460. If unsure, say n.
  1461. config HIGHPTE
  1462. bool "Allocate 2nd-level pagetables from highmem"
  1463. depends on HIGHMEM
  1464. config HW_PERF_EVENTS
  1465. bool "Enable hardware performance counter support for perf events"
  1466. depends on PERF_EVENTS && CPU_HAS_PMU
  1467. default y
  1468. help
  1469. Enable hardware performance counter support for perf events. If
  1470. disabled, perf events will use software events only.
  1471. source "mm/Kconfig"
  1472. config FORCE_MAX_ZONEORDER
  1473. int "Maximum zone order" if ARCH_SHMOBILE
  1474. range 11 64 if ARCH_SHMOBILE
  1475. default "9" if SA1111
  1476. default "11"
  1477. help
  1478. The kernel memory allocator divides physically contiguous memory
  1479. blocks into "zones", where each zone is a power of two number of
  1480. pages. This option selects the largest power of two that the kernel
  1481. keeps in the memory allocator. If you need to allocate very large
  1482. blocks of physically contiguous memory, then you may need to
  1483. increase this value.
  1484. This config option is actually maximum order plus one. For example,
  1485. a value of 11 means that the largest free memory block is 2^10 pages.
  1486. config LEDS
  1487. bool "Timer and CPU usage LEDs"
  1488. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1489. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1490. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1491. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1492. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1493. ARCH_AT91 || ARCH_DAVINCI || \
  1494. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1495. help
  1496. If you say Y here, the LEDs on your machine will be used
  1497. to provide useful information about your current system status.
  1498. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1499. be able to select which LEDs are active using the options below. If
  1500. you are compiling a kernel for the EBSA-110 or the LART however, the
  1501. red LED will simply flash regularly to indicate that the system is
  1502. still functional. It is safe to say Y here if you have a CATS
  1503. system, but the driver will do nothing.
  1504. config LEDS_TIMER
  1505. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1506. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1507. || MACH_OMAP_PERSEUS2
  1508. depends on LEDS
  1509. depends on !GENERIC_CLOCKEVENTS
  1510. default y if ARCH_EBSA110
  1511. help
  1512. If you say Y here, one of the system LEDs (the green one on the
  1513. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1514. will flash regularly to indicate that the system is still
  1515. operational. This is mainly useful to kernel hackers who are
  1516. debugging unstable kernels.
  1517. The LART uses the same LED for both Timer LED and CPU usage LED
  1518. functions. You may choose to use both, but the Timer LED function
  1519. will overrule the CPU usage LED.
  1520. config LEDS_CPU
  1521. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1522. !ARCH_OMAP) \
  1523. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1524. || MACH_OMAP_PERSEUS2
  1525. depends on LEDS
  1526. help
  1527. If you say Y here, the red LED will be used to give a good real
  1528. time indication of CPU usage, by lighting whenever the idle task
  1529. is not currently executing.
  1530. The LART uses the same LED for both Timer LED and CPU usage LED
  1531. functions. You may choose to use both, but the Timer LED function
  1532. will overrule the CPU usage LED.
  1533. config ALIGNMENT_TRAP
  1534. bool
  1535. depends on CPU_CP15_MMU
  1536. default y if !ARCH_EBSA110
  1537. select HAVE_PROC_CPU if PROC_FS
  1538. help
  1539. ARM processors cannot fetch/store information which is not
  1540. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1541. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1542. fetch/store instructions will be emulated in software if you say
  1543. here, which has a severe performance impact. This is necessary for
  1544. correct operation of some network protocols. With an IP-only
  1545. configuration it is safe to say N, otherwise say Y.
  1546. config UACCESS_WITH_MEMCPY
  1547. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1548. depends on MMU && EXPERIMENTAL
  1549. default y if CPU_FEROCEON
  1550. help
  1551. Implement faster copy_to_user and clear_user methods for CPU
  1552. cores where a 8-word STM instruction give significantly higher
  1553. memory write throughput than a sequence of individual 32bit stores.
  1554. A possible side effect is a slight increase in scheduling latency
  1555. between threads sharing the same address space if they invoke
  1556. such copy operations with large buffers.
  1557. However, if the CPU data cache is using a write-allocate mode,
  1558. this option is unlikely to provide any performance gain.
  1559. config SECCOMP
  1560. bool
  1561. prompt "Enable seccomp to safely compute untrusted bytecode"
  1562. ---help---
  1563. This kernel feature is useful for number crunching applications
  1564. that may need to compute untrusted bytecode during their
  1565. execution. By using pipes or other transports made available to
  1566. the process as file descriptors supporting the read/write
  1567. syscalls, it's possible to isolate those applications in
  1568. their own address space using seccomp. Once seccomp is
  1569. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1570. and the task is only allowed to execute a few safe syscalls
  1571. defined by each seccomp mode.
  1572. config CC_STACKPROTECTOR
  1573. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1574. depends on EXPERIMENTAL
  1575. help
  1576. This option turns on the -fstack-protector GCC feature. This
  1577. feature puts, at the beginning of functions, a canary value on
  1578. the stack just before the return address, and validates
  1579. the value just before actually returning. Stack based buffer
  1580. overflows (that need to overwrite this return address) now also
  1581. overwrite the canary, which gets detected and the attack is then
  1582. neutralized via a kernel panic.
  1583. This feature requires gcc version 4.2 or above.
  1584. config DEPRECATED_PARAM_STRUCT
  1585. bool "Provide old way to pass kernel parameters"
  1586. help
  1587. This was deprecated in 2001 and announced to live on for 5 years.
  1588. Some old boot loaders still use this way.
  1589. endmenu
  1590. menu "Boot options"
  1591. config USE_OF
  1592. bool "Flattened Device Tree support"
  1593. select OF
  1594. select OF_EARLY_FLATTREE
  1595. select IRQ_DOMAIN
  1596. help
  1597. Include support for flattened device tree machine descriptions.
  1598. # Compressed boot loader in ROM. Yes, we really want to ask about
  1599. # TEXT and BSS so we preserve their values in the config files.
  1600. config ZBOOT_ROM_TEXT
  1601. hex "Compressed ROM boot loader base address"
  1602. default "0"
  1603. help
  1604. The physical address at which the ROM-able zImage is to be
  1605. placed in the target. Platforms which normally make use of
  1606. ROM-able zImage formats normally set this to a suitable
  1607. value in their defconfig file.
  1608. If ZBOOT_ROM is not enabled, this has no effect.
  1609. config ZBOOT_ROM_BSS
  1610. hex "Compressed ROM boot loader BSS address"
  1611. default "0"
  1612. help
  1613. The base address of an area of read/write memory in the target
  1614. for the ROM-able zImage which must be available while the
  1615. decompressor is running. It must be large enough to hold the
  1616. entire decompressed kernel plus an additional 128 KiB.
  1617. Platforms which normally make use of ROM-able zImage formats
  1618. normally set this to a suitable value in their defconfig file.
  1619. If ZBOOT_ROM is not enabled, this has no effect.
  1620. config ZBOOT_ROM
  1621. bool "Compressed boot loader in ROM/flash"
  1622. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1623. help
  1624. Say Y here if you intend to execute your compressed kernel image
  1625. (zImage) directly from ROM or flash. If unsure, say N.
  1626. choice
  1627. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1628. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1629. default ZBOOT_ROM_NONE
  1630. help
  1631. Include experimental SD/MMC loading code in the ROM-able zImage.
  1632. With this enabled it is possible to write the the ROM-able zImage
  1633. kernel image to an MMC or SD card and boot the kernel straight
  1634. from the reset vector. At reset the processor Mask ROM will load
  1635. the first part of the the ROM-able zImage which in turn loads the
  1636. rest the kernel image to RAM.
  1637. config ZBOOT_ROM_NONE
  1638. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1639. help
  1640. Do not load image from SD or MMC
  1641. config ZBOOT_ROM_MMCIF
  1642. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1643. help
  1644. Load image from MMCIF hardware block.
  1645. config ZBOOT_ROM_SH_MOBILE_SDHI
  1646. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1647. help
  1648. Load image from SDHI hardware block
  1649. endchoice
  1650. config ARM_APPENDED_DTB
  1651. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1652. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1653. help
  1654. With this option, the boot code will look for a device tree binary
  1655. (DTB) appended to zImage
  1656. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1657. This is meant as a backward compatibility convenience for those
  1658. systems with a bootloader that can't be upgraded to accommodate
  1659. the documented boot protocol using a device tree.
  1660. Beware that there is very little in terms of protection against
  1661. this option being confused by leftover garbage in memory that might
  1662. look like a DTB header after a reboot if no actual DTB is appended
  1663. to zImage. Do not leave this option active in a production kernel
  1664. if you don't intend to always append a DTB. Proper passing of the
  1665. location into r2 of a bootloader provided DTB is always preferable
  1666. to this option.
  1667. config ARM_ATAG_DTB_COMPAT
  1668. bool "Supplement the appended DTB with traditional ATAG information"
  1669. depends on ARM_APPENDED_DTB
  1670. help
  1671. Some old bootloaders can't be updated to a DTB capable one, yet
  1672. they provide ATAGs with memory configuration, the ramdisk address,
  1673. the kernel cmdline string, etc. Such information is dynamically
  1674. provided by the bootloader and can't always be stored in a static
  1675. DTB. To allow a device tree enabled kernel to be used with such
  1676. bootloaders, this option allows zImage to extract the information
  1677. from the ATAG list and store it at run time into the appended DTB.
  1678. config CMDLINE
  1679. string "Default kernel command string"
  1680. default ""
  1681. help
  1682. On some architectures (EBSA110 and CATS), there is currently no way
  1683. for the boot loader to pass arguments to the kernel. For these
  1684. architectures, you should supply some command-line options at build
  1685. time by entering them here. As a minimum, you should specify the
  1686. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1687. choice
  1688. prompt "Kernel command line type" if CMDLINE != ""
  1689. default CMDLINE_FROM_BOOTLOADER
  1690. config CMDLINE_FROM_BOOTLOADER
  1691. bool "Use bootloader kernel arguments if available"
  1692. help
  1693. Uses the command-line options passed by the boot loader. If
  1694. the boot loader doesn't provide any, the default kernel command
  1695. string provided in CMDLINE will be used.
  1696. config CMDLINE_EXTEND
  1697. bool "Extend bootloader kernel arguments"
  1698. help
  1699. The command-line arguments provided by the boot loader will be
  1700. appended to the default kernel command string.
  1701. config CMDLINE_FORCE
  1702. bool "Always use the default kernel command string"
  1703. help
  1704. Always use the default kernel command string, even if the boot
  1705. loader passes other arguments to the kernel.
  1706. This is useful if you cannot or don't want to change the
  1707. command-line options your boot loader passes to the kernel.
  1708. endchoice
  1709. config XIP_KERNEL
  1710. bool "Kernel Execute-In-Place from ROM"
  1711. depends on !ZBOOT_ROM && !ARM_LPAE
  1712. help
  1713. Execute-In-Place allows the kernel to run from non-volatile storage
  1714. directly addressable by the CPU, such as NOR flash. This saves RAM
  1715. space since the text section of the kernel is not loaded from flash
  1716. to RAM. Read-write sections, such as the data section and stack,
  1717. are still copied to RAM. The XIP kernel is not compressed since
  1718. it has to run directly from flash, so it will take more space to
  1719. store it. The flash address used to link the kernel object files,
  1720. and for storing it, is configuration dependent. Therefore, if you
  1721. say Y here, you must know the proper physical address where to
  1722. store the kernel image depending on your own flash memory usage.
  1723. Also note that the make target becomes "make xipImage" rather than
  1724. "make zImage" or "make Image". The final kernel binary to put in
  1725. ROM memory will be arch/arm/boot/xipImage.
  1726. If unsure, say N.
  1727. config XIP_PHYS_ADDR
  1728. hex "XIP Kernel Physical Location"
  1729. depends on XIP_KERNEL
  1730. default "0x00080000"
  1731. help
  1732. This is the physical address in your flash memory the kernel will
  1733. be linked for and stored to. This address is dependent on your
  1734. own flash usage.
  1735. config KEXEC
  1736. bool "Kexec system call (EXPERIMENTAL)"
  1737. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1738. help
  1739. kexec is a system call that implements the ability to shutdown your
  1740. current kernel, and to start another kernel. It is like a reboot
  1741. but it is independent of the system firmware. And like a reboot
  1742. you can start any kernel with it, not just Linux.
  1743. It is an ongoing process to be certain the hardware in a machine
  1744. is properly shutdown, so do not be surprised if this code does not
  1745. initially work for you. It may help to enable device hotplugging
  1746. support.
  1747. config ATAGS_PROC
  1748. bool "Export atags in procfs"
  1749. depends on KEXEC
  1750. default y
  1751. help
  1752. Should the atags used to boot the kernel be exported in an "atags"
  1753. file in procfs. Useful with kexec.
  1754. config CRASH_DUMP
  1755. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1756. depends on EXPERIMENTAL
  1757. help
  1758. Generate crash dump after being started by kexec. This should
  1759. be normally only set in special crash dump kernels which are
  1760. loaded in the main kernel with kexec-tools into a specially
  1761. reserved region and then later executed after a crash by
  1762. kdump/kexec. The crash dump kernel must be compiled to a
  1763. memory address not used by the main kernel
  1764. For more details see Documentation/kdump/kdump.txt
  1765. config AUTO_ZRELADDR
  1766. bool "Auto calculation of the decompressed kernel image address"
  1767. depends on !ZBOOT_ROM && !ARCH_U300
  1768. help
  1769. ZRELADDR is the physical address where the decompressed kernel
  1770. image will be placed. If AUTO_ZRELADDR is selected, the address
  1771. will be determined at run-time by masking the current IP with
  1772. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1773. from start of memory.
  1774. endmenu
  1775. menu "CPU Power Management"
  1776. if ARCH_HAS_CPUFREQ
  1777. source "drivers/cpufreq/Kconfig"
  1778. config CPU_FREQ_IMX
  1779. tristate "CPUfreq driver for i.MX CPUs"
  1780. depends on ARCH_MXC && CPU_FREQ
  1781. help
  1782. This enables the CPUfreq driver for i.MX CPUs.
  1783. config CPU_FREQ_SA1100
  1784. bool
  1785. config CPU_FREQ_SA1110
  1786. bool
  1787. config CPU_FREQ_INTEGRATOR
  1788. tristate "CPUfreq driver for ARM Integrator CPUs"
  1789. depends on ARCH_INTEGRATOR && CPU_FREQ
  1790. default y
  1791. help
  1792. This enables the CPUfreq driver for ARM Integrator CPUs.
  1793. For details, take a look at <file:Documentation/cpu-freq>.
  1794. If in doubt, say Y.
  1795. config CPU_FREQ_PXA
  1796. bool
  1797. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1798. default y
  1799. select CPU_FREQ_TABLE
  1800. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1801. config CPU_FREQ_S3C
  1802. bool
  1803. help
  1804. Internal configuration node for common cpufreq on Samsung SoC
  1805. config CPU_FREQ_S3C24XX
  1806. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1807. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1808. select CPU_FREQ_S3C
  1809. help
  1810. This enables the CPUfreq driver for the Samsung S3C24XX family
  1811. of CPUs.
  1812. For details, take a look at <file:Documentation/cpu-freq>.
  1813. If in doubt, say N.
  1814. config CPU_FREQ_S3C24XX_PLL
  1815. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1816. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1817. help
  1818. Compile in support for changing the PLL frequency from the
  1819. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1820. after a frequency change, so by default it is not enabled.
  1821. This also means that the PLL tables for the selected CPU(s) will
  1822. be built which may increase the size of the kernel image.
  1823. config CPU_FREQ_S3C24XX_DEBUG
  1824. bool "Debug CPUfreq Samsung driver core"
  1825. depends on CPU_FREQ_S3C24XX
  1826. help
  1827. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1828. config CPU_FREQ_S3C24XX_IODEBUG
  1829. bool "Debug CPUfreq Samsung driver IO timing"
  1830. depends on CPU_FREQ_S3C24XX
  1831. help
  1832. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1833. config CPU_FREQ_S3C24XX_DEBUGFS
  1834. bool "Export debugfs for CPUFreq"
  1835. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1836. help
  1837. Export status information via debugfs.
  1838. endif
  1839. source "drivers/cpuidle/Kconfig"
  1840. endmenu
  1841. menu "Floating point emulation"
  1842. comment "At least one emulation must be selected"
  1843. config FPE_NWFPE
  1844. bool "NWFPE math emulation"
  1845. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1846. ---help---
  1847. Say Y to include the NWFPE floating point emulator in the kernel.
  1848. This is necessary to run most binaries. Linux does not currently
  1849. support floating point hardware so you need to say Y here even if
  1850. your machine has an FPA or floating point co-processor podule.
  1851. You may say N here if you are going to load the Acorn FPEmulator
  1852. early in the bootup.
  1853. config FPE_NWFPE_XP
  1854. bool "Support extended precision"
  1855. depends on FPE_NWFPE
  1856. help
  1857. Say Y to include 80-bit support in the kernel floating-point
  1858. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1859. Note that gcc does not generate 80-bit operations by default,
  1860. so in most cases this option only enlarges the size of the
  1861. floating point emulator without any good reason.
  1862. You almost surely want to say N here.
  1863. config FPE_FASTFPE
  1864. bool "FastFPE math emulation (EXPERIMENTAL)"
  1865. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1866. ---help---
  1867. Say Y here to include the FAST floating point emulator in the kernel.
  1868. This is an experimental much faster emulator which now also has full
  1869. precision for the mantissa. It does not support any exceptions.
  1870. It is very simple, and approximately 3-6 times faster than NWFPE.
  1871. It should be sufficient for most programs. It may be not suitable
  1872. for scientific calculations, but you have to check this for yourself.
  1873. If you do not feel you need a faster FP emulation you should better
  1874. choose NWFPE.
  1875. config VFP
  1876. bool "VFP-format floating point maths"
  1877. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1878. help
  1879. Say Y to include VFP support code in the kernel. This is needed
  1880. if your hardware includes a VFP unit.
  1881. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1882. release notes and additional status information.
  1883. Say N if your target does not have VFP hardware.
  1884. config VFPv3
  1885. bool
  1886. depends on VFP
  1887. default y if CPU_V7
  1888. config NEON
  1889. bool "Advanced SIMD (NEON) Extension support"
  1890. depends on VFPv3 && CPU_V7
  1891. help
  1892. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1893. Extension.
  1894. endmenu
  1895. menu "Userspace binary formats"
  1896. source "fs/Kconfig.binfmt"
  1897. config ARTHUR
  1898. tristate "RISC OS personality"
  1899. depends on !AEABI
  1900. help
  1901. Say Y here to include the kernel code necessary if you want to run
  1902. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1903. experimental; if this sounds frightening, say N and sleep in peace.
  1904. You can also say M here to compile this support as a module (which
  1905. will be called arthur).
  1906. endmenu
  1907. menu "Power management options"
  1908. source "kernel/power/Kconfig"
  1909. config ARCH_SUSPEND_POSSIBLE
  1910. depends on !ARCH_S5PC100
  1911. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1912. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1913. def_bool y
  1914. config ARM_CPU_SUSPEND
  1915. def_bool PM_SLEEP
  1916. endmenu
  1917. source "net/Kconfig"
  1918. source "drivers/Kconfig"
  1919. source "fs/Kconfig"
  1920. source "arch/arm/Kconfig.debug"
  1921. source "security/Kconfig"
  1922. source "crypto/Kconfig"
  1923. source "lib/Kconfig"