hda_intel.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  53. static char *model[SNDRV_CARDS];
  54. static int position_fix[SNDRV_CARDS];
  55. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  56. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int single_cmd;
  58. static int enable_msi;
  59. module_param_array(index, int, NULL, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  61. module_param_array(id, charp, NULL, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  63. module_param_array(enable, bool, NULL, 0444);
  64. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  65. module_param_array(model, charp, NULL, 0444);
  66. MODULE_PARM_DESC(model, "Use the given board model.");
  67. module_param_array(position_fix, int, NULL, 0444);
  68. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  69. "(0 = auto, 1 = none, 2 = POSBUF).");
  70. module_param_array(bdl_pos_adj, int, NULL, 0644);
  71. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  72. module_param_array(probe_mask, int, NULL, 0444);
  73. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  74. module_param(single_cmd, bool, 0444);
  75. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  76. "(for debugging only).");
  77. module_param(enable_msi, int, 0444);
  78. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  79. #ifdef CONFIG_SND_HDA_POWER_SAVE
  80. /* power_save option is defined in hda_codec.c */
  81. /* reset the HD-audio controller in power save mode.
  82. * this may give more power-saving, but will take longer time to
  83. * wake up.
  84. */
  85. static int power_save_controller = 1;
  86. module_param(power_save_controller, bool, 0644);
  87. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  88. #endif
  89. MODULE_LICENSE("GPL");
  90. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  91. "{Intel, ICH6M},"
  92. "{Intel, ICH7},"
  93. "{Intel, ESB2},"
  94. "{Intel, ICH8},"
  95. "{Intel, ICH9},"
  96. "{Intel, ICH10},"
  97. "{Intel, PCH},"
  98. "{Intel, SCH},"
  99. "{ATI, SB450},"
  100. "{ATI, SB600},"
  101. "{ATI, RS600},"
  102. "{ATI, RS690},"
  103. "{ATI, RS780},"
  104. "{ATI, R600},"
  105. "{ATI, RV630},"
  106. "{ATI, RV610},"
  107. "{ATI, RV670},"
  108. "{ATI, RV635},"
  109. "{ATI, RV620},"
  110. "{ATI, RV770},"
  111. "{VIA, VT8251},"
  112. "{VIA, VT8237A},"
  113. "{SiS, SIS966},"
  114. "{ULI, M5461}}");
  115. MODULE_DESCRIPTION("Intel HDA driver");
  116. #define SFX "hda-intel: "
  117. /*
  118. * registers
  119. */
  120. #define ICH6_REG_GCAP 0x00
  121. #define ICH6_REG_VMIN 0x02
  122. #define ICH6_REG_VMAJ 0x03
  123. #define ICH6_REG_OUTPAY 0x04
  124. #define ICH6_REG_INPAY 0x06
  125. #define ICH6_REG_GCTL 0x08
  126. #define ICH6_REG_WAKEEN 0x0c
  127. #define ICH6_REG_STATESTS 0x0e
  128. #define ICH6_REG_GSTS 0x10
  129. #define ICH6_REG_INTCTL 0x20
  130. #define ICH6_REG_INTSTS 0x24
  131. #define ICH6_REG_WALCLK 0x30
  132. #define ICH6_REG_SYNC 0x34
  133. #define ICH6_REG_CORBLBASE 0x40
  134. #define ICH6_REG_CORBUBASE 0x44
  135. #define ICH6_REG_CORBWP 0x48
  136. #define ICH6_REG_CORBRP 0x4A
  137. #define ICH6_REG_CORBCTL 0x4c
  138. #define ICH6_REG_CORBSTS 0x4d
  139. #define ICH6_REG_CORBSIZE 0x4e
  140. #define ICH6_REG_RIRBLBASE 0x50
  141. #define ICH6_REG_RIRBUBASE 0x54
  142. #define ICH6_REG_RIRBWP 0x58
  143. #define ICH6_REG_RINTCNT 0x5a
  144. #define ICH6_REG_RIRBCTL 0x5c
  145. #define ICH6_REG_RIRBSTS 0x5d
  146. #define ICH6_REG_RIRBSIZE 0x5e
  147. #define ICH6_REG_IC 0x60
  148. #define ICH6_REG_IR 0x64
  149. #define ICH6_REG_IRS 0x68
  150. #define ICH6_IRS_VALID (1<<1)
  151. #define ICH6_IRS_BUSY (1<<0)
  152. #define ICH6_REG_DPLBASE 0x70
  153. #define ICH6_REG_DPUBASE 0x74
  154. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  155. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  156. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  157. /* stream register offsets from stream base */
  158. #define ICH6_REG_SD_CTL 0x00
  159. #define ICH6_REG_SD_STS 0x03
  160. #define ICH6_REG_SD_LPIB 0x04
  161. #define ICH6_REG_SD_CBL 0x08
  162. #define ICH6_REG_SD_LVI 0x0c
  163. #define ICH6_REG_SD_FIFOW 0x0e
  164. #define ICH6_REG_SD_FIFOSIZE 0x10
  165. #define ICH6_REG_SD_FORMAT 0x12
  166. #define ICH6_REG_SD_BDLPL 0x18
  167. #define ICH6_REG_SD_BDLPU 0x1c
  168. /* PCI space */
  169. #define ICH6_PCIREG_TCSEL 0x44
  170. /*
  171. * other constants
  172. */
  173. /* max number of SDs */
  174. /* ICH, ATI and VIA have 4 playback and 4 capture */
  175. #define ICH6_NUM_CAPTURE 4
  176. #define ICH6_NUM_PLAYBACK 4
  177. /* ULI has 6 playback and 5 capture */
  178. #define ULI_NUM_CAPTURE 5
  179. #define ULI_NUM_PLAYBACK 6
  180. /* ATI HDMI has 1 playback and 0 capture */
  181. #define ATIHDMI_NUM_CAPTURE 0
  182. #define ATIHDMI_NUM_PLAYBACK 1
  183. /* TERA has 4 playback and 3 capture */
  184. #define TERA_NUM_CAPTURE 3
  185. #define TERA_NUM_PLAYBACK 4
  186. /* this number is statically defined for simplicity */
  187. #define MAX_AZX_DEV 16
  188. /* max number of fragments - we may use more if allocating more pages for BDL */
  189. #define BDL_SIZE 4096
  190. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  191. #define AZX_MAX_FRAG 32
  192. /* max buffer size - no h/w limit, you can increase as you like */
  193. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  194. /* max number of PCM devics per card */
  195. #define AZX_MAX_PCMS 8
  196. /* RIRB int mask: overrun[2], response[0] */
  197. #define RIRB_INT_RESPONSE 0x01
  198. #define RIRB_INT_OVERRUN 0x04
  199. #define RIRB_INT_MASK 0x05
  200. /* STATESTS int mask: SD2,SD1,SD0 */
  201. #define AZX_MAX_CODECS 3
  202. #define STATESTS_INT_MASK 0x07
  203. /* SD_CTL bits */
  204. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  205. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  206. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  207. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  208. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  209. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  210. #define SD_CTL_STREAM_TAG_SHIFT 20
  211. /* SD_CTL and SD_STS */
  212. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  213. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  214. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  215. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  216. SD_INT_COMPLETE)
  217. /* SD_STS */
  218. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  219. /* INTCTL and INTSTS */
  220. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  221. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  222. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  223. /* GCTL unsolicited response enable bit */
  224. #define ICH6_GCTL_UREN (1<<8)
  225. /* GCTL reset bit */
  226. #define ICH6_GCTL_RESET (1<<0)
  227. /* CORB/RIRB control, read/write pointer */
  228. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  229. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  230. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  231. /* below are so far hardcoded - should read registers in future */
  232. #define ICH6_MAX_CORB_ENTRIES 256
  233. #define ICH6_MAX_RIRB_ENTRIES 256
  234. /* position fix mode */
  235. enum {
  236. POS_FIX_AUTO,
  237. POS_FIX_LPIB,
  238. POS_FIX_POSBUF,
  239. };
  240. /* Defines for ATI HD Audio support in SB450 south bridge */
  241. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  242. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  243. /* Defines for Nvidia HDA support */
  244. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  245. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  246. /* Defines for Intel SCH HDA snoop control */
  247. #define INTEL_SCH_HDA_DEVC 0x78
  248. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  249. /*
  250. */
  251. struct azx_dev {
  252. struct snd_dma_buffer bdl; /* BDL buffer */
  253. u32 *posbuf; /* position buffer pointer */
  254. unsigned int bufsize; /* size of the play buffer in bytes */
  255. unsigned int period_bytes; /* size of the period in bytes */
  256. unsigned int frags; /* number for period in the play buffer */
  257. unsigned int fifo_size; /* FIFO size */
  258. void __iomem *sd_addr; /* stream descriptor pointer */
  259. u32 sd_int_sta_mask; /* stream int status mask */
  260. /* pcm support */
  261. struct snd_pcm_substream *substream; /* assigned substream,
  262. * set in PCM open
  263. */
  264. unsigned int format_val; /* format value to be set in the
  265. * controller and the codec
  266. */
  267. unsigned char stream_tag; /* assigned stream */
  268. unsigned char index; /* stream index */
  269. unsigned int opened :1;
  270. unsigned int running :1;
  271. unsigned int irq_pending :1;
  272. unsigned int irq_ignore :1;
  273. };
  274. /* CORB/RIRB */
  275. struct azx_rb {
  276. u32 *buf; /* CORB/RIRB buffer
  277. * Each CORB entry is 4byte, RIRB is 8byte
  278. */
  279. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  280. /* for RIRB */
  281. unsigned short rp, wp; /* read/write pointers */
  282. int cmds; /* number of pending requests */
  283. u32 res; /* last read value */
  284. };
  285. struct azx {
  286. struct snd_card *card;
  287. struct pci_dev *pci;
  288. int dev_index;
  289. /* chip type specific */
  290. int driver_type;
  291. int playback_streams;
  292. int playback_index_offset;
  293. int capture_streams;
  294. int capture_index_offset;
  295. int num_streams;
  296. /* pci resources */
  297. unsigned long addr;
  298. void __iomem *remap_addr;
  299. int irq;
  300. /* locks */
  301. spinlock_t reg_lock;
  302. struct mutex open_mutex;
  303. /* streams (x num_streams) */
  304. struct azx_dev *azx_dev;
  305. /* PCM */
  306. struct snd_pcm *pcm[AZX_MAX_PCMS];
  307. /* HD codec */
  308. unsigned short codec_mask;
  309. struct hda_bus *bus;
  310. /* CORB/RIRB */
  311. struct azx_rb corb;
  312. struct azx_rb rirb;
  313. /* CORB/RIRB and position buffers */
  314. struct snd_dma_buffer rb;
  315. struct snd_dma_buffer posbuf;
  316. /* flags */
  317. int position_fix;
  318. unsigned int running :1;
  319. unsigned int initialized :1;
  320. unsigned int single_cmd :1;
  321. unsigned int polling_mode :1;
  322. unsigned int msi :1;
  323. unsigned int irq_pending_warned :1;
  324. /* for debugging */
  325. unsigned int last_cmd; /* last issued command (to sync) */
  326. /* for pending irqs */
  327. struct work_struct irq_pending_work;
  328. };
  329. /* driver types */
  330. enum {
  331. AZX_DRIVER_ICH,
  332. AZX_DRIVER_SCH,
  333. AZX_DRIVER_ATI,
  334. AZX_DRIVER_ATIHDMI,
  335. AZX_DRIVER_VIA,
  336. AZX_DRIVER_SIS,
  337. AZX_DRIVER_ULI,
  338. AZX_DRIVER_NVIDIA,
  339. AZX_DRIVER_TERA,
  340. };
  341. static char *driver_short_names[] __devinitdata = {
  342. [AZX_DRIVER_ICH] = "HDA Intel",
  343. [AZX_DRIVER_SCH] = "HDA Intel MID",
  344. [AZX_DRIVER_ATI] = "HDA ATI SB",
  345. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  346. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  347. [AZX_DRIVER_SIS] = "HDA SIS966",
  348. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  349. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  350. [AZX_DRIVER_TERA] = "HDA Teradici",
  351. };
  352. /*
  353. * macros for easy use
  354. */
  355. #define azx_writel(chip,reg,value) \
  356. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  357. #define azx_readl(chip,reg) \
  358. readl((chip)->remap_addr + ICH6_REG_##reg)
  359. #define azx_writew(chip,reg,value) \
  360. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  361. #define azx_readw(chip,reg) \
  362. readw((chip)->remap_addr + ICH6_REG_##reg)
  363. #define azx_writeb(chip,reg,value) \
  364. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  365. #define azx_readb(chip,reg) \
  366. readb((chip)->remap_addr + ICH6_REG_##reg)
  367. #define azx_sd_writel(dev,reg,value) \
  368. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  369. #define azx_sd_readl(dev,reg) \
  370. readl((dev)->sd_addr + ICH6_REG_##reg)
  371. #define azx_sd_writew(dev,reg,value) \
  372. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  373. #define azx_sd_readw(dev,reg) \
  374. readw((dev)->sd_addr + ICH6_REG_##reg)
  375. #define azx_sd_writeb(dev,reg,value) \
  376. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  377. #define azx_sd_readb(dev,reg) \
  378. readb((dev)->sd_addr + ICH6_REG_##reg)
  379. /* for pcm support */
  380. #define get_azx_dev(substream) (substream->runtime->private_data)
  381. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  382. /*
  383. * Interface for HD codec
  384. */
  385. /*
  386. * CORB / RIRB interface
  387. */
  388. static int azx_alloc_cmd_io(struct azx *chip)
  389. {
  390. int err;
  391. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  392. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  393. snd_dma_pci_data(chip->pci),
  394. PAGE_SIZE, &chip->rb);
  395. if (err < 0) {
  396. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  397. return err;
  398. }
  399. return 0;
  400. }
  401. static void azx_init_cmd_io(struct azx *chip)
  402. {
  403. /* CORB set up */
  404. chip->corb.addr = chip->rb.addr;
  405. chip->corb.buf = (u32 *)chip->rb.area;
  406. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  407. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  408. /* set the corb size to 256 entries (ULI requires explicitly) */
  409. azx_writeb(chip, CORBSIZE, 0x02);
  410. /* set the corb write pointer to 0 */
  411. azx_writew(chip, CORBWP, 0);
  412. /* reset the corb hw read pointer */
  413. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  414. /* enable corb dma */
  415. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  416. /* RIRB set up */
  417. chip->rirb.addr = chip->rb.addr + 2048;
  418. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  419. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  420. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  421. /* set the rirb size to 256 entries (ULI requires explicitly) */
  422. azx_writeb(chip, RIRBSIZE, 0x02);
  423. /* reset the rirb hw write pointer */
  424. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  425. /* set N=1, get RIRB response interrupt for new entry */
  426. azx_writew(chip, RINTCNT, 1);
  427. /* enable rirb dma and response irq */
  428. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  429. chip->rirb.rp = chip->rirb.cmds = 0;
  430. }
  431. static void azx_free_cmd_io(struct azx *chip)
  432. {
  433. /* disable ringbuffer DMAs */
  434. azx_writeb(chip, RIRBCTL, 0);
  435. azx_writeb(chip, CORBCTL, 0);
  436. }
  437. /* send a command */
  438. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  439. {
  440. struct azx *chip = codec->bus->private_data;
  441. unsigned int wp;
  442. /* add command to corb */
  443. wp = azx_readb(chip, CORBWP);
  444. wp++;
  445. wp %= ICH6_MAX_CORB_ENTRIES;
  446. spin_lock_irq(&chip->reg_lock);
  447. chip->rirb.cmds++;
  448. chip->corb.buf[wp] = cpu_to_le32(val);
  449. azx_writel(chip, CORBWP, wp);
  450. spin_unlock_irq(&chip->reg_lock);
  451. return 0;
  452. }
  453. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  454. /* retrieve RIRB entry - called from interrupt handler */
  455. static void azx_update_rirb(struct azx *chip)
  456. {
  457. unsigned int rp, wp;
  458. u32 res, res_ex;
  459. wp = azx_readb(chip, RIRBWP);
  460. if (wp == chip->rirb.wp)
  461. return;
  462. chip->rirb.wp = wp;
  463. while (chip->rirb.rp != wp) {
  464. chip->rirb.rp++;
  465. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  466. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  467. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  468. res = le32_to_cpu(chip->rirb.buf[rp]);
  469. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  470. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  471. else if (chip->rirb.cmds) {
  472. chip->rirb.res = res;
  473. smp_wmb();
  474. chip->rirb.cmds--;
  475. }
  476. }
  477. }
  478. /* receive a response */
  479. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  480. {
  481. struct azx *chip = codec->bus->private_data;
  482. unsigned long timeout;
  483. again:
  484. timeout = jiffies + msecs_to_jiffies(1000);
  485. for (;;) {
  486. if (chip->polling_mode) {
  487. spin_lock_irq(&chip->reg_lock);
  488. azx_update_rirb(chip);
  489. spin_unlock_irq(&chip->reg_lock);
  490. }
  491. if (!chip->rirb.cmds) {
  492. smp_rmb();
  493. return chip->rirb.res; /* the last value */
  494. }
  495. if (time_after(jiffies, timeout))
  496. break;
  497. if (codec->bus->needs_damn_long_delay)
  498. msleep(2); /* temporary workaround */
  499. else {
  500. udelay(10);
  501. cond_resched();
  502. }
  503. }
  504. if (chip->msi) {
  505. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  506. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  507. free_irq(chip->irq, chip);
  508. chip->irq = -1;
  509. pci_disable_msi(chip->pci);
  510. chip->msi = 0;
  511. if (azx_acquire_irq(chip, 1) < 0)
  512. return -1;
  513. goto again;
  514. }
  515. if (!chip->polling_mode) {
  516. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  517. "switching to polling mode: last cmd=0x%08x\n",
  518. chip->last_cmd);
  519. chip->polling_mode = 1;
  520. goto again;
  521. }
  522. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  523. "switching to single_cmd mode: last cmd=0x%08x\n",
  524. chip->last_cmd);
  525. chip->rirb.rp = azx_readb(chip, RIRBWP);
  526. chip->rirb.cmds = 0;
  527. /* switch to single_cmd mode */
  528. chip->single_cmd = 1;
  529. azx_free_cmd_io(chip);
  530. return -1;
  531. }
  532. /*
  533. * Use the single immediate command instead of CORB/RIRB for simplicity
  534. *
  535. * Note: according to Intel, this is not preferred use. The command was
  536. * intended for the BIOS only, and may get confused with unsolicited
  537. * responses. So, we shouldn't use it for normal operation from the
  538. * driver.
  539. * I left the codes, however, for debugging/testing purposes.
  540. */
  541. /* send a command */
  542. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  543. {
  544. struct azx *chip = codec->bus->private_data;
  545. int timeout = 50;
  546. while (timeout--) {
  547. /* check ICB busy bit */
  548. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  549. /* Clear IRV valid bit */
  550. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  551. ICH6_IRS_VALID);
  552. azx_writel(chip, IC, val);
  553. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  554. ICH6_IRS_BUSY);
  555. return 0;
  556. }
  557. udelay(1);
  558. }
  559. if (printk_ratelimit())
  560. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  561. azx_readw(chip, IRS), val);
  562. return -EIO;
  563. }
  564. /* receive a response */
  565. static unsigned int azx_single_get_response(struct hda_codec *codec)
  566. {
  567. struct azx *chip = codec->bus->private_data;
  568. int timeout = 50;
  569. while (timeout--) {
  570. /* check IRV busy bit */
  571. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  572. return azx_readl(chip, IR);
  573. udelay(1);
  574. }
  575. if (printk_ratelimit())
  576. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  577. azx_readw(chip, IRS));
  578. return (unsigned int)-1;
  579. }
  580. /*
  581. * The below are the main callbacks from hda_codec.
  582. *
  583. * They are just the skeleton to call sub-callbacks according to the
  584. * current setting of chip->single_cmd.
  585. */
  586. /* send a command */
  587. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  588. int direct, unsigned int verb,
  589. unsigned int para)
  590. {
  591. struct azx *chip = codec->bus->private_data;
  592. u32 val;
  593. val = (u32)(codec->addr & 0x0f) << 28;
  594. val |= (u32)direct << 27;
  595. val |= (u32)nid << 20;
  596. val |= verb << 8;
  597. val |= para;
  598. chip->last_cmd = val;
  599. if (chip->single_cmd)
  600. return azx_single_send_cmd(codec, val);
  601. else
  602. return azx_corb_send_cmd(codec, val);
  603. }
  604. /* get a response */
  605. static unsigned int azx_get_response(struct hda_codec *codec)
  606. {
  607. struct azx *chip = codec->bus->private_data;
  608. if (chip->single_cmd)
  609. return azx_single_get_response(codec);
  610. else
  611. return azx_rirb_get_response(codec);
  612. }
  613. #ifdef CONFIG_SND_HDA_POWER_SAVE
  614. static void azx_power_notify(struct hda_codec *codec);
  615. #endif
  616. /* reset codec link */
  617. static int azx_reset(struct azx *chip)
  618. {
  619. int count;
  620. /* clear STATESTS */
  621. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  622. /* reset controller */
  623. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  624. count = 50;
  625. while (azx_readb(chip, GCTL) && --count)
  626. msleep(1);
  627. /* delay for >= 100us for codec PLL to settle per spec
  628. * Rev 0.9 section 5.5.1
  629. */
  630. msleep(1);
  631. /* Bring controller out of reset */
  632. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  633. count = 50;
  634. while (!azx_readb(chip, GCTL) && --count)
  635. msleep(1);
  636. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  637. msleep(1);
  638. /* check to see if controller is ready */
  639. if (!azx_readb(chip, GCTL)) {
  640. snd_printd("azx_reset: controller not ready!\n");
  641. return -EBUSY;
  642. }
  643. /* Accept unsolicited responses */
  644. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  645. /* detect codecs */
  646. if (!chip->codec_mask) {
  647. chip->codec_mask = azx_readw(chip, STATESTS);
  648. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  649. }
  650. return 0;
  651. }
  652. /*
  653. * Lowlevel interface
  654. */
  655. /* enable interrupts */
  656. static void azx_int_enable(struct azx *chip)
  657. {
  658. /* enable controller CIE and GIE */
  659. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  660. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  661. }
  662. /* disable interrupts */
  663. static void azx_int_disable(struct azx *chip)
  664. {
  665. int i;
  666. /* disable interrupts in stream descriptor */
  667. for (i = 0; i < chip->num_streams; i++) {
  668. struct azx_dev *azx_dev = &chip->azx_dev[i];
  669. azx_sd_writeb(azx_dev, SD_CTL,
  670. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  671. }
  672. /* disable SIE for all streams */
  673. azx_writeb(chip, INTCTL, 0);
  674. /* disable controller CIE and GIE */
  675. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  676. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  677. }
  678. /* clear interrupts */
  679. static void azx_int_clear(struct azx *chip)
  680. {
  681. int i;
  682. /* clear stream status */
  683. for (i = 0; i < chip->num_streams; i++) {
  684. struct azx_dev *azx_dev = &chip->azx_dev[i];
  685. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  686. }
  687. /* clear STATESTS */
  688. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  689. /* clear rirb status */
  690. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  691. /* clear int status */
  692. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  693. }
  694. /* start a stream */
  695. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  696. {
  697. /* enable SIE */
  698. azx_writeb(chip, INTCTL,
  699. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  700. /* set DMA start and interrupt mask */
  701. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  702. SD_CTL_DMA_START | SD_INT_MASK);
  703. }
  704. /* stop a stream */
  705. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  706. {
  707. /* stop DMA */
  708. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  709. ~(SD_CTL_DMA_START | SD_INT_MASK));
  710. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  711. /* disable SIE */
  712. azx_writeb(chip, INTCTL,
  713. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  714. }
  715. /*
  716. * reset and start the controller registers
  717. */
  718. static void azx_init_chip(struct azx *chip)
  719. {
  720. if (chip->initialized)
  721. return;
  722. /* reset controller */
  723. azx_reset(chip);
  724. /* initialize interrupts */
  725. azx_int_clear(chip);
  726. azx_int_enable(chip);
  727. /* initialize the codec command I/O */
  728. if (!chip->single_cmd)
  729. azx_init_cmd_io(chip);
  730. /* program the position buffer */
  731. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  732. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  733. chip->initialized = 1;
  734. }
  735. /*
  736. * initialize the PCI registers
  737. */
  738. /* update bits in a PCI register byte */
  739. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  740. unsigned char mask, unsigned char val)
  741. {
  742. unsigned char data;
  743. pci_read_config_byte(pci, reg, &data);
  744. data &= ~mask;
  745. data |= (val & mask);
  746. pci_write_config_byte(pci, reg, data);
  747. }
  748. static void azx_init_pci(struct azx *chip)
  749. {
  750. unsigned short snoop;
  751. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  752. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  753. * Ensuring these bits are 0 clears playback static on some HD Audio
  754. * codecs
  755. */
  756. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  757. switch (chip->driver_type) {
  758. case AZX_DRIVER_ATI:
  759. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  760. update_pci_byte(chip->pci,
  761. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  762. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  763. break;
  764. case AZX_DRIVER_NVIDIA:
  765. /* For NVIDIA HDA, enable snoop */
  766. update_pci_byte(chip->pci,
  767. NVIDIA_HDA_TRANSREG_ADDR,
  768. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  769. break;
  770. case AZX_DRIVER_SCH:
  771. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  772. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  773. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  774. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  775. pci_read_config_word(chip->pci,
  776. INTEL_SCH_HDA_DEVC, &snoop);
  777. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  778. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  779. ? "Failed" : "OK");
  780. }
  781. break;
  782. }
  783. }
  784. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  785. /*
  786. * interrupt handler
  787. */
  788. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  789. {
  790. struct azx *chip = dev_id;
  791. struct azx_dev *azx_dev;
  792. u32 status;
  793. int i;
  794. spin_lock(&chip->reg_lock);
  795. status = azx_readl(chip, INTSTS);
  796. if (status == 0) {
  797. spin_unlock(&chip->reg_lock);
  798. return IRQ_NONE;
  799. }
  800. for (i = 0; i < chip->num_streams; i++) {
  801. azx_dev = &chip->azx_dev[i];
  802. if (status & azx_dev->sd_int_sta_mask) {
  803. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  804. if (!azx_dev->substream || !azx_dev->running)
  805. continue;
  806. /* ignore the first dummy IRQ (due to pos_adj) */
  807. if (azx_dev->irq_ignore) {
  808. azx_dev->irq_ignore = 0;
  809. continue;
  810. }
  811. /* check whether this IRQ is really acceptable */
  812. if (azx_position_ok(chip, azx_dev)) {
  813. azx_dev->irq_pending = 0;
  814. spin_unlock(&chip->reg_lock);
  815. snd_pcm_period_elapsed(azx_dev->substream);
  816. spin_lock(&chip->reg_lock);
  817. } else {
  818. /* bogus IRQ, process it later */
  819. azx_dev->irq_pending = 1;
  820. schedule_work(&chip->irq_pending_work);
  821. }
  822. }
  823. }
  824. /* clear rirb int */
  825. status = azx_readb(chip, RIRBSTS);
  826. if (status & RIRB_INT_MASK) {
  827. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  828. azx_update_rirb(chip);
  829. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  830. }
  831. #if 0
  832. /* clear state status int */
  833. if (azx_readb(chip, STATESTS) & 0x04)
  834. azx_writeb(chip, STATESTS, 0x04);
  835. #endif
  836. spin_unlock(&chip->reg_lock);
  837. return IRQ_HANDLED;
  838. }
  839. /*
  840. * set up a BDL entry
  841. */
  842. static int setup_bdle(struct snd_pcm_substream *substream,
  843. struct azx_dev *azx_dev, u32 **bdlp,
  844. int ofs, int size, int with_ioc)
  845. {
  846. struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
  847. u32 *bdl = *bdlp;
  848. while (size > 0) {
  849. dma_addr_t addr;
  850. int chunk;
  851. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  852. return -EINVAL;
  853. addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
  854. /* program the address field of the BDL entry */
  855. bdl[0] = cpu_to_le32((u32)addr);
  856. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  857. /* program the size field of the BDL entry */
  858. chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
  859. if (size < chunk)
  860. chunk = size;
  861. bdl[2] = cpu_to_le32(chunk);
  862. /* program the IOC to enable interrupt
  863. * only when the whole fragment is processed
  864. */
  865. size -= chunk;
  866. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  867. bdl += 4;
  868. azx_dev->frags++;
  869. ofs += chunk;
  870. }
  871. *bdlp = bdl;
  872. return ofs;
  873. }
  874. /*
  875. * set up BDL entries
  876. */
  877. static int azx_setup_periods(struct azx *chip,
  878. struct snd_pcm_substream *substream,
  879. struct azx_dev *azx_dev)
  880. {
  881. u32 *bdl;
  882. int i, ofs, periods, period_bytes;
  883. int pos_adj;
  884. /* reset BDL address */
  885. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  886. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  887. period_bytes = snd_pcm_lib_period_bytes(substream);
  888. azx_dev->period_bytes = period_bytes;
  889. periods = azx_dev->bufsize / period_bytes;
  890. /* program the initial BDL entries */
  891. bdl = (u32 *)azx_dev->bdl.area;
  892. ofs = 0;
  893. azx_dev->frags = 0;
  894. azx_dev->irq_ignore = 0;
  895. pos_adj = bdl_pos_adj[chip->dev_index];
  896. if (pos_adj > 0) {
  897. struct snd_pcm_runtime *runtime = substream->runtime;
  898. int pos_align = pos_adj;
  899. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  900. if (!pos_adj)
  901. pos_adj = pos_align;
  902. else
  903. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  904. pos_align;
  905. pos_adj = frames_to_bytes(runtime, pos_adj);
  906. if (pos_adj >= period_bytes) {
  907. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  908. bdl_pos_adj[chip->dev_index]);
  909. pos_adj = 0;
  910. } else {
  911. ofs = setup_bdle(substream, azx_dev,
  912. &bdl, ofs, pos_adj, 1);
  913. if (ofs < 0)
  914. goto error;
  915. azx_dev->irq_ignore = 1;
  916. }
  917. } else
  918. pos_adj = 0;
  919. for (i = 0; i < periods; i++) {
  920. if (i == periods - 1 && pos_adj)
  921. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  922. period_bytes - pos_adj, 0);
  923. else
  924. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  925. period_bytes, 1);
  926. if (ofs < 0)
  927. goto error;
  928. }
  929. return 0;
  930. error:
  931. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  932. azx_dev->bufsize, period_bytes);
  933. /* reset */
  934. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  935. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  936. return -EINVAL;
  937. }
  938. /*
  939. * set up the SD for streaming
  940. */
  941. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  942. {
  943. unsigned char val;
  944. int timeout;
  945. /* make sure the run bit is zero for SD */
  946. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  947. ~SD_CTL_DMA_START);
  948. /* reset stream */
  949. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  950. SD_CTL_STREAM_RESET);
  951. udelay(3);
  952. timeout = 300;
  953. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  954. --timeout)
  955. ;
  956. val &= ~SD_CTL_STREAM_RESET;
  957. azx_sd_writeb(azx_dev, SD_CTL, val);
  958. udelay(3);
  959. timeout = 300;
  960. /* waiting for hardware to report that the stream is out of reset */
  961. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  962. --timeout)
  963. ;
  964. /* program the stream_tag */
  965. azx_sd_writel(azx_dev, SD_CTL,
  966. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  967. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  968. /* program the length of samples in cyclic buffer */
  969. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  970. /* program the stream format */
  971. /* this value needs to be the same as the one programmed */
  972. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  973. /* program the stream LVI (last valid index) of the BDL */
  974. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  975. /* program the BDL address */
  976. /* lower BDL address */
  977. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  978. /* upper BDL address */
  979. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  980. /* enable the position buffer */
  981. if (chip->position_fix == POS_FIX_POSBUF ||
  982. chip->position_fix == POS_FIX_AUTO) {
  983. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  984. azx_writel(chip, DPLBASE,
  985. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  986. }
  987. /* set the interrupt enable bits in the descriptor control register */
  988. azx_sd_writel(azx_dev, SD_CTL,
  989. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  990. return 0;
  991. }
  992. /*
  993. * Codec initialization
  994. */
  995. static unsigned int azx_max_codecs[] __devinitdata = {
  996. [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
  997. [AZX_DRIVER_SCH] = 3,
  998. [AZX_DRIVER_ATI] = 4,
  999. [AZX_DRIVER_ATIHDMI] = 4,
  1000. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  1001. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  1002. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  1003. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  1004. [AZX_DRIVER_TERA] = 1,
  1005. };
  1006. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1007. unsigned int codec_probe_mask)
  1008. {
  1009. struct hda_bus_template bus_temp;
  1010. int c, codecs, audio_codecs, err;
  1011. memset(&bus_temp, 0, sizeof(bus_temp));
  1012. bus_temp.private_data = chip;
  1013. bus_temp.modelname = model;
  1014. bus_temp.pci = chip->pci;
  1015. bus_temp.ops.command = azx_send_cmd;
  1016. bus_temp.ops.get_response = azx_get_response;
  1017. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1018. bus_temp.ops.pm_notify = azx_power_notify;
  1019. #endif
  1020. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1021. if (err < 0)
  1022. return err;
  1023. codecs = audio_codecs = 0;
  1024. for (c = 0; c < AZX_MAX_CODECS; c++) {
  1025. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1026. struct hda_codec *codec;
  1027. err = snd_hda_codec_new(chip->bus, c, &codec);
  1028. if (err < 0)
  1029. continue;
  1030. codecs++;
  1031. if (codec->afg)
  1032. audio_codecs++;
  1033. }
  1034. }
  1035. if (!audio_codecs) {
  1036. /* probe additional slots if no codec is found */
  1037. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  1038. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1039. err = snd_hda_codec_new(chip->bus, c, NULL);
  1040. if (err < 0)
  1041. continue;
  1042. codecs++;
  1043. }
  1044. }
  1045. }
  1046. if (!codecs) {
  1047. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1048. return -ENXIO;
  1049. }
  1050. return 0;
  1051. }
  1052. /*
  1053. * PCM support
  1054. */
  1055. /* assign a stream for the PCM */
  1056. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1057. {
  1058. int dev, i, nums;
  1059. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1060. dev = chip->playback_index_offset;
  1061. nums = chip->playback_streams;
  1062. } else {
  1063. dev = chip->capture_index_offset;
  1064. nums = chip->capture_streams;
  1065. }
  1066. for (i = 0; i < nums; i++, dev++)
  1067. if (!chip->azx_dev[dev].opened) {
  1068. chip->azx_dev[dev].opened = 1;
  1069. return &chip->azx_dev[dev];
  1070. }
  1071. return NULL;
  1072. }
  1073. /* release the assigned stream */
  1074. static inline void azx_release_device(struct azx_dev *azx_dev)
  1075. {
  1076. azx_dev->opened = 0;
  1077. }
  1078. static struct snd_pcm_hardware azx_pcm_hw = {
  1079. .info = (SNDRV_PCM_INFO_MMAP |
  1080. SNDRV_PCM_INFO_INTERLEAVED |
  1081. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1082. SNDRV_PCM_INFO_MMAP_VALID |
  1083. /* No full-resume yet implemented */
  1084. /* SNDRV_PCM_INFO_RESUME |*/
  1085. SNDRV_PCM_INFO_PAUSE |
  1086. SNDRV_PCM_INFO_SYNC_START),
  1087. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1088. .rates = SNDRV_PCM_RATE_48000,
  1089. .rate_min = 48000,
  1090. .rate_max = 48000,
  1091. .channels_min = 2,
  1092. .channels_max = 2,
  1093. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1094. .period_bytes_min = 128,
  1095. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1096. .periods_min = 2,
  1097. .periods_max = AZX_MAX_FRAG,
  1098. .fifo_size = 0,
  1099. };
  1100. struct azx_pcm {
  1101. struct azx *chip;
  1102. struct hda_codec *codec;
  1103. struct hda_pcm_stream *hinfo[2];
  1104. };
  1105. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1106. {
  1107. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1108. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1109. struct azx *chip = apcm->chip;
  1110. struct azx_dev *azx_dev;
  1111. struct snd_pcm_runtime *runtime = substream->runtime;
  1112. unsigned long flags;
  1113. int err;
  1114. mutex_lock(&chip->open_mutex);
  1115. azx_dev = azx_assign_device(chip, substream->stream);
  1116. if (azx_dev == NULL) {
  1117. mutex_unlock(&chip->open_mutex);
  1118. return -EBUSY;
  1119. }
  1120. runtime->hw = azx_pcm_hw;
  1121. runtime->hw.channels_min = hinfo->channels_min;
  1122. runtime->hw.channels_max = hinfo->channels_max;
  1123. runtime->hw.formats = hinfo->formats;
  1124. runtime->hw.rates = hinfo->rates;
  1125. snd_pcm_limit_hw_rates(runtime);
  1126. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1127. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1128. 128);
  1129. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1130. 128);
  1131. snd_hda_power_up(apcm->codec);
  1132. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1133. if (err < 0) {
  1134. azx_release_device(azx_dev);
  1135. snd_hda_power_down(apcm->codec);
  1136. mutex_unlock(&chip->open_mutex);
  1137. return err;
  1138. }
  1139. spin_lock_irqsave(&chip->reg_lock, flags);
  1140. azx_dev->substream = substream;
  1141. azx_dev->running = 0;
  1142. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1143. runtime->private_data = azx_dev;
  1144. snd_pcm_set_sync(substream);
  1145. mutex_unlock(&chip->open_mutex);
  1146. return 0;
  1147. }
  1148. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1149. {
  1150. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1151. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1152. struct azx *chip = apcm->chip;
  1153. struct azx_dev *azx_dev = get_azx_dev(substream);
  1154. unsigned long flags;
  1155. mutex_lock(&chip->open_mutex);
  1156. spin_lock_irqsave(&chip->reg_lock, flags);
  1157. azx_dev->substream = NULL;
  1158. azx_dev->running = 0;
  1159. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1160. azx_release_device(azx_dev);
  1161. hinfo->ops.close(hinfo, apcm->codec, substream);
  1162. snd_hda_power_down(apcm->codec);
  1163. mutex_unlock(&chip->open_mutex);
  1164. return 0;
  1165. }
  1166. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1167. struct snd_pcm_hw_params *hw_params)
  1168. {
  1169. return snd_pcm_lib_malloc_pages(substream,
  1170. params_buffer_bytes(hw_params));
  1171. }
  1172. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1173. {
  1174. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1175. struct azx_dev *azx_dev = get_azx_dev(substream);
  1176. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1177. /* reset BDL address */
  1178. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1179. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1180. azx_sd_writel(azx_dev, SD_CTL, 0);
  1181. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1182. return snd_pcm_lib_free_pages(substream);
  1183. }
  1184. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1185. {
  1186. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1187. struct azx *chip = apcm->chip;
  1188. struct azx_dev *azx_dev = get_azx_dev(substream);
  1189. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1190. struct snd_pcm_runtime *runtime = substream->runtime;
  1191. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1192. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1193. runtime->channels,
  1194. runtime->format,
  1195. hinfo->maxbps);
  1196. if (!azx_dev->format_val) {
  1197. snd_printk(KERN_ERR SFX
  1198. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1199. runtime->rate, runtime->channels, runtime->format);
  1200. return -EINVAL;
  1201. }
  1202. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1203. azx_dev->bufsize, azx_dev->format_val);
  1204. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1205. return -EINVAL;
  1206. azx_setup_controller(chip, azx_dev);
  1207. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1208. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1209. else
  1210. azx_dev->fifo_size = 0;
  1211. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1212. azx_dev->format_val, substream);
  1213. }
  1214. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1215. {
  1216. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1217. struct azx *chip = apcm->chip;
  1218. struct azx_dev *azx_dev;
  1219. struct snd_pcm_substream *s;
  1220. int start, nsync = 0, sbits = 0;
  1221. int nwait, timeout;
  1222. switch (cmd) {
  1223. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1224. case SNDRV_PCM_TRIGGER_RESUME:
  1225. case SNDRV_PCM_TRIGGER_START:
  1226. start = 1;
  1227. break;
  1228. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1229. case SNDRV_PCM_TRIGGER_SUSPEND:
  1230. case SNDRV_PCM_TRIGGER_STOP:
  1231. start = 0;
  1232. break;
  1233. default:
  1234. return -EINVAL;
  1235. }
  1236. snd_pcm_group_for_each_entry(s, substream) {
  1237. if (s->pcm->card != substream->pcm->card)
  1238. continue;
  1239. azx_dev = get_azx_dev(s);
  1240. sbits |= 1 << azx_dev->index;
  1241. nsync++;
  1242. snd_pcm_trigger_done(s, substream);
  1243. }
  1244. spin_lock(&chip->reg_lock);
  1245. if (nsync > 1) {
  1246. /* first, set SYNC bits of corresponding streams */
  1247. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1248. }
  1249. snd_pcm_group_for_each_entry(s, substream) {
  1250. if (s->pcm->card != substream->pcm->card)
  1251. continue;
  1252. azx_dev = get_azx_dev(s);
  1253. if (start)
  1254. azx_stream_start(chip, azx_dev);
  1255. else
  1256. azx_stream_stop(chip, azx_dev);
  1257. azx_dev->running = start;
  1258. }
  1259. spin_unlock(&chip->reg_lock);
  1260. if (start) {
  1261. if (nsync == 1)
  1262. return 0;
  1263. /* wait until all FIFOs get ready */
  1264. for (timeout = 5000; timeout; timeout--) {
  1265. nwait = 0;
  1266. snd_pcm_group_for_each_entry(s, substream) {
  1267. if (s->pcm->card != substream->pcm->card)
  1268. continue;
  1269. azx_dev = get_azx_dev(s);
  1270. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1271. SD_STS_FIFO_READY))
  1272. nwait++;
  1273. }
  1274. if (!nwait)
  1275. break;
  1276. cpu_relax();
  1277. }
  1278. } else {
  1279. /* wait until all RUN bits are cleared */
  1280. for (timeout = 5000; timeout; timeout--) {
  1281. nwait = 0;
  1282. snd_pcm_group_for_each_entry(s, substream) {
  1283. if (s->pcm->card != substream->pcm->card)
  1284. continue;
  1285. azx_dev = get_azx_dev(s);
  1286. if (azx_sd_readb(azx_dev, SD_CTL) &
  1287. SD_CTL_DMA_START)
  1288. nwait++;
  1289. }
  1290. if (!nwait)
  1291. break;
  1292. cpu_relax();
  1293. }
  1294. }
  1295. if (nsync > 1) {
  1296. spin_lock(&chip->reg_lock);
  1297. /* reset SYNC bits */
  1298. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1299. spin_unlock(&chip->reg_lock);
  1300. }
  1301. return 0;
  1302. }
  1303. static unsigned int azx_get_position(struct azx *chip,
  1304. struct azx_dev *azx_dev)
  1305. {
  1306. unsigned int pos;
  1307. if (chip->position_fix == POS_FIX_POSBUF ||
  1308. chip->position_fix == POS_FIX_AUTO) {
  1309. /* use the position buffer */
  1310. pos = le32_to_cpu(*azx_dev->posbuf);
  1311. } else {
  1312. /* read LPIB */
  1313. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1314. }
  1315. if (pos >= azx_dev->bufsize)
  1316. pos = 0;
  1317. return pos;
  1318. }
  1319. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1320. {
  1321. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1322. struct azx *chip = apcm->chip;
  1323. struct azx_dev *azx_dev = get_azx_dev(substream);
  1324. return bytes_to_frames(substream->runtime,
  1325. azx_get_position(chip, azx_dev));
  1326. }
  1327. /*
  1328. * Check whether the current DMA position is acceptable for updating
  1329. * periods. Returns non-zero if it's OK.
  1330. *
  1331. * Many HD-audio controllers appear pretty inaccurate about
  1332. * the update-IRQ timing. The IRQ is issued before actually the
  1333. * data is processed. So, we need to process it afterwords in a
  1334. * workqueue.
  1335. */
  1336. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1337. {
  1338. unsigned int pos;
  1339. pos = azx_get_position(chip, azx_dev);
  1340. if (chip->position_fix == POS_FIX_AUTO) {
  1341. if (!pos) {
  1342. printk(KERN_WARNING
  1343. "hda-intel: Invalid position buffer, "
  1344. "using LPIB read method instead.\n");
  1345. chip->position_fix = POS_FIX_LPIB;
  1346. pos = azx_get_position(chip, azx_dev);
  1347. } else
  1348. chip->position_fix = POS_FIX_POSBUF;
  1349. }
  1350. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1351. return 0; /* NG - it's below the period boundary */
  1352. return 1; /* OK, it's fine */
  1353. }
  1354. /*
  1355. * The work for pending PCM period updates.
  1356. */
  1357. static void azx_irq_pending_work(struct work_struct *work)
  1358. {
  1359. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1360. int i, pending;
  1361. if (!chip->irq_pending_warned) {
  1362. printk(KERN_WARNING
  1363. "hda-intel: IRQ timing workaround is activated "
  1364. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1365. chip->card->number);
  1366. chip->irq_pending_warned = 1;
  1367. }
  1368. for (;;) {
  1369. pending = 0;
  1370. spin_lock_irq(&chip->reg_lock);
  1371. for (i = 0; i < chip->num_streams; i++) {
  1372. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1373. if (!azx_dev->irq_pending ||
  1374. !azx_dev->substream ||
  1375. !azx_dev->running)
  1376. continue;
  1377. if (azx_position_ok(chip, azx_dev)) {
  1378. azx_dev->irq_pending = 0;
  1379. spin_unlock(&chip->reg_lock);
  1380. snd_pcm_period_elapsed(azx_dev->substream);
  1381. spin_lock(&chip->reg_lock);
  1382. } else
  1383. pending++;
  1384. }
  1385. spin_unlock_irq(&chip->reg_lock);
  1386. if (!pending)
  1387. return;
  1388. cond_resched();
  1389. }
  1390. }
  1391. /* clear irq_pending flags and assure no on-going workq */
  1392. static void azx_clear_irq_pending(struct azx *chip)
  1393. {
  1394. int i;
  1395. spin_lock_irq(&chip->reg_lock);
  1396. for (i = 0; i < chip->num_streams; i++)
  1397. chip->azx_dev[i].irq_pending = 0;
  1398. spin_unlock_irq(&chip->reg_lock);
  1399. flush_scheduled_work();
  1400. }
  1401. static struct snd_pcm_ops azx_pcm_ops = {
  1402. .open = azx_pcm_open,
  1403. .close = azx_pcm_close,
  1404. .ioctl = snd_pcm_lib_ioctl,
  1405. .hw_params = azx_pcm_hw_params,
  1406. .hw_free = azx_pcm_hw_free,
  1407. .prepare = azx_pcm_prepare,
  1408. .trigger = azx_pcm_trigger,
  1409. .pointer = azx_pcm_pointer,
  1410. .page = snd_pcm_sgbuf_ops_page,
  1411. };
  1412. static void azx_pcm_free(struct snd_pcm *pcm)
  1413. {
  1414. kfree(pcm->private_data);
  1415. }
  1416. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1417. struct hda_pcm *cpcm)
  1418. {
  1419. int err;
  1420. struct snd_pcm *pcm;
  1421. struct azx_pcm *apcm;
  1422. /* if no substreams are defined for both playback and capture,
  1423. * it's just a placeholder. ignore it.
  1424. */
  1425. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1426. return 0;
  1427. snd_assert(cpcm->name, return -EINVAL);
  1428. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1429. cpcm->stream[0].substreams,
  1430. cpcm->stream[1].substreams,
  1431. &pcm);
  1432. if (err < 0)
  1433. return err;
  1434. strcpy(pcm->name, cpcm->name);
  1435. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1436. if (apcm == NULL)
  1437. return -ENOMEM;
  1438. apcm->chip = chip;
  1439. apcm->codec = codec;
  1440. apcm->hinfo[0] = &cpcm->stream[0];
  1441. apcm->hinfo[1] = &cpcm->stream[1];
  1442. pcm->private_data = apcm;
  1443. pcm->private_free = azx_pcm_free;
  1444. if (cpcm->stream[0].substreams)
  1445. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1446. if (cpcm->stream[1].substreams)
  1447. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1448. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1449. snd_dma_pci_data(chip->pci),
  1450. 1024 * 64, 1024 * 1024);
  1451. chip->pcm[cpcm->device] = pcm;
  1452. return 0;
  1453. }
  1454. static int __devinit azx_pcm_create(struct azx *chip)
  1455. {
  1456. static const char *dev_name[HDA_PCM_NTYPES] = {
  1457. "Audio", "SPDIF", "HDMI", "Modem"
  1458. };
  1459. /* starting device index for each PCM type */
  1460. static int dev_idx[HDA_PCM_NTYPES] = {
  1461. [HDA_PCM_TYPE_AUDIO] = 0,
  1462. [HDA_PCM_TYPE_SPDIF] = 1,
  1463. [HDA_PCM_TYPE_HDMI] = 3,
  1464. [HDA_PCM_TYPE_MODEM] = 6
  1465. };
  1466. /* normal audio device indices; not linear to keep compatibility */
  1467. static int audio_idx[4] = { 0, 2, 4, 5 };
  1468. struct hda_codec *codec;
  1469. int c, err;
  1470. int num_devs[HDA_PCM_NTYPES];
  1471. err = snd_hda_build_pcms(chip->bus);
  1472. if (err < 0)
  1473. return err;
  1474. /* create audio PCMs */
  1475. memset(num_devs, 0, sizeof(num_devs));
  1476. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1477. for (c = 0; c < codec->num_pcms; c++) {
  1478. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1479. int type = cpcm->pcm_type;
  1480. switch (type) {
  1481. case HDA_PCM_TYPE_AUDIO:
  1482. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1483. snd_printk(KERN_WARNING
  1484. "Too many audio devices\n");
  1485. continue;
  1486. }
  1487. cpcm->device = audio_idx[num_devs[type]];
  1488. break;
  1489. case HDA_PCM_TYPE_SPDIF:
  1490. case HDA_PCM_TYPE_HDMI:
  1491. case HDA_PCM_TYPE_MODEM:
  1492. if (num_devs[type]) {
  1493. snd_printk(KERN_WARNING
  1494. "%s already defined\n",
  1495. dev_name[type]);
  1496. continue;
  1497. }
  1498. cpcm->device = dev_idx[type];
  1499. break;
  1500. default:
  1501. snd_printk(KERN_WARNING
  1502. "Invalid PCM type %d\n", type);
  1503. continue;
  1504. }
  1505. num_devs[type]++;
  1506. err = create_codec_pcm(chip, codec, cpcm);
  1507. if (err < 0)
  1508. return err;
  1509. }
  1510. }
  1511. return 0;
  1512. }
  1513. /*
  1514. * mixer creation - all stuff is implemented in hda module
  1515. */
  1516. static int __devinit azx_mixer_create(struct azx *chip)
  1517. {
  1518. return snd_hda_build_controls(chip->bus);
  1519. }
  1520. /*
  1521. * initialize SD streams
  1522. */
  1523. static int __devinit azx_init_stream(struct azx *chip)
  1524. {
  1525. int i;
  1526. /* initialize each stream (aka device)
  1527. * assign the starting bdl address to each stream (device)
  1528. * and initialize
  1529. */
  1530. for (i = 0; i < chip->num_streams; i++) {
  1531. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1532. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1533. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1534. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1535. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1536. azx_dev->sd_int_sta_mask = 1 << i;
  1537. /* stream tag: must be non-zero and unique */
  1538. azx_dev->index = i;
  1539. azx_dev->stream_tag = i + 1;
  1540. }
  1541. return 0;
  1542. }
  1543. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1544. {
  1545. if (request_irq(chip->pci->irq, azx_interrupt,
  1546. chip->msi ? 0 : IRQF_SHARED,
  1547. "HDA Intel", chip)) {
  1548. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1549. "disabling device\n", chip->pci->irq);
  1550. if (do_disconnect)
  1551. snd_card_disconnect(chip->card);
  1552. return -1;
  1553. }
  1554. chip->irq = chip->pci->irq;
  1555. pci_intx(chip->pci, !chip->msi);
  1556. return 0;
  1557. }
  1558. static void azx_stop_chip(struct azx *chip)
  1559. {
  1560. if (!chip->initialized)
  1561. return;
  1562. /* disable interrupts */
  1563. azx_int_disable(chip);
  1564. azx_int_clear(chip);
  1565. /* disable CORB/RIRB */
  1566. azx_free_cmd_io(chip);
  1567. /* disable position buffer */
  1568. azx_writel(chip, DPLBASE, 0);
  1569. azx_writel(chip, DPUBASE, 0);
  1570. chip->initialized = 0;
  1571. }
  1572. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1573. /* power-up/down the controller */
  1574. static void azx_power_notify(struct hda_codec *codec)
  1575. {
  1576. struct azx *chip = codec->bus->private_data;
  1577. struct hda_codec *c;
  1578. int power_on = 0;
  1579. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1580. if (c->power_on) {
  1581. power_on = 1;
  1582. break;
  1583. }
  1584. }
  1585. if (power_on)
  1586. azx_init_chip(chip);
  1587. else if (chip->running && power_save_controller)
  1588. azx_stop_chip(chip);
  1589. }
  1590. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1591. #ifdef CONFIG_PM
  1592. /*
  1593. * power management
  1594. */
  1595. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1596. {
  1597. struct snd_card *card = pci_get_drvdata(pci);
  1598. struct azx *chip = card->private_data;
  1599. int i;
  1600. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1601. azx_clear_irq_pending(chip);
  1602. for (i = 0; i < AZX_MAX_PCMS; i++)
  1603. snd_pcm_suspend_all(chip->pcm[i]);
  1604. if (chip->initialized)
  1605. snd_hda_suspend(chip->bus, state);
  1606. azx_stop_chip(chip);
  1607. if (chip->irq >= 0) {
  1608. free_irq(chip->irq, chip);
  1609. chip->irq = -1;
  1610. }
  1611. if (chip->msi)
  1612. pci_disable_msi(chip->pci);
  1613. pci_disable_device(pci);
  1614. pci_save_state(pci);
  1615. pci_set_power_state(pci, pci_choose_state(pci, state));
  1616. return 0;
  1617. }
  1618. static int azx_resume(struct pci_dev *pci)
  1619. {
  1620. struct snd_card *card = pci_get_drvdata(pci);
  1621. struct azx *chip = card->private_data;
  1622. pci_set_power_state(pci, PCI_D0);
  1623. pci_restore_state(pci);
  1624. if (pci_enable_device(pci) < 0) {
  1625. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1626. "disabling device\n");
  1627. snd_card_disconnect(card);
  1628. return -EIO;
  1629. }
  1630. pci_set_master(pci);
  1631. if (chip->msi)
  1632. if (pci_enable_msi(pci) < 0)
  1633. chip->msi = 0;
  1634. if (azx_acquire_irq(chip, 1) < 0)
  1635. return -EIO;
  1636. azx_init_pci(chip);
  1637. if (snd_hda_codecs_inuse(chip->bus))
  1638. azx_init_chip(chip);
  1639. snd_hda_resume(chip->bus);
  1640. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1641. return 0;
  1642. }
  1643. #endif /* CONFIG_PM */
  1644. /*
  1645. * destructor
  1646. */
  1647. static int azx_free(struct azx *chip)
  1648. {
  1649. int i;
  1650. if (chip->initialized) {
  1651. azx_clear_irq_pending(chip);
  1652. for (i = 0; i < chip->num_streams; i++)
  1653. azx_stream_stop(chip, &chip->azx_dev[i]);
  1654. azx_stop_chip(chip);
  1655. }
  1656. if (chip->irq >= 0)
  1657. free_irq(chip->irq, (void*)chip);
  1658. if (chip->msi)
  1659. pci_disable_msi(chip->pci);
  1660. if (chip->remap_addr)
  1661. iounmap(chip->remap_addr);
  1662. if (chip->azx_dev) {
  1663. for (i = 0; i < chip->num_streams; i++)
  1664. if (chip->azx_dev[i].bdl.area)
  1665. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1666. }
  1667. if (chip->rb.area)
  1668. snd_dma_free_pages(&chip->rb);
  1669. if (chip->posbuf.area)
  1670. snd_dma_free_pages(&chip->posbuf);
  1671. pci_release_regions(chip->pci);
  1672. pci_disable_device(chip->pci);
  1673. kfree(chip->azx_dev);
  1674. kfree(chip);
  1675. return 0;
  1676. }
  1677. static int azx_dev_free(struct snd_device *device)
  1678. {
  1679. return azx_free(device->device_data);
  1680. }
  1681. /*
  1682. * white/black-listing for position_fix
  1683. */
  1684. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1685. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1686. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1687. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1688. {}
  1689. };
  1690. static int __devinit check_position_fix(struct azx *chip, int fix)
  1691. {
  1692. const struct snd_pci_quirk *q;
  1693. if (fix == POS_FIX_AUTO) {
  1694. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1695. if (q) {
  1696. printk(KERN_INFO
  1697. "hda_intel: position_fix set to %d "
  1698. "for device %04x:%04x\n",
  1699. q->value, q->subvendor, q->subdevice);
  1700. return q->value;
  1701. }
  1702. }
  1703. return fix;
  1704. }
  1705. /*
  1706. * black-lists for probe_mask
  1707. */
  1708. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1709. /* Thinkpad often breaks the controller communication when accessing
  1710. * to the non-working (or non-existing) modem codec slot.
  1711. */
  1712. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1713. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1714. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1715. {}
  1716. };
  1717. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1718. {
  1719. const struct snd_pci_quirk *q;
  1720. if (probe_mask[dev] == -1) {
  1721. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1722. if (q) {
  1723. printk(KERN_INFO
  1724. "hda_intel: probe_mask set to 0x%x "
  1725. "for device %04x:%04x\n",
  1726. q->value, q->subvendor, q->subdevice);
  1727. probe_mask[dev] = q->value;
  1728. }
  1729. }
  1730. }
  1731. /*
  1732. * constructor
  1733. */
  1734. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1735. int dev, int driver_type,
  1736. struct azx **rchip)
  1737. {
  1738. struct azx *chip;
  1739. int i, err;
  1740. unsigned short gcap;
  1741. static struct snd_device_ops ops = {
  1742. .dev_free = azx_dev_free,
  1743. };
  1744. *rchip = NULL;
  1745. err = pci_enable_device(pci);
  1746. if (err < 0)
  1747. return err;
  1748. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1749. if (!chip) {
  1750. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1751. pci_disable_device(pci);
  1752. return -ENOMEM;
  1753. }
  1754. spin_lock_init(&chip->reg_lock);
  1755. mutex_init(&chip->open_mutex);
  1756. chip->card = card;
  1757. chip->pci = pci;
  1758. chip->irq = -1;
  1759. chip->driver_type = driver_type;
  1760. chip->msi = enable_msi;
  1761. chip->dev_index = dev;
  1762. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1763. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1764. check_probe_mask(chip, dev);
  1765. chip->single_cmd = single_cmd;
  1766. if (bdl_pos_adj[dev] < 0) {
  1767. switch (chip->driver_type) {
  1768. case AZX_DRIVER_ICH:
  1769. bdl_pos_adj[dev] = 1;
  1770. break;
  1771. default:
  1772. bdl_pos_adj[dev] = 32;
  1773. break;
  1774. }
  1775. }
  1776. #if BITS_PER_LONG != 64
  1777. /* Fix up base address on ULI M5461 */
  1778. if (chip->driver_type == AZX_DRIVER_ULI) {
  1779. u16 tmp3;
  1780. pci_read_config_word(pci, 0x40, &tmp3);
  1781. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1782. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1783. }
  1784. #endif
  1785. err = pci_request_regions(pci, "ICH HD audio");
  1786. if (err < 0) {
  1787. kfree(chip);
  1788. pci_disable_device(pci);
  1789. return err;
  1790. }
  1791. chip->addr = pci_resource_start(pci, 0);
  1792. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1793. if (chip->remap_addr == NULL) {
  1794. snd_printk(KERN_ERR SFX "ioremap error\n");
  1795. err = -ENXIO;
  1796. goto errout;
  1797. }
  1798. if (chip->msi)
  1799. if (pci_enable_msi(pci) < 0)
  1800. chip->msi = 0;
  1801. if (azx_acquire_irq(chip, 0) < 0) {
  1802. err = -EBUSY;
  1803. goto errout;
  1804. }
  1805. pci_set_master(pci);
  1806. synchronize_irq(chip->irq);
  1807. gcap = azx_readw(chip, GCAP);
  1808. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1809. /* allow 64bit DMA address if supported by H/W */
  1810. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1811. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1812. /* read number of streams from GCAP register instead of using
  1813. * hardcoded value
  1814. */
  1815. chip->capture_streams = (gcap >> 8) & 0x0f;
  1816. chip->playback_streams = (gcap >> 12) & 0x0f;
  1817. if (!chip->playback_streams && !chip->capture_streams) {
  1818. /* gcap didn't give any info, switching to old method */
  1819. switch (chip->driver_type) {
  1820. case AZX_DRIVER_ULI:
  1821. chip->playback_streams = ULI_NUM_PLAYBACK;
  1822. chip->capture_streams = ULI_NUM_CAPTURE;
  1823. break;
  1824. case AZX_DRIVER_ATIHDMI:
  1825. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1826. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1827. break;
  1828. default:
  1829. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1830. chip->capture_streams = ICH6_NUM_CAPTURE;
  1831. break;
  1832. }
  1833. }
  1834. chip->capture_index_offset = 0;
  1835. chip->playback_index_offset = chip->capture_streams;
  1836. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1837. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1838. GFP_KERNEL);
  1839. if (!chip->azx_dev) {
  1840. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1841. goto errout;
  1842. }
  1843. for (i = 0; i < chip->num_streams; i++) {
  1844. /* allocate memory for the BDL for each stream */
  1845. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1846. snd_dma_pci_data(chip->pci),
  1847. BDL_SIZE, &chip->azx_dev[i].bdl);
  1848. if (err < 0) {
  1849. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1850. goto errout;
  1851. }
  1852. }
  1853. /* allocate memory for the position buffer */
  1854. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1855. snd_dma_pci_data(chip->pci),
  1856. chip->num_streams * 8, &chip->posbuf);
  1857. if (err < 0) {
  1858. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1859. goto errout;
  1860. }
  1861. /* allocate CORB/RIRB */
  1862. if (!chip->single_cmd) {
  1863. err = azx_alloc_cmd_io(chip);
  1864. if (err < 0)
  1865. goto errout;
  1866. }
  1867. /* initialize streams */
  1868. azx_init_stream(chip);
  1869. /* initialize chip */
  1870. azx_init_pci(chip);
  1871. azx_init_chip(chip);
  1872. /* codec detection */
  1873. if (!chip->codec_mask) {
  1874. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1875. err = -ENODEV;
  1876. goto errout;
  1877. }
  1878. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1879. if (err <0) {
  1880. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1881. goto errout;
  1882. }
  1883. strcpy(card->driver, "HDA-Intel");
  1884. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1885. sprintf(card->longname, "%s at 0x%lx irq %i",
  1886. card->shortname, chip->addr, chip->irq);
  1887. *rchip = chip;
  1888. return 0;
  1889. errout:
  1890. azx_free(chip);
  1891. return err;
  1892. }
  1893. static void power_down_all_codecs(struct azx *chip)
  1894. {
  1895. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1896. /* The codecs were powered up in snd_hda_codec_new().
  1897. * Now all initialization done, so turn them down if possible
  1898. */
  1899. struct hda_codec *codec;
  1900. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1901. snd_hda_power_down(codec);
  1902. }
  1903. #endif
  1904. }
  1905. static int __devinit azx_probe(struct pci_dev *pci,
  1906. const struct pci_device_id *pci_id)
  1907. {
  1908. static int dev;
  1909. struct snd_card *card;
  1910. struct azx *chip;
  1911. int err;
  1912. if (dev >= SNDRV_CARDS)
  1913. return -ENODEV;
  1914. if (!enable[dev]) {
  1915. dev++;
  1916. return -ENOENT;
  1917. }
  1918. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1919. if (!card) {
  1920. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1921. return -ENOMEM;
  1922. }
  1923. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1924. if (err < 0) {
  1925. snd_card_free(card);
  1926. return err;
  1927. }
  1928. card->private_data = chip;
  1929. /* create codec instances */
  1930. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1931. if (err < 0) {
  1932. snd_card_free(card);
  1933. return err;
  1934. }
  1935. /* create PCM streams */
  1936. err = azx_pcm_create(chip);
  1937. if (err < 0) {
  1938. snd_card_free(card);
  1939. return err;
  1940. }
  1941. /* create mixer controls */
  1942. err = azx_mixer_create(chip);
  1943. if (err < 0) {
  1944. snd_card_free(card);
  1945. return err;
  1946. }
  1947. snd_card_set_dev(card, &pci->dev);
  1948. err = snd_card_register(card);
  1949. if (err < 0) {
  1950. snd_card_free(card);
  1951. return err;
  1952. }
  1953. pci_set_drvdata(pci, card);
  1954. chip->running = 1;
  1955. power_down_all_codecs(chip);
  1956. dev++;
  1957. return err;
  1958. }
  1959. static void __devexit azx_remove(struct pci_dev *pci)
  1960. {
  1961. snd_card_free(pci_get_drvdata(pci));
  1962. pci_set_drvdata(pci, NULL);
  1963. }
  1964. /* PCI IDs */
  1965. static struct pci_device_id azx_ids[] = {
  1966. /* ICH 6..10 */
  1967. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  1968. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  1969. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  1970. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  1971. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  1972. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  1973. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  1974. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  1975. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  1976. /* PCH */
  1977. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  1978. /* SCH */
  1979. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  1980. /* ATI SB 450/600 */
  1981. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  1982. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  1983. /* ATI HDMI */
  1984. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  1985. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  1986. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  1987. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  1988. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  1989. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  1990. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  1991. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  1992. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  1993. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  1994. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  1995. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  1996. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  1997. /* VIA VT8251/VT8237A */
  1998. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  1999. /* SIS966 */
  2000. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2001. /* ULI M5461 */
  2002. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2003. /* NVIDIA MCP */
  2004. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2005. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2006. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2007. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2008. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2009. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2010. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2011. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2012. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2013. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2014. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2015. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2016. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2017. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2018. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2019. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2020. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2021. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2022. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2023. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2024. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2025. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2026. /* Teradici */
  2027. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2028. { 0, }
  2029. };
  2030. MODULE_DEVICE_TABLE(pci, azx_ids);
  2031. /* pci_driver definition */
  2032. static struct pci_driver driver = {
  2033. .name = "HDA Intel",
  2034. .id_table = azx_ids,
  2035. .probe = azx_probe,
  2036. .remove = __devexit_p(azx_remove),
  2037. #ifdef CONFIG_PM
  2038. .suspend = azx_suspend,
  2039. .resume = azx_resume,
  2040. #endif
  2041. };
  2042. static int __init alsa_card_azx_init(void)
  2043. {
  2044. return pci_register_driver(&driver);
  2045. }
  2046. static void __exit alsa_card_azx_exit(void)
  2047. {
  2048. pci_unregister_driver(&driver);
  2049. }
  2050. module_init(alsa_card_azx_init)
  2051. module_exit(alsa_card_azx_exit)