intel_display.c 302 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. static void intel_increase_pllclock(struct drm_crtc *crtc);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  44. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  45. struct intel_crtc_config *pipe_config);
  46. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  47. struct intel_crtc_config *pipe_config);
  48. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  49. int x, int y, struct drm_framebuffer *old_fb);
  50. typedef struct {
  51. int min, max;
  52. } intel_range_t;
  53. typedef struct {
  54. int dot_limit;
  55. int p2_slow, p2_fast;
  56. } intel_p2_t;
  57. typedef struct intel_limit intel_limit_t;
  58. struct intel_limit {
  59. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  60. intel_p2_t p2;
  61. };
  62. int
  63. intel_pch_rawclk(struct drm_device *dev)
  64. {
  65. struct drm_i915_private *dev_priv = dev->dev_private;
  66. WARN_ON(!HAS_PCH_SPLIT(dev));
  67. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  68. }
  69. static inline u32 /* units of 100MHz */
  70. intel_fdi_link_freq(struct drm_device *dev)
  71. {
  72. if (IS_GEN5(dev)) {
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  75. } else
  76. return 27;
  77. }
  78. static const intel_limit_t intel_limits_i8xx_dac = {
  79. .dot = { .min = 25000, .max = 350000 },
  80. .vco = { .min = 930000, .max = 1400000 },
  81. .n = { .min = 3, .max = 16 },
  82. .m = { .min = 96, .max = 140 },
  83. .m1 = { .min = 18, .max = 26 },
  84. .m2 = { .min = 6, .max = 16 },
  85. .p = { .min = 4, .max = 128 },
  86. .p1 = { .min = 2, .max = 33 },
  87. .p2 = { .dot_limit = 165000,
  88. .p2_slow = 4, .p2_fast = 2 },
  89. };
  90. static const intel_limit_t intel_limits_i8xx_dvo = {
  91. .dot = { .min = 25000, .max = 350000 },
  92. .vco = { .min = 930000, .max = 1400000 },
  93. .n = { .min = 3, .max = 16 },
  94. .m = { .min = 96, .max = 140 },
  95. .m1 = { .min = 18, .max = 26 },
  96. .m2 = { .min = 6, .max = 16 },
  97. .p = { .min = 4, .max = 128 },
  98. .p1 = { .min = 2, .max = 33 },
  99. .p2 = { .dot_limit = 165000,
  100. .p2_slow = 4, .p2_fast = 4 },
  101. };
  102. static const intel_limit_t intel_limits_i8xx_lvds = {
  103. .dot = { .min = 25000, .max = 350000 },
  104. .vco = { .min = 930000, .max = 1400000 },
  105. .n = { .min = 3, .max = 16 },
  106. .m = { .min = 96, .max = 140 },
  107. .m1 = { .min = 18, .max = 26 },
  108. .m2 = { .min = 6, .max = 16 },
  109. .p = { .min = 4, .max = 128 },
  110. .p1 = { .min = 1, .max = 6 },
  111. .p2 = { .dot_limit = 165000,
  112. .p2_slow = 14, .p2_fast = 7 },
  113. };
  114. static const intel_limit_t intel_limits_i9xx_sdvo = {
  115. .dot = { .min = 20000, .max = 400000 },
  116. .vco = { .min = 1400000, .max = 2800000 },
  117. .n = { .min = 1, .max = 6 },
  118. .m = { .min = 70, .max = 120 },
  119. .m1 = { .min = 8, .max = 18 },
  120. .m2 = { .min = 3, .max = 7 },
  121. .p = { .min = 5, .max = 80 },
  122. .p1 = { .min = 1, .max = 8 },
  123. .p2 = { .dot_limit = 200000,
  124. .p2_slow = 10, .p2_fast = 5 },
  125. };
  126. static const intel_limit_t intel_limits_i9xx_lvds = {
  127. .dot = { .min = 20000, .max = 400000 },
  128. .vco = { .min = 1400000, .max = 2800000 },
  129. .n = { .min = 1, .max = 6 },
  130. .m = { .min = 70, .max = 120 },
  131. .m1 = { .min = 8, .max = 18 },
  132. .m2 = { .min = 3, .max = 7 },
  133. .p = { .min = 7, .max = 98 },
  134. .p1 = { .min = 1, .max = 8 },
  135. .p2 = { .dot_limit = 112000,
  136. .p2_slow = 14, .p2_fast = 7 },
  137. };
  138. static const intel_limit_t intel_limits_g4x_sdvo = {
  139. .dot = { .min = 25000, .max = 270000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 17, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 10, .max = 30 },
  146. .p1 = { .min = 1, .max = 3},
  147. .p2 = { .dot_limit = 270000,
  148. .p2_slow = 10,
  149. .p2_fast = 10
  150. },
  151. };
  152. static const intel_limit_t intel_limits_g4x_hdmi = {
  153. .dot = { .min = 22000, .max = 400000 },
  154. .vco = { .min = 1750000, .max = 3500000},
  155. .n = { .min = 1, .max = 4 },
  156. .m = { .min = 104, .max = 138 },
  157. .m1 = { .min = 16, .max = 23 },
  158. .m2 = { .min = 5, .max = 11 },
  159. .p = { .min = 5, .max = 80 },
  160. .p1 = { .min = 1, .max = 8},
  161. .p2 = { .dot_limit = 165000,
  162. .p2_slow = 10, .p2_fast = 5 },
  163. };
  164. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  165. .dot = { .min = 20000, .max = 115000 },
  166. .vco = { .min = 1750000, .max = 3500000 },
  167. .n = { .min = 1, .max = 3 },
  168. .m = { .min = 104, .max = 138 },
  169. .m1 = { .min = 17, .max = 23 },
  170. .m2 = { .min = 5, .max = 11 },
  171. .p = { .min = 28, .max = 112 },
  172. .p1 = { .min = 2, .max = 8 },
  173. .p2 = { .dot_limit = 0,
  174. .p2_slow = 14, .p2_fast = 14
  175. },
  176. };
  177. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  178. .dot = { .min = 80000, .max = 224000 },
  179. .vco = { .min = 1750000, .max = 3500000 },
  180. .n = { .min = 1, .max = 3 },
  181. .m = { .min = 104, .max = 138 },
  182. .m1 = { .min = 17, .max = 23 },
  183. .m2 = { .min = 5, .max = 11 },
  184. .p = { .min = 14, .max = 42 },
  185. .p1 = { .min = 2, .max = 6 },
  186. .p2 = { .dot_limit = 0,
  187. .p2_slow = 7, .p2_fast = 7
  188. },
  189. };
  190. static const intel_limit_t intel_limits_pineview_sdvo = {
  191. .dot = { .min = 20000, .max = 400000},
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. /* Pineview's Ncounter is a ring counter */
  194. .n = { .min = 3, .max = 6 },
  195. .m = { .min = 2, .max = 256 },
  196. /* Pineview only has one combined m divider, which we treat as m2. */
  197. .m1 = { .min = 0, .max = 0 },
  198. .m2 = { .min = 0, .max = 254 },
  199. .p = { .min = 5, .max = 80 },
  200. .p1 = { .min = 1, .max = 8 },
  201. .p2 = { .dot_limit = 200000,
  202. .p2_slow = 10, .p2_fast = 5 },
  203. };
  204. static const intel_limit_t intel_limits_pineview_lvds = {
  205. .dot = { .min = 20000, .max = 400000 },
  206. .vco = { .min = 1700000, .max = 3500000 },
  207. .n = { .min = 3, .max = 6 },
  208. .m = { .min = 2, .max = 256 },
  209. .m1 = { .min = 0, .max = 0 },
  210. .m2 = { .min = 0, .max = 254 },
  211. .p = { .min = 7, .max = 112 },
  212. .p1 = { .min = 1, .max = 8 },
  213. .p2 = { .dot_limit = 112000,
  214. .p2_slow = 14, .p2_fast = 14 },
  215. };
  216. /* Ironlake / Sandybridge
  217. *
  218. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  219. * the range value for them is (actual_value - 2).
  220. */
  221. static const intel_limit_t intel_limits_ironlake_dac = {
  222. .dot = { .min = 25000, .max = 350000 },
  223. .vco = { .min = 1760000, .max = 3510000 },
  224. .n = { .min = 1, .max = 5 },
  225. .m = { .min = 79, .max = 127 },
  226. .m1 = { .min = 12, .max = 22 },
  227. .m2 = { .min = 5, .max = 9 },
  228. .p = { .min = 5, .max = 80 },
  229. .p1 = { .min = 1, .max = 8 },
  230. .p2 = { .dot_limit = 225000,
  231. .p2_slow = 10, .p2_fast = 5 },
  232. };
  233. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  234. .dot = { .min = 25000, .max = 350000 },
  235. .vco = { .min = 1760000, .max = 3510000 },
  236. .n = { .min = 1, .max = 3 },
  237. .m = { .min = 79, .max = 118 },
  238. .m1 = { .min = 12, .max = 22 },
  239. .m2 = { .min = 5, .max = 9 },
  240. .p = { .min = 28, .max = 112 },
  241. .p1 = { .min = 2, .max = 8 },
  242. .p2 = { .dot_limit = 225000,
  243. .p2_slow = 14, .p2_fast = 14 },
  244. };
  245. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  246. .dot = { .min = 25000, .max = 350000 },
  247. .vco = { .min = 1760000, .max = 3510000 },
  248. .n = { .min = 1, .max = 3 },
  249. .m = { .min = 79, .max = 127 },
  250. .m1 = { .min = 12, .max = 22 },
  251. .m2 = { .min = 5, .max = 9 },
  252. .p = { .min = 14, .max = 56 },
  253. .p1 = { .min = 2, .max = 8 },
  254. .p2 = { .dot_limit = 225000,
  255. .p2_slow = 7, .p2_fast = 7 },
  256. };
  257. /* LVDS 100mhz refclk limits. */
  258. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  259. .dot = { .min = 25000, .max = 350000 },
  260. .vco = { .min = 1760000, .max = 3510000 },
  261. .n = { .min = 1, .max = 2 },
  262. .m = { .min = 79, .max = 126 },
  263. .m1 = { .min = 12, .max = 22 },
  264. .m2 = { .min = 5, .max = 9 },
  265. .p = { .min = 28, .max = 112 },
  266. .p1 = { .min = 2, .max = 8 },
  267. .p2 = { .dot_limit = 225000,
  268. .p2_slow = 14, .p2_fast = 14 },
  269. };
  270. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  271. .dot = { .min = 25000, .max = 350000 },
  272. .vco = { .min = 1760000, .max = 3510000 },
  273. .n = { .min = 1, .max = 3 },
  274. .m = { .min = 79, .max = 126 },
  275. .m1 = { .min = 12, .max = 22 },
  276. .m2 = { .min = 5, .max = 9 },
  277. .p = { .min = 14, .max = 42 },
  278. .p1 = { .min = 2, .max = 6 },
  279. .p2 = { .dot_limit = 225000,
  280. .p2_slow = 7, .p2_fast = 7 },
  281. };
  282. static const intel_limit_t intel_limits_vlv_dac = {
  283. .dot = { .min = 25000, .max = 270000 },
  284. .vco = { .min = 4000000, .max = 6000000 },
  285. .n = { .min = 1, .max = 7 },
  286. .m = { .min = 22, .max = 450 }, /* guess */
  287. .m1 = { .min = 2, .max = 3 },
  288. .m2 = { .min = 11, .max = 156 },
  289. .p = { .min = 10, .max = 30 },
  290. .p1 = { .min = 1, .max = 3 },
  291. .p2 = { .dot_limit = 270000,
  292. .p2_slow = 2, .p2_fast = 20 },
  293. };
  294. static const intel_limit_t intel_limits_vlv_hdmi = {
  295. .dot = { .min = 25000, .max = 270000 },
  296. .vco = { .min = 4000000, .max = 6000000 },
  297. .n = { .min = 1, .max = 7 },
  298. .m = { .min = 60, .max = 300 }, /* guess */
  299. .m1 = { .min = 2, .max = 3 },
  300. .m2 = { .min = 11, .max = 156 },
  301. .p = { .min = 10, .max = 30 },
  302. .p1 = { .min = 2, .max = 3 },
  303. .p2 = { .dot_limit = 270000,
  304. .p2_slow = 2, .p2_fast = 20 },
  305. };
  306. /**
  307. * Returns whether any output on the specified pipe is of the specified type
  308. */
  309. static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  310. {
  311. struct drm_device *dev = crtc->dev;
  312. struct intel_encoder *encoder;
  313. for_each_encoder_on_crtc(dev, crtc, encoder)
  314. if (encoder->type == type)
  315. return true;
  316. return false;
  317. }
  318. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  319. int refclk)
  320. {
  321. struct drm_device *dev = crtc->dev;
  322. const intel_limit_t *limit;
  323. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  324. if (intel_is_dual_link_lvds(dev)) {
  325. if (refclk == 100000)
  326. limit = &intel_limits_ironlake_dual_lvds_100m;
  327. else
  328. limit = &intel_limits_ironlake_dual_lvds;
  329. } else {
  330. if (refclk == 100000)
  331. limit = &intel_limits_ironlake_single_lvds_100m;
  332. else
  333. limit = &intel_limits_ironlake_single_lvds;
  334. }
  335. } else
  336. limit = &intel_limits_ironlake_dac;
  337. return limit;
  338. }
  339. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  340. {
  341. struct drm_device *dev = crtc->dev;
  342. const intel_limit_t *limit;
  343. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  344. if (intel_is_dual_link_lvds(dev))
  345. limit = &intel_limits_g4x_dual_channel_lvds;
  346. else
  347. limit = &intel_limits_g4x_single_channel_lvds;
  348. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  349. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  350. limit = &intel_limits_g4x_hdmi;
  351. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  352. limit = &intel_limits_g4x_sdvo;
  353. } else /* The option is for other outputs */
  354. limit = &intel_limits_i9xx_sdvo;
  355. return limit;
  356. }
  357. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  358. {
  359. struct drm_device *dev = crtc->dev;
  360. const intel_limit_t *limit;
  361. if (HAS_PCH_SPLIT(dev))
  362. limit = intel_ironlake_limit(crtc, refclk);
  363. else if (IS_G4X(dev)) {
  364. limit = intel_g4x_limit(crtc);
  365. } else if (IS_PINEVIEW(dev)) {
  366. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  367. limit = &intel_limits_pineview_lvds;
  368. else
  369. limit = &intel_limits_pineview_sdvo;
  370. } else if (IS_VALLEYVIEW(dev)) {
  371. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  372. limit = &intel_limits_vlv_dac;
  373. else
  374. limit = &intel_limits_vlv_hdmi;
  375. } else if (!IS_GEN2(dev)) {
  376. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  377. limit = &intel_limits_i9xx_lvds;
  378. else
  379. limit = &intel_limits_i9xx_sdvo;
  380. } else {
  381. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  382. limit = &intel_limits_i8xx_lvds;
  383. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  384. limit = &intel_limits_i8xx_dvo;
  385. else
  386. limit = &intel_limits_i8xx_dac;
  387. }
  388. return limit;
  389. }
  390. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  391. static void pineview_clock(int refclk, intel_clock_t *clock)
  392. {
  393. clock->m = clock->m2 + 2;
  394. clock->p = clock->p1 * clock->p2;
  395. clock->vco = refclk * clock->m / clock->n;
  396. clock->dot = clock->vco / clock->p;
  397. }
  398. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  399. {
  400. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  401. }
  402. static void i9xx_clock(int refclk, intel_clock_t *clock)
  403. {
  404. clock->m = i9xx_dpll_compute_m(clock);
  405. clock->p = clock->p1 * clock->p2;
  406. clock->vco = refclk * clock->m / (clock->n + 2);
  407. clock->dot = clock->vco / clock->p;
  408. }
  409. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  410. /**
  411. * Returns whether the given set of divisors are valid for a given refclk with
  412. * the given connectors.
  413. */
  414. static bool intel_PLL_is_valid(struct drm_device *dev,
  415. const intel_limit_t *limit,
  416. const intel_clock_t *clock)
  417. {
  418. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  419. INTELPllInvalid("p1 out of range\n");
  420. if (clock->p < limit->p.min || limit->p.max < clock->p)
  421. INTELPllInvalid("p out of range\n");
  422. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  423. INTELPllInvalid("m2 out of range\n");
  424. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  425. INTELPllInvalid("m1 out of range\n");
  426. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  427. INTELPllInvalid("m1 <= m2\n");
  428. if (clock->m < limit->m.min || limit->m.max < clock->m)
  429. INTELPllInvalid("m out of range\n");
  430. if (clock->n < limit->n.min || limit->n.max < clock->n)
  431. INTELPllInvalid("n out of range\n");
  432. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  433. INTELPllInvalid("vco out of range\n");
  434. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  435. * connector, etc., rather than just a single range.
  436. */
  437. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  438. INTELPllInvalid("dot out of range\n");
  439. return true;
  440. }
  441. static bool
  442. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  443. int target, int refclk, intel_clock_t *match_clock,
  444. intel_clock_t *best_clock)
  445. {
  446. struct drm_device *dev = crtc->dev;
  447. intel_clock_t clock;
  448. int err = target;
  449. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  450. /*
  451. * For LVDS just rely on its current settings for dual-channel.
  452. * We haven't figured out how to reliably set up different
  453. * single/dual channel state, if we even can.
  454. */
  455. if (intel_is_dual_link_lvds(dev))
  456. clock.p2 = limit->p2.p2_fast;
  457. else
  458. clock.p2 = limit->p2.p2_slow;
  459. } else {
  460. if (target < limit->p2.dot_limit)
  461. clock.p2 = limit->p2.p2_slow;
  462. else
  463. clock.p2 = limit->p2.p2_fast;
  464. }
  465. memset(best_clock, 0, sizeof(*best_clock));
  466. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  467. clock.m1++) {
  468. for (clock.m2 = limit->m2.min;
  469. clock.m2 <= limit->m2.max; clock.m2++) {
  470. if (clock.m2 >= clock.m1)
  471. break;
  472. for (clock.n = limit->n.min;
  473. clock.n <= limit->n.max; clock.n++) {
  474. for (clock.p1 = limit->p1.min;
  475. clock.p1 <= limit->p1.max; clock.p1++) {
  476. int this_err;
  477. i9xx_clock(refclk, &clock);
  478. if (!intel_PLL_is_valid(dev, limit,
  479. &clock))
  480. continue;
  481. if (match_clock &&
  482. clock.p != match_clock->p)
  483. continue;
  484. this_err = abs(clock.dot - target);
  485. if (this_err < err) {
  486. *best_clock = clock;
  487. err = this_err;
  488. }
  489. }
  490. }
  491. }
  492. }
  493. return (err != target);
  494. }
  495. static bool
  496. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  497. int target, int refclk, intel_clock_t *match_clock,
  498. intel_clock_t *best_clock)
  499. {
  500. struct drm_device *dev = crtc->dev;
  501. intel_clock_t clock;
  502. int err = target;
  503. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  504. /*
  505. * For LVDS just rely on its current settings for dual-channel.
  506. * We haven't figured out how to reliably set up different
  507. * single/dual channel state, if we even can.
  508. */
  509. if (intel_is_dual_link_lvds(dev))
  510. clock.p2 = limit->p2.p2_fast;
  511. else
  512. clock.p2 = limit->p2.p2_slow;
  513. } else {
  514. if (target < limit->p2.dot_limit)
  515. clock.p2 = limit->p2.p2_slow;
  516. else
  517. clock.p2 = limit->p2.p2_fast;
  518. }
  519. memset(best_clock, 0, sizeof(*best_clock));
  520. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  521. clock.m1++) {
  522. for (clock.m2 = limit->m2.min;
  523. clock.m2 <= limit->m2.max; clock.m2++) {
  524. for (clock.n = limit->n.min;
  525. clock.n <= limit->n.max; clock.n++) {
  526. for (clock.p1 = limit->p1.min;
  527. clock.p1 <= limit->p1.max; clock.p1++) {
  528. int this_err;
  529. pineview_clock(refclk, &clock);
  530. if (!intel_PLL_is_valid(dev, limit,
  531. &clock))
  532. continue;
  533. if (match_clock &&
  534. clock.p != match_clock->p)
  535. continue;
  536. this_err = abs(clock.dot - target);
  537. if (this_err < err) {
  538. *best_clock = clock;
  539. err = this_err;
  540. }
  541. }
  542. }
  543. }
  544. }
  545. return (err != target);
  546. }
  547. static bool
  548. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  549. int target, int refclk, intel_clock_t *match_clock,
  550. intel_clock_t *best_clock)
  551. {
  552. struct drm_device *dev = crtc->dev;
  553. intel_clock_t clock;
  554. int max_n;
  555. bool found;
  556. /* approximately equals target * 0.00585 */
  557. int err_most = (target >> 8) + (target >> 9);
  558. found = false;
  559. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  560. if (intel_is_dual_link_lvds(dev))
  561. clock.p2 = limit->p2.p2_fast;
  562. else
  563. clock.p2 = limit->p2.p2_slow;
  564. } else {
  565. if (target < limit->p2.dot_limit)
  566. clock.p2 = limit->p2.p2_slow;
  567. else
  568. clock.p2 = limit->p2.p2_fast;
  569. }
  570. memset(best_clock, 0, sizeof(*best_clock));
  571. max_n = limit->n.max;
  572. /* based on hardware requirement, prefer smaller n to precision */
  573. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  574. /* based on hardware requirement, prefere larger m1,m2 */
  575. for (clock.m1 = limit->m1.max;
  576. clock.m1 >= limit->m1.min; clock.m1--) {
  577. for (clock.m2 = limit->m2.max;
  578. clock.m2 >= limit->m2.min; clock.m2--) {
  579. for (clock.p1 = limit->p1.max;
  580. clock.p1 >= limit->p1.min; clock.p1--) {
  581. int this_err;
  582. i9xx_clock(refclk, &clock);
  583. if (!intel_PLL_is_valid(dev, limit,
  584. &clock))
  585. continue;
  586. this_err = abs(clock.dot - target);
  587. if (this_err < err_most) {
  588. *best_clock = clock;
  589. err_most = this_err;
  590. max_n = clock.n;
  591. found = true;
  592. }
  593. }
  594. }
  595. }
  596. }
  597. return found;
  598. }
  599. static bool
  600. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  601. int target, int refclk, intel_clock_t *match_clock,
  602. intel_clock_t *best_clock)
  603. {
  604. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  605. u32 m, n, fastclk;
  606. u32 updrate, minupdate, p;
  607. unsigned long bestppm, ppm, absppm;
  608. int dotclk, flag;
  609. flag = 0;
  610. dotclk = target * 1000;
  611. bestppm = 1000000;
  612. ppm = absppm = 0;
  613. fastclk = dotclk / (2*100);
  614. updrate = 0;
  615. minupdate = 19200;
  616. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  617. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  618. /* based on hardware requirement, prefer smaller n to precision */
  619. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  620. updrate = refclk / n;
  621. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  622. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  623. if (p2 > 10)
  624. p2 = p2 - 1;
  625. p = p1 * p2;
  626. /* based on hardware requirement, prefer bigger m1,m2 values */
  627. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  628. m2 = DIV_ROUND_CLOSEST(fastclk * p * n, refclk * m1);
  629. m = m1 * m2;
  630. vco = updrate * m;
  631. if (vco < limit->vco.min || vco >= limit->vco.max)
  632. continue;
  633. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  634. absppm = (ppm > 0) ? ppm : (-ppm);
  635. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  636. bestppm = 0;
  637. flag = 1;
  638. }
  639. if (absppm < bestppm - 10) {
  640. bestppm = absppm;
  641. flag = 1;
  642. }
  643. if (flag) {
  644. bestn = n;
  645. bestm1 = m1;
  646. bestm2 = m2;
  647. bestp1 = p1;
  648. bestp2 = p2;
  649. flag = 0;
  650. }
  651. }
  652. }
  653. }
  654. }
  655. best_clock->n = bestn;
  656. best_clock->m1 = bestm1;
  657. best_clock->m2 = bestm2;
  658. best_clock->p1 = bestp1;
  659. best_clock->p2 = bestp2;
  660. return true;
  661. }
  662. bool intel_crtc_active(struct drm_crtc *crtc)
  663. {
  664. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  665. /* Be paranoid as we can arrive here with only partial
  666. * state retrieved from the hardware during setup.
  667. *
  668. * We can ditch the adjusted_mode.crtc_clock check as soon
  669. * as Haswell has gained clock readout/fastboot support.
  670. *
  671. * We can ditch the crtc->fb check as soon as we can
  672. * properly reconstruct framebuffers.
  673. */
  674. return intel_crtc->active && crtc->fb &&
  675. intel_crtc->config.adjusted_mode.crtc_clock;
  676. }
  677. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  678. enum pipe pipe)
  679. {
  680. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  681. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  682. return intel_crtc->config.cpu_transcoder;
  683. }
  684. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  685. {
  686. struct drm_i915_private *dev_priv = dev->dev_private;
  687. u32 frame, frame_reg = PIPEFRAME(pipe);
  688. frame = I915_READ(frame_reg);
  689. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  690. DRM_DEBUG_KMS("vblank wait timed out\n");
  691. }
  692. /**
  693. * intel_wait_for_vblank - wait for vblank on a given pipe
  694. * @dev: drm device
  695. * @pipe: pipe to wait for
  696. *
  697. * Wait for vblank to occur on a given pipe. Needed for various bits of
  698. * mode setting code.
  699. */
  700. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  701. {
  702. struct drm_i915_private *dev_priv = dev->dev_private;
  703. int pipestat_reg = PIPESTAT(pipe);
  704. if (INTEL_INFO(dev)->gen >= 5) {
  705. ironlake_wait_for_vblank(dev, pipe);
  706. return;
  707. }
  708. /* Clear existing vblank status. Note this will clear any other
  709. * sticky status fields as well.
  710. *
  711. * This races with i915_driver_irq_handler() with the result
  712. * that either function could miss a vblank event. Here it is not
  713. * fatal, as we will either wait upon the next vblank interrupt or
  714. * timeout. Generally speaking intel_wait_for_vblank() is only
  715. * called during modeset at which time the GPU should be idle and
  716. * should *not* be performing page flips and thus not waiting on
  717. * vblanks...
  718. * Currently, the result of us stealing a vblank from the irq
  719. * handler is that a single frame will be skipped during swapbuffers.
  720. */
  721. I915_WRITE(pipestat_reg,
  722. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  723. /* Wait for vblank interrupt bit to set */
  724. if (wait_for(I915_READ(pipestat_reg) &
  725. PIPE_VBLANK_INTERRUPT_STATUS,
  726. 50))
  727. DRM_DEBUG_KMS("vblank wait timed out\n");
  728. }
  729. /*
  730. * intel_wait_for_pipe_off - wait for pipe to turn off
  731. * @dev: drm device
  732. * @pipe: pipe to wait for
  733. *
  734. * After disabling a pipe, we can't wait for vblank in the usual way,
  735. * spinning on the vblank interrupt status bit, since we won't actually
  736. * see an interrupt when the pipe is disabled.
  737. *
  738. * On Gen4 and above:
  739. * wait for the pipe register state bit to turn off
  740. *
  741. * Otherwise:
  742. * wait for the display line value to settle (it usually
  743. * ends up stopping at the start of the next frame).
  744. *
  745. */
  746. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  747. {
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  750. pipe);
  751. if (INTEL_INFO(dev)->gen >= 4) {
  752. int reg = PIPECONF(cpu_transcoder);
  753. /* Wait for the Pipe State to go off */
  754. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  755. 100))
  756. WARN(1, "pipe_off wait timed out\n");
  757. } else {
  758. u32 last_line, line_mask;
  759. int reg = PIPEDSL(pipe);
  760. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  761. if (IS_GEN2(dev))
  762. line_mask = DSL_LINEMASK_GEN2;
  763. else
  764. line_mask = DSL_LINEMASK_GEN3;
  765. /* Wait for the display line to settle */
  766. do {
  767. last_line = I915_READ(reg) & line_mask;
  768. mdelay(5);
  769. } while (((I915_READ(reg) & line_mask) != last_line) &&
  770. time_after(timeout, jiffies));
  771. if (time_after(jiffies, timeout))
  772. WARN(1, "pipe_off wait timed out\n");
  773. }
  774. }
  775. /*
  776. * ibx_digital_port_connected - is the specified port connected?
  777. * @dev_priv: i915 private structure
  778. * @port: the port to test
  779. *
  780. * Returns true if @port is connected, false otherwise.
  781. */
  782. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  783. struct intel_digital_port *port)
  784. {
  785. u32 bit;
  786. if (HAS_PCH_IBX(dev_priv->dev)) {
  787. switch(port->port) {
  788. case PORT_B:
  789. bit = SDE_PORTB_HOTPLUG;
  790. break;
  791. case PORT_C:
  792. bit = SDE_PORTC_HOTPLUG;
  793. break;
  794. case PORT_D:
  795. bit = SDE_PORTD_HOTPLUG;
  796. break;
  797. default:
  798. return true;
  799. }
  800. } else {
  801. switch(port->port) {
  802. case PORT_B:
  803. bit = SDE_PORTB_HOTPLUG_CPT;
  804. break;
  805. case PORT_C:
  806. bit = SDE_PORTC_HOTPLUG_CPT;
  807. break;
  808. case PORT_D:
  809. bit = SDE_PORTD_HOTPLUG_CPT;
  810. break;
  811. default:
  812. return true;
  813. }
  814. }
  815. return I915_READ(SDEISR) & bit;
  816. }
  817. static const char *state_string(bool enabled)
  818. {
  819. return enabled ? "on" : "off";
  820. }
  821. /* Only for pre-ILK configs */
  822. void assert_pll(struct drm_i915_private *dev_priv,
  823. enum pipe pipe, bool state)
  824. {
  825. int reg;
  826. u32 val;
  827. bool cur_state;
  828. reg = DPLL(pipe);
  829. val = I915_READ(reg);
  830. cur_state = !!(val & DPLL_VCO_ENABLE);
  831. WARN(cur_state != state,
  832. "PLL state assertion failure (expected %s, current %s)\n",
  833. state_string(state), state_string(cur_state));
  834. }
  835. /* XXX: the dsi pll is shared between MIPI DSI ports */
  836. static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  837. {
  838. u32 val;
  839. bool cur_state;
  840. mutex_lock(&dev_priv->dpio_lock);
  841. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  842. mutex_unlock(&dev_priv->dpio_lock);
  843. cur_state = val & DSI_PLL_VCO_EN;
  844. WARN(cur_state != state,
  845. "DSI PLL state assertion failure (expected %s, current %s)\n",
  846. state_string(state), state_string(cur_state));
  847. }
  848. #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
  849. #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
  850. struct intel_shared_dpll *
  851. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  852. {
  853. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  854. if (crtc->config.shared_dpll < 0)
  855. return NULL;
  856. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  857. }
  858. /* For ILK+ */
  859. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  860. struct intel_shared_dpll *pll,
  861. bool state)
  862. {
  863. bool cur_state;
  864. struct intel_dpll_hw_state hw_state;
  865. if (HAS_PCH_LPT(dev_priv->dev)) {
  866. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  867. return;
  868. }
  869. if (WARN (!pll,
  870. "asserting DPLL %s with no DPLL\n", state_string(state)))
  871. return;
  872. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  873. WARN(cur_state != state,
  874. "%s assertion failure (expected %s, current %s)\n",
  875. pll->name, state_string(state), state_string(cur_state));
  876. }
  877. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  878. enum pipe pipe, bool state)
  879. {
  880. int reg;
  881. u32 val;
  882. bool cur_state;
  883. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  884. pipe);
  885. if (HAS_DDI(dev_priv->dev)) {
  886. /* DDI does not have a specific FDI_TX register */
  887. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  888. val = I915_READ(reg);
  889. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  890. } else {
  891. reg = FDI_TX_CTL(pipe);
  892. val = I915_READ(reg);
  893. cur_state = !!(val & FDI_TX_ENABLE);
  894. }
  895. WARN(cur_state != state,
  896. "FDI TX state assertion failure (expected %s, current %s)\n",
  897. state_string(state), state_string(cur_state));
  898. }
  899. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  900. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  901. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  902. enum pipe pipe, bool state)
  903. {
  904. int reg;
  905. u32 val;
  906. bool cur_state;
  907. reg = FDI_RX_CTL(pipe);
  908. val = I915_READ(reg);
  909. cur_state = !!(val & FDI_RX_ENABLE);
  910. WARN(cur_state != state,
  911. "FDI RX state assertion failure (expected %s, current %s)\n",
  912. state_string(state), state_string(cur_state));
  913. }
  914. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  915. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  916. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  917. enum pipe pipe)
  918. {
  919. int reg;
  920. u32 val;
  921. /* ILK FDI PLL is always enabled */
  922. if (dev_priv->info->gen == 5)
  923. return;
  924. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  925. if (HAS_DDI(dev_priv->dev))
  926. return;
  927. reg = FDI_TX_CTL(pipe);
  928. val = I915_READ(reg);
  929. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  930. }
  931. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  932. enum pipe pipe, bool state)
  933. {
  934. int reg;
  935. u32 val;
  936. bool cur_state;
  937. reg = FDI_RX_CTL(pipe);
  938. val = I915_READ(reg);
  939. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  940. WARN(cur_state != state,
  941. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  942. state_string(state), state_string(cur_state));
  943. }
  944. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  945. enum pipe pipe)
  946. {
  947. int pp_reg, lvds_reg;
  948. u32 val;
  949. enum pipe panel_pipe = PIPE_A;
  950. bool locked = true;
  951. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  952. pp_reg = PCH_PP_CONTROL;
  953. lvds_reg = PCH_LVDS;
  954. } else {
  955. pp_reg = PP_CONTROL;
  956. lvds_reg = LVDS;
  957. }
  958. val = I915_READ(pp_reg);
  959. if (!(val & PANEL_POWER_ON) ||
  960. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  961. locked = false;
  962. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  963. panel_pipe = PIPE_B;
  964. WARN(panel_pipe == pipe && locked,
  965. "panel assertion failure, pipe %c regs locked\n",
  966. pipe_name(pipe));
  967. }
  968. static void assert_cursor(struct drm_i915_private *dev_priv,
  969. enum pipe pipe, bool state)
  970. {
  971. struct drm_device *dev = dev_priv->dev;
  972. bool cur_state;
  973. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  974. cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
  975. else if (IS_845G(dev) || IS_I865G(dev))
  976. cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
  977. else
  978. cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  979. WARN(cur_state != state,
  980. "cursor on pipe %c assertion failure (expected %s, current %s)\n",
  981. pipe_name(pipe), state_string(state), state_string(cur_state));
  982. }
  983. #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
  984. #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
  985. void assert_pipe(struct drm_i915_private *dev_priv,
  986. enum pipe pipe, bool state)
  987. {
  988. int reg;
  989. u32 val;
  990. bool cur_state;
  991. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  992. pipe);
  993. /* if we need the pipe A quirk it must be always on */
  994. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  995. state = true;
  996. if (!intel_display_power_enabled(dev_priv->dev,
  997. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  998. cur_state = false;
  999. } else {
  1000. reg = PIPECONF(cpu_transcoder);
  1001. val = I915_READ(reg);
  1002. cur_state = !!(val & PIPECONF_ENABLE);
  1003. }
  1004. WARN(cur_state != state,
  1005. "pipe %c assertion failure (expected %s, current %s)\n",
  1006. pipe_name(pipe), state_string(state), state_string(cur_state));
  1007. }
  1008. static void assert_plane(struct drm_i915_private *dev_priv,
  1009. enum plane plane, bool state)
  1010. {
  1011. int reg;
  1012. u32 val;
  1013. bool cur_state;
  1014. reg = DSPCNTR(plane);
  1015. val = I915_READ(reg);
  1016. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1017. WARN(cur_state != state,
  1018. "plane %c assertion failure (expected %s, current %s)\n",
  1019. plane_name(plane), state_string(state), state_string(cur_state));
  1020. }
  1021. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1022. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1023. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1024. enum pipe pipe)
  1025. {
  1026. struct drm_device *dev = dev_priv->dev;
  1027. int reg, i;
  1028. u32 val;
  1029. int cur_pipe;
  1030. /* Primary planes are fixed to pipes on gen4+ */
  1031. if (INTEL_INFO(dev)->gen >= 4) {
  1032. reg = DSPCNTR(pipe);
  1033. val = I915_READ(reg);
  1034. WARN((val & DISPLAY_PLANE_ENABLE),
  1035. "plane %c assertion failure, should be disabled but not\n",
  1036. plane_name(pipe));
  1037. return;
  1038. }
  1039. /* Need to check both planes against the pipe */
  1040. for_each_pipe(i) {
  1041. reg = DSPCNTR(i);
  1042. val = I915_READ(reg);
  1043. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1044. DISPPLANE_SEL_PIPE_SHIFT;
  1045. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1046. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1047. plane_name(i), pipe_name(pipe));
  1048. }
  1049. }
  1050. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1051. enum pipe pipe)
  1052. {
  1053. struct drm_device *dev = dev_priv->dev;
  1054. int reg, i;
  1055. u32 val;
  1056. if (IS_VALLEYVIEW(dev)) {
  1057. for (i = 0; i < dev_priv->num_plane; i++) {
  1058. reg = SPCNTR(pipe, i);
  1059. val = I915_READ(reg);
  1060. WARN((val & SP_ENABLE),
  1061. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1062. sprite_name(pipe, i), pipe_name(pipe));
  1063. }
  1064. } else if (INTEL_INFO(dev)->gen >= 7) {
  1065. reg = SPRCTL(pipe);
  1066. val = I915_READ(reg);
  1067. WARN((val & SPRITE_ENABLE),
  1068. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1069. plane_name(pipe), pipe_name(pipe));
  1070. } else if (INTEL_INFO(dev)->gen >= 5) {
  1071. reg = DVSCNTR(pipe);
  1072. val = I915_READ(reg);
  1073. WARN((val & DVS_ENABLE),
  1074. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1075. plane_name(pipe), pipe_name(pipe));
  1076. }
  1077. }
  1078. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1079. {
  1080. u32 val;
  1081. bool enabled;
  1082. if (HAS_PCH_LPT(dev_priv->dev)) {
  1083. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1084. return;
  1085. }
  1086. val = I915_READ(PCH_DREF_CONTROL);
  1087. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1088. DREF_SUPERSPREAD_SOURCE_MASK));
  1089. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1090. }
  1091. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe)
  1093. {
  1094. int reg;
  1095. u32 val;
  1096. bool enabled;
  1097. reg = PCH_TRANSCONF(pipe);
  1098. val = I915_READ(reg);
  1099. enabled = !!(val & TRANS_ENABLE);
  1100. WARN(enabled,
  1101. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1102. pipe_name(pipe));
  1103. }
  1104. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1105. enum pipe pipe, u32 port_sel, u32 val)
  1106. {
  1107. if ((val & DP_PORT_EN) == 0)
  1108. return false;
  1109. if (HAS_PCH_CPT(dev_priv->dev)) {
  1110. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1111. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1112. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1113. return false;
  1114. } else {
  1115. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1116. return false;
  1117. }
  1118. return true;
  1119. }
  1120. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1121. enum pipe pipe, u32 val)
  1122. {
  1123. if ((val & SDVO_ENABLE) == 0)
  1124. return false;
  1125. if (HAS_PCH_CPT(dev_priv->dev)) {
  1126. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1127. return false;
  1128. } else {
  1129. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1130. return false;
  1131. }
  1132. return true;
  1133. }
  1134. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1135. enum pipe pipe, u32 val)
  1136. {
  1137. if ((val & LVDS_PORT_EN) == 0)
  1138. return false;
  1139. if (HAS_PCH_CPT(dev_priv->dev)) {
  1140. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1141. return false;
  1142. } else {
  1143. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1144. return false;
  1145. }
  1146. return true;
  1147. }
  1148. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1149. enum pipe pipe, u32 val)
  1150. {
  1151. if ((val & ADPA_DAC_ENABLE) == 0)
  1152. return false;
  1153. if (HAS_PCH_CPT(dev_priv->dev)) {
  1154. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1155. return false;
  1156. } else {
  1157. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1158. return false;
  1159. }
  1160. return true;
  1161. }
  1162. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1163. enum pipe pipe, int reg, u32 port_sel)
  1164. {
  1165. u32 val = I915_READ(reg);
  1166. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1167. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1168. reg, pipe_name(pipe));
  1169. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1170. && (val & DP_PIPEB_SELECT),
  1171. "IBX PCH dp port still using transcoder B\n");
  1172. }
  1173. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1174. enum pipe pipe, int reg)
  1175. {
  1176. u32 val = I915_READ(reg);
  1177. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1178. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1179. reg, pipe_name(pipe));
  1180. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1181. && (val & SDVO_PIPE_B_SELECT),
  1182. "IBX PCH hdmi port still using transcoder B\n");
  1183. }
  1184. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1185. enum pipe pipe)
  1186. {
  1187. int reg;
  1188. u32 val;
  1189. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1190. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1191. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1192. reg = PCH_ADPA;
  1193. val = I915_READ(reg);
  1194. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1195. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1196. pipe_name(pipe));
  1197. reg = PCH_LVDS;
  1198. val = I915_READ(reg);
  1199. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1200. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1201. pipe_name(pipe));
  1202. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1203. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1204. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1205. }
  1206. static void vlv_enable_pll(struct intel_crtc *crtc)
  1207. {
  1208. struct drm_device *dev = crtc->base.dev;
  1209. struct drm_i915_private *dev_priv = dev->dev_private;
  1210. int reg = DPLL(crtc->pipe);
  1211. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1212. assert_pipe_disabled(dev_priv, crtc->pipe);
  1213. /* No really, not for ILK+ */
  1214. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1215. /* PLL is protected by panel, make sure we can write it */
  1216. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1217. assert_panel_unlocked(dev_priv, crtc->pipe);
  1218. I915_WRITE(reg, dpll);
  1219. POSTING_READ(reg);
  1220. udelay(150);
  1221. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1222. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1223. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1224. POSTING_READ(DPLL_MD(crtc->pipe));
  1225. /* We do this three times for luck */
  1226. I915_WRITE(reg, dpll);
  1227. POSTING_READ(reg);
  1228. udelay(150); /* wait for warmup */
  1229. I915_WRITE(reg, dpll);
  1230. POSTING_READ(reg);
  1231. udelay(150); /* wait for warmup */
  1232. I915_WRITE(reg, dpll);
  1233. POSTING_READ(reg);
  1234. udelay(150); /* wait for warmup */
  1235. }
  1236. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1237. {
  1238. struct drm_device *dev = crtc->base.dev;
  1239. struct drm_i915_private *dev_priv = dev->dev_private;
  1240. int reg = DPLL(crtc->pipe);
  1241. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1242. assert_pipe_disabled(dev_priv, crtc->pipe);
  1243. /* No really, not for ILK+ */
  1244. BUG_ON(dev_priv->info->gen >= 5);
  1245. /* PLL is protected by panel, make sure we can write it */
  1246. if (IS_MOBILE(dev) && !IS_I830(dev))
  1247. assert_panel_unlocked(dev_priv, crtc->pipe);
  1248. I915_WRITE(reg, dpll);
  1249. /* Wait for the clocks to stabilize. */
  1250. POSTING_READ(reg);
  1251. udelay(150);
  1252. if (INTEL_INFO(dev)->gen >= 4) {
  1253. I915_WRITE(DPLL_MD(crtc->pipe),
  1254. crtc->config.dpll_hw_state.dpll_md);
  1255. } else {
  1256. /* The pixel multiplier can only be updated once the
  1257. * DPLL is enabled and the clocks are stable.
  1258. *
  1259. * So write it again.
  1260. */
  1261. I915_WRITE(reg, dpll);
  1262. }
  1263. /* We do this three times for luck */
  1264. I915_WRITE(reg, dpll);
  1265. POSTING_READ(reg);
  1266. udelay(150); /* wait for warmup */
  1267. I915_WRITE(reg, dpll);
  1268. POSTING_READ(reg);
  1269. udelay(150); /* wait for warmup */
  1270. I915_WRITE(reg, dpll);
  1271. POSTING_READ(reg);
  1272. udelay(150); /* wait for warmup */
  1273. }
  1274. /**
  1275. * i9xx_disable_pll - disable a PLL
  1276. * @dev_priv: i915 private structure
  1277. * @pipe: pipe PLL to disable
  1278. *
  1279. * Disable the PLL for @pipe, making sure the pipe is off first.
  1280. *
  1281. * Note! This is for pre-ILK only.
  1282. */
  1283. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1284. {
  1285. /* Don't disable pipe A or pipe A PLLs if needed */
  1286. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1287. return;
  1288. /* Make sure the pipe isn't still relying on us */
  1289. assert_pipe_disabled(dev_priv, pipe);
  1290. I915_WRITE(DPLL(pipe), 0);
  1291. POSTING_READ(DPLL(pipe));
  1292. }
  1293. static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1294. {
  1295. u32 val = 0;
  1296. /* Make sure the pipe isn't still relying on us */
  1297. assert_pipe_disabled(dev_priv, pipe);
  1298. /* Leave integrated clock source enabled */
  1299. if (pipe == PIPE_B)
  1300. val = DPLL_INTEGRATED_CRI_CLK_VLV;
  1301. I915_WRITE(DPLL(pipe), val);
  1302. POSTING_READ(DPLL(pipe));
  1303. }
  1304. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1305. {
  1306. u32 port_mask;
  1307. if (!port)
  1308. port_mask = DPLL_PORTB_READY_MASK;
  1309. else
  1310. port_mask = DPLL_PORTC_READY_MASK;
  1311. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1312. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1313. 'B' + port, I915_READ(DPLL(0)));
  1314. }
  1315. /**
  1316. * ironlake_enable_shared_dpll - enable PCH PLL
  1317. * @dev_priv: i915 private structure
  1318. * @pipe: pipe PLL to enable
  1319. *
  1320. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1321. * drives the transcoder clock.
  1322. */
  1323. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1324. {
  1325. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1326. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1327. /* PCH PLLs only available on ILK, SNB and IVB */
  1328. BUG_ON(dev_priv->info->gen < 5);
  1329. if (WARN_ON(pll == NULL))
  1330. return;
  1331. if (WARN_ON(pll->refcount == 0))
  1332. return;
  1333. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1334. pll->name, pll->active, pll->on,
  1335. crtc->base.base.id);
  1336. if (pll->active++) {
  1337. WARN_ON(!pll->on);
  1338. assert_shared_dpll_enabled(dev_priv, pll);
  1339. return;
  1340. }
  1341. WARN_ON(pll->on);
  1342. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1343. pll->enable(dev_priv, pll);
  1344. pll->on = true;
  1345. }
  1346. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1347. {
  1348. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1349. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1350. /* PCH only available on ILK+ */
  1351. BUG_ON(dev_priv->info->gen < 5);
  1352. if (WARN_ON(pll == NULL))
  1353. return;
  1354. if (WARN_ON(pll->refcount == 0))
  1355. return;
  1356. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1357. pll->name, pll->active, pll->on,
  1358. crtc->base.base.id);
  1359. if (WARN_ON(pll->active == 0)) {
  1360. assert_shared_dpll_disabled(dev_priv, pll);
  1361. return;
  1362. }
  1363. assert_shared_dpll_enabled(dev_priv, pll);
  1364. WARN_ON(!pll->on);
  1365. if (--pll->active)
  1366. return;
  1367. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1368. pll->disable(dev_priv, pll);
  1369. pll->on = false;
  1370. }
  1371. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1372. enum pipe pipe)
  1373. {
  1374. struct drm_device *dev = dev_priv->dev;
  1375. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1376. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1377. uint32_t reg, val, pipeconf_val;
  1378. /* PCH only available on ILK+ */
  1379. BUG_ON(dev_priv->info->gen < 5);
  1380. /* Make sure PCH DPLL is enabled */
  1381. assert_shared_dpll_enabled(dev_priv,
  1382. intel_crtc_to_shared_dpll(intel_crtc));
  1383. /* FDI must be feeding us bits for PCH ports */
  1384. assert_fdi_tx_enabled(dev_priv, pipe);
  1385. assert_fdi_rx_enabled(dev_priv, pipe);
  1386. if (HAS_PCH_CPT(dev)) {
  1387. /* Workaround: Set the timing override bit before enabling the
  1388. * pch transcoder. */
  1389. reg = TRANS_CHICKEN2(pipe);
  1390. val = I915_READ(reg);
  1391. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1392. I915_WRITE(reg, val);
  1393. }
  1394. reg = PCH_TRANSCONF(pipe);
  1395. val = I915_READ(reg);
  1396. pipeconf_val = I915_READ(PIPECONF(pipe));
  1397. if (HAS_PCH_IBX(dev_priv->dev)) {
  1398. /*
  1399. * make the BPC in transcoder be consistent with
  1400. * that in pipeconf reg.
  1401. */
  1402. val &= ~PIPECONF_BPC_MASK;
  1403. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1404. }
  1405. val &= ~TRANS_INTERLACE_MASK;
  1406. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1407. if (HAS_PCH_IBX(dev_priv->dev) &&
  1408. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1409. val |= TRANS_LEGACY_INTERLACED_ILK;
  1410. else
  1411. val |= TRANS_INTERLACED;
  1412. else
  1413. val |= TRANS_PROGRESSIVE;
  1414. I915_WRITE(reg, val | TRANS_ENABLE);
  1415. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1416. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1417. }
  1418. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1419. enum transcoder cpu_transcoder)
  1420. {
  1421. u32 val, pipeconf_val;
  1422. /* PCH only available on ILK+ */
  1423. BUG_ON(dev_priv->info->gen < 5);
  1424. /* FDI must be feeding us bits for PCH ports */
  1425. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1426. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1427. /* Workaround: set timing override bit. */
  1428. val = I915_READ(_TRANSA_CHICKEN2);
  1429. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1430. I915_WRITE(_TRANSA_CHICKEN2, val);
  1431. val = TRANS_ENABLE;
  1432. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1433. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1434. PIPECONF_INTERLACED_ILK)
  1435. val |= TRANS_INTERLACED;
  1436. else
  1437. val |= TRANS_PROGRESSIVE;
  1438. I915_WRITE(LPT_TRANSCONF, val);
  1439. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1440. DRM_ERROR("Failed to enable PCH transcoder\n");
  1441. }
  1442. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1443. enum pipe pipe)
  1444. {
  1445. struct drm_device *dev = dev_priv->dev;
  1446. uint32_t reg, val;
  1447. /* FDI relies on the transcoder */
  1448. assert_fdi_tx_disabled(dev_priv, pipe);
  1449. assert_fdi_rx_disabled(dev_priv, pipe);
  1450. /* Ports must be off as well */
  1451. assert_pch_ports_disabled(dev_priv, pipe);
  1452. reg = PCH_TRANSCONF(pipe);
  1453. val = I915_READ(reg);
  1454. val &= ~TRANS_ENABLE;
  1455. I915_WRITE(reg, val);
  1456. /* wait for PCH transcoder off, transcoder state */
  1457. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1458. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1459. if (!HAS_PCH_IBX(dev)) {
  1460. /* Workaround: Clear the timing override chicken bit again. */
  1461. reg = TRANS_CHICKEN2(pipe);
  1462. val = I915_READ(reg);
  1463. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1464. I915_WRITE(reg, val);
  1465. }
  1466. }
  1467. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1468. {
  1469. u32 val;
  1470. val = I915_READ(LPT_TRANSCONF);
  1471. val &= ~TRANS_ENABLE;
  1472. I915_WRITE(LPT_TRANSCONF, val);
  1473. /* wait for PCH transcoder off, transcoder state */
  1474. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1475. DRM_ERROR("Failed to disable PCH transcoder\n");
  1476. /* Workaround: clear timing override bit. */
  1477. val = I915_READ(_TRANSA_CHICKEN2);
  1478. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1479. I915_WRITE(_TRANSA_CHICKEN2, val);
  1480. }
  1481. /**
  1482. * intel_enable_pipe - enable a pipe, asserting requirements
  1483. * @dev_priv: i915 private structure
  1484. * @pipe: pipe to enable
  1485. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1486. *
  1487. * Enable @pipe, making sure that various hardware specific requirements
  1488. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1489. *
  1490. * @pipe should be %PIPE_A or %PIPE_B.
  1491. *
  1492. * Will wait until the pipe is actually running (i.e. first vblank) before
  1493. * returning.
  1494. */
  1495. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1496. bool pch_port, bool dsi)
  1497. {
  1498. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1499. pipe);
  1500. enum pipe pch_transcoder;
  1501. int reg;
  1502. u32 val;
  1503. assert_planes_disabled(dev_priv, pipe);
  1504. assert_cursor_disabled(dev_priv, pipe);
  1505. assert_sprites_disabled(dev_priv, pipe);
  1506. if (HAS_PCH_LPT(dev_priv->dev))
  1507. pch_transcoder = TRANSCODER_A;
  1508. else
  1509. pch_transcoder = pipe;
  1510. /*
  1511. * A pipe without a PLL won't actually be able to drive bits from
  1512. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1513. * need the check.
  1514. */
  1515. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1516. if (dsi)
  1517. assert_dsi_pll_enabled(dev_priv);
  1518. else
  1519. assert_pll_enabled(dev_priv, pipe);
  1520. else {
  1521. if (pch_port) {
  1522. /* if driving the PCH, we need FDI enabled */
  1523. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1524. assert_fdi_tx_pll_enabled(dev_priv,
  1525. (enum pipe) cpu_transcoder);
  1526. }
  1527. /* FIXME: assert CPU port conditions for SNB+ */
  1528. }
  1529. reg = PIPECONF(cpu_transcoder);
  1530. val = I915_READ(reg);
  1531. if (val & PIPECONF_ENABLE)
  1532. return;
  1533. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1534. intel_wait_for_vblank(dev_priv->dev, pipe);
  1535. }
  1536. /**
  1537. * intel_disable_pipe - disable a pipe, asserting requirements
  1538. * @dev_priv: i915 private structure
  1539. * @pipe: pipe to disable
  1540. *
  1541. * Disable @pipe, making sure that various hardware specific requirements
  1542. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1543. *
  1544. * @pipe should be %PIPE_A or %PIPE_B.
  1545. *
  1546. * Will wait until the pipe has shut down before returning.
  1547. */
  1548. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1549. enum pipe pipe)
  1550. {
  1551. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1552. pipe);
  1553. int reg;
  1554. u32 val;
  1555. /*
  1556. * Make sure planes won't keep trying to pump pixels to us,
  1557. * or we might hang the display.
  1558. */
  1559. assert_planes_disabled(dev_priv, pipe);
  1560. assert_cursor_disabled(dev_priv, pipe);
  1561. assert_sprites_disabled(dev_priv, pipe);
  1562. /* Don't disable pipe A or pipe A PLLs if needed */
  1563. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1564. return;
  1565. reg = PIPECONF(cpu_transcoder);
  1566. val = I915_READ(reg);
  1567. if ((val & PIPECONF_ENABLE) == 0)
  1568. return;
  1569. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1570. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1571. }
  1572. /*
  1573. * Plane regs are double buffered, going from enabled->disabled needs a
  1574. * trigger in order to latch. The display address reg provides this.
  1575. */
  1576. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1577. enum plane plane)
  1578. {
  1579. if (dev_priv->info->gen >= 4)
  1580. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1581. else
  1582. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1583. }
  1584. /**
  1585. * intel_enable_plane - enable a display plane on a given pipe
  1586. * @dev_priv: i915 private structure
  1587. * @plane: plane to enable
  1588. * @pipe: pipe being fed
  1589. *
  1590. * Enable @plane on @pipe, making sure that @pipe is running first.
  1591. */
  1592. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1593. enum plane plane, enum pipe pipe)
  1594. {
  1595. int reg;
  1596. u32 val;
  1597. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1598. assert_pipe_enabled(dev_priv, pipe);
  1599. reg = DSPCNTR(plane);
  1600. val = I915_READ(reg);
  1601. if (val & DISPLAY_PLANE_ENABLE)
  1602. return;
  1603. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1604. intel_flush_display_plane(dev_priv, plane);
  1605. intel_wait_for_vblank(dev_priv->dev, pipe);
  1606. }
  1607. /**
  1608. * intel_disable_plane - disable a display plane
  1609. * @dev_priv: i915 private structure
  1610. * @plane: plane to disable
  1611. * @pipe: pipe consuming the data
  1612. *
  1613. * Disable @plane; should be an independent operation.
  1614. */
  1615. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1616. enum plane plane, enum pipe pipe)
  1617. {
  1618. int reg;
  1619. u32 val;
  1620. reg = DSPCNTR(plane);
  1621. val = I915_READ(reg);
  1622. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1623. return;
  1624. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1625. intel_flush_display_plane(dev_priv, plane);
  1626. intel_wait_for_vblank(dev_priv->dev, pipe);
  1627. }
  1628. static bool need_vtd_wa(struct drm_device *dev)
  1629. {
  1630. #ifdef CONFIG_INTEL_IOMMU
  1631. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1632. return true;
  1633. #endif
  1634. return false;
  1635. }
  1636. int
  1637. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1638. struct drm_i915_gem_object *obj,
  1639. struct intel_ring_buffer *pipelined)
  1640. {
  1641. struct drm_i915_private *dev_priv = dev->dev_private;
  1642. u32 alignment;
  1643. int ret;
  1644. switch (obj->tiling_mode) {
  1645. case I915_TILING_NONE:
  1646. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1647. alignment = 128 * 1024;
  1648. else if (INTEL_INFO(dev)->gen >= 4)
  1649. alignment = 4 * 1024;
  1650. else
  1651. alignment = 64 * 1024;
  1652. break;
  1653. case I915_TILING_X:
  1654. /* pin() will align the object as required by fence */
  1655. alignment = 0;
  1656. break;
  1657. case I915_TILING_Y:
  1658. /* Despite that we check this in framebuffer_init userspace can
  1659. * screw us over and change the tiling after the fact. Only
  1660. * pinned buffers can't change their tiling. */
  1661. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1662. return -EINVAL;
  1663. default:
  1664. BUG();
  1665. }
  1666. /* Note that the w/a also requires 64 PTE of padding following the
  1667. * bo. We currently fill all unused PTE with the shadow page and so
  1668. * we should always have valid PTE following the scanout preventing
  1669. * the VT-d warning.
  1670. */
  1671. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1672. alignment = 256 * 1024;
  1673. dev_priv->mm.interruptible = false;
  1674. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1675. if (ret)
  1676. goto err_interruptible;
  1677. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1678. * fence, whereas 965+ only requires a fence if using
  1679. * framebuffer compression. For simplicity, we always install
  1680. * a fence as the cost is not that onerous.
  1681. */
  1682. ret = i915_gem_object_get_fence(obj);
  1683. if (ret)
  1684. goto err_unpin;
  1685. i915_gem_object_pin_fence(obj);
  1686. dev_priv->mm.interruptible = true;
  1687. return 0;
  1688. err_unpin:
  1689. i915_gem_object_unpin_from_display_plane(obj);
  1690. err_interruptible:
  1691. dev_priv->mm.interruptible = true;
  1692. return ret;
  1693. }
  1694. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1695. {
  1696. i915_gem_object_unpin_fence(obj);
  1697. i915_gem_object_unpin_from_display_plane(obj);
  1698. }
  1699. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1700. * is assumed to be a power-of-two. */
  1701. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1702. unsigned int tiling_mode,
  1703. unsigned int cpp,
  1704. unsigned int pitch)
  1705. {
  1706. if (tiling_mode != I915_TILING_NONE) {
  1707. unsigned int tile_rows, tiles;
  1708. tile_rows = *y / 8;
  1709. *y %= 8;
  1710. tiles = *x / (512/cpp);
  1711. *x %= 512/cpp;
  1712. return tile_rows * pitch * 8 + tiles * 4096;
  1713. } else {
  1714. unsigned int offset;
  1715. offset = *y * pitch + *x * cpp;
  1716. *y = 0;
  1717. *x = (offset & 4095) / cpp;
  1718. return offset & -4096;
  1719. }
  1720. }
  1721. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1722. int x, int y)
  1723. {
  1724. struct drm_device *dev = crtc->dev;
  1725. struct drm_i915_private *dev_priv = dev->dev_private;
  1726. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1727. struct intel_framebuffer *intel_fb;
  1728. struct drm_i915_gem_object *obj;
  1729. int plane = intel_crtc->plane;
  1730. unsigned long linear_offset;
  1731. u32 dspcntr;
  1732. u32 reg;
  1733. switch (plane) {
  1734. case 0:
  1735. case 1:
  1736. break;
  1737. default:
  1738. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1739. return -EINVAL;
  1740. }
  1741. intel_fb = to_intel_framebuffer(fb);
  1742. obj = intel_fb->obj;
  1743. reg = DSPCNTR(plane);
  1744. dspcntr = I915_READ(reg);
  1745. /* Mask out pixel format bits in case we change it */
  1746. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1747. switch (fb->pixel_format) {
  1748. case DRM_FORMAT_C8:
  1749. dspcntr |= DISPPLANE_8BPP;
  1750. break;
  1751. case DRM_FORMAT_XRGB1555:
  1752. case DRM_FORMAT_ARGB1555:
  1753. dspcntr |= DISPPLANE_BGRX555;
  1754. break;
  1755. case DRM_FORMAT_RGB565:
  1756. dspcntr |= DISPPLANE_BGRX565;
  1757. break;
  1758. case DRM_FORMAT_XRGB8888:
  1759. case DRM_FORMAT_ARGB8888:
  1760. dspcntr |= DISPPLANE_BGRX888;
  1761. break;
  1762. case DRM_FORMAT_XBGR8888:
  1763. case DRM_FORMAT_ABGR8888:
  1764. dspcntr |= DISPPLANE_RGBX888;
  1765. break;
  1766. case DRM_FORMAT_XRGB2101010:
  1767. case DRM_FORMAT_ARGB2101010:
  1768. dspcntr |= DISPPLANE_BGRX101010;
  1769. break;
  1770. case DRM_FORMAT_XBGR2101010:
  1771. case DRM_FORMAT_ABGR2101010:
  1772. dspcntr |= DISPPLANE_RGBX101010;
  1773. break;
  1774. default:
  1775. BUG();
  1776. }
  1777. if (INTEL_INFO(dev)->gen >= 4) {
  1778. if (obj->tiling_mode != I915_TILING_NONE)
  1779. dspcntr |= DISPPLANE_TILED;
  1780. else
  1781. dspcntr &= ~DISPPLANE_TILED;
  1782. }
  1783. if (IS_G4X(dev))
  1784. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1785. I915_WRITE(reg, dspcntr);
  1786. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1787. if (INTEL_INFO(dev)->gen >= 4) {
  1788. intel_crtc->dspaddr_offset =
  1789. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1790. fb->bits_per_pixel / 8,
  1791. fb->pitches[0]);
  1792. linear_offset -= intel_crtc->dspaddr_offset;
  1793. } else {
  1794. intel_crtc->dspaddr_offset = linear_offset;
  1795. }
  1796. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1797. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1798. fb->pitches[0]);
  1799. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1800. if (INTEL_INFO(dev)->gen >= 4) {
  1801. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1802. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1803. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1804. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1805. } else
  1806. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1807. POSTING_READ(reg);
  1808. return 0;
  1809. }
  1810. static int ironlake_update_plane(struct drm_crtc *crtc,
  1811. struct drm_framebuffer *fb, int x, int y)
  1812. {
  1813. struct drm_device *dev = crtc->dev;
  1814. struct drm_i915_private *dev_priv = dev->dev_private;
  1815. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1816. struct intel_framebuffer *intel_fb;
  1817. struct drm_i915_gem_object *obj;
  1818. int plane = intel_crtc->plane;
  1819. unsigned long linear_offset;
  1820. u32 dspcntr;
  1821. u32 reg;
  1822. switch (plane) {
  1823. case 0:
  1824. case 1:
  1825. case 2:
  1826. break;
  1827. default:
  1828. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1829. return -EINVAL;
  1830. }
  1831. intel_fb = to_intel_framebuffer(fb);
  1832. obj = intel_fb->obj;
  1833. reg = DSPCNTR(plane);
  1834. dspcntr = I915_READ(reg);
  1835. /* Mask out pixel format bits in case we change it */
  1836. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1837. switch (fb->pixel_format) {
  1838. case DRM_FORMAT_C8:
  1839. dspcntr |= DISPPLANE_8BPP;
  1840. break;
  1841. case DRM_FORMAT_RGB565:
  1842. dspcntr |= DISPPLANE_BGRX565;
  1843. break;
  1844. case DRM_FORMAT_XRGB8888:
  1845. case DRM_FORMAT_ARGB8888:
  1846. dspcntr |= DISPPLANE_BGRX888;
  1847. break;
  1848. case DRM_FORMAT_XBGR8888:
  1849. case DRM_FORMAT_ABGR8888:
  1850. dspcntr |= DISPPLANE_RGBX888;
  1851. break;
  1852. case DRM_FORMAT_XRGB2101010:
  1853. case DRM_FORMAT_ARGB2101010:
  1854. dspcntr |= DISPPLANE_BGRX101010;
  1855. break;
  1856. case DRM_FORMAT_XBGR2101010:
  1857. case DRM_FORMAT_ABGR2101010:
  1858. dspcntr |= DISPPLANE_RGBX101010;
  1859. break;
  1860. default:
  1861. BUG();
  1862. }
  1863. if (obj->tiling_mode != I915_TILING_NONE)
  1864. dspcntr |= DISPPLANE_TILED;
  1865. else
  1866. dspcntr &= ~DISPPLANE_TILED;
  1867. if (IS_HASWELL(dev))
  1868. dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
  1869. else
  1870. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1871. I915_WRITE(reg, dspcntr);
  1872. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1873. intel_crtc->dspaddr_offset =
  1874. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1875. fb->bits_per_pixel / 8,
  1876. fb->pitches[0]);
  1877. linear_offset -= intel_crtc->dspaddr_offset;
  1878. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1879. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1880. fb->pitches[0]);
  1881. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1882. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1883. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1884. if (IS_HASWELL(dev)) {
  1885. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1886. } else {
  1887. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1888. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1889. }
  1890. POSTING_READ(reg);
  1891. return 0;
  1892. }
  1893. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1894. static int
  1895. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1896. int x, int y, enum mode_set_atomic state)
  1897. {
  1898. struct drm_device *dev = crtc->dev;
  1899. struct drm_i915_private *dev_priv = dev->dev_private;
  1900. if (dev_priv->display.disable_fbc)
  1901. dev_priv->display.disable_fbc(dev);
  1902. intel_increase_pllclock(crtc);
  1903. return dev_priv->display.update_plane(crtc, fb, x, y);
  1904. }
  1905. void intel_display_handle_reset(struct drm_device *dev)
  1906. {
  1907. struct drm_i915_private *dev_priv = dev->dev_private;
  1908. struct drm_crtc *crtc;
  1909. /*
  1910. * Flips in the rings have been nuked by the reset,
  1911. * so complete all pending flips so that user space
  1912. * will get its events and not get stuck.
  1913. *
  1914. * Also update the base address of all primary
  1915. * planes to the the last fb to make sure we're
  1916. * showing the correct fb after a reset.
  1917. *
  1918. * Need to make two loops over the crtcs so that we
  1919. * don't try to grab a crtc mutex before the
  1920. * pending_flip_queue really got woken up.
  1921. */
  1922. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1923. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1924. enum plane plane = intel_crtc->plane;
  1925. intel_prepare_page_flip(dev, plane);
  1926. intel_finish_page_flip_plane(dev, plane);
  1927. }
  1928. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1929. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1930. mutex_lock(&crtc->mutex);
  1931. if (intel_crtc->active)
  1932. dev_priv->display.update_plane(crtc, crtc->fb,
  1933. crtc->x, crtc->y);
  1934. mutex_unlock(&crtc->mutex);
  1935. }
  1936. }
  1937. static int
  1938. intel_finish_fb(struct drm_framebuffer *old_fb)
  1939. {
  1940. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1941. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1942. bool was_interruptible = dev_priv->mm.interruptible;
  1943. int ret;
  1944. /* Big Hammer, we also need to ensure that any pending
  1945. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1946. * current scanout is retired before unpinning the old
  1947. * framebuffer.
  1948. *
  1949. * This should only fail upon a hung GPU, in which case we
  1950. * can safely continue.
  1951. */
  1952. dev_priv->mm.interruptible = false;
  1953. ret = i915_gem_object_finish_gpu(obj);
  1954. dev_priv->mm.interruptible = was_interruptible;
  1955. return ret;
  1956. }
  1957. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1958. {
  1959. struct drm_device *dev = crtc->dev;
  1960. struct drm_i915_master_private *master_priv;
  1961. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1962. if (!dev->primary->master)
  1963. return;
  1964. master_priv = dev->primary->master->driver_priv;
  1965. if (!master_priv->sarea_priv)
  1966. return;
  1967. switch (intel_crtc->pipe) {
  1968. case 0:
  1969. master_priv->sarea_priv->pipeA_x = x;
  1970. master_priv->sarea_priv->pipeA_y = y;
  1971. break;
  1972. case 1:
  1973. master_priv->sarea_priv->pipeB_x = x;
  1974. master_priv->sarea_priv->pipeB_y = y;
  1975. break;
  1976. default:
  1977. break;
  1978. }
  1979. }
  1980. static int
  1981. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1982. struct drm_framebuffer *fb)
  1983. {
  1984. struct drm_device *dev = crtc->dev;
  1985. struct drm_i915_private *dev_priv = dev->dev_private;
  1986. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1987. struct drm_framebuffer *old_fb;
  1988. int ret;
  1989. /* no fb bound */
  1990. if (!fb) {
  1991. DRM_ERROR("No FB bound\n");
  1992. return 0;
  1993. }
  1994. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1995. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1996. plane_name(intel_crtc->plane),
  1997. INTEL_INFO(dev)->num_pipes);
  1998. return -EINVAL;
  1999. }
  2000. mutex_lock(&dev->struct_mutex);
  2001. ret = intel_pin_and_fence_fb_obj(dev,
  2002. to_intel_framebuffer(fb)->obj,
  2003. NULL);
  2004. if (ret != 0) {
  2005. mutex_unlock(&dev->struct_mutex);
  2006. DRM_ERROR("pin & fence failed\n");
  2007. return ret;
  2008. }
  2009. /* Update pipe size and adjust fitter if needed */
  2010. if (i915_fastboot) {
  2011. I915_WRITE(PIPESRC(intel_crtc->pipe),
  2012. ((crtc->mode.hdisplay - 1) << 16) |
  2013. (crtc->mode.vdisplay - 1));
  2014. if (!intel_crtc->config.pch_pfit.enabled &&
  2015. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  2016. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2017. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  2018. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  2019. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  2020. }
  2021. }
  2022. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2023. if (ret) {
  2024. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2025. mutex_unlock(&dev->struct_mutex);
  2026. DRM_ERROR("failed to update base address\n");
  2027. return ret;
  2028. }
  2029. old_fb = crtc->fb;
  2030. crtc->fb = fb;
  2031. crtc->x = x;
  2032. crtc->y = y;
  2033. if (old_fb) {
  2034. if (intel_crtc->active && old_fb != fb)
  2035. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2036. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2037. }
  2038. intel_update_fbc(dev);
  2039. intel_edp_psr_update(dev);
  2040. mutex_unlock(&dev->struct_mutex);
  2041. intel_crtc_update_sarea_pos(crtc, x, y);
  2042. return 0;
  2043. }
  2044. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2045. {
  2046. struct drm_device *dev = crtc->dev;
  2047. struct drm_i915_private *dev_priv = dev->dev_private;
  2048. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2049. int pipe = intel_crtc->pipe;
  2050. u32 reg, temp;
  2051. /* enable normal train */
  2052. reg = FDI_TX_CTL(pipe);
  2053. temp = I915_READ(reg);
  2054. if (IS_IVYBRIDGE(dev)) {
  2055. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2056. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2057. } else {
  2058. temp &= ~FDI_LINK_TRAIN_NONE;
  2059. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2060. }
  2061. I915_WRITE(reg, temp);
  2062. reg = FDI_RX_CTL(pipe);
  2063. temp = I915_READ(reg);
  2064. if (HAS_PCH_CPT(dev)) {
  2065. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2066. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2067. } else {
  2068. temp &= ~FDI_LINK_TRAIN_NONE;
  2069. temp |= FDI_LINK_TRAIN_NONE;
  2070. }
  2071. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2072. /* wait one idle pattern time */
  2073. POSTING_READ(reg);
  2074. udelay(1000);
  2075. /* IVB wants error correction enabled */
  2076. if (IS_IVYBRIDGE(dev))
  2077. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2078. FDI_FE_ERRC_ENABLE);
  2079. }
  2080. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2081. {
  2082. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2083. }
  2084. static void ivb_modeset_global_resources(struct drm_device *dev)
  2085. {
  2086. struct drm_i915_private *dev_priv = dev->dev_private;
  2087. struct intel_crtc *pipe_B_crtc =
  2088. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2089. struct intel_crtc *pipe_C_crtc =
  2090. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2091. uint32_t temp;
  2092. /*
  2093. * When everything is off disable fdi C so that we could enable fdi B
  2094. * with all lanes. Note that we don't care about enabled pipes without
  2095. * an enabled pch encoder.
  2096. */
  2097. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2098. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2099. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2100. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2101. temp = I915_READ(SOUTH_CHICKEN1);
  2102. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2103. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2104. I915_WRITE(SOUTH_CHICKEN1, temp);
  2105. }
  2106. }
  2107. /* The FDI link training functions for ILK/Ibexpeak. */
  2108. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2109. {
  2110. struct drm_device *dev = crtc->dev;
  2111. struct drm_i915_private *dev_priv = dev->dev_private;
  2112. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2113. int pipe = intel_crtc->pipe;
  2114. int plane = intel_crtc->plane;
  2115. u32 reg, temp, tries;
  2116. /* FDI needs bits from pipe & plane first */
  2117. assert_pipe_enabled(dev_priv, pipe);
  2118. assert_plane_enabled(dev_priv, plane);
  2119. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2120. for train result */
  2121. reg = FDI_RX_IMR(pipe);
  2122. temp = I915_READ(reg);
  2123. temp &= ~FDI_RX_SYMBOL_LOCK;
  2124. temp &= ~FDI_RX_BIT_LOCK;
  2125. I915_WRITE(reg, temp);
  2126. I915_READ(reg);
  2127. udelay(150);
  2128. /* enable CPU FDI TX and PCH FDI RX */
  2129. reg = FDI_TX_CTL(pipe);
  2130. temp = I915_READ(reg);
  2131. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2132. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2133. temp &= ~FDI_LINK_TRAIN_NONE;
  2134. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2135. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2136. reg = FDI_RX_CTL(pipe);
  2137. temp = I915_READ(reg);
  2138. temp &= ~FDI_LINK_TRAIN_NONE;
  2139. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2140. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2141. POSTING_READ(reg);
  2142. udelay(150);
  2143. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2144. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2145. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2146. FDI_RX_PHASE_SYNC_POINTER_EN);
  2147. reg = FDI_RX_IIR(pipe);
  2148. for (tries = 0; tries < 5; tries++) {
  2149. temp = I915_READ(reg);
  2150. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2151. if ((temp & FDI_RX_BIT_LOCK)) {
  2152. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2153. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2154. break;
  2155. }
  2156. }
  2157. if (tries == 5)
  2158. DRM_ERROR("FDI train 1 fail!\n");
  2159. /* Train 2 */
  2160. reg = FDI_TX_CTL(pipe);
  2161. temp = I915_READ(reg);
  2162. temp &= ~FDI_LINK_TRAIN_NONE;
  2163. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2164. I915_WRITE(reg, temp);
  2165. reg = FDI_RX_CTL(pipe);
  2166. temp = I915_READ(reg);
  2167. temp &= ~FDI_LINK_TRAIN_NONE;
  2168. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2169. I915_WRITE(reg, temp);
  2170. POSTING_READ(reg);
  2171. udelay(150);
  2172. reg = FDI_RX_IIR(pipe);
  2173. for (tries = 0; tries < 5; tries++) {
  2174. temp = I915_READ(reg);
  2175. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2176. if (temp & FDI_RX_SYMBOL_LOCK) {
  2177. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2178. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2179. break;
  2180. }
  2181. }
  2182. if (tries == 5)
  2183. DRM_ERROR("FDI train 2 fail!\n");
  2184. DRM_DEBUG_KMS("FDI train done\n");
  2185. }
  2186. static const int snb_b_fdi_train_param[] = {
  2187. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2188. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2189. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2190. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2191. };
  2192. /* The FDI link training functions for SNB/Cougarpoint. */
  2193. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2194. {
  2195. struct drm_device *dev = crtc->dev;
  2196. struct drm_i915_private *dev_priv = dev->dev_private;
  2197. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2198. int pipe = intel_crtc->pipe;
  2199. u32 reg, temp, i, retry;
  2200. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2201. for train result */
  2202. reg = FDI_RX_IMR(pipe);
  2203. temp = I915_READ(reg);
  2204. temp &= ~FDI_RX_SYMBOL_LOCK;
  2205. temp &= ~FDI_RX_BIT_LOCK;
  2206. I915_WRITE(reg, temp);
  2207. POSTING_READ(reg);
  2208. udelay(150);
  2209. /* enable CPU FDI TX and PCH FDI RX */
  2210. reg = FDI_TX_CTL(pipe);
  2211. temp = I915_READ(reg);
  2212. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2213. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2214. temp &= ~FDI_LINK_TRAIN_NONE;
  2215. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2216. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2217. /* SNB-B */
  2218. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2219. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2220. I915_WRITE(FDI_RX_MISC(pipe),
  2221. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2222. reg = FDI_RX_CTL(pipe);
  2223. temp = I915_READ(reg);
  2224. if (HAS_PCH_CPT(dev)) {
  2225. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2226. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2227. } else {
  2228. temp &= ~FDI_LINK_TRAIN_NONE;
  2229. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2230. }
  2231. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2232. POSTING_READ(reg);
  2233. udelay(150);
  2234. for (i = 0; i < 4; i++) {
  2235. reg = FDI_TX_CTL(pipe);
  2236. temp = I915_READ(reg);
  2237. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2238. temp |= snb_b_fdi_train_param[i];
  2239. I915_WRITE(reg, temp);
  2240. POSTING_READ(reg);
  2241. udelay(500);
  2242. for (retry = 0; retry < 5; retry++) {
  2243. reg = FDI_RX_IIR(pipe);
  2244. temp = I915_READ(reg);
  2245. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2246. if (temp & FDI_RX_BIT_LOCK) {
  2247. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2248. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2249. break;
  2250. }
  2251. udelay(50);
  2252. }
  2253. if (retry < 5)
  2254. break;
  2255. }
  2256. if (i == 4)
  2257. DRM_ERROR("FDI train 1 fail!\n");
  2258. /* Train 2 */
  2259. reg = FDI_TX_CTL(pipe);
  2260. temp = I915_READ(reg);
  2261. temp &= ~FDI_LINK_TRAIN_NONE;
  2262. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2263. if (IS_GEN6(dev)) {
  2264. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2265. /* SNB-B */
  2266. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2267. }
  2268. I915_WRITE(reg, temp);
  2269. reg = FDI_RX_CTL(pipe);
  2270. temp = I915_READ(reg);
  2271. if (HAS_PCH_CPT(dev)) {
  2272. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2273. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2274. } else {
  2275. temp &= ~FDI_LINK_TRAIN_NONE;
  2276. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2277. }
  2278. I915_WRITE(reg, temp);
  2279. POSTING_READ(reg);
  2280. udelay(150);
  2281. for (i = 0; i < 4; i++) {
  2282. reg = FDI_TX_CTL(pipe);
  2283. temp = I915_READ(reg);
  2284. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2285. temp |= snb_b_fdi_train_param[i];
  2286. I915_WRITE(reg, temp);
  2287. POSTING_READ(reg);
  2288. udelay(500);
  2289. for (retry = 0; retry < 5; retry++) {
  2290. reg = FDI_RX_IIR(pipe);
  2291. temp = I915_READ(reg);
  2292. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2293. if (temp & FDI_RX_SYMBOL_LOCK) {
  2294. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2295. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2296. break;
  2297. }
  2298. udelay(50);
  2299. }
  2300. if (retry < 5)
  2301. break;
  2302. }
  2303. if (i == 4)
  2304. DRM_ERROR("FDI train 2 fail!\n");
  2305. DRM_DEBUG_KMS("FDI train done.\n");
  2306. }
  2307. /* Manual link training for Ivy Bridge A0 parts */
  2308. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2309. {
  2310. struct drm_device *dev = crtc->dev;
  2311. struct drm_i915_private *dev_priv = dev->dev_private;
  2312. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2313. int pipe = intel_crtc->pipe;
  2314. u32 reg, temp, i, j;
  2315. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2316. for train result */
  2317. reg = FDI_RX_IMR(pipe);
  2318. temp = I915_READ(reg);
  2319. temp &= ~FDI_RX_SYMBOL_LOCK;
  2320. temp &= ~FDI_RX_BIT_LOCK;
  2321. I915_WRITE(reg, temp);
  2322. POSTING_READ(reg);
  2323. udelay(150);
  2324. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2325. I915_READ(FDI_RX_IIR(pipe)));
  2326. /* Try each vswing and preemphasis setting twice before moving on */
  2327. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  2328. /* disable first in case we need to retry */
  2329. reg = FDI_TX_CTL(pipe);
  2330. temp = I915_READ(reg);
  2331. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2332. temp &= ~FDI_TX_ENABLE;
  2333. I915_WRITE(reg, temp);
  2334. reg = FDI_RX_CTL(pipe);
  2335. temp = I915_READ(reg);
  2336. temp &= ~FDI_LINK_TRAIN_AUTO;
  2337. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2338. temp &= ~FDI_RX_ENABLE;
  2339. I915_WRITE(reg, temp);
  2340. /* enable CPU FDI TX and PCH FDI RX */
  2341. reg = FDI_TX_CTL(pipe);
  2342. temp = I915_READ(reg);
  2343. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2344. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2345. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2346. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2347. temp |= snb_b_fdi_train_param[j/2];
  2348. temp |= FDI_COMPOSITE_SYNC;
  2349. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2350. I915_WRITE(FDI_RX_MISC(pipe),
  2351. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2352. reg = FDI_RX_CTL(pipe);
  2353. temp = I915_READ(reg);
  2354. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2355. temp |= FDI_COMPOSITE_SYNC;
  2356. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2357. POSTING_READ(reg);
  2358. udelay(1); /* should be 0.5us */
  2359. for (i = 0; i < 4; i++) {
  2360. reg = FDI_RX_IIR(pipe);
  2361. temp = I915_READ(reg);
  2362. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2363. if (temp & FDI_RX_BIT_LOCK ||
  2364. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2365. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2366. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  2367. i);
  2368. break;
  2369. }
  2370. udelay(1); /* should be 0.5us */
  2371. }
  2372. if (i == 4) {
  2373. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  2374. continue;
  2375. }
  2376. /* Train 2 */
  2377. reg = FDI_TX_CTL(pipe);
  2378. temp = I915_READ(reg);
  2379. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2380. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2381. I915_WRITE(reg, temp);
  2382. reg = FDI_RX_CTL(pipe);
  2383. temp = I915_READ(reg);
  2384. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2385. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2386. I915_WRITE(reg, temp);
  2387. POSTING_READ(reg);
  2388. udelay(2); /* should be 1.5us */
  2389. for (i = 0; i < 4; i++) {
  2390. reg = FDI_RX_IIR(pipe);
  2391. temp = I915_READ(reg);
  2392. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2393. if (temp & FDI_RX_SYMBOL_LOCK ||
  2394. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  2395. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2396. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  2397. i);
  2398. goto train_done;
  2399. }
  2400. udelay(2); /* should be 1.5us */
  2401. }
  2402. if (i == 4)
  2403. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  2404. }
  2405. train_done:
  2406. DRM_DEBUG_KMS("FDI train done.\n");
  2407. }
  2408. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2409. {
  2410. struct drm_device *dev = intel_crtc->base.dev;
  2411. struct drm_i915_private *dev_priv = dev->dev_private;
  2412. int pipe = intel_crtc->pipe;
  2413. u32 reg, temp;
  2414. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2415. reg = FDI_RX_CTL(pipe);
  2416. temp = I915_READ(reg);
  2417. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2418. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2419. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2420. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2421. POSTING_READ(reg);
  2422. udelay(200);
  2423. /* Switch from Rawclk to PCDclk */
  2424. temp = I915_READ(reg);
  2425. I915_WRITE(reg, temp | FDI_PCDCLK);
  2426. POSTING_READ(reg);
  2427. udelay(200);
  2428. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2429. reg = FDI_TX_CTL(pipe);
  2430. temp = I915_READ(reg);
  2431. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2432. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2433. POSTING_READ(reg);
  2434. udelay(100);
  2435. }
  2436. }
  2437. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2438. {
  2439. struct drm_device *dev = intel_crtc->base.dev;
  2440. struct drm_i915_private *dev_priv = dev->dev_private;
  2441. int pipe = intel_crtc->pipe;
  2442. u32 reg, temp;
  2443. /* Switch from PCDclk to Rawclk */
  2444. reg = FDI_RX_CTL(pipe);
  2445. temp = I915_READ(reg);
  2446. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2447. /* Disable CPU FDI TX PLL */
  2448. reg = FDI_TX_CTL(pipe);
  2449. temp = I915_READ(reg);
  2450. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2451. POSTING_READ(reg);
  2452. udelay(100);
  2453. reg = FDI_RX_CTL(pipe);
  2454. temp = I915_READ(reg);
  2455. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2456. /* Wait for the clocks to turn off. */
  2457. POSTING_READ(reg);
  2458. udelay(100);
  2459. }
  2460. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2461. {
  2462. struct drm_device *dev = crtc->dev;
  2463. struct drm_i915_private *dev_priv = dev->dev_private;
  2464. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2465. int pipe = intel_crtc->pipe;
  2466. u32 reg, temp;
  2467. /* disable CPU FDI tx and PCH FDI rx */
  2468. reg = FDI_TX_CTL(pipe);
  2469. temp = I915_READ(reg);
  2470. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2471. POSTING_READ(reg);
  2472. reg = FDI_RX_CTL(pipe);
  2473. temp = I915_READ(reg);
  2474. temp &= ~(0x7 << 16);
  2475. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2476. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2477. POSTING_READ(reg);
  2478. udelay(100);
  2479. /* Ironlake workaround, disable clock pointer after downing FDI */
  2480. if (HAS_PCH_IBX(dev)) {
  2481. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2482. }
  2483. /* still set train pattern 1 */
  2484. reg = FDI_TX_CTL(pipe);
  2485. temp = I915_READ(reg);
  2486. temp &= ~FDI_LINK_TRAIN_NONE;
  2487. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2488. I915_WRITE(reg, temp);
  2489. reg = FDI_RX_CTL(pipe);
  2490. temp = I915_READ(reg);
  2491. if (HAS_PCH_CPT(dev)) {
  2492. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2493. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2494. } else {
  2495. temp &= ~FDI_LINK_TRAIN_NONE;
  2496. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2497. }
  2498. /* BPC in FDI rx is consistent with that in PIPECONF */
  2499. temp &= ~(0x07 << 16);
  2500. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2501. I915_WRITE(reg, temp);
  2502. POSTING_READ(reg);
  2503. udelay(100);
  2504. }
  2505. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2506. {
  2507. struct drm_device *dev = crtc->dev;
  2508. struct drm_i915_private *dev_priv = dev->dev_private;
  2509. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2510. unsigned long flags;
  2511. bool pending;
  2512. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2513. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2514. return false;
  2515. spin_lock_irqsave(&dev->event_lock, flags);
  2516. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2517. spin_unlock_irqrestore(&dev->event_lock, flags);
  2518. return pending;
  2519. }
  2520. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2521. {
  2522. struct drm_device *dev = crtc->dev;
  2523. struct drm_i915_private *dev_priv = dev->dev_private;
  2524. if (crtc->fb == NULL)
  2525. return;
  2526. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2527. wait_event(dev_priv->pending_flip_queue,
  2528. !intel_crtc_has_pending_flip(crtc));
  2529. mutex_lock(&dev->struct_mutex);
  2530. intel_finish_fb(crtc->fb);
  2531. mutex_unlock(&dev->struct_mutex);
  2532. }
  2533. /* Program iCLKIP clock to the desired frequency */
  2534. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2535. {
  2536. struct drm_device *dev = crtc->dev;
  2537. struct drm_i915_private *dev_priv = dev->dev_private;
  2538. int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2539. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2540. u32 temp;
  2541. mutex_lock(&dev_priv->dpio_lock);
  2542. /* It is necessary to ungate the pixclk gate prior to programming
  2543. * the divisors, and gate it back when it is done.
  2544. */
  2545. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2546. /* Disable SSCCTL */
  2547. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2548. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2549. SBI_SSCCTL_DISABLE,
  2550. SBI_ICLK);
  2551. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2552. if (clock == 20000) {
  2553. auxdiv = 1;
  2554. divsel = 0x41;
  2555. phaseinc = 0x20;
  2556. } else {
  2557. /* The iCLK virtual clock root frequency is in MHz,
  2558. * but the adjusted_mode->crtc_clock in in KHz. To get the
  2559. * divisors, it is necessary to divide one by another, so we
  2560. * convert the virtual clock precision to KHz here for higher
  2561. * precision.
  2562. */
  2563. u32 iclk_virtual_root_freq = 172800 * 1000;
  2564. u32 iclk_pi_range = 64;
  2565. u32 desired_divisor, msb_divisor_value, pi_value;
  2566. desired_divisor = (iclk_virtual_root_freq / clock);
  2567. msb_divisor_value = desired_divisor / iclk_pi_range;
  2568. pi_value = desired_divisor % iclk_pi_range;
  2569. auxdiv = 0;
  2570. divsel = msb_divisor_value - 2;
  2571. phaseinc = pi_value;
  2572. }
  2573. /* This should not happen with any sane values */
  2574. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2575. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2576. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2577. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2578. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2579. clock,
  2580. auxdiv,
  2581. divsel,
  2582. phasedir,
  2583. phaseinc);
  2584. /* Program SSCDIVINTPHASE6 */
  2585. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2586. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2587. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2588. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2589. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2590. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2591. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2592. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2593. /* Program SSCAUXDIV */
  2594. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2595. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2596. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2597. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2598. /* Enable modulator and associated divider */
  2599. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2600. temp &= ~SBI_SSCCTL_DISABLE;
  2601. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2602. /* Wait for initialization time */
  2603. udelay(24);
  2604. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2605. mutex_unlock(&dev_priv->dpio_lock);
  2606. }
  2607. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2608. enum pipe pch_transcoder)
  2609. {
  2610. struct drm_device *dev = crtc->base.dev;
  2611. struct drm_i915_private *dev_priv = dev->dev_private;
  2612. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2613. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2614. I915_READ(HTOTAL(cpu_transcoder)));
  2615. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2616. I915_READ(HBLANK(cpu_transcoder)));
  2617. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2618. I915_READ(HSYNC(cpu_transcoder)));
  2619. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2620. I915_READ(VTOTAL(cpu_transcoder)));
  2621. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2622. I915_READ(VBLANK(cpu_transcoder)));
  2623. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2624. I915_READ(VSYNC(cpu_transcoder)));
  2625. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2626. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2627. }
  2628. /*
  2629. * Enable PCH resources required for PCH ports:
  2630. * - PCH PLLs
  2631. * - FDI training & RX/TX
  2632. * - update transcoder timings
  2633. * - DP transcoding bits
  2634. * - transcoder
  2635. */
  2636. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2637. {
  2638. struct drm_device *dev = crtc->dev;
  2639. struct drm_i915_private *dev_priv = dev->dev_private;
  2640. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2641. int pipe = intel_crtc->pipe;
  2642. u32 reg, temp;
  2643. assert_pch_transcoder_disabled(dev_priv, pipe);
  2644. /* Write the TU size bits before fdi link training, so that error
  2645. * detection works. */
  2646. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2647. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2648. /* For PCH output, training FDI link */
  2649. dev_priv->display.fdi_link_train(crtc);
  2650. /* We need to program the right clock selection before writing the pixel
  2651. * mutliplier into the DPLL. */
  2652. if (HAS_PCH_CPT(dev)) {
  2653. u32 sel;
  2654. temp = I915_READ(PCH_DPLL_SEL);
  2655. temp |= TRANS_DPLL_ENABLE(pipe);
  2656. sel = TRANS_DPLLB_SEL(pipe);
  2657. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2658. temp |= sel;
  2659. else
  2660. temp &= ~sel;
  2661. I915_WRITE(PCH_DPLL_SEL, temp);
  2662. }
  2663. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2664. * transcoder, and we actually should do this to not upset any PCH
  2665. * transcoder that already use the clock when we share it.
  2666. *
  2667. * Note that enable_shared_dpll tries to do the right thing, but
  2668. * get_shared_dpll unconditionally resets the pll - we need that to have
  2669. * the right LVDS enable sequence. */
  2670. ironlake_enable_shared_dpll(intel_crtc);
  2671. /* set transcoder timing, panel must allow it */
  2672. assert_panel_unlocked(dev_priv, pipe);
  2673. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2674. intel_fdi_normal_train(crtc);
  2675. /* For PCH DP, enable TRANS_DP_CTL */
  2676. if (HAS_PCH_CPT(dev) &&
  2677. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2678. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2679. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2680. reg = TRANS_DP_CTL(pipe);
  2681. temp = I915_READ(reg);
  2682. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2683. TRANS_DP_SYNC_MASK |
  2684. TRANS_DP_BPC_MASK);
  2685. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2686. TRANS_DP_ENH_FRAMING);
  2687. temp |= bpc << 9; /* same format but at 11:9 */
  2688. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2689. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2690. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2691. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2692. switch (intel_trans_dp_port_sel(crtc)) {
  2693. case PCH_DP_B:
  2694. temp |= TRANS_DP_PORT_SEL_B;
  2695. break;
  2696. case PCH_DP_C:
  2697. temp |= TRANS_DP_PORT_SEL_C;
  2698. break;
  2699. case PCH_DP_D:
  2700. temp |= TRANS_DP_PORT_SEL_D;
  2701. break;
  2702. default:
  2703. BUG();
  2704. }
  2705. I915_WRITE(reg, temp);
  2706. }
  2707. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2708. }
  2709. static void lpt_pch_enable(struct drm_crtc *crtc)
  2710. {
  2711. struct drm_device *dev = crtc->dev;
  2712. struct drm_i915_private *dev_priv = dev->dev_private;
  2713. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2714. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2715. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2716. lpt_program_iclkip(crtc);
  2717. /* Set transcoder timing. */
  2718. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2719. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2720. }
  2721. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2722. {
  2723. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2724. if (pll == NULL)
  2725. return;
  2726. if (pll->refcount == 0) {
  2727. WARN(1, "bad %s refcount\n", pll->name);
  2728. return;
  2729. }
  2730. if (--pll->refcount == 0) {
  2731. WARN_ON(pll->on);
  2732. WARN_ON(pll->active);
  2733. }
  2734. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2735. }
  2736. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2737. {
  2738. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2739. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2740. enum intel_dpll_id i;
  2741. if (pll) {
  2742. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2743. crtc->base.base.id, pll->name);
  2744. intel_put_shared_dpll(crtc);
  2745. }
  2746. if (HAS_PCH_IBX(dev_priv->dev)) {
  2747. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2748. i = (enum intel_dpll_id) crtc->pipe;
  2749. pll = &dev_priv->shared_dplls[i];
  2750. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2751. crtc->base.base.id, pll->name);
  2752. goto found;
  2753. }
  2754. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2755. pll = &dev_priv->shared_dplls[i];
  2756. /* Only want to check enabled timings first */
  2757. if (pll->refcount == 0)
  2758. continue;
  2759. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2760. sizeof(pll->hw_state)) == 0) {
  2761. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2762. crtc->base.base.id,
  2763. pll->name, pll->refcount, pll->active);
  2764. goto found;
  2765. }
  2766. }
  2767. /* Ok no matching timings, maybe there's a free one? */
  2768. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2769. pll = &dev_priv->shared_dplls[i];
  2770. if (pll->refcount == 0) {
  2771. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2772. crtc->base.base.id, pll->name);
  2773. goto found;
  2774. }
  2775. }
  2776. return NULL;
  2777. found:
  2778. crtc->config.shared_dpll = i;
  2779. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2780. pipe_name(crtc->pipe));
  2781. if (pll->active == 0) {
  2782. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2783. sizeof(pll->hw_state));
  2784. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2785. WARN_ON(pll->on);
  2786. assert_shared_dpll_disabled(dev_priv, pll);
  2787. pll->mode_set(dev_priv, pll);
  2788. }
  2789. pll->refcount++;
  2790. return pll;
  2791. }
  2792. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2793. {
  2794. struct drm_i915_private *dev_priv = dev->dev_private;
  2795. int dslreg = PIPEDSL(pipe);
  2796. u32 temp;
  2797. temp = I915_READ(dslreg);
  2798. udelay(500);
  2799. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2800. if (wait_for(I915_READ(dslreg) != temp, 5))
  2801. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2802. }
  2803. }
  2804. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2805. {
  2806. struct drm_device *dev = crtc->base.dev;
  2807. struct drm_i915_private *dev_priv = dev->dev_private;
  2808. int pipe = crtc->pipe;
  2809. if (crtc->config.pch_pfit.enabled) {
  2810. /* Force use of hard-coded filter coefficients
  2811. * as some pre-programmed values are broken,
  2812. * e.g. x201.
  2813. */
  2814. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2815. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2816. PF_PIPE_SEL_IVB(pipe));
  2817. else
  2818. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2819. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2820. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2821. }
  2822. }
  2823. static void intel_enable_planes(struct drm_crtc *crtc)
  2824. {
  2825. struct drm_device *dev = crtc->dev;
  2826. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2827. struct intel_plane *intel_plane;
  2828. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2829. if (intel_plane->pipe == pipe)
  2830. intel_plane_restore(&intel_plane->base);
  2831. }
  2832. static void intel_disable_planes(struct drm_crtc *crtc)
  2833. {
  2834. struct drm_device *dev = crtc->dev;
  2835. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2836. struct intel_plane *intel_plane;
  2837. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2838. if (intel_plane->pipe == pipe)
  2839. intel_plane_disable(&intel_plane->base);
  2840. }
  2841. static void hsw_enable_ips(struct intel_crtc *crtc)
  2842. {
  2843. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2844. if (!crtc->config.ips_enabled)
  2845. return;
  2846. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2847. * We guarantee that the plane is enabled by calling intel_enable_ips
  2848. * only after intel_enable_plane. And intel_enable_plane already waits
  2849. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2850. assert_plane_enabled(dev_priv, crtc->plane);
  2851. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2852. }
  2853. static void hsw_disable_ips(struct intel_crtc *crtc)
  2854. {
  2855. struct drm_device *dev = crtc->base.dev;
  2856. struct drm_i915_private *dev_priv = dev->dev_private;
  2857. if (!crtc->config.ips_enabled)
  2858. return;
  2859. assert_plane_enabled(dev_priv, crtc->plane);
  2860. I915_WRITE(IPS_CTL, 0);
  2861. POSTING_READ(IPS_CTL);
  2862. /* We need to wait for a vblank before we can disable the plane. */
  2863. intel_wait_for_vblank(dev, crtc->pipe);
  2864. }
  2865. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  2866. static void intel_crtc_load_lut(struct drm_crtc *crtc)
  2867. {
  2868. struct drm_device *dev = crtc->dev;
  2869. struct drm_i915_private *dev_priv = dev->dev_private;
  2870. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2871. enum pipe pipe = intel_crtc->pipe;
  2872. int palreg = PALETTE(pipe);
  2873. int i;
  2874. bool reenable_ips = false;
  2875. /* The clocks have to be on to load the palette. */
  2876. if (!crtc->enabled || !intel_crtc->active)
  2877. return;
  2878. if (!HAS_PCH_SPLIT(dev_priv->dev)) {
  2879. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  2880. assert_dsi_pll_enabled(dev_priv);
  2881. else
  2882. assert_pll_enabled(dev_priv, pipe);
  2883. }
  2884. /* use legacy palette for Ironlake */
  2885. if (HAS_PCH_SPLIT(dev))
  2886. palreg = LGC_PALETTE(pipe);
  2887. /* Workaround : Do not read or write the pipe palette/gamma data while
  2888. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  2889. */
  2890. if (intel_crtc->config.ips_enabled &&
  2891. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  2892. GAMMA_MODE_MODE_SPLIT)) {
  2893. hsw_disable_ips(intel_crtc);
  2894. reenable_ips = true;
  2895. }
  2896. for (i = 0; i < 256; i++) {
  2897. I915_WRITE(palreg + 4 * i,
  2898. (intel_crtc->lut_r[i] << 16) |
  2899. (intel_crtc->lut_g[i] << 8) |
  2900. intel_crtc->lut_b[i]);
  2901. }
  2902. if (reenable_ips)
  2903. hsw_enable_ips(intel_crtc);
  2904. }
  2905. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2906. {
  2907. struct drm_device *dev = crtc->dev;
  2908. struct drm_i915_private *dev_priv = dev->dev_private;
  2909. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2910. struct intel_encoder *encoder;
  2911. int pipe = intel_crtc->pipe;
  2912. int plane = intel_crtc->plane;
  2913. WARN_ON(!crtc->enabled);
  2914. if (intel_crtc->active)
  2915. return;
  2916. intel_crtc->active = true;
  2917. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2918. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2919. for_each_encoder_on_crtc(dev, crtc, encoder)
  2920. if (encoder->pre_enable)
  2921. encoder->pre_enable(encoder);
  2922. if (intel_crtc->config.has_pch_encoder) {
  2923. /* Note: FDI PLL enabling _must_ be done before we enable the
  2924. * cpu pipes, hence this is separate from all the other fdi/pch
  2925. * enabling. */
  2926. ironlake_fdi_pll_enable(intel_crtc);
  2927. } else {
  2928. assert_fdi_tx_disabled(dev_priv, pipe);
  2929. assert_fdi_rx_disabled(dev_priv, pipe);
  2930. }
  2931. ironlake_pfit_enable(intel_crtc);
  2932. /*
  2933. * On ILK+ LUT must be loaded before the pipe is running but with
  2934. * clocks enabled
  2935. */
  2936. intel_crtc_load_lut(crtc);
  2937. intel_update_watermarks(crtc);
  2938. intel_enable_pipe(dev_priv, pipe,
  2939. intel_crtc->config.has_pch_encoder, false);
  2940. intel_enable_plane(dev_priv, plane, pipe);
  2941. intel_enable_planes(crtc);
  2942. intel_crtc_update_cursor(crtc, true);
  2943. if (intel_crtc->config.has_pch_encoder)
  2944. ironlake_pch_enable(crtc);
  2945. mutex_lock(&dev->struct_mutex);
  2946. intel_update_fbc(dev);
  2947. mutex_unlock(&dev->struct_mutex);
  2948. for_each_encoder_on_crtc(dev, crtc, encoder)
  2949. encoder->enable(encoder);
  2950. if (HAS_PCH_CPT(dev))
  2951. cpt_verify_modeset(dev, intel_crtc->pipe);
  2952. /*
  2953. * There seems to be a race in PCH platform hw (at least on some
  2954. * outputs) where an enabled pipe still completes any pageflip right
  2955. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2956. * as the first vblank happend, everything works as expected. Hence just
  2957. * wait for one vblank before returning to avoid strange things
  2958. * happening.
  2959. */
  2960. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2961. }
  2962. /* IPS only exists on ULT machines and is tied to pipe A. */
  2963. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2964. {
  2965. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2966. }
  2967. static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
  2968. {
  2969. struct drm_device *dev = crtc->dev;
  2970. struct drm_i915_private *dev_priv = dev->dev_private;
  2971. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2972. int pipe = intel_crtc->pipe;
  2973. int plane = intel_crtc->plane;
  2974. intel_enable_plane(dev_priv, plane, pipe);
  2975. intel_enable_planes(crtc);
  2976. intel_crtc_update_cursor(crtc, true);
  2977. hsw_enable_ips(intel_crtc);
  2978. mutex_lock(&dev->struct_mutex);
  2979. intel_update_fbc(dev);
  2980. mutex_unlock(&dev->struct_mutex);
  2981. }
  2982. static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
  2983. {
  2984. struct drm_device *dev = crtc->dev;
  2985. struct drm_i915_private *dev_priv = dev->dev_private;
  2986. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2987. int pipe = intel_crtc->pipe;
  2988. int plane = intel_crtc->plane;
  2989. intel_crtc_wait_for_pending_flips(crtc);
  2990. drm_vblank_off(dev, pipe);
  2991. /* FBC must be disabled before disabling the plane on HSW. */
  2992. if (dev_priv->fbc.plane == plane)
  2993. intel_disable_fbc(dev);
  2994. hsw_disable_ips(intel_crtc);
  2995. intel_crtc_update_cursor(crtc, false);
  2996. intel_disable_planes(crtc);
  2997. intel_disable_plane(dev_priv, plane, pipe);
  2998. }
  2999. /*
  3000. * This implements the workaround described in the "notes" section of the mode
  3001. * set sequence documentation. When going from no pipes or single pipe to
  3002. * multiple pipes, and planes are enabled after the pipe, we need to wait at
  3003. * least 2 vblanks on the first pipe before enabling planes on the second pipe.
  3004. */
  3005. static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
  3006. {
  3007. struct drm_device *dev = crtc->base.dev;
  3008. struct intel_crtc *crtc_it, *other_active_crtc = NULL;
  3009. /* We want to get the other_active_crtc only if there's only 1 other
  3010. * active crtc. */
  3011. list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
  3012. if (!crtc_it->active || crtc_it == crtc)
  3013. continue;
  3014. if (other_active_crtc)
  3015. return;
  3016. other_active_crtc = crtc_it;
  3017. }
  3018. if (!other_active_crtc)
  3019. return;
  3020. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3021. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3022. }
  3023. static void haswell_crtc_enable(struct drm_crtc *crtc)
  3024. {
  3025. struct drm_device *dev = crtc->dev;
  3026. struct drm_i915_private *dev_priv = dev->dev_private;
  3027. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3028. struct intel_encoder *encoder;
  3029. int pipe = intel_crtc->pipe;
  3030. WARN_ON(!crtc->enabled);
  3031. if (intel_crtc->active)
  3032. return;
  3033. intel_crtc->active = true;
  3034. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  3035. if (intel_crtc->config.has_pch_encoder)
  3036. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3037. if (intel_crtc->config.has_pch_encoder)
  3038. dev_priv->display.fdi_link_train(crtc);
  3039. for_each_encoder_on_crtc(dev, crtc, encoder)
  3040. if (encoder->pre_enable)
  3041. encoder->pre_enable(encoder);
  3042. intel_ddi_enable_pipe_clock(intel_crtc);
  3043. ironlake_pfit_enable(intel_crtc);
  3044. /*
  3045. * On ILK+ LUT must be loaded before the pipe is running but with
  3046. * clocks enabled
  3047. */
  3048. intel_crtc_load_lut(crtc);
  3049. intel_ddi_set_pipe_settings(crtc);
  3050. intel_ddi_enable_transcoder_func(crtc);
  3051. intel_update_watermarks(crtc);
  3052. intel_enable_pipe(dev_priv, pipe,
  3053. intel_crtc->config.has_pch_encoder, false);
  3054. if (intel_crtc->config.has_pch_encoder)
  3055. lpt_pch_enable(crtc);
  3056. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3057. encoder->enable(encoder);
  3058. intel_opregion_notify_encoder(encoder, true);
  3059. }
  3060. /* If we change the relative order between pipe/planes enabling, we need
  3061. * to change the workaround. */
  3062. haswell_mode_set_planes_workaround(intel_crtc);
  3063. haswell_crtc_enable_planes(crtc);
  3064. /*
  3065. * There seems to be a race in PCH platform hw (at least on some
  3066. * outputs) where an enabled pipe still completes any pageflip right
  3067. * away (as if the pipe is off) instead of waiting for vblank. As soon
  3068. * as the first vblank happend, everything works as expected. Hence just
  3069. * wait for one vblank before returning to avoid strange things
  3070. * happening.
  3071. */
  3072. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3073. }
  3074. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  3075. {
  3076. struct drm_device *dev = crtc->base.dev;
  3077. struct drm_i915_private *dev_priv = dev->dev_private;
  3078. int pipe = crtc->pipe;
  3079. /* To avoid upsetting the power well on haswell only disable the pfit if
  3080. * it's in use. The hw state code will make sure we get this right. */
  3081. if (crtc->config.pch_pfit.enabled) {
  3082. I915_WRITE(PF_CTL(pipe), 0);
  3083. I915_WRITE(PF_WIN_POS(pipe), 0);
  3084. I915_WRITE(PF_WIN_SZ(pipe), 0);
  3085. }
  3086. }
  3087. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  3088. {
  3089. struct drm_device *dev = crtc->dev;
  3090. struct drm_i915_private *dev_priv = dev->dev_private;
  3091. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3092. struct intel_encoder *encoder;
  3093. int pipe = intel_crtc->pipe;
  3094. int plane = intel_crtc->plane;
  3095. u32 reg, temp;
  3096. if (!intel_crtc->active)
  3097. return;
  3098. for_each_encoder_on_crtc(dev, crtc, encoder)
  3099. encoder->disable(encoder);
  3100. intel_crtc_wait_for_pending_flips(crtc);
  3101. drm_vblank_off(dev, pipe);
  3102. if (dev_priv->fbc.plane == plane)
  3103. intel_disable_fbc(dev);
  3104. intel_crtc_update_cursor(crtc, false);
  3105. intel_disable_planes(crtc);
  3106. intel_disable_plane(dev_priv, plane, pipe);
  3107. if (intel_crtc->config.has_pch_encoder)
  3108. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  3109. intel_disable_pipe(dev_priv, pipe);
  3110. ironlake_pfit_disable(intel_crtc);
  3111. for_each_encoder_on_crtc(dev, crtc, encoder)
  3112. if (encoder->post_disable)
  3113. encoder->post_disable(encoder);
  3114. if (intel_crtc->config.has_pch_encoder) {
  3115. ironlake_fdi_disable(crtc);
  3116. ironlake_disable_pch_transcoder(dev_priv, pipe);
  3117. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  3118. if (HAS_PCH_CPT(dev)) {
  3119. /* disable TRANS_DP_CTL */
  3120. reg = TRANS_DP_CTL(pipe);
  3121. temp = I915_READ(reg);
  3122. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  3123. TRANS_DP_PORT_SEL_MASK);
  3124. temp |= TRANS_DP_PORT_SEL_NONE;
  3125. I915_WRITE(reg, temp);
  3126. /* disable DPLL_SEL */
  3127. temp = I915_READ(PCH_DPLL_SEL);
  3128. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  3129. I915_WRITE(PCH_DPLL_SEL, temp);
  3130. }
  3131. /* disable PCH DPLL */
  3132. intel_disable_shared_dpll(intel_crtc);
  3133. ironlake_fdi_pll_disable(intel_crtc);
  3134. }
  3135. intel_crtc->active = false;
  3136. intel_update_watermarks(crtc);
  3137. mutex_lock(&dev->struct_mutex);
  3138. intel_update_fbc(dev);
  3139. mutex_unlock(&dev->struct_mutex);
  3140. }
  3141. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3142. {
  3143. struct drm_device *dev = crtc->dev;
  3144. struct drm_i915_private *dev_priv = dev->dev_private;
  3145. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3146. struct intel_encoder *encoder;
  3147. int pipe = intel_crtc->pipe;
  3148. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3149. if (!intel_crtc->active)
  3150. return;
  3151. haswell_crtc_disable_planes(crtc);
  3152. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3153. intel_opregion_notify_encoder(encoder, false);
  3154. encoder->disable(encoder);
  3155. }
  3156. if (intel_crtc->config.has_pch_encoder)
  3157. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3158. intel_disable_pipe(dev_priv, pipe);
  3159. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3160. ironlake_pfit_disable(intel_crtc);
  3161. intel_ddi_disable_pipe_clock(intel_crtc);
  3162. for_each_encoder_on_crtc(dev, crtc, encoder)
  3163. if (encoder->post_disable)
  3164. encoder->post_disable(encoder);
  3165. if (intel_crtc->config.has_pch_encoder) {
  3166. lpt_disable_pch_transcoder(dev_priv);
  3167. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3168. intel_ddi_fdi_disable(crtc);
  3169. }
  3170. intel_crtc->active = false;
  3171. intel_update_watermarks(crtc);
  3172. mutex_lock(&dev->struct_mutex);
  3173. intel_update_fbc(dev);
  3174. mutex_unlock(&dev->struct_mutex);
  3175. }
  3176. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3177. {
  3178. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3179. intel_put_shared_dpll(intel_crtc);
  3180. }
  3181. static void haswell_crtc_off(struct drm_crtc *crtc)
  3182. {
  3183. intel_ddi_put_crtc_pll(crtc);
  3184. }
  3185. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3186. {
  3187. if (!enable && intel_crtc->overlay) {
  3188. struct drm_device *dev = intel_crtc->base.dev;
  3189. struct drm_i915_private *dev_priv = dev->dev_private;
  3190. mutex_lock(&dev->struct_mutex);
  3191. dev_priv->mm.interruptible = false;
  3192. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3193. dev_priv->mm.interruptible = true;
  3194. mutex_unlock(&dev->struct_mutex);
  3195. }
  3196. /* Let userspace switch the overlay on again. In most cases userspace
  3197. * has to recompute where to put it anyway.
  3198. */
  3199. }
  3200. /**
  3201. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3202. * cursor plane briefly if not already running after enabling the display
  3203. * plane.
  3204. * This workaround avoids occasional blank screens when self refresh is
  3205. * enabled.
  3206. */
  3207. static void
  3208. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3209. {
  3210. u32 cntl = I915_READ(CURCNTR(pipe));
  3211. if ((cntl & CURSOR_MODE) == 0) {
  3212. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3213. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3214. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3215. intel_wait_for_vblank(dev_priv->dev, pipe);
  3216. I915_WRITE(CURCNTR(pipe), cntl);
  3217. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3218. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3219. }
  3220. }
  3221. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3222. {
  3223. struct drm_device *dev = crtc->base.dev;
  3224. struct drm_i915_private *dev_priv = dev->dev_private;
  3225. struct intel_crtc_config *pipe_config = &crtc->config;
  3226. if (!crtc->config.gmch_pfit.control)
  3227. return;
  3228. /*
  3229. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3230. * according to register description and PRM.
  3231. */
  3232. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3233. assert_pipe_disabled(dev_priv, crtc->pipe);
  3234. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3235. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3236. /* Border color in case we don't scale up to the full screen. Black by
  3237. * default, change to something else for debugging. */
  3238. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3239. }
  3240. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3241. {
  3242. struct drm_device *dev = crtc->dev;
  3243. struct drm_i915_private *dev_priv = dev->dev_private;
  3244. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3245. struct intel_encoder *encoder;
  3246. int pipe = intel_crtc->pipe;
  3247. int plane = intel_crtc->plane;
  3248. bool is_dsi;
  3249. WARN_ON(!crtc->enabled);
  3250. if (intel_crtc->active)
  3251. return;
  3252. intel_crtc->active = true;
  3253. for_each_encoder_on_crtc(dev, crtc, encoder)
  3254. if (encoder->pre_pll_enable)
  3255. encoder->pre_pll_enable(encoder);
  3256. is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
  3257. if (!is_dsi)
  3258. vlv_enable_pll(intel_crtc);
  3259. for_each_encoder_on_crtc(dev, crtc, encoder)
  3260. if (encoder->pre_enable)
  3261. encoder->pre_enable(encoder);
  3262. i9xx_pfit_enable(intel_crtc);
  3263. intel_crtc_load_lut(crtc);
  3264. intel_update_watermarks(crtc);
  3265. intel_enable_pipe(dev_priv, pipe, false, is_dsi);
  3266. intel_enable_plane(dev_priv, plane, pipe);
  3267. intel_enable_planes(crtc);
  3268. intel_crtc_update_cursor(crtc, true);
  3269. intel_update_fbc(dev);
  3270. for_each_encoder_on_crtc(dev, crtc, encoder)
  3271. encoder->enable(encoder);
  3272. }
  3273. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3274. {
  3275. struct drm_device *dev = crtc->dev;
  3276. struct drm_i915_private *dev_priv = dev->dev_private;
  3277. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3278. struct intel_encoder *encoder;
  3279. int pipe = intel_crtc->pipe;
  3280. int plane = intel_crtc->plane;
  3281. WARN_ON(!crtc->enabled);
  3282. if (intel_crtc->active)
  3283. return;
  3284. intel_crtc->active = true;
  3285. for_each_encoder_on_crtc(dev, crtc, encoder)
  3286. if (encoder->pre_enable)
  3287. encoder->pre_enable(encoder);
  3288. i9xx_enable_pll(intel_crtc);
  3289. i9xx_pfit_enable(intel_crtc);
  3290. intel_crtc_load_lut(crtc);
  3291. intel_update_watermarks(crtc);
  3292. intel_enable_pipe(dev_priv, pipe, false, false);
  3293. intel_enable_plane(dev_priv, plane, pipe);
  3294. intel_enable_planes(crtc);
  3295. /* The fixup needs to happen before cursor is enabled */
  3296. if (IS_G4X(dev))
  3297. g4x_fixup_plane(dev_priv, pipe);
  3298. intel_crtc_update_cursor(crtc, true);
  3299. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3300. intel_crtc_dpms_overlay(intel_crtc, true);
  3301. intel_update_fbc(dev);
  3302. for_each_encoder_on_crtc(dev, crtc, encoder)
  3303. encoder->enable(encoder);
  3304. }
  3305. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3306. {
  3307. struct drm_device *dev = crtc->base.dev;
  3308. struct drm_i915_private *dev_priv = dev->dev_private;
  3309. if (!crtc->config.gmch_pfit.control)
  3310. return;
  3311. assert_pipe_disabled(dev_priv, crtc->pipe);
  3312. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3313. I915_READ(PFIT_CONTROL));
  3314. I915_WRITE(PFIT_CONTROL, 0);
  3315. }
  3316. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3317. {
  3318. struct drm_device *dev = crtc->dev;
  3319. struct drm_i915_private *dev_priv = dev->dev_private;
  3320. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3321. struct intel_encoder *encoder;
  3322. int pipe = intel_crtc->pipe;
  3323. int plane = intel_crtc->plane;
  3324. if (!intel_crtc->active)
  3325. return;
  3326. for_each_encoder_on_crtc(dev, crtc, encoder)
  3327. encoder->disable(encoder);
  3328. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3329. intel_crtc_wait_for_pending_flips(crtc);
  3330. drm_vblank_off(dev, pipe);
  3331. if (dev_priv->fbc.plane == plane)
  3332. intel_disable_fbc(dev);
  3333. intel_crtc_dpms_overlay(intel_crtc, false);
  3334. intel_crtc_update_cursor(crtc, false);
  3335. intel_disable_planes(crtc);
  3336. intel_disable_plane(dev_priv, plane, pipe);
  3337. intel_disable_pipe(dev_priv, pipe);
  3338. i9xx_pfit_disable(intel_crtc);
  3339. for_each_encoder_on_crtc(dev, crtc, encoder)
  3340. if (encoder->post_disable)
  3341. encoder->post_disable(encoder);
  3342. if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  3343. vlv_disable_pll(dev_priv, pipe);
  3344. else if (!IS_VALLEYVIEW(dev))
  3345. i9xx_disable_pll(dev_priv, pipe);
  3346. intel_crtc->active = false;
  3347. intel_update_watermarks(crtc);
  3348. intel_update_fbc(dev);
  3349. }
  3350. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3351. {
  3352. }
  3353. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3354. bool enabled)
  3355. {
  3356. struct drm_device *dev = crtc->dev;
  3357. struct drm_i915_master_private *master_priv;
  3358. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3359. int pipe = intel_crtc->pipe;
  3360. if (!dev->primary->master)
  3361. return;
  3362. master_priv = dev->primary->master->driver_priv;
  3363. if (!master_priv->sarea_priv)
  3364. return;
  3365. switch (pipe) {
  3366. case 0:
  3367. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3368. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3369. break;
  3370. case 1:
  3371. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3372. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3373. break;
  3374. default:
  3375. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3376. break;
  3377. }
  3378. }
  3379. /**
  3380. * Sets the power management mode of the pipe and plane.
  3381. */
  3382. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3383. {
  3384. struct drm_device *dev = crtc->dev;
  3385. struct drm_i915_private *dev_priv = dev->dev_private;
  3386. struct intel_encoder *intel_encoder;
  3387. bool enable = false;
  3388. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3389. enable |= intel_encoder->connectors_active;
  3390. if (enable)
  3391. dev_priv->display.crtc_enable(crtc);
  3392. else
  3393. dev_priv->display.crtc_disable(crtc);
  3394. intel_crtc_update_sarea(crtc, enable);
  3395. }
  3396. static void intel_crtc_disable(struct drm_crtc *crtc)
  3397. {
  3398. struct drm_device *dev = crtc->dev;
  3399. struct drm_connector *connector;
  3400. struct drm_i915_private *dev_priv = dev->dev_private;
  3401. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3402. /* crtc should still be enabled when we disable it. */
  3403. WARN_ON(!crtc->enabled);
  3404. dev_priv->display.crtc_disable(crtc);
  3405. intel_crtc->eld_vld = false;
  3406. intel_crtc_update_sarea(crtc, false);
  3407. dev_priv->display.off(crtc);
  3408. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3409. assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
  3410. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3411. if (crtc->fb) {
  3412. mutex_lock(&dev->struct_mutex);
  3413. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3414. mutex_unlock(&dev->struct_mutex);
  3415. crtc->fb = NULL;
  3416. }
  3417. /* Update computed state. */
  3418. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3419. if (!connector->encoder || !connector->encoder->crtc)
  3420. continue;
  3421. if (connector->encoder->crtc != crtc)
  3422. continue;
  3423. connector->dpms = DRM_MODE_DPMS_OFF;
  3424. to_intel_encoder(connector->encoder)->connectors_active = false;
  3425. }
  3426. }
  3427. void intel_encoder_destroy(struct drm_encoder *encoder)
  3428. {
  3429. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3430. drm_encoder_cleanup(encoder);
  3431. kfree(intel_encoder);
  3432. }
  3433. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3434. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3435. * state of the entire output pipe. */
  3436. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3437. {
  3438. if (mode == DRM_MODE_DPMS_ON) {
  3439. encoder->connectors_active = true;
  3440. intel_crtc_update_dpms(encoder->base.crtc);
  3441. } else {
  3442. encoder->connectors_active = false;
  3443. intel_crtc_update_dpms(encoder->base.crtc);
  3444. }
  3445. }
  3446. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3447. * internal consistency). */
  3448. static void intel_connector_check_state(struct intel_connector *connector)
  3449. {
  3450. if (connector->get_hw_state(connector)) {
  3451. struct intel_encoder *encoder = connector->encoder;
  3452. struct drm_crtc *crtc;
  3453. bool encoder_enabled;
  3454. enum pipe pipe;
  3455. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3456. connector->base.base.id,
  3457. drm_get_connector_name(&connector->base));
  3458. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3459. "wrong connector dpms state\n");
  3460. WARN(connector->base.encoder != &encoder->base,
  3461. "active connector not linked to encoder\n");
  3462. WARN(!encoder->connectors_active,
  3463. "encoder->connectors_active not set\n");
  3464. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3465. WARN(!encoder_enabled, "encoder not enabled\n");
  3466. if (WARN_ON(!encoder->base.crtc))
  3467. return;
  3468. crtc = encoder->base.crtc;
  3469. WARN(!crtc->enabled, "crtc not enabled\n");
  3470. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3471. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3472. "encoder active on the wrong pipe\n");
  3473. }
  3474. }
  3475. /* Even simpler default implementation, if there's really no special case to
  3476. * consider. */
  3477. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3478. {
  3479. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3480. /* All the simple cases only support two dpms states. */
  3481. if (mode != DRM_MODE_DPMS_ON)
  3482. mode = DRM_MODE_DPMS_OFF;
  3483. if (mode == connector->dpms)
  3484. return;
  3485. connector->dpms = mode;
  3486. /* Only need to change hw state when actually enabled */
  3487. if (encoder->base.crtc)
  3488. intel_encoder_dpms(encoder, mode);
  3489. else
  3490. WARN_ON(encoder->connectors_active != false);
  3491. intel_modeset_check_state(connector->dev);
  3492. }
  3493. /* Simple connector->get_hw_state implementation for encoders that support only
  3494. * one connector and no cloning and hence the encoder state determines the state
  3495. * of the connector. */
  3496. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3497. {
  3498. enum pipe pipe = 0;
  3499. struct intel_encoder *encoder = connector->encoder;
  3500. return encoder->get_hw_state(encoder, &pipe);
  3501. }
  3502. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3503. struct intel_crtc_config *pipe_config)
  3504. {
  3505. struct drm_i915_private *dev_priv = dev->dev_private;
  3506. struct intel_crtc *pipe_B_crtc =
  3507. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3508. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3509. pipe_name(pipe), pipe_config->fdi_lanes);
  3510. if (pipe_config->fdi_lanes > 4) {
  3511. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3512. pipe_name(pipe), pipe_config->fdi_lanes);
  3513. return false;
  3514. }
  3515. if (IS_HASWELL(dev)) {
  3516. if (pipe_config->fdi_lanes > 2) {
  3517. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3518. pipe_config->fdi_lanes);
  3519. return false;
  3520. } else {
  3521. return true;
  3522. }
  3523. }
  3524. if (INTEL_INFO(dev)->num_pipes == 2)
  3525. return true;
  3526. /* Ivybridge 3 pipe is really complicated */
  3527. switch (pipe) {
  3528. case PIPE_A:
  3529. return true;
  3530. case PIPE_B:
  3531. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3532. pipe_config->fdi_lanes > 2) {
  3533. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3534. pipe_name(pipe), pipe_config->fdi_lanes);
  3535. return false;
  3536. }
  3537. return true;
  3538. case PIPE_C:
  3539. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3540. pipe_B_crtc->config.fdi_lanes <= 2) {
  3541. if (pipe_config->fdi_lanes > 2) {
  3542. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3543. pipe_name(pipe), pipe_config->fdi_lanes);
  3544. return false;
  3545. }
  3546. } else {
  3547. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3548. return false;
  3549. }
  3550. return true;
  3551. default:
  3552. BUG();
  3553. }
  3554. }
  3555. #define RETRY 1
  3556. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3557. struct intel_crtc_config *pipe_config)
  3558. {
  3559. struct drm_device *dev = intel_crtc->base.dev;
  3560. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3561. int lane, link_bw, fdi_dotclock;
  3562. bool setup_ok, needs_recompute = false;
  3563. retry:
  3564. /* FDI is a binary signal running at ~2.7GHz, encoding
  3565. * each output octet as 10 bits. The actual frequency
  3566. * is stored as a divider into a 100MHz clock, and the
  3567. * mode pixel clock is stored in units of 1KHz.
  3568. * Hence the bw of each lane in terms of the mode signal
  3569. * is:
  3570. */
  3571. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3572. fdi_dotclock = adjusted_mode->crtc_clock;
  3573. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3574. pipe_config->pipe_bpp);
  3575. pipe_config->fdi_lanes = lane;
  3576. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3577. link_bw, &pipe_config->fdi_m_n);
  3578. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3579. intel_crtc->pipe, pipe_config);
  3580. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3581. pipe_config->pipe_bpp -= 2*3;
  3582. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3583. pipe_config->pipe_bpp);
  3584. needs_recompute = true;
  3585. pipe_config->bw_constrained = true;
  3586. goto retry;
  3587. }
  3588. if (needs_recompute)
  3589. return RETRY;
  3590. return setup_ok ? 0 : -EINVAL;
  3591. }
  3592. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3593. struct intel_crtc_config *pipe_config)
  3594. {
  3595. pipe_config->ips_enabled = i915_enable_ips &&
  3596. hsw_crtc_supports_ips(crtc) &&
  3597. pipe_config->pipe_bpp <= 24;
  3598. }
  3599. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3600. struct intel_crtc_config *pipe_config)
  3601. {
  3602. struct drm_device *dev = crtc->base.dev;
  3603. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3604. /* FIXME should check pixel clock limits on all platforms */
  3605. if (INTEL_INFO(dev)->gen < 4) {
  3606. struct drm_i915_private *dev_priv = dev->dev_private;
  3607. int clock_limit =
  3608. dev_priv->display.get_display_clock_speed(dev);
  3609. /*
  3610. * Enable pixel doubling when the dot clock
  3611. * is > 90% of the (display) core speed.
  3612. *
  3613. * GDG double wide on either pipe,
  3614. * otherwise pipe A only.
  3615. */
  3616. if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
  3617. adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
  3618. clock_limit *= 2;
  3619. pipe_config->double_wide = true;
  3620. }
  3621. if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
  3622. return -EINVAL;
  3623. }
  3624. /*
  3625. * Pipe horizontal size must be even in:
  3626. * - DVO ganged mode
  3627. * - LVDS dual channel mode
  3628. * - Double wide pipe
  3629. */
  3630. if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3631. intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
  3632. pipe_config->pipe_src_w &= ~1;
  3633. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3634. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3635. */
  3636. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3637. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3638. return -EINVAL;
  3639. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3640. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3641. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3642. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3643. * for lvds. */
  3644. pipe_config->pipe_bpp = 8*3;
  3645. }
  3646. if (HAS_IPS(dev))
  3647. hsw_compute_ips_config(crtc, pipe_config);
  3648. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3649. * clock survives for now. */
  3650. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3651. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3652. if (pipe_config->has_pch_encoder)
  3653. return ironlake_fdi_compute_config(crtc, pipe_config);
  3654. return 0;
  3655. }
  3656. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3657. {
  3658. return 400000; /* FIXME */
  3659. }
  3660. static int i945_get_display_clock_speed(struct drm_device *dev)
  3661. {
  3662. return 400000;
  3663. }
  3664. static int i915_get_display_clock_speed(struct drm_device *dev)
  3665. {
  3666. return 333000;
  3667. }
  3668. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3669. {
  3670. return 200000;
  3671. }
  3672. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3673. {
  3674. u16 gcfgc = 0;
  3675. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3676. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3677. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3678. return 267000;
  3679. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3680. return 333000;
  3681. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3682. return 444000;
  3683. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3684. return 200000;
  3685. default:
  3686. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3687. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3688. return 133000;
  3689. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3690. return 167000;
  3691. }
  3692. }
  3693. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3694. {
  3695. u16 gcfgc = 0;
  3696. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3697. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3698. return 133000;
  3699. else {
  3700. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3701. case GC_DISPLAY_CLOCK_333_MHZ:
  3702. return 333000;
  3703. default:
  3704. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3705. return 190000;
  3706. }
  3707. }
  3708. }
  3709. static int i865_get_display_clock_speed(struct drm_device *dev)
  3710. {
  3711. return 266000;
  3712. }
  3713. static int i855_get_display_clock_speed(struct drm_device *dev)
  3714. {
  3715. u16 hpllcc = 0;
  3716. /* Assume that the hardware is in the high speed state. This
  3717. * should be the default.
  3718. */
  3719. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3720. case GC_CLOCK_133_200:
  3721. case GC_CLOCK_100_200:
  3722. return 200000;
  3723. case GC_CLOCK_166_250:
  3724. return 250000;
  3725. case GC_CLOCK_100_133:
  3726. return 133000;
  3727. }
  3728. /* Shouldn't happen */
  3729. return 0;
  3730. }
  3731. static int i830_get_display_clock_speed(struct drm_device *dev)
  3732. {
  3733. return 133000;
  3734. }
  3735. static void
  3736. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3737. {
  3738. while (*num > DATA_LINK_M_N_MASK ||
  3739. *den > DATA_LINK_M_N_MASK) {
  3740. *num >>= 1;
  3741. *den >>= 1;
  3742. }
  3743. }
  3744. static void compute_m_n(unsigned int m, unsigned int n,
  3745. uint32_t *ret_m, uint32_t *ret_n)
  3746. {
  3747. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3748. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3749. intel_reduce_m_n_ratio(ret_m, ret_n);
  3750. }
  3751. void
  3752. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3753. int pixel_clock, int link_clock,
  3754. struct intel_link_m_n *m_n)
  3755. {
  3756. m_n->tu = 64;
  3757. compute_m_n(bits_per_pixel * pixel_clock,
  3758. link_clock * nlanes * 8,
  3759. &m_n->gmch_m, &m_n->gmch_n);
  3760. compute_m_n(pixel_clock, link_clock,
  3761. &m_n->link_m, &m_n->link_n);
  3762. }
  3763. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3764. {
  3765. if (i915_panel_use_ssc >= 0)
  3766. return i915_panel_use_ssc != 0;
  3767. return dev_priv->vbt.lvds_use_ssc
  3768. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3769. }
  3770. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3771. {
  3772. struct drm_device *dev = crtc->dev;
  3773. struct drm_i915_private *dev_priv = dev->dev_private;
  3774. int refclk;
  3775. if (IS_VALLEYVIEW(dev)) {
  3776. refclk = 100000;
  3777. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3778. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3779. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3780. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3781. refclk / 1000);
  3782. } else if (!IS_GEN2(dev)) {
  3783. refclk = 96000;
  3784. } else {
  3785. refclk = 48000;
  3786. }
  3787. return refclk;
  3788. }
  3789. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3790. {
  3791. return (1 << dpll->n) << 16 | dpll->m2;
  3792. }
  3793. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3794. {
  3795. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3796. }
  3797. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3798. intel_clock_t *reduced_clock)
  3799. {
  3800. struct drm_device *dev = crtc->base.dev;
  3801. struct drm_i915_private *dev_priv = dev->dev_private;
  3802. int pipe = crtc->pipe;
  3803. u32 fp, fp2 = 0;
  3804. if (IS_PINEVIEW(dev)) {
  3805. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3806. if (reduced_clock)
  3807. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3808. } else {
  3809. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3810. if (reduced_clock)
  3811. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3812. }
  3813. I915_WRITE(FP0(pipe), fp);
  3814. crtc->config.dpll_hw_state.fp0 = fp;
  3815. crtc->lowfreq_avail = false;
  3816. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3817. reduced_clock && i915_powersave) {
  3818. I915_WRITE(FP1(pipe), fp2);
  3819. crtc->config.dpll_hw_state.fp1 = fp2;
  3820. crtc->lowfreq_avail = true;
  3821. } else {
  3822. I915_WRITE(FP1(pipe), fp);
  3823. crtc->config.dpll_hw_state.fp1 = fp;
  3824. }
  3825. }
  3826. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
  3827. pipe)
  3828. {
  3829. u32 reg_val;
  3830. /*
  3831. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3832. * and set it to a reasonable value instead.
  3833. */
  3834. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3835. reg_val &= 0xffffff00;
  3836. reg_val |= 0x00000030;
  3837. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3838. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3839. reg_val &= 0x8cffffff;
  3840. reg_val = 0x8c000000;
  3841. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3842. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3843. reg_val &= 0xffffff00;
  3844. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3845. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3846. reg_val &= 0x00ffffff;
  3847. reg_val |= 0xb0000000;
  3848. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3849. }
  3850. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3851. struct intel_link_m_n *m_n)
  3852. {
  3853. struct drm_device *dev = crtc->base.dev;
  3854. struct drm_i915_private *dev_priv = dev->dev_private;
  3855. int pipe = crtc->pipe;
  3856. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3857. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3858. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3859. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3860. }
  3861. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3862. struct intel_link_m_n *m_n)
  3863. {
  3864. struct drm_device *dev = crtc->base.dev;
  3865. struct drm_i915_private *dev_priv = dev->dev_private;
  3866. int pipe = crtc->pipe;
  3867. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3868. if (INTEL_INFO(dev)->gen >= 5) {
  3869. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3870. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3871. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3872. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3873. } else {
  3874. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3875. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3876. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3877. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3878. }
  3879. }
  3880. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3881. {
  3882. if (crtc->config.has_pch_encoder)
  3883. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3884. else
  3885. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3886. }
  3887. static void vlv_update_pll(struct intel_crtc *crtc)
  3888. {
  3889. struct drm_device *dev = crtc->base.dev;
  3890. struct drm_i915_private *dev_priv = dev->dev_private;
  3891. int pipe = crtc->pipe;
  3892. u32 dpll, mdiv;
  3893. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3894. u32 coreclk, reg_val, dpll_md;
  3895. mutex_lock(&dev_priv->dpio_lock);
  3896. bestn = crtc->config.dpll.n;
  3897. bestm1 = crtc->config.dpll.m1;
  3898. bestm2 = crtc->config.dpll.m2;
  3899. bestp1 = crtc->config.dpll.p1;
  3900. bestp2 = crtc->config.dpll.p2;
  3901. /* See eDP HDMI DPIO driver vbios notes doc */
  3902. /* PLL B needs special handling */
  3903. if (pipe)
  3904. vlv_pllb_recal_opamp(dev_priv, pipe);
  3905. /* Set up Tx target for periodic Rcomp update */
  3906. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
  3907. /* Disable target IRef on PLL */
  3908. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
  3909. reg_val &= 0x00ffffff;
  3910. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
  3911. /* Disable fast lock */
  3912. vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
  3913. /* Set idtafcrecal before PLL is enabled */
  3914. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3915. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3916. mdiv |= ((bestn << DPIO_N_SHIFT));
  3917. mdiv |= (1 << DPIO_K_SHIFT);
  3918. /*
  3919. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3920. * but we don't support that).
  3921. * Note: don't use the DAC post divider as it seems unstable.
  3922. */
  3923. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3924. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3925. mdiv |= DPIO_ENABLE_CALIBRATION;
  3926. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3927. /* Set HBR and RBR LPF coefficients */
  3928. if (crtc->config.port_clock == 162000 ||
  3929. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3930. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3931. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3932. 0x009f0003);
  3933. else
  3934. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3935. 0x00d0000f);
  3936. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3937. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3938. /* Use SSC source */
  3939. if (!pipe)
  3940. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3941. 0x0df40000);
  3942. else
  3943. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3944. 0x0df70000);
  3945. } else { /* HDMI or VGA */
  3946. /* Use bend source */
  3947. if (!pipe)
  3948. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3949. 0x0df70000);
  3950. else
  3951. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3952. 0x0df40000);
  3953. }
  3954. coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
  3955. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3956. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3957. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3958. coreclk |= 0x01000000;
  3959. vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
  3960. vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
  3961. /* Enable DPIO clock input */
  3962. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3963. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3964. /* We should never disable this, set it here for state tracking */
  3965. if (pipe == PIPE_B)
  3966. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3967. dpll |= DPLL_VCO_ENABLE;
  3968. crtc->config.dpll_hw_state.dpll = dpll;
  3969. dpll_md = (crtc->config.pixel_multiplier - 1)
  3970. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3971. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3972. if (crtc->config.has_dp_encoder)
  3973. intel_dp_set_m_n(crtc);
  3974. mutex_unlock(&dev_priv->dpio_lock);
  3975. }
  3976. static void i9xx_update_pll(struct intel_crtc *crtc,
  3977. intel_clock_t *reduced_clock,
  3978. int num_connectors)
  3979. {
  3980. struct drm_device *dev = crtc->base.dev;
  3981. struct drm_i915_private *dev_priv = dev->dev_private;
  3982. u32 dpll;
  3983. bool is_sdvo;
  3984. struct dpll *clock = &crtc->config.dpll;
  3985. i9xx_update_pll_dividers(crtc, reduced_clock);
  3986. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3987. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3988. dpll = DPLL_VGA_MODE_DIS;
  3989. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3990. dpll |= DPLLB_MODE_LVDS;
  3991. else
  3992. dpll |= DPLLB_MODE_DAC_SERIAL;
  3993. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3994. dpll |= (crtc->config.pixel_multiplier - 1)
  3995. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3996. }
  3997. if (is_sdvo)
  3998. dpll |= DPLL_SDVO_HIGH_SPEED;
  3999. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  4000. dpll |= DPLL_SDVO_HIGH_SPEED;
  4001. /* compute bitmask from p1 value */
  4002. if (IS_PINEVIEW(dev))
  4003. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  4004. else {
  4005. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4006. if (IS_G4X(dev) && reduced_clock)
  4007. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4008. }
  4009. switch (clock->p2) {
  4010. case 5:
  4011. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4012. break;
  4013. case 7:
  4014. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4015. break;
  4016. case 10:
  4017. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4018. break;
  4019. case 14:
  4020. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4021. break;
  4022. }
  4023. if (INTEL_INFO(dev)->gen >= 4)
  4024. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  4025. if (crtc->config.sdvo_tv_clock)
  4026. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4027. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4028. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4029. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4030. else
  4031. dpll |= PLL_REF_INPUT_DREFCLK;
  4032. dpll |= DPLL_VCO_ENABLE;
  4033. crtc->config.dpll_hw_state.dpll = dpll;
  4034. if (INTEL_INFO(dev)->gen >= 4) {
  4035. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  4036. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4037. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  4038. }
  4039. if (crtc->config.has_dp_encoder)
  4040. intel_dp_set_m_n(crtc);
  4041. }
  4042. static void i8xx_update_pll(struct intel_crtc *crtc,
  4043. intel_clock_t *reduced_clock,
  4044. int num_connectors)
  4045. {
  4046. struct drm_device *dev = crtc->base.dev;
  4047. struct drm_i915_private *dev_priv = dev->dev_private;
  4048. u32 dpll;
  4049. struct dpll *clock = &crtc->config.dpll;
  4050. i9xx_update_pll_dividers(crtc, reduced_clock);
  4051. dpll = DPLL_VGA_MODE_DIS;
  4052. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  4053. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4054. } else {
  4055. if (clock->p1 == 2)
  4056. dpll |= PLL_P1_DIVIDE_BY_TWO;
  4057. else
  4058. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4059. if (clock->p2 == 4)
  4060. dpll |= PLL_P2_DIVIDE_BY_4;
  4061. }
  4062. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  4063. dpll |= DPLL_DVO_2X_MODE;
  4064. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4065. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4066. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4067. else
  4068. dpll |= PLL_REF_INPUT_DREFCLK;
  4069. dpll |= DPLL_VCO_ENABLE;
  4070. crtc->config.dpll_hw_state.dpll = dpll;
  4071. }
  4072. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  4073. {
  4074. struct drm_device *dev = intel_crtc->base.dev;
  4075. struct drm_i915_private *dev_priv = dev->dev_private;
  4076. enum pipe pipe = intel_crtc->pipe;
  4077. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4078. struct drm_display_mode *adjusted_mode =
  4079. &intel_crtc->config.adjusted_mode;
  4080. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  4081. /* We need to be careful not to changed the adjusted mode, for otherwise
  4082. * the hw state checker will get angry at the mismatch. */
  4083. crtc_vtotal = adjusted_mode->crtc_vtotal;
  4084. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  4085. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4086. /* the chip adds 2 halflines automatically */
  4087. crtc_vtotal -= 1;
  4088. crtc_vblank_end -= 1;
  4089. vsyncshift = adjusted_mode->crtc_hsync_start
  4090. - adjusted_mode->crtc_htotal / 2;
  4091. } else {
  4092. vsyncshift = 0;
  4093. }
  4094. if (INTEL_INFO(dev)->gen > 3)
  4095. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  4096. I915_WRITE(HTOTAL(cpu_transcoder),
  4097. (adjusted_mode->crtc_hdisplay - 1) |
  4098. ((adjusted_mode->crtc_htotal - 1) << 16));
  4099. I915_WRITE(HBLANK(cpu_transcoder),
  4100. (adjusted_mode->crtc_hblank_start - 1) |
  4101. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4102. I915_WRITE(HSYNC(cpu_transcoder),
  4103. (adjusted_mode->crtc_hsync_start - 1) |
  4104. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4105. I915_WRITE(VTOTAL(cpu_transcoder),
  4106. (adjusted_mode->crtc_vdisplay - 1) |
  4107. ((crtc_vtotal - 1) << 16));
  4108. I915_WRITE(VBLANK(cpu_transcoder),
  4109. (adjusted_mode->crtc_vblank_start - 1) |
  4110. ((crtc_vblank_end - 1) << 16));
  4111. I915_WRITE(VSYNC(cpu_transcoder),
  4112. (adjusted_mode->crtc_vsync_start - 1) |
  4113. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4114. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  4115. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  4116. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  4117. * bits. */
  4118. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  4119. (pipe == PIPE_B || pipe == PIPE_C))
  4120. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4121. /* pipesrc controls the size that is scaled from, which should
  4122. * always be the user's requested size.
  4123. */
  4124. I915_WRITE(PIPESRC(pipe),
  4125. ((intel_crtc->config.pipe_src_w - 1) << 16) |
  4126. (intel_crtc->config.pipe_src_h - 1));
  4127. }
  4128. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4129. struct intel_crtc_config *pipe_config)
  4130. {
  4131. struct drm_device *dev = crtc->base.dev;
  4132. struct drm_i915_private *dev_priv = dev->dev_private;
  4133. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4134. uint32_t tmp;
  4135. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4136. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4137. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4138. tmp = I915_READ(HBLANK(cpu_transcoder));
  4139. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4140. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4141. tmp = I915_READ(HSYNC(cpu_transcoder));
  4142. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4143. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4144. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4145. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4146. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4147. tmp = I915_READ(VBLANK(cpu_transcoder));
  4148. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4149. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4150. tmp = I915_READ(VSYNC(cpu_transcoder));
  4151. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4152. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4153. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4154. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4155. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4156. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4157. }
  4158. tmp = I915_READ(PIPESRC(crtc->pipe));
  4159. pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
  4160. pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
  4161. pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
  4162. pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
  4163. }
  4164. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4165. struct intel_crtc_config *pipe_config)
  4166. {
  4167. struct drm_crtc *crtc = &intel_crtc->base;
  4168. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4169. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4170. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4171. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4172. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4173. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4174. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4175. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4176. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4177. crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
  4178. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4179. }
  4180. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4181. {
  4182. struct drm_device *dev = intel_crtc->base.dev;
  4183. struct drm_i915_private *dev_priv = dev->dev_private;
  4184. uint32_t pipeconf;
  4185. pipeconf = 0;
  4186. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  4187. I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
  4188. pipeconf |= PIPECONF_ENABLE;
  4189. if (intel_crtc->config.double_wide)
  4190. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4191. /* only g4x and later have fancy bpc/dither controls */
  4192. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4193. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4194. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4195. pipeconf |= PIPECONF_DITHER_EN |
  4196. PIPECONF_DITHER_TYPE_SP;
  4197. switch (intel_crtc->config.pipe_bpp) {
  4198. case 18:
  4199. pipeconf |= PIPECONF_6BPC;
  4200. break;
  4201. case 24:
  4202. pipeconf |= PIPECONF_8BPC;
  4203. break;
  4204. case 30:
  4205. pipeconf |= PIPECONF_10BPC;
  4206. break;
  4207. default:
  4208. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4209. BUG();
  4210. }
  4211. }
  4212. if (HAS_PIPE_CXSR(dev)) {
  4213. if (intel_crtc->lowfreq_avail) {
  4214. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4215. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4216. } else {
  4217. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4218. }
  4219. }
  4220. if (!IS_GEN2(dev) &&
  4221. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4222. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4223. else
  4224. pipeconf |= PIPECONF_PROGRESSIVE;
  4225. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4226. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4227. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4228. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4229. }
  4230. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4231. int x, int y,
  4232. struct drm_framebuffer *fb)
  4233. {
  4234. struct drm_device *dev = crtc->dev;
  4235. struct drm_i915_private *dev_priv = dev->dev_private;
  4236. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4237. int pipe = intel_crtc->pipe;
  4238. int plane = intel_crtc->plane;
  4239. int refclk, num_connectors = 0;
  4240. intel_clock_t clock, reduced_clock;
  4241. u32 dspcntr;
  4242. bool ok, has_reduced_clock = false;
  4243. bool is_lvds = false, is_dsi = false;
  4244. struct intel_encoder *encoder;
  4245. const intel_limit_t *limit;
  4246. int ret;
  4247. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4248. switch (encoder->type) {
  4249. case INTEL_OUTPUT_LVDS:
  4250. is_lvds = true;
  4251. break;
  4252. case INTEL_OUTPUT_DSI:
  4253. is_dsi = true;
  4254. break;
  4255. }
  4256. num_connectors++;
  4257. }
  4258. if (is_dsi)
  4259. goto skip_dpll;
  4260. if (!intel_crtc->config.clock_set) {
  4261. refclk = i9xx_get_refclk(crtc, num_connectors);
  4262. /*
  4263. * Returns a set of divisors for the desired target clock with
  4264. * the given refclk, or FALSE. The returned values represent
  4265. * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
  4266. * 2) / p1 / p2.
  4267. */
  4268. limit = intel_limit(crtc, refclk);
  4269. ok = dev_priv->display.find_dpll(limit, crtc,
  4270. intel_crtc->config.port_clock,
  4271. refclk, NULL, &clock);
  4272. if (!ok) {
  4273. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4274. return -EINVAL;
  4275. }
  4276. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4277. /*
  4278. * Ensure we match the reduced clock's P to the target
  4279. * clock. If the clocks don't match, we can't switch
  4280. * the display clock by using the FP0/FP1. In such case
  4281. * we will disable the LVDS downclock feature.
  4282. */
  4283. has_reduced_clock =
  4284. dev_priv->display.find_dpll(limit, crtc,
  4285. dev_priv->lvds_downclock,
  4286. refclk, &clock,
  4287. &reduced_clock);
  4288. }
  4289. /* Compat-code for transition, will disappear. */
  4290. intel_crtc->config.dpll.n = clock.n;
  4291. intel_crtc->config.dpll.m1 = clock.m1;
  4292. intel_crtc->config.dpll.m2 = clock.m2;
  4293. intel_crtc->config.dpll.p1 = clock.p1;
  4294. intel_crtc->config.dpll.p2 = clock.p2;
  4295. }
  4296. if (IS_GEN2(dev)) {
  4297. i8xx_update_pll(intel_crtc,
  4298. has_reduced_clock ? &reduced_clock : NULL,
  4299. num_connectors);
  4300. } else if (IS_VALLEYVIEW(dev)) {
  4301. vlv_update_pll(intel_crtc);
  4302. } else {
  4303. i9xx_update_pll(intel_crtc,
  4304. has_reduced_clock ? &reduced_clock : NULL,
  4305. num_connectors);
  4306. }
  4307. skip_dpll:
  4308. /* Set up the display plane register */
  4309. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4310. if (!IS_VALLEYVIEW(dev)) {
  4311. if (pipe == 0)
  4312. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4313. else
  4314. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4315. }
  4316. intel_set_pipe_timings(intel_crtc);
  4317. /* pipesrc and dspsize control the size that is scaled from,
  4318. * which should always be the user's requested size.
  4319. */
  4320. I915_WRITE(DSPSIZE(plane),
  4321. ((intel_crtc->config.pipe_src_h - 1) << 16) |
  4322. (intel_crtc->config.pipe_src_w - 1));
  4323. I915_WRITE(DSPPOS(plane), 0);
  4324. i9xx_set_pipeconf(intel_crtc);
  4325. I915_WRITE(DSPCNTR(plane), dspcntr);
  4326. POSTING_READ(DSPCNTR(plane));
  4327. ret = intel_pipe_set_base(crtc, x, y, fb);
  4328. return ret;
  4329. }
  4330. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4331. struct intel_crtc_config *pipe_config)
  4332. {
  4333. struct drm_device *dev = crtc->base.dev;
  4334. struct drm_i915_private *dev_priv = dev->dev_private;
  4335. uint32_t tmp;
  4336. tmp = I915_READ(PFIT_CONTROL);
  4337. if (!(tmp & PFIT_ENABLE))
  4338. return;
  4339. /* Check whether the pfit is attached to our pipe. */
  4340. if (INTEL_INFO(dev)->gen < 4) {
  4341. if (crtc->pipe != PIPE_B)
  4342. return;
  4343. } else {
  4344. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4345. return;
  4346. }
  4347. pipe_config->gmch_pfit.control = tmp;
  4348. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4349. if (INTEL_INFO(dev)->gen < 5)
  4350. pipe_config->gmch_pfit.lvds_border_bits =
  4351. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4352. }
  4353. static void vlv_crtc_clock_get(struct intel_crtc *crtc,
  4354. struct intel_crtc_config *pipe_config)
  4355. {
  4356. struct drm_device *dev = crtc->base.dev;
  4357. struct drm_i915_private *dev_priv = dev->dev_private;
  4358. int pipe = pipe_config->cpu_transcoder;
  4359. intel_clock_t clock;
  4360. u32 mdiv;
  4361. int refclk = 100000;
  4362. mutex_lock(&dev_priv->dpio_lock);
  4363. mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
  4364. mutex_unlock(&dev_priv->dpio_lock);
  4365. clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
  4366. clock.m2 = mdiv & DPIO_M2DIV_MASK;
  4367. clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
  4368. clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
  4369. clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
  4370. clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
  4371. clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
  4372. pipe_config->port_clock = clock.dot / 10;
  4373. }
  4374. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4375. struct intel_crtc_config *pipe_config)
  4376. {
  4377. struct drm_device *dev = crtc->base.dev;
  4378. struct drm_i915_private *dev_priv = dev->dev_private;
  4379. uint32_t tmp;
  4380. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4381. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4382. tmp = I915_READ(PIPECONF(crtc->pipe));
  4383. if (!(tmp & PIPECONF_ENABLE))
  4384. return false;
  4385. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4386. switch (tmp & PIPECONF_BPC_MASK) {
  4387. case PIPECONF_6BPC:
  4388. pipe_config->pipe_bpp = 18;
  4389. break;
  4390. case PIPECONF_8BPC:
  4391. pipe_config->pipe_bpp = 24;
  4392. break;
  4393. case PIPECONF_10BPC:
  4394. pipe_config->pipe_bpp = 30;
  4395. break;
  4396. default:
  4397. break;
  4398. }
  4399. }
  4400. if (INTEL_INFO(dev)->gen < 4)
  4401. pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
  4402. intel_get_pipe_timings(crtc, pipe_config);
  4403. i9xx_get_pfit_config(crtc, pipe_config);
  4404. if (INTEL_INFO(dev)->gen >= 4) {
  4405. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4406. pipe_config->pixel_multiplier =
  4407. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4408. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4409. pipe_config->dpll_hw_state.dpll_md = tmp;
  4410. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4411. tmp = I915_READ(DPLL(crtc->pipe));
  4412. pipe_config->pixel_multiplier =
  4413. ((tmp & SDVO_MULTIPLIER_MASK)
  4414. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4415. } else {
  4416. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4417. * port and will be fixed up in the encoder->get_config
  4418. * function. */
  4419. pipe_config->pixel_multiplier = 1;
  4420. }
  4421. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4422. if (!IS_VALLEYVIEW(dev)) {
  4423. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4424. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4425. } else {
  4426. /* Mask out read-only status bits. */
  4427. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4428. DPLL_PORTC_READY_MASK |
  4429. DPLL_PORTB_READY_MASK);
  4430. }
  4431. if (IS_VALLEYVIEW(dev))
  4432. vlv_crtc_clock_get(crtc, pipe_config);
  4433. else
  4434. i9xx_crtc_clock_get(crtc, pipe_config);
  4435. return true;
  4436. }
  4437. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4438. {
  4439. struct drm_i915_private *dev_priv = dev->dev_private;
  4440. struct drm_mode_config *mode_config = &dev->mode_config;
  4441. struct intel_encoder *encoder;
  4442. u32 val, final;
  4443. bool has_lvds = false;
  4444. bool has_cpu_edp = false;
  4445. bool has_panel = false;
  4446. bool has_ck505 = false;
  4447. bool can_ssc = false;
  4448. /* We need to take the global config into account */
  4449. list_for_each_entry(encoder, &mode_config->encoder_list,
  4450. base.head) {
  4451. switch (encoder->type) {
  4452. case INTEL_OUTPUT_LVDS:
  4453. has_panel = true;
  4454. has_lvds = true;
  4455. break;
  4456. case INTEL_OUTPUT_EDP:
  4457. has_panel = true;
  4458. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4459. has_cpu_edp = true;
  4460. break;
  4461. }
  4462. }
  4463. if (HAS_PCH_IBX(dev)) {
  4464. has_ck505 = dev_priv->vbt.display_clock_mode;
  4465. can_ssc = has_ck505;
  4466. } else {
  4467. has_ck505 = false;
  4468. can_ssc = true;
  4469. }
  4470. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4471. has_panel, has_lvds, has_ck505);
  4472. /* Ironlake: try to setup display ref clock before DPLL
  4473. * enabling. This is only under driver's control after
  4474. * PCH B stepping, previous chipset stepping should be
  4475. * ignoring this setting.
  4476. */
  4477. val = I915_READ(PCH_DREF_CONTROL);
  4478. /* As we must carefully and slowly disable/enable each source in turn,
  4479. * compute the final state we want first and check if we need to
  4480. * make any changes at all.
  4481. */
  4482. final = val;
  4483. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4484. if (has_ck505)
  4485. final |= DREF_NONSPREAD_CK505_ENABLE;
  4486. else
  4487. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4488. final &= ~DREF_SSC_SOURCE_MASK;
  4489. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4490. final &= ~DREF_SSC1_ENABLE;
  4491. if (has_panel) {
  4492. final |= DREF_SSC_SOURCE_ENABLE;
  4493. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4494. final |= DREF_SSC1_ENABLE;
  4495. if (has_cpu_edp) {
  4496. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4497. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4498. else
  4499. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4500. } else
  4501. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4502. } else {
  4503. final |= DREF_SSC_SOURCE_DISABLE;
  4504. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4505. }
  4506. if (final == val)
  4507. return;
  4508. /* Always enable nonspread source */
  4509. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4510. if (has_ck505)
  4511. val |= DREF_NONSPREAD_CK505_ENABLE;
  4512. else
  4513. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4514. if (has_panel) {
  4515. val &= ~DREF_SSC_SOURCE_MASK;
  4516. val |= DREF_SSC_SOURCE_ENABLE;
  4517. /* SSC must be turned on before enabling the CPU output */
  4518. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4519. DRM_DEBUG_KMS("Using SSC on panel\n");
  4520. val |= DREF_SSC1_ENABLE;
  4521. } else
  4522. val &= ~DREF_SSC1_ENABLE;
  4523. /* Get SSC going before enabling the outputs */
  4524. I915_WRITE(PCH_DREF_CONTROL, val);
  4525. POSTING_READ(PCH_DREF_CONTROL);
  4526. udelay(200);
  4527. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4528. /* Enable CPU source on CPU attached eDP */
  4529. if (has_cpu_edp) {
  4530. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4531. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4532. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4533. }
  4534. else
  4535. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4536. } else
  4537. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4538. I915_WRITE(PCH_DREF_CONTROL, val);
  4539. POSTING_READ(PCH_DREF_CONTROL);
  4540. udelay(200);
  4541. } else {
  4542. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4543. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4544. /* Turn off CPU output */
  4545. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4546. I915_WRITE(PCH_DREF_CONTROL, val);
  4547. POSTING_READ(PCH_DREF_CONTROL);
  4548. udelay(200);
  4549. /* Turn off the SSC source */
  4550. val &= ~DREF_SSC_SOURCE_MASK;
  4551. val |= DREF_SSC_SOURCE_DISABLE;
  4552. /* Turn off SSC1 */
  4553. val &= ~DREF_SSC1_ENABLE;
  4554. I915_WRITE(PCH_DREF_CONTROL, val);
  4555. POSTING_READ(PCH_DREF_CONTROL);
  4556. udelay(200);
  4557. }
  4558. BUG_ON(val != final);
  4559. }
  4560. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4561. {
  4562. uint32_t tmp;
  4563. tmp = I915_READ(SOUTH_CHICKEN2);
  4564. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4565. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4566. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4567. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4568. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4569. tmp = I915_READ(SOUTH_CHICKEN2);
  4570. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4571. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4572. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4573. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4574. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4575. }
  4576. /* WaMPhyProgramming:hsw */
  4577. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4578. {
  4579. uint32_t tmp;
  4580. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4581. tmp &= ~(0xFF << 24);
  4582. tmp |= (0x12 << 24);
  4583. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4584. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4585. tmp |= (1 << 11);
  4586. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4587. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4588. tmp |= (1 << 11);
  4589. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4590. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4591. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4592. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4593. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4594. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4595. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4596. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4597. tmp &= ~(7 << 13);
  4598. tmp |= (5 << 13);
  4599. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4600. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4601. tmp &= ~(7 << 13);
  4602. tmp |= (5 << 13);
  4603. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4604. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4605. tmp &= ~0xFF;
  4606. tmp |= 0x1C;
  4607. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4608. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4609. tmp &= ~0xFF;
  4610. tmp |= 0x1C;
  4611. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4612. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4613. tmp &= ~(0xFF << 16);
  4614. tmp |= (0x1C << 16);
  4615. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4616. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4617. tmp &= ~(0xFF << 16);
  4618. tmp |= (0x1C << 16);
  4619. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4620. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4621. tmp |= (1 << 27);
  4622. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4623. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4624. tmp |= (1 << 27);
  4625. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4626. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4627. tmp &= ~(0xF << 28);
  4628. tmp |= (4 << 28);
  4629. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4630. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4631. tmp &= ~(0xF << 28);
  4632. tmp |= (4 << 28);
  4633. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4634. }
  4635. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4636. * Programming" based on the parameters passed:
  4637. * - Sequence to enable CLKOUT_DP
  4638. * - Sequence to enable CLKOUT_DP without spread
  4639. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4640. */
  4641. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4642. bool with_fdi)
  4643. {
  4644. struct drm_i915_private *dev_priv = dev->dev_private;
  4645. uint32_t reg, tmp;
  4646. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4647. with_spread = true;
  4648. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4649. with_fdi, "LP PCH doesn't have FDI\n"))
  4650. with_fdi = false;
  4651. mutex_lock(&dev_priv->dpio_lock);
  4652. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4653. tmp &= ~SBI_SSCCTL_DISABLE;
  4654. tmp |= SBI_SSCCTL_PATHALT;
  4655. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4656. udelay(24);
  4657. if (with_spread) {
  4658. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4659. tmp &= ~SBI_SSCCTL_PATHALT;
  4660. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4661. if (with_fdi) {
  4662. lpt_reset_fdi_mphy(dev_priv);
  4663. lpt_program_fdi_mphy(dev_priv);
  4664. }
  4665. }
  4666. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4667. SBI_GEN0 : SBI_DBUFF0;
  4668. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4669. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4670. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4671. mutex_unlock(&dev_priv->dpio_lock);
  4672. }
  4673. /* Sequence to disable CLKOUT_DP */
  4674. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4675. {
  4676. struct drm_i915_private *dev_priv = dev->dev_private;
  4677. uint32_t reg, tmp;
  4678. mutex_lock(&dev_priv->dpio_lock);
  4679. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4680. SBI_GEN0 : SBI_DBUFF0;
  4681. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4682. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4683. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4684. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4685. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4686. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4687. tmp |= SBI_SSCCTL_PATHALT;
  4688. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4689. udelay(32);
  4690. }
  4691. tmp |= SBI_SSCCTL_DISABLE;
  4692. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4693. }
  4694. mutex_unlock(&dev_priv->dpio_lock);
  4695. }
  4696. static void lpt_init_pch_refclk(struct drm_device *dev)
  4697. {
  4698. struct drm_mode_config *mode_config = &dev->mode_config;
  4699. struct intel_encoder *encoder;
  4700. bool has_vga = false;
  4701. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4702. switch (encoder->type) {
  4703. case INTEL_OUTPUT_ANALOG:
  4704. has_vga = true;
  4705. break;
  4706. }
  4707. }
  4708. if (has_vga)
  4709. lpt_enable_clkout_dp(dev, true, true);
  4710. else
  4711. lpt_disable_clkout_dp(dev);
  4712. }
  4713. /*
  4714. * Initialize reference clocks when the driver loads
  4715. */
  4716. void intel_init_pch_refclk(struct drm_device *dev)
  4717. {
  4718. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4719. ironlake_init_pch_refclk(dev);
  4720. else if (HAS_PCH_LPT(dev))
  4721. lpt_init_pch_refclk(dev);
  4722. }
  4723. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4724. {
  4725. struct drm_device *dev = crtc->dev;
  4726. struct drm_i915_private *dev_priv = dev->dev_private;
  4727. struct intel_encoder *encoder;
  4728. int num_connectors = 0;
  4729. bool is_lvds = false;
  4730. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4731. switch (encoder->type) {
  4732. case INTEL_OUTPUT_LVDS:
  4733. is_lvds = true;
  4734. break;
  4735. }
  4736. num_connectors++;
  4737. }
  4738. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4739. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4740. dev_priv->vbt.lvds_ssc_freq);
  4741. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4742. }
  4743. return 120000;
  4744. }
  4745. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4746. {
  4747. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4748. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4749. int pipe = intel_crtc->pipe;
  4750. uint32_t val;
  4751. val = 0;
  4752. switch (intel_crtc->config.pipe_bpp) {
  4753. case 18:
  4754. val |= PIPECONF_6BPC;
  4755. break;
  4756. case 24:
  4757. val |= PIPECONF_8BPC;
  4758. break;
  4759. case 30:
  4760. val |= PIPECONF_10BPC;
  4761. break;
  4762. case 36:
  4763. val |= PIPECONF_12BPC;
  4764. break;
  4765. default:
  4766. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4767. BUG();
  4768. }
  4769. if (intel_crtc->config.dither)
  4770. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4771. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4772. val |= PIPECONF_INTERLACED_ILK;
  4773. else
  4774. val |= PIPECONF_PROGRESSIVE;
  4775. if (intel_crtc->config.limited_color_range)
  4776. val |= PIPECONF_COLOR_RANGE_SELECT;
  4777. I915_WRITE(PIPECONF(pipe), val);
  4778. POSTING_READ(PIPECONF(pipe));
  4779. }
  4780. /*
  4781. * Set up the pipe CSC unit.
  4782. *
  4783. * Currently only full range RGB to limited range RGB conversion
  4784. * is supported, but eventually this should handle various
  4785. * RGB<->YCbCr scenarios as well.
  4786. */
  4787. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4788. {
  4789. struct drm_device *dev = crtc->dev;
  4790. struct drm_i915_private *dev_priv = dev->dev_private;
  4791. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4792. int pipe = intel_crtc->pipe;
  4793. uint16_t coeff = 0x7800; /* 1.0 */
  4794. /*
  4795. * TODO: Check what kind of values actually come out of the pipe
  4796. * with these coeff/postoff values and adjust to get the best
  4797. * accuracy. Perhaps we even need to take the bpc value into
  4798. * consideration.
  4799. */
  4800. if (intel_crtc->config.limited_color_range)
  4801. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4802. /*
  4803. * GY/GU and RY/RU should be the other way around according
  4804. * to BSpec, but reality doesn't agree. Just set them up in
  4805. * a way that results in the correct picture.
  4806. */
  4807. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4808. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4809. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4810. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4811. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4812. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4813. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4814. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4815. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4816. if (INTEL_INFO(dev)->gen > 6) {
  4817. uint16_t postoff = 0;
  4818. if (intel_crtc->config.limited_color_range)
  4819. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4820. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4821. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4822. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4823. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4824. } else {
  4825. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4826. if (intel_crtc->config.limited_color_range)
  4827. mode |= CSC_BLACK_SCREEN_OFFSET;
  4828. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4829. }
  4830. }
  4831. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4832. {
  4833. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4834. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4835. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4836. uint32_t val;
  4837. val = 0;
  4838. if (intel_crtc->config.dither)
  4839. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4840. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4841. val |= PIPECONF_INTERLACED_ILK;
  4842. else
  4843. val |= PIPECONF_PROGRESSIVE;
  4844. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4845. POSTING_READ(PIPECONF(cpu_transcoder));
  4846. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4847. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4848. }
  4849. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4850. intel_clock_t *clock,
  4851. bool *has_reduced_clock,
  4852. intel_clock_t *reduced_clock)
  4853. {
  4854. struct drm_device *dev = crtc->dev;
  4855. struct drm_i915_private *dev_priv = dev->dev_private;
  4856. struct intel_encoder *intel_encoder;
  4857. int refclk;
  4858. const intel_limit_t *limit;
  4859. bool ret, is_lvds = false;
  4860. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4861. switch (intel_encoder->type) {
  4862. case INTEL_OUTPUT_LVDS:
  4863. is_lvds = true;
  4864. break;
  4865. }
  4866. }
  4867. refclk = ironlake_get_refclk(crtc);
  4868. /*
  4869. * Returns a set of divisors for the desired target clock with the given
  4870. * refclk, or FALSE. The returned values represent the clock equation:
  4871. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4872. */
  4873. limit = intel_limit(crtc, refclk);
  4874. ret = dev_priv->display.find_dpll(limit, crtc,
  4875. to_intel_crtc(crtc)->config.port_clock,
  4876. refclk, NULL, clock);
  4877. if (!ret)
  4878. return false;
  4879. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4880. /*
  4881. * Ensure we match the reduced clock's P to the target clock.
  4882. * If the clocks don't match, we can't switch the display clock
  4883. * by using the FP0/FP1. In such case we will disable the LVDS
  4884. * downclock feature.
  4885. */
  4886. *has_reduced_clock =
  4887. dev_priv->display.find_dpll(limit, crtc,
  4888. dev_priv->lvds_downclock,
  4889. refclk, clock,
  4890. reduced_clock);
  4891. }
  4892. return true;
  4893. }
  4894. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4895. {
  4896. struct drm_i915_private *dev_priv = dev->dev_private;
  4897. uint32_t temp;
  4898. temp = I915_READ(SOUTH_CHICKEN1);
  4899. if (temp & FDI_BC_BIFURCATION_SELECT)
  4900. return;
  4901. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4902. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4903. temp |= FDI_BC_BIFURCATION_SELECT;
  4904. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4905. I915_WRITE(SOUTH_CHICKEN1, temp);
  4906. POSTING_READ(SOUTH_CHICKEN1);
  4907. }
  4908. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4909. {
  4910. struct drm_device *dev = intel_crtc->base.dev;
  4911. struct drm_i915_private *dev_priv = dev->dev_private;
  4912. switch (intel_crtc->pipe) {
  4913. case PIPE_A:
  4914. break;
  4915. case PIPE_B:
  4916. if (intel_crtc->config.fdi_lanes > 2)
  4917. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4918. else
  4919. cpt_enable_fdi_bc_bifurcation(dev);
  4920. break;
  4921. case PIPE_C:
  4922. cpt_enable_fdi_bc_bifurcation(dev);
  4923. break;
  4924. default:
  4925. BUG();
  4926. }
  4927. }
  4928. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4929. {
  4930. /*
  4931. * Account for spread spectrum to avoid
  4932. * oversubscribing the link. Max center spread
  4933. * is 2.5%; use 5% for safety's sake.
  4934. */
  4935. u32 bps = target_clock * bpp * 21 / 20;
  4936. return bps / (link_bw * 8) + 1;
  4937. }
  4938. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4939. {
  4940. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4941. }
  4942. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4943. u32 *fp,
  4944. intel_clock_t *reduced_clock, u32 *fp2)
  4945. {
  4946. struct drm_crtc *crtc = &intel_crtc->base;
  4947. struct drm_device *dev = crtc->dev;
  4948. struct drm_i915_private *dev_priv = dev->dev_private;
  4949. struct intel_encoder *intel_encoder;
  4950. uint32_t dpll;
  4951. int factor, num_connectors = 0;
  4952. bool is_lvds = false, is_sdvo = false;
  4953. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4954. switch (intel_encoder->type) {
  4955. case INTEL_OUTPUT_LVDS:
  4956. is_lvds = true;
  4957. break;
  4958. case INTEL_OUTPUT_SDVO:
  4959. case INTEL_OUTPUT_HDMI:
  4960. is_sdvo = true;
  4961. break;
  4962. }
  4963. num_connectors++;
  4964. }
  4965. /* Enable autotuning of the PLL clock (if permissible) */
  4966. factor = 21;
  4967. if (is_lvds) {
  4968. if ((intel_panel_use_ssc(dev_priv) &&
  4969. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4970. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4971. factor = 25;
  4972. } else if (intel_crtc->config.sdvo_tv_clock)
  4973. factor = 20;
  4974. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4975. *fp |= FP_CB_TUNE;
  4976. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4977. *fp2 |= FP_CB_TUNE;
  4978. dpll = 0;
  4979. if (is_lvds)
  4980. dpll |= DPLLB_MODE_LVDS;
  4981. else
  4982. dpll |= DPLLB_MODE_DAC_SERIAL;
  4983. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4984. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4985. if (is_sdvo)
  4986. dpll |= DPLL_SDVO_HIGH_SPEED;
  4987. if (intel_crtc->config.has_dp_encoder)
  4988. dpll |= DPLL_SDVO_HIGH_SPEED;
  4989. /* compute bitmask from p1 value */
  4990. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4991. /* also FPA1 */
  4992. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4993. switch (intel_crtc->config.dpll.p2) {
  4994. case 5:
  4995. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4996. break;
  4997. case 7:
  4998. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4999. break;
  5000. case 10:
  5001. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  5002. break;
  5003. case 14:
  5004. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  5005. break;
  5006. }
  5007. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  5008. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  5009. else
  5010. dpll |= PLL_REF_INPUT_DREFCLK;
  5011. return dpll | DPLL_VCO_ENABLE;
  5012. }
  5013. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  5014. int x, int y,
  5015. struct drm_framebuffer *fb)
  5016. {
  5017. struct drm_device *dev = crtc->dev;
  5018. struct drm_i915_private *dev_priv = dev->dev_private;
  5019. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5020. int pipe = intel_crtc->pipe;
  5021. int plane = intel_crtc->plane;
  5022. int num_connectors = 0;
  5023. intel_clock_t clock, reduced_clock;
  5024. u32 dpll = 0, fp = 0, fp2 = 0;
  5025. bool ok, has_reduced_clock = false;
  5026. bool is_lvds = false;
  5027. struct intel_encoder *encoder;
  5028. struct intel_shared_dpll *pll;
  5029. int ret;
  5030. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5031. switch (encoder->type) {
  5032. case INTEL_OUTPUT_LVDS:
  5033. is_lvds = true;
  5034. break;
  5035. }
  5036. num_connectors++;
  5037. }
  5038. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  5039. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  5040. ok = ironlake_compute_clocks(crtc, &clock,
  5041. &has_reduced_clock, &reduced_clock);
  5042. if (!ok && !intel_crtc->config.clock_set) {
  5043. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  5044. return -EINVAL;
  5045. }
  5046. /* Compat-code for transition, will disappear. */
  5047. if (!intel_crtc->config.clock_set) {
  5048. intel_crtc->config.dpll.n = clock.n;
  5049. intel_crtc->config.dpll.m1 = clock.m1;
  5050. intel_crtc->config.dpll.m2 = clock.m2;
  5051. intel_crtc->config.dpll.p1 = clock.p1;
  5052. intel_crtc->config.dpll.p2 = clock.p2;
  5053. }
  5054. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  5055. if (intel_crtc->config.has_pch_encoder) {
  5056. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  5057. if (has_reduced_clock)
  5058. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  5059. dpll = ironlake_compute_dpll(intel_crtc,
  5060. &fp, &reduced_clock,
  5061. has_reduced_clock ? &fp2 : NULL);
  5062. intel_crtc->config.dpll_hw_state.dpll = dpll;
  5063. intel_crtc->config.dpll_hw_state.fp0 = fp;
  5064. if (has_reduced_clock)
  5065. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  5066. else
  5067. intel_crtc->config.dpll_hw_state.fp1 = fp;
  5068. pll = intel_get_shared_dpll(intel_crtc);
  5069. if (pll == NULL) {
  5070. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  5071. pipe_name(pipe));
  5072. return -EINVAL;
  5073. }
  5074. } else
  5075. intel_put_shared_dpll(intel_crtc);
  5076. if (intel_crtc->config.has_dp_encoder)
  5077. intel_dp_set_m_n(intel_crtc);
  5078. if (is_lvds && has_reduced_clock && i915_powersave)
  5079. intel_crtc->lowfreq_avail = true;
  5080. else
  5081. intel_crtc->lowfreq_avail = false;
  5082. if (intel_crtc->config.has_pch_encoder) {
  5083. pll = intel_crtc_to_shared_dpll(intel_crtc);
  5084. }
  5085. intel_set_pipe_timings(intel_crtc);
  5086. if (intel_crtc->config.has_pch_encoder) {
  5087. intel_cpu_transcoder_set_m_n(intel_crtc,
  5088. &intel_crtc->config.fdi_m_n);
  5089. }
  5090. if (IS_IVYBRIDGE(dev))
  5091. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  5092. ironlake_set_pipeconf(crtc);
  5093. /* Set up the display plane register */
  5094. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  5095. POSTING_READ(DSPCNTR(plane));
  5096. ret = intel_pipe_set_base(crtc, x, y, fb);
  5097. return ret;
  5098. }
  5099. static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
  5100. struct intel_link_m_n *m_n)
  5101. {
  5102. struct drm_device *dev = crtc->base.dev;
  5103. struct drm_i915_private *dev_priv = dev->dev_private;
  5104. enum pipe pipe = crtc->pipe;
  5105. m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
  5106. m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
  5107. m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
  5108. & ~TU_SIZE_MASK;
  5109. m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
  5110. m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
  5111. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5112. }
  5113. static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
  5114. enum transcoder transcoder,
  5115. struct intel_link_m_n *m_n)
  5116. {
  5117. struct drm_device *dev = crtc->base.dev;
  5118. struct drm_i915_private *dev_priv = dev->dev_private;
  5119. enum pipe pipe = crtc->pipe;
  5120. if (INTEL_INFO(dev)->gen >= 5) {
  5121. m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
  5122. m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
  5123. m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  5124. & ~TU_SIZE_MASK;
  5125. m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  5126. m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  5127. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5128. } else {
  5129. m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
  5130. m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
  5131. m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
  5132. & ~TU_SIZE_MASK;
  5133. m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
  5134. m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
  5135. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5136. }
  5137. }
  5138. void intel_dp_get_m_n(struct intel_crtc *crtc,
  5139. struct intel_crtc_config *pipe_config)
  5140. {
  5141. if (crtc->config.has_pch_encoder)
  5142. intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
  5143. else
  5144. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5145. &pipe_config->dp_m_n);
  5146. }
  5147. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  5148. struct intel_crtc_config *pipe_config)
  5149. {
  5150. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5151. &pipe_config->fdi_m_n);
  5152. }
  5153. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  5154. struct intel_crtc_config *pipe_config)
  5155. {
  5156. struct drm_device *dev = crtc->base.dev;
  5157. struct drm_i915_private *dev_priv = dev->dev_private;
  5158. uint32_t tmp;
  5159. tmp = I915_READ(PF_CTL(crtc->pipe));
  5160. if (tmp & PF_ENABLE) {
  5161. pipe_config->pch_pfit.enabled = true;
  5162. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  5163. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  5164. /* We currently do not free assignements of panel fitters on
  5165. * ivb/hsw (since we don't use the higher upscaling modes which
  5166. * differentiates them) so just WARN about this case for now. */
  5167. if (IS_GEN7(dev)) {
  5168. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  5169. PF_PIPE_SEL_IVB(crtc->pipe));
  5170. }
  5171. }
  5172. }
  5173. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  5174. struct intel_crtc_config *pipe_config)
  5175. {
  5176. struct drm_device *dev = crtc->base.dev;
  5177. struct drm_i915_private *dev_priv = dev->dev_private;
  5178. uint32_t tmp;
  5179. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5180. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5181. tmp = I915_READ(PIPECONF(crtc->pipe));
  5182. if (!(tmp & PIPECONF_ENABLE))
  5183. return false;
  5184. switch (tmp & PIPECONF_BPC_MASK) {
  5185. case PIPECONF_6BPC:
  5186. pipe_config->pipe_bpp = 18;
  5187. break;
  5188. case PIPECONF_8BPC:
  5189. pipe_config->pipe_bpp = 24;
  5190. break;
  5191. case PIPECONF_10BPC:
  5192. pipe_config->pipe_bpp = 30;
  5193. break;
  5194. case PIPECONF_12BPC:
  5195. pipe_config->pipe_bpp = 36;
  5196. break;
  5197. default:
  5198. break;
  5199. }
  5200. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  5201. struct intel_shared_dpll *pll;
  5202. pipe_config->has_pch_encoder = true;
  5203. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  5204. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5205. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5206. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5207. if (HAS_PCH_IBX(dev_priv->dev)) {
  5208. pipe_config->shared_dpll =
  5209. (enum intel_dpll_id) crtc->pipe;
  5210. } else {
  5211. tmp = I915_READ(PCH_DPLL_SEL);
  5212. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  5213. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  5214. else
  5215. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  5216. }
  5217. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  5218. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  5219. &pipe_config->dpll_hw_state));
  5220. tmp = pipe_config->dpll_hw_state.dpll;
  5221. pipe_config->pixel_multiplier =
  5222. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  5223. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  5224. ironlake_pch_clock_get(crtc, pipe_config);
  5225. } else {
  5226. pipe_config->pixel_multiplier = 1;
  5227. }
  5228. intel_get_pipe_timings(crtc, pipe_config);
  5229. ironlake_get_pfit_config(crtc, pipe_config);
  5230. return true;
  5231. }
  5232. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  5233. {
  5234. struct drm_device *dev = dev_priv->dev;
  5235. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  5236. struct intel_crtc *crtc;
  5237. unsigned long irqflags;
  5238. uint32_t val;
  5239. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5240. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  5241. pipe_name(crtc->pipe));
  5242. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  5243. WARN(plls->spll_refcount, "SPLL enabled\n");
  5244. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  5245. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  5246. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5247. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5248. "CPU PWM1 enabled\n");
  5249. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5250. "CPU PWM2 enabled\n");
  5251. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5252. "PCH PWM1 enabled\n");
  5253. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5254. "Utility pin enabled\n");
  5255. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5256. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5257. val = I915_READ(DEIMR);
  5258. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5259. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5260. val = I915_READ(SDEIMR);
  5261. WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
  5262. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5263. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5264. }
  5265. /*
  5266. * This function implements pieces of two sequences from BSpec:
  5267. * - Sequence for display software to disable LCPLL
  5268. * - Sequence for display software to allow package C8+
  5269. * The steps implemented here are just the steps that actually touch the LCPLL
  5270. * register. Callers should take care of disabling all the display engine
  5271. * functions, doing the mode unset, fixing interrupts, etc.
  5272. */
  5273. static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5274. bool switch_to_fclk, bool allow_power_down)
  5275. {
  5276. uint32_t val;
  5277. assert_can_disable_lcpll(dev_priv);
  5278. val = I915_READ(LCPLL_CTL);
  5279. if (switch_to_fclk) {
  5280. val |= LCPLL_CD_SOURCE_FCLK;
  5281. I915_WRITE(LCPLL_CTL, val);
  5282. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5283. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5284. DRM_ERROR("Switching to FCLK failed\n");
  5285. val = I915_READ(LCPLL_CTL);
  5286. }
  5287. val |= LCPLL_PLL_DISABLE;
  5288. I915_WRITE(LCPLL_CTL, val);
  5289. POSTING_READ(LCPLL_CTL);
  5290. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5291. DRM_ERROR("LCPLL still locked\n");
  5292. val = I915_READ(D_COMP);
  5293. val |= D_COMP_COMP_DISABLE;
  5294. mutex_lock(&dev_priv->rps.hw_lock);
  5295. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5296. DRM_ERROR("Failed to disable D_COMP\n");
  5297. mutex_unlock(&dev_priv->rps.hw_lock);
  5298. POSTING_READ(D_COMP);
  5299. ndelay(100);
  5300. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5301. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5302. if (allow_power_down) {
  5303. val = I915_READ(LCPLL_CTL);
  5304. val |= LCPLL_POWER_DOWN_ALLOW;
  5305. I915_WRITE(LCPLL_CTL, val);
  5306. POSTING_READ(LCPLL_CTL);
  5307. }
  5308. }
  5309. /*
  5310. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5311. * source.
  5312. */
  5313. static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5314. {
  5315. uint32_t val;
  5316. val = I915_READ(LCPLL_CTL);
  5317. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5318. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5319. return;
  5320. /* Make sure we're not on PC8 state before disabling PC8, otherwise
  5321. * we'll hang the machine! */
  5322. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  5323. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5324. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5325. I915_WRITE(LCPLL_CTL, val);
  5326. POSTING_READ(LCPLL_CTL);
  5327. }
  5328. val = I915_READ(D_COMP);
  5329. val |= D_COMP_COMP_FORCE;
  5330. val &= ~D_COMP_COMP_DISABLE;
  5331. mutex_lock(&dev_priv->rps.hw_lock);
  5332. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5333. DRM_ERROR("Failed to enable D_COMP\n");
  5334. mutex_unlock(&dev_priv->rps.hw_lock);
  5335. POSTING_READ(D_COMP);
  5336. val = I915_READ(LCPLL_CTL);
  5337. val &= ~LCPLL_PLL_DISABLE;
  5338. I915_WRITE(LCPLL_CTL, val);
  5339. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5340. DRM_ERROR("LCPLL not locked yet\n");
  5341. if (val & LCPLL_CD_SOURCE_FCLK) {
  5342. val = I915_READ(LCPLL_CTL);
  5343. val &= ~LCPLL_CD_SOURCE_FCLK;
  5344. I915_WRITE(LCPLL_CTL, val);
  5345. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5346. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5347. DRM_ERROR("Switching back to LCPLL failed\n");
  5348. }
  5349. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  5350. }
  5351. void hsw_enable_pc8_work(struct work_struct *__work)
  5352. {
  5353. struct drm_i915_private *dev_priv =
  5354. container_of(to_delayed_work(__work), struct drm_i915_private,
  5355. pc8.enable_work);
  5356. struct drm_device *dev = dev_priv->dev;
  5357. uint32_t val;
  5358. if (dev_priv->pc8.enabled)
  5359. return;
  5360. DRM_DEBUG_KMS("Enabling package C8+\n");
  5361. dev_priv->pc8.enabled = true;
  5362. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5363. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5364. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5365. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5366. }
  5367. lpt_disable_clkout_dp(dev);
  5368. hsw_pc8_disable_interrupts(dev);
  5369. hsw_disable_lcpll(dev_priv, true, true);
  5370. }
  5371. static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5372. {
  5373. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5374. WARN(dev_priv->pc8.disable_count < 1,
  5375. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5376. dev_priv->pc8.disable_count--;
  5377. if (dev_priv->pc8.disable_count != 0)
  5378. return;
  5379. schedule_delayed_work(&dev_priv->pc8.enable_work,
  5380. msecs_to_jiffies(i915_pc8_timeout));
  5381. }
  5382. static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5383. {
  5384. struct drm_device *dev = dev_priv->dev;
  5385. uint32_t val;
  5386. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5387. WARN(dev_priv->pc8.disable_count < 0,
  5388. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5389. dev_priv->pc8.disable_count++;
  5390. if (dev_priv->pc8.disable_count != 1)
  5391. return;
  5392. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  5393. if (!dev_priv->pc8.enabled)
  5394. return;
  5395. DRM_DEBUG_KMS("Disabling package C8+\n");
  5396. hsw_restore_lcpll(dev_priv);
  5397. hsw_pc8_restore_interrupts(dev);
  5398. lpt_init_pch_refclk(dev);
  5399. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5400. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5401. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  5402. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5403. }
  5404. intel_prepare_ddi(dev);
  5405. i915_gem_init_swizzling(dev);
  5406. mutex_lock(&dev_priv->rps.hw_lock);
  5407. gen6_update_ring_freq(dev);
  5408. mutex_unlock(&dev_priv->rps.hw_lock);
  5409. dev_priv->pc8.enabled = false;
  5410. }
  5411. void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5412. {
  5413. mutex_lock(&dev_priv->pc8.lock);
  5414. __hsw_enable_package_c8(dev_priv);
  5415. mutex_unlock(&dev_priv->pc8.lock);
  5416. }
  5417. void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5418. {
  5419. mutex_lock(&dev_priv->pc8.lock);
  5420. __hsw_disable_package_c8(dev_priv);
  5421. mutex_unlock(&dev_priv->pc8.lock);
  5422. }
  5423. static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
  5424. {
  5425. struct drm_device *dev = dev_priv->dev;
  5426. struct intel_crtc *crtc;
  5427. uint32_t val;
  5428. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5429. if (crtc->base.enabled)
  5430. return false;
  5431. /* This case is still possible since we have the i915.disable_power_well
  5432. * parameter and also the KVMr or something else might be requesting the
  5433. * power well. */
  5434. val = I915_READ(HSW_PWR_WELL_DRIVER);
  5435. if (val != 0) {
  5436. DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
  5437. return false;
  5438. }
  5439. return true;
  5440. }
  5441. /* Since we're called from modeset_global_resources there's no way to
  5442. * symmetrically increase and decrease the refcount, so we use
  5443. * dev_priv->pc8.requirements_met to track whether we already have the refcount
  5444. * or not.
  5445. */
  5446. static void hsw_update_package_c8(struct drm_device *dev)
  5447. {
  5448. struct drm_i915_private *dev_priv = dev->dev_private;
  5449. bool allow;
  5450. if (!i915_enable_pc8)
  5451. return;
  5452. mutex_lock(&dev_priv->pc8.lock);
  5453. allow = hsw_can_enable_package_c8(dev_priv);
  5454. if (allow == dev_priv->pc8.requirements_met)
  5455. goto done;
  5456. dev_priv->pc8.requirements_met = allow;
  5457. if (allow)
  5458. __hsw_enable_package_c8(dev_priv);
  5459. else
  5460. __hsw_disable_package_c8(dev_priv);
  5461. done:
  5462. mutex_unlock(&dev_priv->pc8.lock);
  5463. }
  5464. static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
  5465. {
  5466. if (!dev_priv->pc8.gpu_idle) {
  5467. dev_priv->pc8.gpu_idle = true;
  5468. hsw_enable_package_c8(dev_priv);
  5469. }
  5470. }
  5471. static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
  5472. {
  5473. if (dev_priv->pc8.gpu_idle) {
  5474. dev_priv->pc8.gpu_idle = false;
  5475. hsw_disable_package_c8(dev_priv);
  5476. }
  5477. }
  5478. static void haswell_modeset_global_resources(struct drm_device *dev)
  5479. {
  5480. bool enable = false;
  5481. struct intel_crtc *crtc;
  5482. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5483. if (!crtc->base.enabled)
  5484. continue;
  5485. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
  5486. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  5487. enable = true;
  5488. }
  5489. intel_set_power_well(dev, enable);
  5490. hsw_update_package_c8(dev);
  5491. }
  5492. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5493. int x, int y,
  5494. struct drm_framebuffer *fb)
  5495. {
  5496. struct drm_device *dev = crtc->dev;
  5497. struct drm_i915_private *dev_priv = dev->dev_private;
  5498. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5499. int plane = intel_crtc->plane;
  5500. int ret;
  5501. if (!intel_ddi_pll_mode_set(crtc))
  5502. return -EINVAL;
  5503. if (intel_crtc->config.has_dp_encoder)
  5504. intel_dp_set_m_n(intel_crtc);
  5505. intel_crtc->lowfreq_avail = false;
  5506. intel_set_pipe_timings(intel_crtc);
  5507. if (intel_crtc->config.has_pch_encoder) {
  5508. intel_cpu_transcoder_set_m_n(intel_crtc,
  5509. &intel_crtc->config.fdi_m_n);
  5510. }
  5511. haswell_set_pipeconf(crtc);
  5512. intel_set_pipe_csc(crtc);
  5513. /* Set up the display plane register */
  5514. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5515. POSTING_READ(DSPCNTR(plane));
  5516. ret = intel_pipe_set_base(crtc, x, y, fb);
  5517. return ret;
  5518. }
  5519. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5520. struct intel_crtc_config *pipe_config)
  5521. {
  5522. struct drm_device *dev = crtc->base.dev;
  5523. struct drm_i915_private *dev_priv = dev->dev_private;
  5524. enum intel_display_power_domain pfit_domain;
  5525. uint32_t tmp;
  5526. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5527. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5528. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5529. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5530. enum pipe trans_edp_pipe;
  5531. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5532. default:
  5533. WARN(1, "unknown pipe linked to edp transcoder\n");
  5534. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5535. case TRANS_DDI_EDP_INPUT_A_ON:
  5536. trans_edp_pipe = PIPE_A;
  5537. break;
  5538. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5539. trans_edp_pipe = PIPE_B;
  5540. break;
  5541. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5542. trans_edp_pipe = PIPE_C;
  5543. break;
  5544. }
  5545. if (trans_edp_pipe == crtc->pipe)
  5546. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5547. }
  5548. if (!intel_display_power_enabled(dev,
  5549. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5550. return false;
  5551. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5552. if (!(tmp & PIPECONF_ENABLE))
  5553. return false;
  5554. /*
  5555. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5556. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5557. * the PCH transcoder is on.
  5558. */
  5559. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5560. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5561. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5562. pipe_config->has_pch_encoder = true;
  5563. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5564. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5565. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5566. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5567. }
  5568. intel_get_pipe_timings(crtc, pipe_config);
  5569. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5570. if (intel_display_power_enabled(dev, pfit_domain))
  5571. ironlake_get_pfit_config(crtc, pipe_config);
  5572. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5573. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5574. pipe_config->pixel_multiplier = 1;
  5575. return true;
  5576. }
  5577. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5578. int x, int y,
  5579. struct drm_framebuffer *fb)
  5580. {
  5581. struct drm_device *dev = crtc->dev;
  5582. struct drm_i915_private *dev_priv = dev->dev_private;
  5583. struct intel_encoder *encoder;
  5584. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5585. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5586. int pipe = intel_crtc->pipe;
  5587. int ret;
  5588. drm_vblank_pre_modeset(dev, pipe);
  5589. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5590. drm_vblank_post_modeset(dev, pipe);
  5591. if (ret != 0)
  5592. return ret;
  5593. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5594. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5595. encoder->base.base.id,
  5596. drm_get_encoder_name(&encoder->base),
  5597. mode->base.id, mode->name);
  5598. encoder->mode_set(encoder);
  5599. }
  5600. return 0;
  5601. }
  5602. static bool intel_eld_uptodate(struct drm_connector *connector,
  5603. int reg_eldv, uint32_t bits_eldv,
  5604. int reg_elda, uint32_t bits_elda,
  5605. int reg_edid)
  5606. {
  5607. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5608. uint8_t *eld = connector->eld;
  5609. uint32_t i;
  5610. i = I915_READ(reg_eldv);
  5611. i &= bits_eldv;
  5612. if (!eld[0])
  5613. return !i;
  5614. if (!i)
  5615. return false;
  5616. i = I915_READ(reg_elda);
  5617. i &= ~bits_elda;
  5618. I915_WRITE(reg_elda, i);
  5619. for (i = 0; i < eld[2]; i++)
  5620. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5621. return false;
  5622. return true;
  5623. }
  5624. static void g4x_write_eld(struct drm_connector *connector,
  5625. struct drm_crtc *crtc)
  5626. {
  5627. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5628. uint8_t *eld = connector->eld;
  5629. uint32_t eldv;
  5630. uint32_t len;
  5631. uint32_t i;
  5632. i = I915_READ(G4X_AUD_VID_DID);
  5633. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5634. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5635. else
  5636. eldv = G4X_ELDV_DEVCTG;
  5637. if (intel_eld_uptodate(connector,
  5638. G4X_AUD_CNTL_ST, eldv,
  5639. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5640. G4X_HDMIW_HDMIEDID))
  5641. return;
  5642. i = I915_READ(G4X_AUD_CNTL_ST);
  5643. i &= ~(eldv | G4X_ELD_ADDR);
  5644. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5645. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5646. if (!eld[0])
  5647. return;
  5648. len = min_t(uint8_t, eld[2], len);
  5649. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5650. for (i = 0; i < len; i++)
  5651. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5652. i = I915_READ(G4X_AUD_CNTL_ST);
  5653. i |= eldv;
  5654. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5655. }
  5656. static void haswell_write_eld(struct drm_connector *connector,
  5657. struct drm_crtc *crtc)
  5658. {
  5659. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5660. uint8_t *eld = connector->eld;
  5661. struct drm_device *dev = crtc->dev;
  5662. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5663. uint32_t eldv;
  5664. uint32_t i;
  5665. int len;
  5666. int pipe = to_intel_crtc(crtc)->pipe;
  5667. int tmp;
  5668. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5669. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5670. int aud_config = HSW_AUD_CFG(pipe);
  5671. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5672. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5673. /* Audio output enable */
  5674. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5675. tmp = I915_READ(aud_cntrl_st2);
  5676. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5677. I915_WRITE(aud_cntrl_st2, tmp);
  5678. /* Wait for 1 vertical blank */
  5679. intel_wait_for_vblank(dev, pipe);
  5680. /* Set ELD valid state */
  5681. tmp = I915_READ(aud_cntrl_st2);
  5682. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
  5683. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5684. I915_WRITE(aud_cntrl_st2, tmp);
  5685. tmp = I915_READ(aud_cntrl_st2);
  5686. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
  5687. /* Enable HDMI mode */
  5688. tmp = I915_READ(aud_config);
  5689. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
  5690. /* clear N_programing_enable and N_value_index */
  5691. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5692. I915_WRITE(aud_config, tmp);
  5693. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5694. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5695. intel_crtc->eld_vld = true;
  5696. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5697. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5698. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5699. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5700. } else
  5701. I915_WRITE(aud_config, 0);
  5702. if (intel_eld_uptodate(connector,
  5703. aud_cntrl_st2, eldv,
  5704. aud_cntl_st, IBX_ELD_ADDRESS,
  5705. hdmiw_hdmiedid))
  5706. return;
  5707. i = I915_READ(aud_cntrl_st2);
  5708. i &= ~eldv;
  5709. I915_WRITE(aud_cntrl_st2, i);
  5710. if (!eld[0])
  5711. return;
  5712. i = I915_READ(aud_cntl_st);
  5713. i &= ~IBX_ELD_ADDRESS;
  5714. I915_WRITE(aud_cntl_st, i);
  5715. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5716. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5717. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5718. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5719. for (i = 0; i < len; i++)
  5720. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5721. i = I915_READ(aud_cntrl_st2);
  5722. i |= eldv;
  5723. I915_WRITE(aud_cntrl_st2, i);
  5724. }
  5725. static void ironlake_write_eld(struct drm_connector *connector,
  5726. struct drm_crtc *crtc)
  5727. {
  5728. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5729. uint8_t *eld = connector->eld;
  5730. uint32_t eldv;
  5731. uint32_t i;
  5732. int len;
  5733. int hdmiw_hdmiedid;
  5734. int aud_config;
  5735. int aud_cntl_st;
  5736. int aud_cntrl_st2;
  5737. int pipe = to_intel_crtc(crtc)->pipe;
  5738. if (HAS_PCH_IBX(connector->dev)) {
  5739. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5740. aud_config = IBX_AUD_CFG(pipe);
  5741. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5742. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5743. } else {
  5744. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5745. aud_config = CPT_AUD_CFG(pipe);
  5746. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5747. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5748. }
  5749. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5750. i = I915_READ(aud_cntl_st);
  5751. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5752. if (!i) {
  5753. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5754. /* operate blindly on all ports */
  5755. eldv = IBX_ELD_VALIDB;
  5756. eldv |= IBX_ELD_VALIDB << 4;
  5757. eldv |= IBX_ELD_VALIDB << 8;
  5758. } else {
  5759. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5760. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5761. }
  5762. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5763. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5764. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5765. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5766. } else
  5767. I915_WRITE(aud_config, 0);
  5768. if (intel_eld_uptodate(connector,
  5769. aud_cntrl_st2, eldv,
  5770. aud_cntl_st, IBX_ELD_ADDRESS,
  5771. hdmiw_hdmiedid))
  5772. return;
  5773. i = I915_READ(aud_cntrl_st2);
  5774. i &= ~eldv;
  5775. I915_WRITE(aud_cntrl_st2, i);
  5776. if (!eld[0])
  5777. return;
  5778. i = I915_READ(aud_cntl_st);
  5779. i &= ~IBX_ELD_ADDRESS;
  5780. I915_WRITE(aud_cntl_st, i);
  5781. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5782. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5783. for (i = 0; i < len; i++)
  5784. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5785. i = I915_READ(aud_cntrl_st2);
  5786. i |= eldv;
  5787. I915_WRITE(aud_cntrl_st2, i);
  5788. }
  5789. void intel_write_eld(struct drm_encoder *encoder,
  5790. struct drm_display_mode *mode)
  5791. {
  5792. struct drm_crtc *crtc = encoder->crtc;
  5793. struct drm_connector *connector;
  5794. struct drm_device *dev = encoder->dev;
  5795. struct drm_i915_private *dev_priv = dev->dev_private;
  5796. connector = drm_select_eld(encoder, mode);
  5797. if (!connector)
  5798. return;
  5799. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5800. connector->base.id,
  5801. drm_get_connector_name(connector),
  5802. connector->encoder->base.id,
  5803. drm_get_encoder_name(connector->encoder));
  5804. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5805. if (dev_priv->display.write_eld)
  5806. dev_priv->display.write_eld(connector, crtc);
  5807. }
  5808. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5809. {
  5810. struct drm_device *dev = crtc->dev;
  5811. struct drm_i915_private *dev_priv = dev->dev_private;
  5812. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5813. bool visible = base != 0;
  5814. u32 cntl;
  5815. if (intel_crtc->cursor_visible == visible)
  5816. return;
  5817. cntl = I915_READ(_CURACNTR);
  5818. if (visible) {
  5819. /* On these chipsets we can only modify the base whilst
  5820. * the cursor is disabled.
  5821. */
  5822. I915_WRITE(_CURABASE, base);
  5823. cntl &= ~(CURSOR_FORMAT_MASK);
  5824. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5825. cntl |= CURSOR_ENABLE |
  5826. CURSOR_GAMMA_ENABLE |
  5827. CURSOR_FORMAT_ARGB;
  5828. } else
  5829. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5830. I915_WRITE(_CURACNTR, cntl);
  5831. intel_crtc->cursor_visible = visible;
  5832. }
  5833. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5834. {
  5835. struct drm_device *dev = crtc->dev;
  5836. struct drm_i915_private *dev_priv = dev->dev_private;
  5837. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5838. int pipe = intel_crtc->pipe;
  5839. bool visible = base != 0;
  5840. if (intel_crtc->cursor_visible != visible) {
  5841. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5842. if (base) {
  5843. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5844. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5845. cntl |= pipe << 28; /* Connect to correct pipe */
  5846. } else {
  5847. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5848. cntl |= CURSOR_MODE_DISABLE;
  5849. }
  5850. I915_WRITE(CURCNTR(pipe), cntl);
  5851. intel_crtc->cursor_visible = visible;
  5852. }
  5853. /* and commit changes on next vblank */
  5854. I915_WRITE(CURBASE(pipe), base);
  5855. }
  5856. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5857. {
  5858. struct drm_device *dev = crtc->dev;
  5859. struct drm_i915_private *dev_priv = dev->dev_private;
  5860. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5861. int pipe = intel_crtc->pipe;
  5862. bool visible = base != 0;
  5863. if (intel_crtc->cursor_visible != visible) {
  5864. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5865. if (base) {
  5866. cntl &= ~CURSOR_MODE;
  5867. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5868. } else {
  5869. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5870. cntl |= CURSOR_MODE_DISABLE;
  5871. }
  5872. if (IS_HASWELL(dev)) {
  5873. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5874. cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
  5875. }
  5876. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5877. intel_crtc->cursor_visible = visible;
  5878. }
  5879. /* and commit changes on next vblank */
  5880. I915_WRITE(CURBASE_IVB(pipe), base);
  5881. }
  5882. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5883. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5884. bool on)
  5885. {
  5886. struct drm_device *dev = crtc->dev;
  5887. struct drm_i915_private *dev_priv = dev->dev_private;
  5888. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5889. int pipe = intel_crtc->pipe;
  5890. int x = intel_crtc->cursor_x;
  5891. int y = intel_crtc->cursor_y;
  5892. u32 base = 0, pos = 0;
  5893. bool visible;
  5894. if (on)
  5895. base = intel_crtc->cursor_addr;
  5896. if (x >= intel_crtc->config.pipe_src_w)
  5897. base = 0;
  5898. if (y >= intel_crtc->config.pipe_src_h)
  5899. base = 0;
  5900. if (x < 0) {
  5901. if (x + intel_crtc->cursor_width <= 0)
  5902. base = 0;
  5903. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5904. x = -x;
  5905. }
  5906. pos |= x << CURSOR_X_SHIFT;
  5907. if (y < 0) {
  5908. if (y + intel_crtc->cursor_height <= 0)
  5909. base = 0;
  5910. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5911. y = -y;
  5912. }
  5913. pos |= y << CURSOR_Y_SHIFT;
  5914. visible = base != 0;
  5915. if (!visible && !intel_crtc->cursor_visible)
  5916. return;
  5917. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5918. I915_WRITE(CURPOS_IVB(pipe), pos);
  5919. ivb_update_cursor(crtc, base);
  5920. } else {
  5921. I915_WRITE(CURPOS(pipe), pos);
  5922. if (IS_845G(dev) || IS_I865G(dev))
  5923. i845_update_cursor(crtc, base);
  5924. else
  5925. i9xx_update_cursor(crtc, base);
  5926. }
  5927. }
  5928. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5929. struct drm_file *file,
  5930. uint32_t handle,
  5931. uint32_t width, uint32_t height)
  5932. {
  5933. struct drm_device *dev = crtc->dev;
  5934. struct drm_i915_private *dev_priv = dev->dev_private;
  5935. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5936. struct drm_i915_gem_object *obj;
  5937. uint32_t addr;
  5938. int ret;
  5939. /* if we want to turn off the cursor ignore width and height */
  5940. if (!handle) {
  5941. DRM_DEBUG_KMS("cursor off\n");
  5942. addr = 0;
  5943. obj = NULL;
  5944. mutex_lock(&dev->struct_mutex);
  5945. goto finish;
  5946. }
  5947. /* Currently we only support 64x64 cursors */
  5948. if (width != 64 || height != 64) {
  5949. DRM_ERROR("we currently only support 64x64 cursors\n");
  5950. return -EINVAL;
  5951. }
  5952. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5953. if (&obj->base == NULL)
  5954. return -ENOENT;
  5955. if (obj->base.size < width * height * 4) {
  5956. DRM_ERROR("buffer is to small\n");
  5957. ret = -ENOMEM;
  5958. goto fail;
  5959. }
  5960. /* we only need to pin inside GTT if cursor is non-phy */
  5961. mutex_lock(&dev->struct_mutex);
  5962. if (!dev_priv->info->cursor_needs_physical) {
  5963. unsigned alignment;
  5964. if (obj->tiling_mode) {
  5965. DRM_ERROR("cursor cannot be tiled\n");
  5966. ret = -EINVAL;
  5967. goto fail_locked;
  5968. }
  5969. /* Note that the w/a also requires 2 PTE of padding following
  5970. * the bo. We currently fill all unused PTE with the shadow
  5971. * page and so we should always have valid PTE following the
  5972. * cursor preventing the VT-d warning.
  5973. */
  5974. alignment = 0;
  5975. if (need_vtd_wa(dev))
  5976. alignment = 64*1024;
  5977. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5978. if (ret) {
  5979. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5980. goto fail_locked;
  5981. }
  5982. ret = i915_gem_object_put_fence(obj);
  5983. if (ret) {
  5984. DRM_ERROR("failed to release fence for cursor");
  5985. goto fail_unpin;
  5986. }
  5987. addr = i915_gem_obj_ggtt_offset(obj);
  5988. } else {
  5989. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5990. ret = i915_gem_attach_phys_object(dev, obj,
  5991. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5992. align);
  5993. if (ret) {
  5994. DRM_ERROR("failed to attach phys object\n");
  5995. goto fail_locked;
  5996. }
  5997. addr = obj->phys_obj->handle->busaddr;
  5998. }
  5999. if (IS_GEN2(dev))
  6000. I915_WRITE(CURSIZE, (height << 12) | width);
  6001. finish:
  6002. if (intel_crtc->cursor_bo) {
  6003. if (dev_priv->info->cursor_needs_physical) {
  6004. if (intel_crtc->cursor_bo != obj)
  6005. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  6006. } else
  6007. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  6008. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  6009. }
  6010. mutex_unlock(&dev->struct_mutex);
  6011. intel_crtc->cursor_addr = addr;
  6012. intel_crtc->cursor_bo = obj;
  6013. intel_crtc->cursor_width = width;
  6014. intel_crtc->cursor_height = height;
  6015. if (intel_crtc->active)
  6016. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6017. return 0;
  6018. fail_unpin:
  6019. i915_gem_object_unpin_from_display_plane(obj);
  6020. fail_locked:
  6021. mutex_unlock(&dev->struct_mutex);
  6022. fail:
  6023. drm_gem_object_unreference_unlocked(&obj->base);
  6024. return ret;
  6025. }
  6026. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  6027. {
  6028. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6029. intel_crtc->cursor_x = x;
  6030. intel_crtc->cursor_y = y;
  6031. if (intel_crtc->active)
  6032. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6033. return 0;
  6034. }
  6035. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  6036. u16 *blue, uint32_t start, uint32_t size)
  6037. {
  6038. int end = (start + size > 256) ? 256 : start + size, i;
  6039. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6040. for (i = start; i < end; i++) {
  6041. intel_crtc->lut_r[i] = red[i] >> 8;
  6042. intel_crtc->lut_g[i] = green[i] >> 8;
  6043. intel_crtc->lut_b[i] = blue[i] >> 8;
  6044. }
  6045. intel_crtc_load_lut(crtc);
  6046. }
  6047. /* VESA 640x480x72Hz mode to set on the pipe */
  6048. static struct drm_display_mode load_detect_mode = {
  6049. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  6050. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  6051. };
  6052. static struct drm_framebuffer *
  6053. intel_framebuffer_create(struct drm_device *dev,
  6054. struct drm_mode_fb_cmd2 *mode_cmd,
  6055. struct drm_i915_gem_object *obj)
  6056. {
  6057. struct intel_framebuffer *intel_fb;
  6058. int ret;
  6059. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  6060. if (!intel_fb) {
  6061. drm_gem_object_unreference_unlocked(&obj->base);
  6062. return ERR_PTR(-ENOMEM);
  6063. }
  6064. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  6065. if (ret) {
  6066. drm_gem_object_unreference_unlocked(&obj->base);
  6067. kfree(intel_fb);
  6068. return ERR_PTR(ret);
  6069. }
  6070. return &intel_fb->base;
  6071. }
  6072. static u32
  6073. intel_framebuffer_pitch_for_width(int width, int bpp)
  6074. {
  6075. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  6076. return ALIGN(pitch, 64);
  6077. }
  6078. static u32
  6079. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  6080. {
  6081. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  6082. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  6083. }
  6084. static struct drm_framebuffer *
  6085. intel_framebuffer_create_for_mode(struct drm_device *dev,
  6086. struct drm_display_mode *mode,
  6087. int depth, int bpp)
  6088. {
  6089. struct drm_i915_gem_object *obj;
  6090. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  6091. obj = i915_gem_alloc_object(dev,
  6092. intel_framebuffer_size_for_mode(mode, bpp));
  6093. if (obj == NULL)
  6094. return ERR_PTR(-ENOMEM);
  6095. mode_cmd.width = mode->hdisplay;
  6096. mode_cmd.height = mode->vdisplay;
  6097. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  6098. bpp);
  6099. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  6100. return intel_framebuffer_create(dev, &mode_cmd, obj);
  6101. }
  6102. static struct drm_framebuffer *
  6103. mode_fits_in_fbdev(struct drm_device *dev,
  6104. struct drm_display_mode *mode)
  6105. {
  6106. struct drm_i915_private *dev_priv = dev->dev_private;
  6107. struct drm_i915_gem_object *obj;
  6108. struct drm_framebuffer *fb;
  6109. if (dev_priv->fbdev == NULL)
  6110. return NULL;
  6111. obj = dev_priv->fbdev->ifb.obj;
  6112. if (obj == NULL)
  6113. return NULL;
  6114. fb = &dev_priv->fbdev->ifb.base;
  6115. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  6116. fb->bits_per_pixel))
  6117. return NULL;
  6118. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  6119. return NULL;
  6120. return fb;
  6121. }
  6122. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  6123. struct drm_display_mode *mode,
  6124. struct intel_load_detect_pipe *old)
  6125. {
  6126. struct intel_crtc *intel_crtc;
  6127. struct intel_encoder *intel_encoder =
  6128. intel_attached_encoder(connector);
  6129. struct drm_crtc *possible_crtc;
  6130. struct drm_encoder *encoder = &intel_encoder->base;
  6131. struct drm_crtc *crtc = NULL;
  6132. struct drm_device *dev = encoder->dev;
  6133. struct drm_framebuffer *fb;
  6134. int i = -1;
  6135. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6136. connector->base.id, drm_get_connector_name(connector),
  6137. encoder->base.id, drm_get_encoder_name(encoder));
  6138. /*
  6139. * Algorithm gets a little messy:
  6140. *
  6141. * - if the connector already has an assigned crtc, use it (but make
  6142. * sure it's on first)
  6143. *
  6144. * - try to find the first unused crtc that can drive this connector,
  6145. * and use that if we find one
  6146. */
  6147. /* See if we already have a CRTC for this connector */
  6148. if (encoder->crtc) {
  6149. crtc = encoder->crtc;
  6150. mutex_lock(&crtc->mutex);
  6151. old->dpms_mode = connector->dpms;
  6152. old->load_detect_temp = false;
  6153. /* Make sure the crtc and connector are running */
  6154. if (connector->dpms != DRM_MODE_DPMS_ON)
  6155. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  6156. return true;
  6157. }
  6158. /* Find an unused one (if possible) */
  6159. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  6160. i++;
  6161. if (!(encoder->possible_crtcs & (1 << i)))
  6162. continue;
  6163. if (!possible_crtc->enabled) {
  6164. crtc = possible_crtc;
  6165. break;
  6166. }
  6167. }
  6168. /*
  6169. * If we didn't find an unused CRTC, don't use any.
  6170. */
  6171. if (!crtc) {
  6172. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  6173. return false;
  6174. }
  6175. mutex_lock(&crtc->mutex);
  6176. intel_encoder->new_crtc = to_intel_crtc(crtc);
  6177. to_intel_connector(connector)->new_encoder = intel_encoder;
  6178. intel_crtc = to_intel_crtc(crtc);
  6179. old->dpms_mode = connector->dpms;
  6180. old->load_detect_temp = true;
  6181. old->release_fb = NULL;
  6182. if (!mode)
  6183. mode = &load_detect_mode;
  6184. /* We need a framebuffer large enough to accommodate all accesses
  6185. * that the plane may generate whilst we perform load detection.
  6186. * We can not rely on the fbcon either being present (we get called
  6187. * during its initialisation to detect all boot displays, or it may
  6188. * not even exist) or that it is large enough to satisfy the
  6189. * requested mode.
  6190. */
  6191. fb = mode_fits_in_fbdev(dev, mode);
  6192. if (fb == NULL) {
  6193. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  6194. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  6195. old->release_fb = fb;
  6196. } else
  6197. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  6198. if (IS_ERR(fb)) {
  6199. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  6200. mutex_unlock(&crtc->mutex);
  6201. return false;
  6202. }
  6203. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  6204. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  6205. if (old->release_fb)
  6206. old->release_fb->funcs->destroy(old->release_fb);
  6207. mutex_unlock(&crtc->mutex);
  6208. return false;
  6209. }
  6210. /* let the connector get through one full cycle before testing */
  6211. intel_wait_for_vblank(dev, intel_crtc->pipe);
  6212. return true;
  6213. }
  6214. void intel_release_load_detect_pipe(struct drm_connector *connector,
  6215. struct intel_load_detect_pipe *old)
  6216. {
  6217. struct intel_encoder *intel_encoder =
  6218. intel_attached_encoder(connector);
  6219. struct drm_encoder *encoder = &intel_encoder->base;
  6220. struct drm_crtc *crtc = encoder->crtc;
  6221. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6222. connector->base.id, drm_get_connector_name(connector),
  6223. encoder->base.id, drm_get_encoder_name(encoder));
  6224. if (old->load_detect_temp) {
  6225. to_intel_connector(connector)->new_encoder = NULL;
  6226. intel_encoder->new_crtc = NULL;
  6227. intel_set_mode(crtc, NULL, 0, 0, NULL);
  6228. if (old->release_fb) {
  6229. drm_framebuffer_unregister_private(old->release_fb);
  6230. drm_framebuffer_unreference(old->release_fb);
  6231. }
  6232. mutex_unlock(&crtc->mutex);
  6233. return;
  6234. }
  6235. /* Switch crtc and encoder back off if necessary */
  6236. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  6237. connector->funcs->dpms(connector, old->dpms_mode);
  6238. mutex_unlock(&crtc->mutex);
  6239. }
  6240. static int i9xx_pll_refclk(struct drm_device *dev,
  6241. const struct intel_crtc_config *pipe_config)
  6242. {
  6243. struct drm_i915_private *dev_priv = dev->dev_private;
  6244. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6245. if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
  6246. return dev_priv->vbt.lvds_ssc_freq * 1000;
  6247. else if (HAS_PCH_SPLIT(dev))
  6248. return 120000;
  6249. else if (!IS_GEN2(dev))
  6250. return 96000;
  6251. else
  6252. return 48000;
  6253. }
  6254. /* Returns the clock of the currently programmed mode of the given pipe. */
  6255. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  6256. struct intel_crtc_config *pipe_config)
  6257. {
  6258. struct drm_device *dev = crtc->base.dev;
  6259. struct drm_i915_private *dev_priv = dev->dev_private;
  6260. int pipe = pipe_config->cpu_transcoder;
  6261. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6262. u32 fp;
  6263. intel_clock_t clock;
  6264. int refclk = i9xx_pll_refclk(dev, pipe_config);
  6265. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  6266. fp = pipe_config->dpll_hw_state.fp0;
  6267. else
  6268. fp = pipe_config->dpll_hw_state.fp1;
  6269. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  6270. if (IS_PINEVIEW(dev)) {
  6271. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  6272. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6273. } else {
  6274. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  6275. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6276. }
  6277. if (!IS_GEN2(dev)) {
  6278. if (IS_PINEVIEW(dev))
  6279. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  6280. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  6281. else
  6282. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  6283. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6284. switch (dpll & DPLL_MODE_MASK) {
  6285. case DPLLB_MODE_DAC_SERIAL:
  6286. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  6287. 5 : 10;
  6288. break;
  6289. case DPLLB_MODE_LVDS:
  6290. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  6291. 7 : 14;
  6292. break;
  6293. default:
  6294. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  6295. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  6296. return;
  6297. }
  6298. if (IS_PINEVIEW(dev))
  6299. pineview_clock(refclk, &clock);
  6300. else
  6301. i9xx_clock(refclk, &clock);
  6302. } else {
  6303. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  6304. if (is_lvds) {
  6305. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  6306. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6307. clock.p2 = 14;
  6308. } else {
  6309. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  6310. clock.p1 = 2;
  6311. else {
  6312. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  6313. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  6314. }
  6315. if (dpll & PLL_P2_DIVIDE_BY_4)
  6316. clock.p2 = 4;
  6317. else
  6318. clock.p2 = 2;
  6319. }
  6320. i9xx_clock(refclk, &clock);
  6321. }
  6322. /*
  6323. * This value includes pixel_multiplier. We will use
  6324. * port_clock to compute adjusted_mode.crtc_clock in the
  6325. * encoder's get_config() function.
  6326. */
  6327. pipe_config->port_clock = clock.dot;
  6328. }
  6329. int intel_dotclock_calculate(int link_freq,
  6330. const struct intel_link_m_n *m_n)
  6331. {
  6332. /*
  6333. * The calculation for the data clock is:
  6334. * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
  6335. * But we want to avoid losing precison if possible, so:
  6336. * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
  6337. *
  6338. * and the link clock is simpler:
  6339. * link_clock = (m * link_clock) / n
  6340. */
  6341. if (!m_n->link_n)
  6342. return 0;
  6343. return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
  6344. }
  6345. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  6346. struct intel_crtc_config *pipe_config)
  6347. {
  6348. struct drm_device *dev = crtc->base.dev;
  6349. /* read out port_clock from the DPLL */
  6350. i9xx_crtc_clock_get(crtc, pipe_config);
  6351. /*
  6352. * This value does not include pixel_multiplier.
  6353. * We will check that port_clock and adjusted_mode.crtc_clock
  6354. * agree once we know their relationship in the encoder's
  6355. * get_config() function.
  6356. */
  6357. pipe_config->adjusted_mode.crtc_clock =
  6358. intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
  6359. &pipe_config->fdi_m_n);
  6360. }
  6361. /** Returns the currently programmed mode of the given pipe. */
  6362. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6363. struct drm_crtc *crtc)
  6364. {
  6365. struct drm_i915_private *dev_priv = dev->dev_private;
  6366. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6367. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6368. struct drm_display_mode *mode;
  6369. struct intel_crtc_config pipe_config;
  6370. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6371. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6372. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6373. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6374. enum pipe pipe = intel_crtc->pipe;
  6375. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6376. if (!mode)
  6377. return NULL;
  6378. /*
  6379. * Construct a pipe_config sufficient for getting the clock info
  6380. * back out of crtc_clock_get.
  6381. *
  6382. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6383. * to use a real value here instead.
  6384. */
  6385. pipe_config.cpu_transcoder = (enum transcoder) pipe;
  6386. pipe_config.pixel_multiplier = 1;
  6387. pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
  6388. pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
  6389. pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
  6390. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6391. mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
  6392. mode->hdisplay = (htot & 0xffff) + 1;
  6393. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6394. mode->hsync_start = (hsync & 0xffff) + 1;
  6395. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6396. mode->vdisplay = (vtot & 0xffff) + 1;
  6397. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6398. mode->vsync_start = (vsync & 0xffff) + 1;
  6399. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6400. drm_mode_set_name(mode);
  6401. return mode;
  6402. }
  6403. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6404. {
  6405. struct drm_device *dev = crtc->dev;
  6406. drm_i915_private_t *dev_priv = dev->dev_private;
  6407. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6408. int pipe = intel_crtc->pipe;
  6409. int dpll_reg = DPLL(pipe);
  6410. int dpll;
  6411. if (HAS_PCH_SPLIT(dev))
  6412. return;
  6413. if (!dev_priv->lvds_downclock_avail)
  6414. return;
  6415. dpll = I915_READ(dpll_reg);
  6416. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6417. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6418. assert_panel_unlocked(dev_priv, pipe);
  6419. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6420. I915_WRITE(dpll_reg, dpll);
  6421. intel_wait_for_vblank(dev, pipe);
  6422. dpll = I915_READ(dpll_reg);
  6423. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6424. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6425. }
  6426. }
  6427. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6428. {
  6429. struct drm_device *dev = crtc->dev;
  6430. drm_i915_private_t *dev_priv = dev->dev_private;
  6431. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6432. if (HAS_PCH_SPLIT(dev))
  6433. return;
  6434. if (!dev_priv->lvds_downclock_avail)
  6435. return;
  6436. /*
  6437. * Since this is called by a timer, we should never get here in
  6438. * the manual case.
  6439. */
  6440. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6441. int pipe = intel_crtc->pipe;
  6442. int dpll_reg = DPLL(pipe);
  6443. int dpll;
  6444. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6445. assert_panel_unlocked(dev_priv, pipe);
  6446. dpll = I915_READ(dpll_reg);
  6447. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6448. I915_WRITE(dpll_reg, dpll);
  6449. intel_wait_for_vblank(dev, pipe);
  6450. dpll = I915_READ(dpll_reg);
  6451. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6452. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6453. }
  6454. }
  6455. void intel_mark_busy(struct drm_device *dev)
  6456. {
  6457. struct drm_i915_private *dev_priv = dev->dev_private;
  6458. hsw_package_c8_gpu_busy(dev_priv);
  6459. i915_update_gfx_val(dev_priv);
  6460. }
  6461. void intel_mark_idle(struct drm_device *dev)
  6462. {
  6463. struct drm_i915_private *dev_priv = dev->dev_private;
  6464. struct drm_crtc *crtc;
  6465. hsw_package_c8_gpu_idle(dev_priv);
  6466. if (!i915_powersave)
  6467. return;
  6468. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6469. if (!crtc->fb)
  6470. continue;
  6471. intel_decrease_pllclock(crtc);
  6472. }
  6473. if (dev_priv->info->gen >= 6)
  6474. gen6_rps_idle(dev->dev_private);
  6475. }
  6476. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6477. struct intel_ring_buffer *ring)
  6478. {
  6479. struct drm_device *dev = obj->base.dev;
  6480. struct drm_crtc *crtc;
  6481. if (!i915_powersave)
  6482. return;
  6483. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6484. if (!crtc->fb)
  6485. continue;
  6486. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6487. continue;
  6488. intel_increase_pllclock(crtc);
  6489. if (ring && intel_fbc_enabled(dev))
  6490. ring->fbc_dirty = true;
  6491. }
  6492. }
  6493. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6494. {
  6495. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6496. struct drm_device *dev = crtc->dev;
  6497. struct intel_unpin_work *work;
  6498. unsigned long flags;
  6499. spin_lock_irqsave(&dev->event_lock, flags);
  6500. work = intel_crtc->unpin_work;
  6501. intel_crtc->unpin_work = NULL;
  6502. spin_unlock_irqrestore(&dev->event_lock, flags);
  6503. if (work) {
  6504. cancel_work_sync(&work->work);
  6505. kfree(work);
  6506. }
  6507. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6508. drm_crtc_cleanup(crtc);
  6509. kfree(intel_crtc);
  6510. }
  6511. static void intel_unpin_work_fn(struct work_struct *__work)
  6512. {
  6513. struct intel_unpin_work *work =
  6514. container_of(__work, struct intel_unpin_work, work);
  6515. struct drm_device *dev = work->crtc->dev;
  6516. mutex_lock(&dev->struct_mutex);
  6517. intel_unpin_fb_obj(work->old_fb_obj);
  6518. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6519. drm_gem_object_unreference(&work->old_fb_obj->base);
  6520. intel_update_fbc(dev);
  6521. mutex_unlock(&dev->struct_mutex);
  6522. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6523. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6524. kfree(work);
  6525. }
  6526. static void do_intel_finish_page_flip(struct drm_device *dev,
  6527. struct drm_crtc *crtc)
  6528. {
  6529. drm_i915_private_t *dev_priv = dev->dev_private;
  6530. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6531. struct intel_unpin_work *work;
  6532. unsigned long flags;
  6533. /* Ignore early vblank irqs */
  6534. if (intel_crtc == NULL)
  6535. return;
  6536. spin_lock_irqsave(&dev->event_lock, flags);
  6537. work = intel_crtc->unpin_work;
  6538. /* Ensure we don't miss a work->pending update ... */
  6539. smp_rmb();
  6540. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6541. spin_unlock_irqrestore(&dev->event_lock, flags);
  6542. return;
  6543. }
  6544. /* and that the unpin work is consistent wrt ->pending. */
  6545. smp_rmb();
  6546. intel_crtc->unpin_work = NULL;
  6547. if (work->event)
  6548. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6549. drm_vblank_put(dev, intel_crtc->pipe);
  6550. spin_unlock_irqrestore(&dev->event_lock, flags);
  6551. wake_up_all(&dev_priv->pending_flip_queue);
  6552. queue_work(dev_priv->wq, &work->work);
  6553. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6554. }
  6555. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6556. {
  6557. drm_i915_private_t *dev_priv = dev->dev_private;
  6558. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6559. do_intel_finish_page_flip(dev, crtc);
  6560. }
  6561. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6562. {
  6563. drm_i915_private_t *dev_priv = dev->dev_private;
  6564. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6565. do_intel_finish_page_flip(dev, crtc);
  6566. }
  6567. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6568. {
  6569. drm_i915_private_t *dev_priv = dev->dev_private;
  6570. struct intel_crtc *intel_crtc =
  6571. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6572. unsigned long flags;
  6573. /* NB: An MMIO update of the plane base pointer will also
  6574. * generate a page-flip completion irq, i.e. every modeset
  6575. * is also accompanied by a spurious intel_prepare_page_flip().
  6576. */
  6577. spin_lock_irqsave(&dev->event_lock, flags);
  6578. if (intel_crtc->unpin_work)
  6579. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6580. spin_unlock_irqrestore(&dev->event_lock, flags);
  6581. }
  6582. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6583. {
  6584. /* Ensure that the work item is consistent when activating it ... */
  6585. smp_wmb();
  6586. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6587. /* and that it is marked active as soon as the irq could fire. */
  6588. smp_wmb();
  6589. }
  6590. static int intel_gen2_queue_flip(struct drm_device *dev,
  6591. struct drm_crtc *crtc,
  6592. struct drm_framebuffer *fb,
  6593. struct drm_i915_gem_object *obj,
  6594. uint32_t flags)
  6595. {
  6596. struct drm_i915_private *dev_priv = dev->dev_private;
  6597. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6598. u32 flip_mask;
  6599. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6600. int ret;
  6601. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6602. if (ret)
  6603. goto err;
  6604. ret = intel_ring_begin(ring, 6);
  6605. if (ret)
  6606. goto err_unpin;
  6607. /* Can't queue multiple flips, so wait for the previous
  6608. * one to finish before executing the next.
  6609. */
  6610. if (intel_crtc->plane)
  6611. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6612. else
  6613. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6614. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6615. intel_ring_emit(ring, MI_NOOP);
  6616. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6617. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6618. intel_ring_emit(ring, fb->pitches[0]);
  6619. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6620. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6621. intel_mark_page_flip_active(intel_crtc);
  6622. __intel_ring_advance(ring);
  6623. return 0;
  6624. err_unpin:
  6625. intel_unpin_fb_obj(obj);
  6626. err:
  6627. return ret;
  6628. }
  6629. static int intel_gen3_queue_flip(struct drm_device *dev,
  6630. struct drm_crtc *crtc,
  6631. struct drm_framebuffer *fb,
  6632. struct drm_i915_gem_object *obj,
  6633. uint32_t flags)
  6634. {
  6635. struct drm_i915_private *dev_priv = dev->dev_private;
  6636. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6637. u32 flip_mask;
  6638. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6639. int ret;
  6640. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6641. if (ret)
  6642. goto err;
  6643. ret = intel_ring_begin(ring, 6);
  6644. if (ret)
  6645. goto err_unpin;
  6646. if (intel_crtc->plane)
  6647. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6648. else
  6649. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6650. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6651. intel_ring_emit(ring, MI_NOOP);
  6652. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6653. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6654. intel_ring_emit(ring, fb->pitches[0]);
  6655. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6656. intel_ring_emit(ring, MI_NOOP);
  6657. intel_mark_page_flip_active(intel_crtc);
  6658. __intel_ring_advance(ring);
  6659. return 0;
  6660. err_unpin:
  6661. intel_unpin_fb_obj(obj);
  6662. err:
  6663. return ret;
  6664. }
  6665. static int intel_gen4_queue_flip(struct drm_device *dev,
  6666. struct drm_crtc *crtc,
  6667. struct drm_framebuffer *fb,
  6668. struct drm_i915_gem_object *obj,
  6669. uint32_t flags)
  6670. {
  6671. struct drm_i915_private *dev_priv = dev->dev_private;
  6672. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6673. uint32_t pf, pipesrc;
  6674. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6675. int ret;
  6676. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6677. if (ret)
  6678. goto err;
  6679. ret = intel_ring_begin(ring, 4);
  6680. if (ret)
  6681. goto err_unpin;
  6682. /* i965+ uses the linear or tiled offsets from the
  6683. * Display Registers (which do not change across a page-flip)
  6684. * so we need only reprogram the base address.
  6685. */
  6686. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6687. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6688. intel_ring_emit(ring, fb->pitches[0]);
  6689. intel_ring_emit(ring,
  6690. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6691. obj->tiling_mode);
  6692. /* XXX Enabling the panel-fitter across page-flip is so far
  6693. * untested on non-native modes, so ignore it for now.
  6694. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6695. */
  6696. pf = 0;
  6697. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6698. intel_ring_emit(ring, pf | pipesrc);
  6699. intel_mark_page_flip_active(intel_crtc);
  6700. __intel_ring_advance(ring);
  6701. return 0;
  6702. err_unpin:
  6703. intel_unpin_fb_obj(obj);
  6704. err:
  6705. return ret;
  6706. }
  6707. static int intel_gen6_queue_flip(struct drm_device *dev,
  6708. struct drm_crtc *crtc,
  6709. struct drm_framebuffer *fb,
  6710. struct drm_i915_gem_object *obj,
  6711. uint32_t flags)
  6712. {
  6713. struct drm_i915_private *dev_priv = dev->dev_private;
  6714. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6715. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6716. uint32_t pf, pipesrc;
  6717. int ret;
  6718. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6719. if (ret)
  6720. goto err;
  6721. ret = intel_ring_begin(ring, 4);
  6722. if (ret)
  6723. goto err_unpin;
  6724. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6725. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6726. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6727. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6728. /* Contrary to the suggestions in the documentation,
  6729. * "Enable Panel Fitter" does not seem to be required when page
  6730. * flipping with a non-native mode, and worse causes a normal
  6731. * modeset to fail.
  6732. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6733. */
  6734. pf = 0;
  6735. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6736. intel_ring_emit(ring, pf | pipesrc);
  6737. intel_mark_page_flip_active(intel_crtc);
  6738. __intel_ring_advance(ring);
  6739. return 0;
  6740. err_unpin:
  6741. intel_unpin_fb_obj(obj);
  6742. err:
  6743. return ret;
  6744. }
  6745. static int intel_gen7_queue_flip(struct drm_device *dev,
  6746. struct drm_crtc *crtc,
  6747. struct drm_framebuffer *fb,
  6748. struct drm_i915_gem_object *obj,
  6749. uint32_t flags)
  6750. {
  6751. struct drm_i915_private *dev_priv = dev->dev_private;
  6752. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6753. struct intel_ring_buffer *ring;
  6754. uint32_t plane_bit = 0;
  6755. int len, ret;
  6756. ring = obj->ring;
  6757. if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
  6758. ring = &dev_priv->ring[BCS];
  6759. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6760. if (ret)
  6761. goto err;
  6762. switch(intel_crtc->plane) {
  6763. case PLANE_A:
  6764. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6765. break;
  6766. case PLANE_B:
  6767. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6768. break;
  6769. case PLANE_C:
  6770. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6771. break;
  6772. default:
  6773. WARN_ONCE(1, "unknown plane in flip command\n");
  6774. ret = -ENODEV;
  6775. goto err_unpin;
  6776. }
  6777. len = 4;
  6778. if (ring->id == RCS)
  6779. len += 6;
  6780. ret = intel_ring_begin(ring, len);
  6781. if (ret)
  6782. goto err_unpin;
  6783. /* Unmask the flip-done completion message. Note that the bspec says that
  6784. * we should do this for both the BCS and RCS, and that we must not unmask
  6785. * more than one flip event at any time (or ensure that one flip message
  6786. * can be sent by waiting for flip-done prior to queueing new flips).
  6787. * Experimentation says that BCS works despite DERRMR masking all
  6788. * flip-done completion events and that unmasking all planes at once
  6789. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  6790. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  6791. */
  6792. if (ring->id == RCS) {
  6793. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  6794. intel_ring_emit(ring, DERRMR);
  6795. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  6796. DERRMR_PIPEB_PRI_FLIP_DONE |
  6797. DERRMR_PIPEC_PRI_FLIP_DONE));
  6798. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
  6799. intel_ring_emit(ring, DERRMR);
  6800. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  6801. }
  6802. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6803. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6804. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6805. intel_ring_emit(ring, (MI_NOOP));
  6806. intel_mark_page_flip_active(intel_crtc);
  6807. __intel_ring_advance(ring);
  6808. return 0;
  6809. err_unpin:
  6810. intel_unpin_fb_obj(obj);
  6811. err:
  6812. return ret;
  6813. }
  6814. static int intel_default_queue_flip(struct drm_device *dev,
  6815. struct drm_crtc *crtc,
  6816. struct drm_framebuffer *fb,
  6817. struct drm_i915_gem_object *obj,
  6818. uint32_t flags)
  6819. {
  6820. return -ENODEV;
  6821. }
  6822. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6823. struct drm_framebuffer *fb,
  6824. struct drm_pending_vblank_event *event,
  6825. uint32_t page_flip_flags)
  6826. {
  6827. struct drm_device *dev = crtc->dev;
  6828. struct drm_i915_private *dev_priv = dev->dev_private;
  6829. struct drm_framebuffer *old_fb = crtc->fb;
  6830. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6831. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6832. struct intel_unpin_work *work;
  6833. unsigned long flags;
  6834. int ret;
  6835. /* Can't change pixel format via MI display flips. */
  6836. if (fb->pixel_format != crtc->fb->pixel_format)
  6837. return -EINVAL;
  6838. /*
  6839. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6840. * Note that pitch changes could also affect these register.
  6841. */
  6842. if (INTEL_INFO(dev)->gen > 3 &&
  6843. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6844. fb->pitches[0] != crtc->fb->pitches[0]))
  6845. return -EINVAL;
  6846. work = kzalloc(sizeof(*work), GFP_KERNEL);
  6847. if (work == NULL)
  6848. return -ENOMEM;
  6849. work->event = event;
  6850. work->crtc = crtc;
  6851. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6852. INIT_WORK(&work->work, intel_unpin_work_fn);
  6853. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6854. if (ret)
  6855. goto free_work;
  6856. /* We borrow the event spin lock for protecting unpin_work */
  6857. spin_lock_irqsave(&dev->event_lock, flags);
  6858. if (intel_crtc->unpin_work) {
  6859. spin_unlock_irqrestore(&dev->event_lock, flags);
  6860. kfree(work);
  6861. drm_vblank_put(dev, intel_crtc->pipe);
  6862. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6863. return -EBUSY;
  6864. }
  6865. intel_crtc->unpin_work = work;
  6866. spin_unlock_irqrestore(&dev->event_lock, flags);
  6867. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6868. flush_workqueue(dev_priv->wq);
  6869. ret = i915_mutex_lock_interruptible(dev);
  6870. if (ret)
  6871. goto cleanup;
  6872. /* Reference the objects for the scheduled work. */
  6873. drm_gem_object_reference(&work->old_fb_obj->base);
  6874. drm_gem_object_reference(&obj->base);
  6875. crtc->fb = fb;
  6876. work->pending_flip_obj = obj;
  6877. work->enable_stall_check = true;
  6878. atomic_inc(&intel_crtc->unpin_work_count);
  6879. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6880. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
  6881. if (ret)
  6882. goto cleanup_pending;
  6883. intel_disable_fbc(dev);
  6884. intel_mark_fb_busy(obj, NULL);
  6885. mutex_unlock(&dev->struct_mutex);
  6886. trace_i915_flip_request(intel_crtc->plane, obj);
  6887. return 0;
  6888. cleanup_pending:
  6889. atomic_dec(&intel_crtc->unpin_work_count);
  6890. crtc->fb = old_fb;
  6891. drm_gem_object_unreference(&work->old_fb_obj->base);
  6892. drm_gem_object_unreference(&obj->base);
  6893. mutex_unlock(&dev->struct_mutex);
  6894. cleanup:
  6895. spin_lock_irqsave(&dev->event_lock, flags);
  6896. intel_crtc->unpin_work = NULL;
  6897. spin_unlock_irqrestore(&dev->event_lock, flags);
  6898. drm_vblank_put(dev, intel_crtc->pipe);
  6899. free_work:
  6900. kfree(work);
  6901. return ret;
  6902. }
  6903. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6904. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6905. .load_lut = intel_crtc_load_lut,
  6906. };
  6907. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6908. struct drm_crtc *crtc)
  6909. {
  6910. struct drm_device *dev;
  6911. struct drm_crtc *tmp;
  6912. int crtc_mask = 1;
  6913. WARN(!crtc, "checking null crtc?\n");
  6914. dev = crtc->dev;
  6915. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6916. if (tmp == crtc)
  6917. break;
  6918. crtc_mask <<= 1;
  6919. }
  6920. if (encoder->possible_crtcs & crtc_mask)
  6921. return true;
  6922. return false;
  6923. }
  6924. /**
  6925. * intel_modeset_update_staged_output_state
  6926. *
  6927. * Updates the staged output configuration state, e.g. after we've read out the
  6928. * current hw state.
  6929. */
  6930. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6931. {
  6932. struct intel_encoder *encoder;
  6933. struct intel_connector *connector;
  6934. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6935. base.head) {
  6936. connector->new_encoder =
  6937. to_intel_encoder(connector->base.encoder);
  6938. }
  6939. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6940. base.head) {
  6941. encoder->new_crtc =
  6942. to_intel_crtc(encoder->base.crtc);
  6943. }
  6944. }
  6945. /**
  6946. * intel_modeset_commit_output_state
  6947. *
  6948. * This function copies the stage display pipe configuration to the real one.
  6949. */
  6950. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6951. {
  6952. struct intel_encoder *encoder;
  6953. struct intel_connector *connector;
  6954. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6955. base.head) {
  6956. connector->base.encoder = &connector->new_encoder->base;
  6957. }
  6958. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6959. base.head) {
  6960. encoder->base.crtc = &encoder->new_crtc->base;
  6961. }
  6962. }
  6963. static void
  6964. connected_sink_compute_bpp(struct intel_connector * connector,
  6965. struct intel_crtc_config *pipe_config)
  6966. {
  6967. int bpp = pipe_config->pipe_bpp;
  6968. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6969. connector->base.base.id,
  6970. drm_get_connector_name(&connector->base));
  6971. /* Don't use an invalid EDID bpc value */
  6972. if (connector->base.display_info.bpc &&
  6973. connector->base.display_info.bpc * 3 < bpp) {
  6974. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6975. bpp, connector->base.display_info.bpc*3);
  6976. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6977. }
  6978. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6979. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6980. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6981. bpp);
  6982. pipe_config->pipe_bpp = 24;
  6983. }
  6984. }
  6985. static int
  6986. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6987. struct drm_framebuffer *fb,
  6988. struct intel_crtc_config *pipe_config)
  6989. {
  6990. struct drm_device *dev = crtc->base.dev;
  6991. struct intel_connector *connector;
  6992. int bpp;
  6993. switch (fb->pixel_format) {
  6994. case DRM_FORMAT_C8:
  6995. bpp = 8*3; /* since we go through a colormap */
  6996. break;
  6997. case DRM_FORMAT_XRGB1555:
  6998. case DRM_FORMAT_ARGB1555:
  6999. /* checked in intel_framebuffer_init already */
  7000. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  7001. return -EINVAL;
  7002. case DRM_FORMAT_RGB565:
  7003. bpp = 6*3; /* min is 18bpp */
  7004. break;
  7005. case DRM_FORMAT_XBGR8888:
  7006. case DRM_FORMAT_ABGR8888:
  7007. /* checked in intel_framebuffer_init already */
  7008. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7009. return -EINVAL;
  7010. case DRM_FORMAT_XRGB8888:
  7011. case DRM_FORMAT_ARGB8888:
  7012. bpp = 8*3;
  7013. break;
  7014. case DRM_FORMAT_XRGB2101010:
  7015. case DRM_FORMAT_ARGB2101010:
  7016. case DRM_FORMAT_XBGR2101010:
  7017. case DRM_FORMAT_ABGR2101010:
  7018. /* checked in intel_framebuffer_init already */
  7019. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7020. return -EINVAL;
  7021. bpp = 10*3;
  7022. break;
  7023. /* TODO: gen4+ supports 16 bpc floating point, too. */
  7024. default:
  7025. DRM_DEBUG_KMS("unsupported depth\n");
  7026. return -EINVAL;
  7027. }
  7028. pipe_config->pipe_bpp = bpp;
  7029. /* Clamp display bpp to EDID value */
  7030. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7031. base.head) {
  7032. if (!connector->new_encoder ||
  7033. connector->new_encoder->new_crtc != crtc)
  7034. continue;
  7035. connected_sink_compute_bpp(connector, pipe_config);
  7036. }
  7037. return bpp;
  7038. }
  7039. static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
  7040. {
  7041. DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
  7042. "type: 0x%x flags: 0x%x\n",
  7043. mode->crtc_clock,
  7044. mode->crtc_hdisplay, mode->crtc_hsync_start,
  7045. mode->crtc_hsync_end, mode->crtc_htotal,
  7046. mode->crtc_vdisplay, mode->crtc_vsync_start,
  7047. mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
  7048. }
  7049. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  7050. struct intel_crtc_config *pipe_config,
  7051. const char *context)
  7052. {
  7053. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  7054. context, pipe_name(crtc->pipe));
  7055. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  7056. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  7057. pipe_config->pipe_bpp, pipe_config->dither);
  7058. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7059. pipe_config->has_pch_encoder,
  7060. pipe_config->fdi_lanes,
  7061. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  7062. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  7063. pipe_config->fdi_m_n.tu);
  7064. DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7065. pipe_config->has_dp_encoder,
  7066. pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
  7067. pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
  7068. pipe_config->dp_m_n.tu);
  7069. DRM_DEBUG_KMS("requested mode:\n");
  7070. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  7071. DRM_DEBUG_KMS("adjusted mode:\n");
  7072. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  7073. intel_dump_crtc_timings(&pipe_config->adjusted_mode);
  7074. DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
  7075. DRM_DEBUG_KMS("pipe src size: %dx%d\n",
  7076. pipe_config->pipe_src_w, pipe_config->pipe_src_h);
  7077. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  7078. pipe_config->gmch_pfit.control,
  7079. pipe_config->gmch_pfit.pgm_ratios,
  7080. pipe_config->gmch_pfit.lvds_border_bits);
  7081. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
  7082. pipe_config->pch_pfit.pos,
  7083. pipe_config->pch_pfit.size,
  7084. pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
  7085. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  7086. DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
  7087. }
  7088. static bool check_encoder_cloning(struct drm_crtc *crtc)
  7089. {
  7090. int num_encoders = 0;
  7091. bool uncloneable_encoders = false;
  7092. struct intel_encoder *encoder;
  7093. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  7094. base.head) {
  7095. if (&encoder->new_crtc->base != crtc)
  7096. continue;
  7097. num_encoders++;
  7098. if (!encoder->cloneable)
  7099. uncloneable_encoders = true;
  7100. }
  7101. return !(num_encoders > 1 && uncloneable_encoders);
  7102. }
  7103. static struct intel_crtc_config *
  7104. intel_modeset_pipe_config(struct drm_crtc *crtc,
  7105. struct drm_framebuffer *fb,
  7106. struct drm_display_mode *mode)
  7107. {
  7108. struct drm_device *dev = crtc->dev;
  7109. struct intel_encoder *encoder;
  7110. struct intel_crtc_config *pipe_config;
  7111. int plane_bpp, ret = -EINVAL;
  7112. bool retry = true;
  7113. if (!check_encoder_cloning(crtc)) {
  7114. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  7115. return ERR_PTR(-EINVAL);
  7116. }
  7117. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  7118. if (!pipe_config)
  7119. return ERR_PTR(-ENOMEM);
  7120. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  7121. drm_mode_copy(&pipe_config->requested_mode, mode);
  7122. pipe_config->cpu_transcoder =
  7123. (enum transcoder) to_intel_crtc(crtc)->pipe;
  7124. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  7125. /*
  7126. * Sanitize sync polarity flags based on requested ones. If neither
  7127. * positive or negative polarity is requested, treat this as meaning
  7128. * negative polarity.
  7129. */
  7130. if (!(pipe_config->adjusted_mode.flags &
  7131. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  7132. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  7133. if (!(pipe_config->adjusted_mode.flags &
  7134. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  7135. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  7136. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  7137. * plane pixel format and any sink constraints into account. Returns the
  7138. * source plane bpp so that dithering can be selected on mismatches
  7139. * after encoders and crtc also have had their say. */
  7140. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  7141. fb, pipe_config);
  7142. if (plane_bpp < 0)
  7143. goto fail;
  7144. /*
  7145. * Determine the real pipe dimensions. Note that stereo modes can
  7146. * increase the actual pipe size due to the frame doubling and
  7147. * insertion of additional space for blanks between the frame. This
  7148. * is stored in the crtc timings. We use the requested mode to do this
  7149. * computation to clearly distinguish it from the adjusted mode, which
  7150. * can be changed by the connectors in the below retry loop.
  7151. */
  7152. drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
  7153. pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
  7154. pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
  7155. encoder_retry:
  7156. /* Ensure the port clock defaults are reset when retrying. */
  7157. pipe_config->port_clock = 0;
  7158. pipe_config->pixel_multiplier = 1;
  7159. /* Fill in default crtc timings, allow encoders to overwrite them. */
  7160. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
  7161. /* Pass our mode to the connectors and the CRTC to give them a chance to
  7162. * adjust it according to limitations or connector properties, and also
  7163. * a chance to reject the mode entirely.
  7164. */
  7165. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7166. base.head) {
  7167. if (&encoder->new_crtc->base != crtc)
  7168. continue;
  7169. if (!(encoder->compute_config(encoder, pipe_config))) {
  7170. DRM_DEBUG_KMS("Encoder config failure\n");
  7171. goto fail;
  7172. }
  7173. }
  7174. /* Set default port clock if not overwritten by the encoder. Needs to be
  7175. * done afterwards in case the encoder adjusts the mode. */
  7176. if (!pipe_config->port_clock)
  7177. pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
  7178. * pipe_config->pixel_multiplier;
  7179. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  7180. if (ret < 0) {
  7181. DRM_DEBUG_KMS("CRTC fixup failed\n");
  7182. goto fail;
  7183. }
  7184. if (ret == RETRY) {
  7185. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  7186. ret = -EINVAL;
  7187. goto fail;
  7188. }
  7189. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  7190. retry = false;
  7191. goto encoder_retry;
  7192. }
  7193. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  7194. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  7195. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  7196. return pipe_config;
  7197. fail:
  7198. kfree(pipe_config);
  7199. return ERR_PTR(ret);
  7200. }
  7201. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  7202. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  7203. static void
  7204. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  7205. unsigned *prepare_pipes, unsigned *disable_pipes)
  7206. {
  7207. struct intel_crtc *intel_crtc;
  7208. struct drm_device *dev = crtc->dev;
  7209. struct intel_encoder *encoder;
  7210. struct intel_connector *connector;
  7211. struct drm_crtc *tmp_crtc;
  7212. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  7213. /* Check which crtcs have changed outputs connected to them, these need
  7214. * to be part of the prepare_pipes mask. We don't (yet) support global
  7215. * modeset across multiple crtcs, so modeset_pipes will only have one
  7216. * bit set at most. */
  7217. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7218. base.head) {
  7219. if (connector->base.encoder == &connector->new_encoder->base)
  7220. continue;
  7221. if (connector->base.encoder) {
  7222. tmp_crtc = connector->base.encoder->crtc;
  7223. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7224. }
  7225. if (connector->new_encoder)
  7226. *prepare_pipes |=
  7227. 1 << connector->new_encoder->new_crtc->pipe;
  7228. }
  7229. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7230. base.head) {
  7231. if (encoder->base.crtc == &encoder->new_crtc->base)
  7232. continue;
  7233. if (encoder->base.crtc) {
  7234. tmp_crtc = encoder->base.crtc;
  7235. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7236. }
  7237. if (encoder->new_crtc)
  7238. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  7239. }
  7240. /* Check for any pipes that will be fully disabled ... */
  7241. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7242. base.head) {
  7243. bool used = false;
  7244. /* Don't try to disable disabled crtcs. */
  7245. if (!intel_crtc->base.enabled)
  7246. continue;
  7247. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7248. base.head) {
  7249. if (encoder->new_crtc == intel_crtc)
  7250. used = true;
  7251. }
  7252. if (!used)
  7253. *disable_pipes |= 1 << intel_crtc->pipe;
  7254. }
  7255. /* set_mode is also used to update properties on life display pipes. */
  7256. intel_crtc = to_intel_crtc(crtc);
  7257. if (crtc->enabled)
  7258. *prepare_pipes |= 1 << intel_crtc->pipe;
  7259. /*
  7260. * For simplicity do a full modeset on any pipe where the output routing
  7261. * changed. We could be more clever, but that would require us to be
  7262. * more careful with calling the relevant encoder->mode_set functions.
  7263. */
  7264. if (*prepare_pipes)
  7265. *modeset_pipes = *prepare_pipes;
  7266. /* ... and mask these out. */
  7267. *modeset_pipes &= ~(*disable_pipes);
  7268. *prepare_pipes &= ~(*disable_pipes);
  7269. /*
  7270. * HACK: We don't (yet) fully support global modesets. intel_set_config
  7271. * obies this rule, but the modeset restore mode of
  7272. * intel_modeset_setup_hw_state does not.
  7273. */
  7274. *modeset_pipes &= 1 << intel_crtc->pipe;
  7275. *prepare_pipes &= 1 << intel_crtc->pipe;
  7276. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  7277. *modeset_pipes, *prepare_pipes, *disable_pipes);
  7278. }
  7279. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  7280. {
  7281. struct drm_encoder *encoder;
  7282. struct drm_device *dev = crtc->dev;
  7283. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  7284. if (encoder->crtc == crtc)
  7285. return true;
  7286. return false;
  7287. }
  7288. static void
  7289. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  7290. {
  7291. struct intel_encoder *intel_encoder;
  7292. struct intel_crtc *intel_crtc;
  7293. struct drm_connector *connector;
  7294. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  7295. base.head) {
  7296. if (!intel_encoder->base.crtc)
  7297. continue;
  7298. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  7299. if (prepare_pipes & (1 << intel_crtc->pipe))
  7300. intel_encoder->connectors_active = false;
  7301. }
  7302. intel_modeset_commit_output_state(dev);
  7303. /* Update computed state. */
  7304. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7305. base.head) {
  7306. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  7307. }
  7308. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7309. if (!connector->encoder || !connector->encoder->crtc)
  7310. continue;
  7311. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  7312. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  7313. struct drm_property *dpms_property =
  7314. dev->mode_config.dpms_property;
  7315. connector->dpms = DRM_MODE_DPMS_ON;
  7316. drm_object_property_set_value(&connector->base,
  7317. dpms_property,
  7318. DRM_MODE_DPMS_ON);
  7319. intel_encoder = to_intel_encoder(connector->encoder);
  7320. intel_encoder->connectors_active = true;
  7321. }
  7322. }
  7323. }
  7324. static bool intel_fuzzy_clock_check(int clock1, int clock2)
  7325. {
  7326. int diff;
  7327. if (clock1 == clock2)
  7328. return true;
  7329. if (!clock1 || !clock2)
  7330. return false;
  7331. diff = abs(clock1 - clock2);
  7332. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  7333. return true;
  7334. return false;
  7335. }
  7336. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  7337. list_for_each_entry((intel_crtc), \
  7338. &(dev)->mode_config.crtc_list, \
  7339. base.head) \
  7340. if (mask & (1 <<(intel_crtc)->pipe))
  7341. static bool
  7342. intel_pipe_config_compare(struct drm_device *dev,
  7343. struct intel_crtc_config *current_config,
  7344. struct intel_crtc_config *pipe_config)
  7345. {
  7346. #define PIPE_CONF_CHECK_X(name) \
  7347. if (current_config->name != pipe_config->name) { \
  7348. DRM_ERROR("mismatch in " #name " " \
  7349. "(expected 0x%08x, found 0x%08x)\n", \
  7350. current_config->name, \
  7351. pipe_config->name); \
  7352. return false; \
  7353. }
  7354. #define PIPE_CONF_CHECK_I(name) \
  7355. if (current_config->name != pipe_config->name) { \
  7356. DRM_ERROR("mismatch in " #name " " \
  7357. "(expected %i, found %i)\n", \
  7358. current_config->name, \
  7359. pipe_config->name); \
  7360. return false; \
  7361. }
  7362. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  7363. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  7364. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  7365. "(expected %i, found %i)\n", \
  7366. current_config->name & (mask), \
  7367. pipe_config->name & (mask)); \
  7368. return false; \
  7369. }
  7370. #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
  7371. if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
  7372. DRM_ERROR("mismatch in " #name " " \
  7373. "(expected %i, found %i)\n", \
  7374. current_config->name, \
  7375. pipe_config->name); \
  7376. return false; \
  7377. }
  7378. #define PIPE_CONF_QUIRK(quirk) \
  7379. ((current_config->quirks | pipe_config->quirks) & (quirk))
  7380. PIPE_CONF_CHECK_I(cpu_transcoder);
  7381. PIPE_CONF_CHECK_I(has_pch_encoder);
  7382. PIPE_CONF_CHECK_I(fdi_lanes);
  7383. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  7384. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  7385. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  7386. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  7387. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  7388. PIPE_CONF_CHECK_I(has_dp_encoder);
  7389. PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
  7390. PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
  7391. PIPE_CONF_CHECK_I(dp_m_n.link_m);
  7392. PIPE_CONF_CHECK_I(dp_m_n.link_n);
  7393. PIPE_CONF_CHECK_I(dp_m_n.tu);
  7394. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  7395. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  7396. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  7397. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  7398. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  7399. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  7400. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  7401. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  7402. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  7403. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  7404. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  7405. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  7406. PIPE_CONF_CHECK_I(pixel_multiplier);
  7407. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7408. DRM_MODE_FLAG_INTERLACE);
  7409. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  7410. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7411. DRM_MODE_FLAG_PHSYNC);
  7412. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7413. DRM_MODE_FLAG_NHSYNC);
  7414. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7415. DRM_MODE_FLAG_PVSYNC);
  7416. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7417. DRM_MODE_FLAG_NVSYNC);
  7418. }
  7419. PIPE_CONF_CHECK_I(pipe_src_w);
  7420. PIPE_CONF_CHECK_I(pipe_src_h);
  7421. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7422. /* pfit ratios are autocomputed by the hw on gen4+ */
  7423. if (INTEL_INFO(dev)->gen < 4)
  7424. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7425. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7426. PIPE_CONF_CHECK_I(pch_pfit.enabled);
  7427. if (current_config->pch_pfit.enabled) {
  7428. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7429. PIPE_CONF_CHECK_I(pch_pfit.size);
  7430. }
  7431. PIPE_CONF_CHECK_I(ips_enabled);
  7432. PIPE_CONF_CHECK_I(double_wide);
  7433. PIPE_CONF_CHECK_I(shared_dpll);
  7434. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7435. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7436. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7437. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7438. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
  7439. PIPE_CONF_CHECK_I(pipe_bpp);
  7440. if (!IS_HASWELL(dev)) {
  7441. PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
  7442. PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
  7443. }
  7444. #undef PIPE_CONF_CHECK_X
  7445. #undef PIPE_CONF_CHECK_I
  7446. #undef PIPE_CONF_CHECK_FLAGS
  7447. #undef PIPE_CONF_CHECK_CLOCK_FUZZY
  7448. #undef PIPE_CONF_QUIRK
  7449. return true;
  7450. }
  7451. static void
  7452. check_connector_state(struct drm_device *dev)
  7453. {
  7454. struct intel_connector *connector;
  7455. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7456. base.head) {
  7457. /* This also checks the encoder/connector hw state with the
  7458. * ->get_hw_state callbacks. */
  7459. intel_connector_check_state(connector);
  7460. WARN(&connector->new_encoder->base != connector->base.encoder,
  7461. "connector's staged encoder doesn't match current encoder\n");
  7462. }
  7463. }
  7464. static void
  7465. check_encoder_state(struct drm_device *dev)
  7466. {
  7467. struct intel_encoder *encoder;
  7468. struct intel_connector *connector;
  7469. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7470. base.head) {
  7471. bool enabled = false;
  7472. bool active = false;
  7473. enum pipe pipe, tracked_pipe;
  7474. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7475. encoder->base.base.id,
  7476. drm_get_encoder_name(&encoder->base));
  7477. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7478. "encoder's stage crtc doesn't match current crtc\n");
  7479. WARN(encoder->connectors_active && !encoder->base.crtc,
  7480. "encoder's active_connectors set, but no crtc\n");
  7481. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7482. base.head) {
  7483. if (connector->base.encoder != &encoder->base)
  7484. continue;
  7485. enabled = true;
  7486. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7487. active = true;
  7488. }
  7489. WARN(!!encoder->base.crtc != enabled,
  7490. "encoder's enabled state mismatch "
  7491. "(expected %i, found %i)\n",
  7492. !!encoder->base.crtc, enabled);
  7493. WARN(active && !encoder->base.crtc,
  7494. "active encoder with no crtc\n");
  7495. WARN(encoder->connectors_active != active,
  7496. "encoder's computed active state doesn't match tracked active state "
  7497. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7498. active = encoder->get_hw_state(encoder, &pipe);
  7499. WARN(active != encoder->connectors_active,
  7500. "encoder's hw state doesn't match sw tracking "
  7501. "(expected %i, found %i)\n",
  7502. encoder->connectors_active, active);
  7503. if (!encoder->base.crtc)
  7504. continue;
  7505. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7506. WARN(active && pipe != tracked_pipe,
  7507. "active encoder's pipe doesn't match"
  7508. "(expected %i, found %i)\n",
  7509. tracked_pipe, pipe);
  7510. }
  7511. }
  7512. static void
  7513. check_crtc_state(struct drm_device *dev)
  7514. {
  7515. drm_i915_private_t *dev_priv = dev->dev_private;
  7516. struct intel_crtc *crtc;
  7517. struct intel_encoder *encoder;
  7518. struct intel_crtc_config pipe_config;
  7519. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7520. base.head) {
  7521. bool enabled = false;
  7522. bool active = false;
  7523. memset(&pipe_config, 0, sizeof(pipe_config));
  7524. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7525. crtc->base.base.id);
  7526. WARN(crtc->active && !crtc->base.enabled,
  7527. "active crtc, but not enabled in sw tracking\n");
  7528. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7529. base.head) {
  7530. if (encoder->base.crtc != &crtc->base)
  7531. continue;
  7532. enabled = true;
  7533. if (encoder->connectors_active)
  7534. active = true;
  7535. }
  7536. WARN(active != crtc->active,
  7537. "crtc's computed active state doesn't match tracked active state "
  7538. "(expected %i, found %i)\n", active, crtc->active);
  7539. WARN(enabled != crtc->base.enabled,
  7540. "crtc's computed enabled state doesn't match tracked enabled state "
  7541. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7542. active = dev_priv->display.get_pipe_config(crtc,
  7543. &pipe_config);
  7544. /* hw state is inconsistent with the pipe A quirk */
  7545. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7546. active = crtc->active;
  7547. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7548. base.head) {
  7549. enum pipe pipe;
  7550. if (encoder->base.crtc != &crtc->base)
  7551. continue;
  7552. if (encoder->get_config &&
  7553. encoder->get_hw_state(encoder, &pipe))
  7554. encoder->get_config(encoder, &pipe_config);
  7555. }
  7556. WARN(crtc->active != active,
  7557. "crtc active state doesn't match with hw state "
  7558. "(expected %i, found %i)\n", crtc->active, active);
  7559. if (active &&
  7560. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7561. WARN(1, "pipe state doesn't match!\n");
  7562. intel_dump_pipe_config(crtc, &pipe_config,
  7563. "[hw state]");
  7564. intel_dump_pipe_config(crtc, &crtc->config,
  7565. "[sw state]");
  7566. }
  7567. }
  7568. }
  7569. static void
  7570. check_shared_dpll_state(struct drm_device *dev)
  7571. {
  7572. drm_i915_private_t *dev_priv = dev->dev_private;
  7573. struct intel_crtc *crtc;
  7574. struct intel_dpll_hw_state dpll_hw_state;
  7575. int i;
  7576. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7577. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7578. int enabled_crtcs = 0, active_crtcs = 0;
  7579. bool active;
  7580. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7581. DRM_DEBUG_KMS("%s\n", pll->name);
  7582. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7583. WARN(pll->active > pll->refcount,
  7584. "more active pll users than references: %i vs %i\n",
  7585. pll->active, pll->refcount);
  7586. WARN(pll->active && !pll->on,
  7587. "pll in active use but not on in sw tracking\n");
  7588. WARN(pll->on && !pll->active,
  7589. "pll in on but not on in use in sw tracking\n");
  7590. WARN(pll->on != active,
  7591. "pll on state mismatch (expected %i, found %i)\n",
  7592. pll->on, active);
  7593. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7594. base.head) {
  7595. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7596. enabled_crtcs++;
  7597. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7598. active_crtcs++;
  7599. }
  7600. WARN(pll->active != active_crtcs,
  7601. "pll active crtcs mismatch (expected %i, found %i)\n",
  7602. pll->active, active_crtcs);
  7603. WARN(pll->refcount != enabled_crtcs,
  7604. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7605. pll->refcount, enabled_crtcs);
  7606. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7607. sizeof(dpll_hw_state)),
  7608. "pll hw state mismatch\n");
  7609. }
  7610. }
  7611. void
  7612. intel_modeset_check_state(struct drm_device *dev)
  7613. {
  7614. check_connector_state(dev);
  7615. check_encoder_state(dev);
  7616. check_crtc_state(dev);
  7617. check_shared_dpll_state(dev);
  7618. }
  7619. void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  7620. int dotclock)
  7621. {
  7622. /*
  7623. * FDI already provided one idea for the dotclock.
  7624. * Yell if the encoder disagrees.
  7625. */
  7626. WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
  7627. "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
  7628. pipe_config->adjusted_mode.crtc_clock, dotclock);
  7629. }
  7630. static int __intel_set_mode(struct drm_crtc *crtc,
  7631. struct drm_display_mode *mode,
  7632. int x, int y, struct drm_framebuffer *fb)
  7633. {
  7634. struct drm_device *dev = crtc->dev;
  7635. drm_i915_private_t *dev_priv = dev->dev_private;
  7636. struct drm_display_mode *saved_mode, *saved_hwmode;
  7637. struct intel_crtc_config *pipe_config = NULL;
  7638. struct intel_crtc *intel_crtc;
  7639. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7640. int ret = 0;
  7641. saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
  7642. if (!saved_mode)
  7643. return -ENOMEM;
  7644. saved_hwmode = saved_mode + 1;
  7645. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7646. &prepare_pipes, &disable_pipes);
  7647. *saved_hwmode = crtc->hwmode;
  7648. *saved_mode = crtc->mode;
  7649. /* Hack: Because we don't (yet) support global modeset on multiple
  7650. * crtcs, we don't keep track of the new mode for more than one crtc.
  7651. * Hence simply check whether any bit is set in modeset_pipes in all the
  7652. * pieces of code that are not yet converted to deal with mutliple crtcs
  7653. * changing their mode at the same time. */
  7654. if (modeset_pipes) {
  7655. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7656. if (IS_ERR(pipe_config)) {
  7657. ret = PTR_ERR(pipe_config);
  7658. pipe_config = NULL;
  7659. goto out;
  7660. }
  7661. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7662. "[modeset]");
  7663. }
  7664. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7665. intel_crtc_disable(&intel_crtc->base);
  7666. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7667. if (intel_crtc->base.enabled)
  7668. dev_priv->display.crtc_disable(&intel_crtc->base);
  7669. }
  7670. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7671. * to set it here already despite that we pass it down the callchain.
  7672. */
  7673. if (modeset_pipes) {
  7674. crtc->mode = *mode;
  7675. /* mode_set/enable/disable functions rely on a correct pipe
  7676. * config. */
  7677. to_intel_crtc(crtc)->config = *pipe_config;
  7678. }
  7679. /* Only after disabling all output pipelines that will be changed can we
  7680. * update the the output configuration. */
  7681. intel_modeset_update_state(dev, prepare_pipes);
  7682. if (dev_priv->display.modeset_global_resources)
  7683. dev_priv->display.modeset_global_resources(dev);
  7684. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7685. * on the DPLL.
  7686. */
  7687. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7688. ret = intel_crtc_mode_set(&intel_crtc->base,
  7689. x, y, fb);
  7690. if (ret)
  7691. goto done;
  7692. }
  7693. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7694. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7695. dev_priv->display.crtc_enable(&intel_crtc->base);
  7696. if (modeset_pipes) {
  7697. /* Store real post-adjustment hardware mode. */
  7698. crtc->hwmode = pipe_config->adjusted_mode;
  7699. /* Calculate and store various constants which
  7700. * are later needed by vblank and swap-completion
  7701. * timestamping. They are derived from true hwmode.
  7702. */
  7703. drm_calc_timestamping_constants(crtc);
  7704. }
  7705. /* FIXME: add subpixel order */
  7706. done:
  7707. if (ret && crtc->enabled) {
  7708. crtc->hwmode = *saved_hwmode;
  7709. crtc->mode = *saved_mode;
  7710. }
  7711. out:
  7712. kfree(pipe_config);
  7713. kfree(saved_mode);
  7714. return ret;
  7715. }
  7716. static int intel_set_mode(struct drm_crtc *crtc,
  7717. struct drm_display_mode *mode,
  7718. int x, int y, struct drm_framebuffer *fb)
  7719. {
  7720. int ret;
  7721. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7722. if (ret == 0)
  7723. intel_modeset_check_state(crtc->dev);
  7724. return ret;
  7725. }
  7726. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7727. {
  7728. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7729. }
  7730. #undef for_each_intel_crtc_masked
  7731. static void intel_set_config_free(struct intel_set_config *config)
  7732. {
  7733. if (!config)
  7734. return;
  7735. kfree(config->save_connector_encoders);
  7736. kfree(config->save_encoder_crtcs);
  7737. kfree(config);
  7738. }
  7739. static int intel_set_config_save_state(struct drm_device *dev,
  7740. struct intel_set_config *config)
  7741. {
  7742. struct drm_encoder *encoder;
  7743. struct drm_connector *connector;
  7744. int count;
  7745. config->save_encoder_crtcs =
  7746. kcalloc(dev->mode_config.num_encoder,
  7747. sizeof(struct drm_crtc *), GFP_KERNEL);
  7748. if (!config->save_encoder_crtcs)
  7749. return -ENOMEM;
  7750. config->save_connector_encoders =
  7751. kcalloc(dev->mode_config.num_connector,
  7752. sizeof(struct drm_encoder *), GFP_KERNEL);
  7753. if (!config->save_connector_encoders)
  7754. return -ENOMEM;
  7755. /* Copy data. Note that driver private data is not affected.
  7756. * Should anything bad happen only the expected state is
  7757. * restored, not the drivers personal bookkeeping.
  7758. */
  7759. count = 0;
  7760. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7761. config->save_encoder_crtcs[count++] = encoder->crtc;
  7762. }
  7763. count = 0;
  7764. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7765. config->save_connector_encoders[count++] = connector->encoder;
  7766. }
  7767. return 0;
  7768. }
  7769. static void intel_set_config_restore_state(struct drm_device *dev,
  7770. struct intel_set_config *config)
  7771. {
  7772. struct intel_encoder *encoder;
  7773. struct intel_connector *connector;
  7774. int count;
  7775. count = 0;
  7776. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7777. encoder->new_crtc =
  7778. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7779. }
  7780. count = 0;
  7781. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7782. connector->new_encoder =
  7783. to_intel_encoder(config->save_connector_encoders[count++]);
  7784. }
  7785. }
  7786. static bool
  7787. is_crtc_connector_off(struct drm_mode_set *set)
  7788. {
  7789. int i;
  7790. if (set->num_connectors == 0)
  7791. return false;
  7792. if (WARN_ON(set->connectors == NULL))
  7793. return false;
  7794. for (i = 0; i < set->num_connectors; i++)
  7795. if (set->connectors[i]->encoder &&
  7796. set->connectors[i]->encoder->crtc == set->crtc &&
  7797. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7798. return true;
  7799. return false;
  7800. }
  7801. static void
  7802. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7803. struct intel_set_config *config)
  7804. {
  7805. /* We should be able to check here if the fb has the same properties
  7806. * and then just flip_or_move it */
  7807. if (is_crtc_connector_off(set)) {
  7808. config->mode_changed = true;
  7809. } else if (set->crtc->fb != set->fb) {
  7810. /* If we have no fb then treat it as a full mode set */
  7811. if (set->crtc->fb == NULL) {
  7812. struct intel_crtc *intel_crtc =
  7813. to_intel_crtc(set->crtc);
  7814. if (intel_crtc->active && i915_fastboot) {
  7815. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7816. config->fb_changed = true;
  7817. } else {
  7818. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7819. config->mode_changed = true;
  7820. }
  7821. } else if (set->fb == NULL) {
  7822. config->mode_changed = true;
  7823. } else if (set->fb->pixel_format !=
  7824. set->crtc->fb->pixel_format) {
  7825. config->mode_changed = true;
  7826. } else {
  7827. config->fb_changed = true;
  7828. }
  7829. }
  7830. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7831. config->fb_changed = true;
  7832. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7833. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7834. drm_mode_debug_printmodeline(&set->crtc->mode);
  7835. drm_mode_debug_printmodeline(set->mode);
  7836. config->mode_changed = true;
  7837. }
  7838. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7839. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7840. }
  7841. static int
  7842. intel_modeset_stage_output_state(struct drm_device *dev,
  7843. struct drm_mode_set *set,
  7844. struct intel_set_config *config)
  7845. {
  7846. struct drm_crtc *new_crtc;
  7847. struct intel_connector *connector;
  7848. struct intel_encoder *encoder;
  7849. int ro;
  7850. /* The upper layers ensure that we either disable a crtc or have a list
  7851. * of connectors. For paranoia, double-check this. */
  7852. WARN_ON(!set->fb && (set->num_connectors != 0));
  7853. WARN_ON(set->fb && (set->num_connectors == 0));
  7854. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7855. base.head) {
  7856. /* Otherwise traverse passed in connector list and get encoders
  7857. * for them. */
  7858. for (ro = 0; ro < set->num_connectors; ro++) {
  7859. if (set->connectors[ro] == &connector->base) {
  7860. connector->new_encoder = connector->encoder;
  7861. break;
  7862. }
  7863. }
  7864. /* If we disable the crtc, disable all its connectors. Also, if
  7865. * the connector is on the changing crtc but not on the new
  7866. * connector list, disable it. */
  7867. if ((!set->fb || ro == set->num_connectors) &&
  7868. connector->base.encoder &&
  7869. connector->base.encoder->crtc == set->crtc) {
  7870. connector->new_encoder = NULL;
  7871. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7872. connector->base.base.id,
  7873. drm_get_connector_name(&connector->base));
  7874. }
  7875. if (&connector->new_encoder->base != connector->base.encoder) {
  7876. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7877. config->mode_changed = true;
  7878. }
  7879. }
  7880. /* connector->new_encoder is now updated for all connectors. */
  7881. /* Update crtc of enabled connectors. */
  7882. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7883. base.head) {
  7884. if (!connector->new_encoder)
  7885. continue;
  7886. new_crtc = connector->new_encoder->base.crtc;
  7887. for (ro = 0; ro < set->num_connectors; ro++) {
  7888. if (set->connectors[ro] == &connector->base)
  7889. new_crtc = set->crtc;
  7890. }
  7891. /* Make sure the new CRTC will work with the encoder */
  7892. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7893. new_crtc)) {
  7894. return -EINVAL;
  7895. }
  7896. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7897. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7898. connector->base.base.id,
  7899. drm_get_connector_name(&connector->base),
  7900. new_crtc->base.id);
  7901. }
  7902. /* Check for any encoders that needs to be disabled. */
  7903. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7904. base.head) {
  7905. list_for_each_entry(connector,
  7906. &dev->mode_config.connector_list,
  7907. base.head) {
  7908. if (connector->new_encoder == encoder) {
  7909. WARN_ON(!connector->new_encoder->new_crtc);
  7910. goto next_encoder;
  7911. }
  7912. }
  7913. encoder->new_crtc = NULL;
  7914. next_encoder:
  7915. /* Only now check for crtc changes so we don't miss encoders
  7916. * that will be disabled. */
  7917. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7918. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7919. config->mode_changed = true;
  7920. }
  7921. }
  7922. /* Now we've also updated encoder->new_crtc for all encoders. */
  7923. return 0;
  7924. }
  7925. static int intel_crtc_set_config(struct drm_mode_set *set)
  7926. {
  7927. struct drm_device *dev;
  7928. struct drm_mode_set save_set;
  7929. struct intel_set_config *config;
  7930. int ret;
  7931. BUG_ON(!set);
  7932. BUG_ON(!set->crtc);
  7933. BUG_ON(!set->crtc->helper_private);
  7934. /* Enforce sane interface api - has been abused by the fb helper. */
  7935. BUG_ON(!set->mode && set->fb);
  7936. BUG_ON(set->fb && set->num_connectors == 0);
  7937. if (set->fb) {
  7938. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7939. set->crtc->base.id, set->fb->base.id,
  7940. (int)set->num_connectors, set->x, set->y);
  7941. } else {
  7942. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7943. }
  7944. dev = set->crtc->dev;
  7945. ret = -ENOMEM;
  7946. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7947. if (!config)
  7948. goto out_config;
  7949. ret = intel_set_config_save_state(dev, config);
  7950. if (ret)
  7951. goto out_config;
  7952. save_set.crtc = set->crtc;
  7953. save_set.mode = &set->crtc->mode;
  7954. save_set.x = set->crtc->x;
  7955. save_set.y = set->crtc->y;
  7956. save_set.fb = set->crtc->fb;
  7957. /* Compute whether we need a full modeset, only an fb base update or no
  7958. * change at all. In the future we might also check whether only the
  7959. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7960. * such cases. */
  7961. intel_set_config_compute_mode_changes(set, config);
  7962. ret = intel_modeset_stage_output_state(dev, set, config);
  7963. if (ret)
  7964. goto fail;
  7965. if (config->mode_changed) {
  7966. ret = intel_set_mode(set->crtc, set->mode,
  7967. set->x, set->y, set->fb);
  7968. } else if (config->fb_changed) {
  7969. intel_crtc_wait_for_pending_flips(set->crtc);
  7970. ret = intel_pipe_set_base(set->crtc,
  7971. set->x, set->y, set->fb);
  7972. }
  7973. if (ret) {
  7974. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7975. set->crtc->base.id, ret);
  7976. fail:
  7977. intel_set_config_restore_state(dev, config);
  7978. /* Try to restore the config */
  7979. if (config->mode_changed &&
  7980. intel_set_mode(save_set.crtc, save_set.mode,
  7981. save_set.x, save_set.y, save_set.fb))
  7982. DRM_ERROR("failed to restore config after modeset failure\n");
  7983. }
  7984. out_config:
  7985. intel_set_config_free(config);
  7986. return ret;
  7987. }
  7988. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7989. .cursor_set = intel_crtc_cursor_set,
  7990. .cursor_move = intel_crtc_cursor_move,
  7991. .gamma_set = intel_crtc_gamma_set,
  7992. .set_config = intel_crtc_set_config,
  7993. .destroy = intel_crtc_destroy,
  7994. .page_flip = intel_crtc_page_flip,
  7995. };
  7996. static void intel_cpu_pll_init(struct drm_device *dev)
  7997. {
  7998. if (HAS_DDI(dev))
  7999. intel_ddi_pll_init(dev);
  8000. }
  8001. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  8002. struct intel_shared_dpll *pll,
  8003. struct intel_dpll_hw_state *hw_state)
  8004. {
  8005. uint32_t val;
  8006. val = I915_READ(PCH_DPLL(pll->id));
  8007. hw_state->dpll = val;
  8008. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  8009. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  8010. return val & DPLL_VCO_ENABLE;
  8011. }
  8012. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  8013. struct intel_shared_dpll *pll)
  8014. {
  8015. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  8016. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  8017. }
  8018. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  8019. struct intel_shared_dpll *pll)
  8020. {
  8021. /* PCH refclock must be enabled first */
  8022. assert_pch_refclk_enabled(dev_priv);
  8023. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8024. /* Wait for the clocks to stabilize. */
  8025. POSTING_READ(PCH_DPLL(pll->id));
  8026. udelay(150);
  8027. /* The pixel multiplier can only be updated once the
  8028. * DPLL is enabled and the clocks are stable.
  8029. *
  8030. * So write it again.
  8031. */
  8032. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8033. POSTING_READ(PCH_DPLL(pll->id));
  8034. udelay(200);
  8035. }
  8036. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  8037. struct intel_shared_dpll *pll)
  8038. {
  8039. struct drm_device *dev = dev_priv->dev;
  8040. struct intel_crtc *crtc;
  8041. /* Make sure no transcoder isn't still depending on us. */
  8042. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  8043. if (intel_crtc_to_shared_dpll(crtc) == pll)
  8044. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  8045. }
  8046. I915_WRITE(PCH_DPLL(pll->id), 0);
  8047. POSTING_READ(PCH_DPLL(pll->id));
  8048. udelay(200);
  8049. }
  8050. static char *ibx_pch_dpll_names[] = {
  8051. "PCH DPLL A",
  8052. "PCH DPLL B",
  8053. };
  8054. static void ibx_pch_dpll_init(struct drm_device *dev)
  8055. {
  8056. struct drm_i915_private *dev_priv = dev->dev_private;
  8057. int i;
  8058. dev_priv->num_shared_dpll = 2;
  8059. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8060. dev_priv->shared_dplls[i].id = i;
  8061. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  8062. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  8063. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  8064. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  8065. dev_priv->shared_dplls[i].get_hw_state =
  8066. ibx_pch_dpll_get_hw_state;
  8067. }
  8068. }
  8069. static void intel_shared_dpll_init(struct drm_device *dev)
  8070. {
  8071. struct drm_i915_private *dev_priv = dev->dev_private;
  8072. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  8073. ibx_pch_dpll_init(dev);
  8074. else
  8075. dev_priv->num_shared_dpll = 0;
  8076. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  8077. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  8078. dev_priv->num_shared_dpll);
  8079. }
  8080. static void intel_crtc_init(struct drm_device *dev, int pipe)
  8081. {
  8082. drm_i915_private_t *dev_priv = dev->dev_private;
  8083. struct intel_crtc *intel_crtc;
  8084. int i;
  8085. intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
  8086. if (intel_crtc == NULL)
  8087. return;
  8088. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  8089. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  8090. for (i = 0; i < 256; i++) {
  8091. intel_crtc->lut_r[i] = i;
  8092. intel_crtc->lut_g[i] = i;
  8093. intel_crtc->lut_b[i] = i;
  8094. }
  8095. /* Swap pipes & planes for FBC on pre-965 */
  8096. intel_crtc->pipe = pipe;
  8097. intel_crtc->plane = pipe;
  8098. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  8099. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  8100. intel_crtc->plane = !pipe;
  8101. }
  8102. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  8103. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  8104. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  8105. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  8106. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  8107. }
  8108. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  8109. struct drm_file *file)
  8110. {
  8111. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  8112. struct drm_mode_object *drmmode_obj;
  8113. struct intel_crtc *crtc;
  8114. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  8115. return -ENODEV;
  8116. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  8117. DRM_MODE_OBJECT_CRTC);
  8118. if (!drmmode_obj) {
  8119. DRM_ERROR("no such CRTC id\n");
  8120. return -EINVAL;
  8121. }
  8122. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  8123. pipe_from_crtc_id->pipe = crtc->pipe;
  8124. return 0;
  8125. }
  8126. static int intel_encoder_clones(struct intel_encoder *encoder)
  8127. {
  8128. struct drm_device *dev = encoder->base.dev;
  8129. struct intel_encoder *source_encoder;
  8130. int index_mask = 0;
  8131. int entry = 0;
  8132. list_for_each_entry(source_encoder,
  8133. &dev->mode_config.encoder_list, base.head) {
  8134. if (encoder == source_encoder)
  8135. index_mask |= (1 << entry);
  8136. /* Intel hw has only one MUX where enocoders could be cloned. */
  8137. if (encoder->cloneable && source_encoder->cloneable)
  8138. index_mask |= (1 << entry);
  8139. entry++;
  8140. }
  8141. return index_mask;
  8142. }
  8143. static bool has_edp_a(struct drm_device *dev)
  8144. {
  8145. struct drm_i915_private *dev_priv = dev->dev_private;
  8146. if (!IS_MOBILE(dev))
  8147. return false;
  8148. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  8149. return false;
  8150. if (IS_GEN5(dev) &&
  8151. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  8152. return false;
  8153. return true;
  8154. }
  8155. static void intel_setup_outputs(struct drm_device *dev)
  8156. {
  8157. struct drm_i915_private *dev_priv = dev->dev_private;
  8158. struct intel_encoder *encoder;
  8159. bool dpd_is_edp = false;
  8160. intel_lvds_init(dev);
  8161. if (!IS_ULT(dev))
  8162. intel_crt_init(dev);
  8163. if (HAS_DDI(dev)) {
  8164. int found;
  8165. /* Haswell uses DDI functions to detect digital outputs */
  8166. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  8167. /* DDI A only supports eDP */
  8168. if (found)
  8169. intel_ddi_init(dev, PORT_A);
  8170. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  8171. * register */
  8172. found = I915_READ(SFUSE_STRAP);
  8173. if (found & SFUSE_STRAP_DDIB_DETECTED)
  8174. intel_ddi_init(dev, PORT_B);
  8175. if (found & SFUSE_STRAP_DDIC_DETECTED)
  8176. intel_ddi_init(dev, PORT_C);
  8177. if (found & SFUSE_STRAP_DDID_DETECTED)
  8178. intel_ddi_init(dev, PORT_D);
  8179. } else if (HAS_PCH_SPLIT(dev)) {
  8180. int found;
  8181. dpd_is_edp = intel_dpd_is_edp(dev);
  8182. if (has_edp_a(dev))
  8183. intel_dp_init(dev, DP_A, PORT_A);
  8184. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  8185. /* PCH SDVOB multiplex with HDMIB */
  8186. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  8187. if (!found)
  8188. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  8189. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  8190. intel_dp_init(dev, PCH_DP_B, PORT_B);
  8191. }
  8192. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  8193. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  8194. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  8195. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  8196. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  8197. intel_dp_init(dev, PCH_DP_C, PORT_C);
  8198. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  8199. intel_dp_init(dev, PCH_DP_D, PORT_D);
  8200. } else if (IS_VALLEYVIEW(dev)) {
  8201. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  8202. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  8203. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  8204. PORT_C);
  8205. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  8206. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  8207. PORT_C);
  8208. }
  8209. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  8210. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  8211. PORT_B);
  8212. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  8213. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  8214. }
  8215. intel_dsi_init(dev);
  8216. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  8217. bool found = false;
  8218. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8219. DRM_DEBUG_KMS("probing SDVOB\n");
  8220. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  8221. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  8222. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  8223. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  8224. }
  8225. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  8226. intel_dp_init(dev, DP_B, PORT_B);
  8227. }
  8228. /* Before G4X SDVOC doesn't have its own detect register */
  8229. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8230. DRM_DEBUG_KMS("probing SDVOC\n");
  8231. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  8232. }
  8233. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  8234. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  8235. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  8236. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  8237. }
  8238. if (SUPPORTS_INTEGRATED_DP(dev))
  8239. intel_dp_init(dev, DP_C, PORT_C);
  8240. }
  8241. if (SUPPORTS_INTEGRATED_DP(dev) &&
  8242. (I915_READ(DP_D) & DP_DETECTED))
  8243. intel_dp_init(dev, DP_D, PORT_D);
  8244. } else if (IS_GEN2(dev))
  8245. intel_dvo_init(dev);
  8246. if (SUPPORTS_TV(dev))
  8247. intel_tv_init(dev);
  8248. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  8249. encoder->base.possible_crtcs = encoder->crtc_mask;
  8250. encoder->base.possible_clones =
  8251. intel_encoder_clones(encoder);
  8252. }
  8253. intel_init_pch_refclk(dev);
  8254. drm_helper_move_panel_connectors_to_head(dev);
  8255. }
  8256. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  8257. {
  8258. drm_framebuffer_cleanup(&fb->base);
  8259. drm_gem_object_unreference_unlocked(&fb->obj->base);
  8260. }
  8261. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  8262. {
  8263. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8264. intel_framebuffer_fini(intel_fb);
  8265. kfree(intel_fb);
  8266. }
  8267. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  8268. struct drm_file *file,
  8269. unsigned int *handle)
  8270. {
  8271. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8272. struct drm_i915_gem_object *obj = intel_fb->obj;
  8273. return drm_gem_handle_create(file, &obj->base, handle);
  8274. }
  8275. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  8276. .destroy = intel_user_framebuffer_destroy,
  8277. .create_handle = intel_user_framebuffer_create_handle,
  8278. };
  8279. int intel_framebuffer_init(struct drm_device *dev,
  8280. struct intel_framebuffer *intel_fb,
  8281. struct drm_mode_fb_cmd2 *mode_cmd,
  8282. struct drm_i915_gem_object *obj)
  8283. {
  8284. int pitch_limit;
  8285. int ret;
  8286. if (obj->tiling_mode == I915_TILING_Y) {
  8287. DRM_DEBUG("hardware does not support tiling Y\n");
  8288. return -EINVAL;
  8289. }
  8290. if (mode_cmd->pitches[0] & 63) {
  8291. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  8292. mode_cmd->pitches[0]);
  8293. return -EINVAL;
  8294. }
  8295. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  8296. pitch_limit = 32*1024;
  8297. } else if (INTEL_INFO(dev)->gen >= 4) {
  8298. if (obj->tiling_mode)
  8299. pitch_limit = 16*1024;
  8300. else
  8301. pitch_limit = 32*1024;
  8302. } else if (INTEL_INFO(dev)->gen >= 3) {
  8303. if (obj->tiling_mode)
  8304. pitch_limit = 8*1024;
  8305. else
  8306. pitch_limit = 16*1024;
  8307. } else
  8308. /* XXX DSPC is limited to 4k tiled */
  8309. pitch_limit = 8*1024;
  8310. if (mode_cmd->pitches[0] > pitch_limit) {
  8311. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  8312. obj->tiling_mode ? "tiled" : "linear",
  8313. mode_cmd->pitches[0], pitch_limit);
  8314. return -EINVAL;
  8315. }
  8316. if (obj->tiling_mode != I915_TILING_NONE &&
  8317. mode_cmd->pitches[0] != obj->stride) {
  8318. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  8319. mode_cmd->pitches[0], obj->stride);
  8320. return -EINVAL;
  8321. }
  8322. /* Reject formats not supported by any plane early. */
  8323. switch (mode_cmd->pixel_format) {
  8324. case DRM_FORMAT_C8:
  8325. case DRM_FORMAT_RGB565:
  8326. case DRM_FORMAT_XRGB8888:
  8327. case DRM_FORMAT_ARGB8888:
  8328. break;
  8329. case DRM_FORMAT_XRGB1555:
  8330. case DRM_FORMAT_ARGB1555:
  8331. if (INTEL_INFO(dev)->gen > 3) {
  8332. DRM_DEBUG("unsupported pixel format: %s\n",
  8333. drm_get_format_name(mode_cmd->pixel_format));
  8334. return -EINVAL;
  8335. }
  8336. break;
  8337. case DRM_FORMAT_XBGR8888:
  8338. case DRM_FORMAT_ABGR8888:
  8339. case DRM_FORMAT_XRGB2101010:
  8340. case DRM_FORMAT_ARGB2101010:
  8341. case DRM_FORMAT_XBGR2101010:
  8342. case DRM_FORMAT_ABGR2101010:
  8343. if (INTEL_INFO(dev)->gen < 4) {
  8344. DRM_DEBUG("unsupported pixel format: %s\n",
  8345. drm_get_format_name(mode_cmd->pixel_format));
  8346. return -EINVAL;
  8347. }
  8348. break;
  8349. case DRM_FORMAT_YUYV:
  8350. case DRM_FORMAT_UYVY:
  8351. case DRM_FORMAT_YVYU:
  8352. case DRM_FORMAT_VYUY:
  8353. if (INTEL_INFO(dev)->gen < 5) {
  8354. DRM_DEBUG("unsupported pixel format: %s\n",
  8355. drm_get_format_name(mode_cmd->pixel_format));
  8356. return -EINVAL;
  8357. }
  8358. break;
  8359. default:
  8360. DRM_DEBUG("unsupported pixel format: %s\n",
  8361. drm_get_format_name(mode_cmd->pixel_format));
  8362. return -EINVAL;
  8363. }
  8364. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  8365. if (mode_cmd->offsets[0] != 0)
  8366. return -EINVAL;
  8367. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  8368. intel_fb->obj = obj;
  8369. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  8370. if (ret) {
  8371. DRM_ERROR("framebuffer init failed %d\n", ret);
  8372. return ret;
  8373. }
  8374. return 0;
  8375. }
  8376. static struct drm_framebuffer *
  8377. intel_user_framebuffer_create(struct drm_device *dev,
  8378. struct drm_file *filp,
  8379. struct drm_mode_fb_cmd2 *mode_cmd)
  8380. {
  8381. struct drm_i915_gem_object *obj;
  8382. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  8383. mode_cmd->handles[0]));
  8384. if (&obj->base == NULL)
  8385. return ERR_PTR(-ENOENT);
  8386. return intel_framebuffer_create(dev, mode_cmd, obj);
  8387. }
  8388. static const struct drm_mode_config_funcs intel_mode_funcs = {
  8389. .fb_create = intel_user_framebuffer_create,
  8390. .output_poll_changed = intel_fb_output_poll_changed,
  8391. };
  8392. /* Set up chip specific display functions */
  8393. static void intel_init_display(struct drm_device *dev)
  8394. {
  8395. struct drm_i915_private *dev_priv = dev->dev_private;
  8396. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  8397. dev_priv->display.find_dpll = g4x_find_best_dpll;
  8398. else if (IS_VALLEYVIEW(dev))
  8399. dev_priv->display.find_dpll = vlv_find_best_dpll;
  8400. else if (IS_PINEVIEW(dev))
  8401. dev_priv->display.find_dpll = pnv_find_best_dpll;
  8402. else
  8403. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  8404. if (HAS_DDI(dev)) {
  8405. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  8406. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  8407. dev_priv->display.crtc_enable = haswell_crtc_enable;
  8408. dev_priv->display.crtc_disable = haswell_crtc_disable;
  8409. dev_priv->display.off = haswell_crtc_off;
  8410. dev_priv->display.update_plane = ironlake_update_plane;
  8411. } else if (HAS_PCH_SPLIT(dev)) {
  8412. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  8413. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  8414. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  8415. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  8416. dev_priv->display.off = ironlake_crtc_off;
  8417. dev_priv->display.update_plane = ironlake_update_plane;
  8418. } else if (IS_VALLEYVIEW(dev)) {
  8419. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8420. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8421. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  8422. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8423. dev_priv->display.off = i9xx_crtc_off;
  8424. dev_priv->display.update_plane = i9xx_update_plane;
  8425. } else {
  8426. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8427. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8428. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8429. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8430. dev_priv->display.off = i9xx_crtc_off;
  8431. dev_priv->display.update_plane = i9xx_update_plane;
  8432. }
  8433. /* Returns the core display clock speed */
  8434. if (IS_VALLEYVIEW(dev))
  8435. dev_priv->display.get_display_clock_speed =
  8436. valleyview_get_display_clock_speed;
  8437. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8438. dev_priv->display.get_display_clock_speed =
  8439. i945_get_display_clock_speed;
  8440. else if (IS_I915G(dev))
  8441. dev_priv->display.get_display_clock_speed =
  8442. i915_get_display_clock_speed;
  8443. else if (IS_I945GM(dev) || IS_845G(dev))
  8444. dev_priv->display.get_display_clock_speed =
  8445. i9xx_misc_get_display_clock_speed;
  8446. else if (IS_PINEVIEW(dev))
  8447. dev_priv->display.get_display_clock_speed =
  8448. pnv_get_display_clock_speed;
  8449. else if (IS_I915GM(dev))
  8450. dev_priv->display.get_display_clock_speed =
  8451. i915gm_get_display_clock_speed;
  8452. else if (IS_I865G(dev))
  8453. dev_priv->display.get_display_clock_speed =
  8454. i865_get_display_clock_speed;
  8455. else if (IS_I85X(dev))
  8456. dev_priv->display.get_display_clock_speed =
  8457. i855_get_display_clock_speed;
  8458. else /* 852, 830 */
  8459. dev_priv->display.get_display_clock_speed =
  8460. i830_get_display_clock_speed;
  8461. if (HAS_PCH_SPLIT(dev)) {
  8462. if (IS_GEN5(dev)) {
  8463. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8464. dev_priv->display.write_eld = ironlake_write_eld;
  8465. } else if (IS_GEN6(dev)) {
  8466. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8467. dev_priv->display.write_eld = ironlake_write_eld;
  8468. } else if (IS_IVYBRIDGE(dev)) {
  8469. /* FIXME: detect B0+ stepping and use auto training */
  8470. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8471. dev_priv->display.write_eld = ironlake_write_eld;
  8472. dev_priv->display.modeset_global_resources =
  8473. ivb_modeset_global_resources;
  8474. } else if (IS_HASWELL(dev)) {
  8475. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8476. dev_priv->display.write_eld = haswell_write_eld;
  8477. dev_priv->display.modeset_global_resources =
  8478. haswell_modeset_global_resources;
  8479. }
  8480. } else if (IS_G4X(dev)) {
  8481. dev_priv->display.write_eld = g4x_write_eld;
  8482. }
  8483. /* Default just returns -ENODEV to indicate unsupported */
  8484. dev_priv->display.queue_flip = intel_default_queue_flip;
  8485. switch (INTEL_INFO(dev)->gen) {
  8486. case 2:
  8487. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8488. break;
  8489. case 3:
  8490. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8491. break;
  8492. case 4:
  8493. case 5:
  8494. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8495. break;
  8496. case 6:
  8497. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8498. break;
  8499. case 7:
  8500. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8501. break;
  8502. }
  8503. }
  8504. /*
  8505. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8506. * resume, or other times. This quirk makes sure that's the case for
  8507. * affected systems.
  8508. */
  8509. static void quirk_pipea_force(struct drm_device *dev)
  8510. {
  8511. struct drm_i915_private *dev_priv = dev->dev_private;
  8512. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8513. DRM_INFO("applying pipe a force quirk\n");
  8514. }
  8515. /*
  8516. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8517. */
  8518. static void quirk_ssc_force_disable(struct drm_device *dev)
  8519. {
  8520. struct drm_i915_private *dev_priv = dev->dev_private;
  8521. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8522. DRM_INFO("applying lvds SSC disable quirk\n");
  8523. }
  8524. /*
  8525. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8526. * brightness value
  8527. */
  8528. static void quirk_invert_brightness(struct drm_device *dev)
  8529. {
  8530. struct drm_i915_private *dev_priv = dev->dev_private;
  8531. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8532. DRM_INFO("applying inverted panel brightness quirk\n");
  8533. }
  8534. /*
  8535. * Some machines (Dell XPS13) suffer broken backlight controls if
  8536. * BLM_PCH_PWM_ENABLE is set.
  8537. */
  8538. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8539. {
  8540. struct drm_i915_private *dev_priv = dev->dev_private;
  8541. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8542. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8543. }
  8544. struct intel_quirk {
  8545. int device;
  8546. int subsystem_vendor;
  8547. int subsystem_device;
  8548. void (*hook)(struct drm_device *dev);
  8549. };
  8550. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8551. struct intel_dmi_quirk {
  8552. void (*hook)(struct drm_device *dev);
  8553. const struct dmi_system_id (*dmi_id_list)[];
  8554. };
  8555. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8556. {
  8557. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8558. return 1;
  8559. }
  8560. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8561. {
  8562. .dmi_id_list = &(const struct dmi_system_id[]) {
  8563. {
  8564. .callback = intel_dmi_reverse_brightness,
  8565. .ident = "NCR Corporation",
  8566. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8567. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8568. },
  8569. },
  8570. { } /* terminating entry */
  8571. },
  8572. .hook = quirk_invert_brightness,
  8573. },
  8574. };
  8575. static struct intel_quirk intel_quirks[] = {
  8576. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8577. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8578. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8579. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8580. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8581. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8582. /* 830/845 need to leave pipe A & dpll A up */
  8583. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8584. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8585. /* Lenovo U160 cannot use SSC on LVDS */
  8586. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8587. /* Sony Vaio Y cannot use SSC on LVDS */
  8588. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8589. /*
  8590. * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
  8591. * seem to use inverted backlight PWM.
  8592. */
  8593. { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
  8594. /* Dell XPS13 HD Sandy Bridge */
  8595. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8596. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8597. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8598. };
  8599. static void intel_init_quirks(struct drm_device *dev)
  8600. {
  8601. struct pci_dev *d = dev->pdev;
  8602. int i;
  8603. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8604. struct intel_quirk *q = &intel_quirks[i];
  8605. if (d->device == q->device &&
  8606. (d->subsystem_vendor == q->subsystem_vendor ||
  8607. q->subsystem_vendor == PCI_ANY_ID) &&
  8608. (d->subsystem_device == q->subsystem_device ||
  8609. q->subsystem_device == PCI_ANY_ID))
  8610. q->hook(dev);
  8611. }
  8612. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8613. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8614. intel_dmi_quirks[i].hook(dev);
  8615. }
  8616. }
  8617. /* Disable the VGA plane that we never use */
  8618. static void i915_disable_vga(struct drm_device *dev)
  8619. {
  8620. struct drm_i915_private *dev_priv = dev->dev_private;
  8621. u8 sr1;
  8622. u32 vga_reg = i915_vgacntrl_reg(dev);
  8623. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8624. outb(SR01, VGA_SR_INDEX);
  8625. sr1 = inb(VGA_SR_DATA);
  8626. outb(sr1 | 1<<5, VGA_SR_DATA);
  8627. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8628. udelay(300);
  8629. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8630. POSTING_READ(vga_reg);
  8631. }
  8632. static void i915_enable_vga_mem(struct drm_device *dev)
  8633. {
  8634. /* Enable VGA memory on Intel HD */
  8635. if (HAS_PCH_SPLIT(dev)) {
  8636. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8637. outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8638. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8639. VGA_RSRC_LEGACY_MEM |
  8640. VGA_RSRC_NORMAL_IO |
  8641. VGA_RSRC_NORMAL_MEM);
  8642. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8643. }
  8644. }
  8645. void i915_disable_vga_mem(struct drm_device *dev)
  8646. {
  8647. /* Disable VGA memory on Intel HD */
  8648. if (HAS_PCH_SPLIT(dev)) {
  8649. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8650. outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8651. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8652. VGA_RSRC_NORMAL_IO |
  8653. VGA_RSRC_NORMAL_MEM);
  8654. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8655. }
  8656. }
  8657. void intel_modeset_init_hw(struct drm_device *dev)
  8658. {
  8659. struct drm_i915_private *dev_priv = dev->dev_private;
  8660. intel_prepare_ddi(dev);
  8661. intel_init_clock_gating(dev);
  8662. /* Enable the CRI clock source so we can get at the display */
  8663. if (IS_VALLEYVIEW(dev))
  8664. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  8665. DPLL_INTEGRATED_CRI_CLK_VLV);
  8666. mutex_lock(&dev->struct_mutex);
  8667. intel_enable_gt_powersave(dev);
  8668. mutex_unlock(&dev->struct_mutex);
  8669. }
  8670. void intel_modeset_suspend_hw(struct drm_device *dev)
  8671. {
  8672. intel_suspend_hw(dev);
  8673. }
  8674. void intel_modeset_init(struct drm_device *dev)
  8675. {
  8676. struct drm_i915_private *dev_priv = dev->dev_private;
  8677. int i, j, ret;
  8678. drm_mode_config_init(dev);
  8679. dev->mode_config.min_width = 0;
  8680. dev->mode_config.min_height = 0;
  8681. dev->mode_config.preferred_depth = 24;
  8682. dev->mode_config.prefer_shadow = 1;
  8683. dev->mode_config.funcs = &intel_mode_funcs;
  8684. intel_init_quirks(dev);
  8685. intel_init_pm(dev);
  8686. if (INTEL_INFO(dev)->num_pipes == 0)
  8687. return;
  8688. intel_init_display(dev);
  8689. if (IS_GEN2(dev)) {
  8690. dev->mode_config.max_width = 2048;
  8691. dev->mode_config.max_height = 2048;
  8692. } else if (IS_GEN3(dev)) {
  8693. dev->mode_config.max_width = 4096;
  8694. dev->mode_config.max_height = 4096;
  8695. } else {
  8696. dev->mode_config.max_width = 8192;
  8697. dev->mode_config.max_height = 8192;
  8698. }
  8699. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8700. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8701. INTEL_INFO(dev)->num_pipes,
  8702. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8703. for_each_pipe(i) {
  8704. intel_crtc_init(dev, i);
  8705. for (j = 0; j < dev_priv->num_plane; j++) {
  8706. ret = intel_plane_init(dev, i, j);
  8707. if (ret)
  8708. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8709. pipe_name(i), sprite_name(i, j), ret);
  8710. }
  8711. }
  8712. intel_cpu_pll_init(dev);
  8713. intel_shared_dpll_init(dev);
  8714. /* Just disable it once at startup */
  8715. i915_disable_vga(dev);
  8716. intel_setup_outputs(dev);
  8717. /* Just in case the BIOS is doing something questionable. */
  8718. intel_disable_fbc(dev);
  8719. }
  8720. static void
  8721. intel_connector_break_all_links(struct intel_connector *connector)
  8722. {
  8723. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8724. connector->base.encoder = NULL;
  8725. connector->encoder->connectors_active = false;
  8726. connector->encoder->base.crtc = NULL;
  8727. }
  8728. static void intel_enable_pipe_a(struct drm_device *dev)
  8729. {
  8730. struct intel_connector *connector;
  8731. struct drm_connector *crt = NULL;
  8732. struct intel_load_detect_pipe load_detect_temp;
  8733. /* We can't just switch on the pipe A, we need to set things up with a
  8734. * proper mode and output configuration. As a gross hack, enable pipe A
  8735. * by enabling the load detect pipe once. */
  8736. list_for_each_entry(connector,
  8737. &dev->mode_config.connector_list,
  8738. base.head) {
  8739. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8740. crt = &connector->base;
  8741. break;
  8742. }
  8743. }
  8744. if (!crt)
  8745. return;
  8746. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8747. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8748. }
  8749. static bool
  8750. intel_check_plane_mapping(struct intel_crtc *crtc)
  8751. {
  8752. struct drm_device *dev = crtc->base.dev;
  8753. struct drm_i915_private *dev_priv = dev->dev_private;
  8754. u32 reg, val;
  8755. if (INTEL_INFO(dev)->num_pipes == 1)
  8756. return true;
  8757. reg = DSPCNTR(!crtc->plane);
  8758. val = I915_READ(reg);
  8759. if ((val & DISPLAY_PLANE_ENABLE) &&
  8760. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8761. return false;
  8762. return true;
  8763. }
  8764. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8765. {
  8766. struct drm_device *dev = crtc->base.dev;
  8767. struct drm_i915_private *dev_priv = dev->dev_private;
  8768. u32 reg;
  8769. /* Clear any frame start delays used for debugging left by the BIOS */
  8770. reg = PIPECONF(crtc->config.cpu_transcoder);
  8771. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8772. /* We need to sanitize the plane -> pipe mapping first because this will
  8773. * disable the crtc (and hence change the state) if it is wrong. Note
  8774. * that gen4+ has a fixed plane -> pipe mapping. */
  8775. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8776. struct intel_connector *connector;
  8777. bool plane;
  8778. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8779. crtc->base.base.id);
  8780. /* Pipe has the wrong plane attached and the plane is active.
  8781. * Temporarily change the plane mapping and disable everything
  8782. * ... */
  8783. plane = crtc->plane;
  8784. crtc->plane = !plane;
  8785. dev_priv->display.crtc_disable(&crtc->base);
  8786. crtc->plane = plane;
  8787. /* ... and break all links. */
  8788. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8789. base.head) {
  8790. if (connector->encoder->base.crtc != &crtc->base)
  8791. continue;
  8792. intel_connector_break_all_links(connector);
  8793. }
  8794. WARN_ON(crtc->active);
  8795. crtc->base.enabled = false;
  8796. }
  8797. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8798. crtc->pipe == PIPE_A && !crtc->active) {
  8799. /* BIOS forgot to enable pipe A, this mostly happens after
  8800. * resume. Force-enable the pipe to fix this, the update_dpms
  8801. * call below we restore the pipe to the right state, but leave
  8802. * the required bits on. */
  8803. intel_enable_pipe_a(dev);
  8804. }
  8805. /* Adjust the state of the output pipe according to whether we
  8806. * have active connectors/encoders. */
  8807. intel_crtc_update_dpms(&crtc->base);
  8808. if (crtc->active != crtc->base.enabled) {
  8809. struct intel_encoder *encoder;
  8810. /* This can happen either due to bugs in the get_hw_state
  8811. * functions or because the pipe is force-enabled due to the
  8812. * pipe A quirk. */
  8813. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8814. crtc->base.base.id,
  8815. crtc->base.enabled ? "enabled" : "disabled",
  8816. crtc->active ? "enabled" : "disabled");
  8817. crtc->base.enabled = crtc->active;
  8818. /* Because we only establish the connector -> encoder ->
  8819. * crtc links if something is active, this means the
  8820. * crtc is now deactivated. Break the links. connector
  8821. * -> encoder links are only establish when things are
  8822. * actually up, hence no need to break them. */
  8823. WARN_ON(crtc->active);
  8824. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8825. WARN_ON(encoder->connectors_active);
  8826. encoder->base.crtc = NULL;
  8827. }
  8828. }
  8829. }
  8830. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8831. {
  8832. struct intel_connector *connector;
  8833. struct drm_device *dev = encoder->base.dev;
  8834. /* We need to check both for a crtc link (meaning that the
  8835. * encoder is active and trying to read from a pipe) and the
  8836. * pipe itself being active. */
  8837. bool has_active_crtc = encoder->base.crtc &&
  8838. to_intel_crtc(encoder->base.crtc)->active;
  8839. if (encoder->connectors_active && !has_active_crtc) {
  8840. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8841. encoder->base.base.id,
  8842. drm_get_encoder_name(&encoder->base));
  8843. /* Connector is active, but has no active pipe. This is
  8844. * fallout from our resume register restoring. Disable
  8845. * the encoder manually again. */
  8846. if (encoder->base.crtc) {
  8847. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8848. encoder->base.base.id,
  8849. drm_get_encoder_name(&encoder->base));
  8850. encoder->disable(encoder);
  8851. }
  8852. /* Inconsistent output/port/pipe state happens presumably due to
  8853. * a bug in one of the get_hw_state functions. Or someplace else
  8854. * in our code, like the register restore mess on resume. Clamp
  8855. * things to off as a safer default. */
  8856. list_for_each_entry(connector,
  8857. &dev->mode_config.connector_list,
  8858. base.head) {
  8859. if (connector->encoder != encoder)
  8860. continue;
  8861. intel_connector_break_all_links(connector);
  8862. }
  8863. }
  8864. /* Enabled encoders without active connectors will be fixed in
  8865. * the crtc fixup. */
  8866. }
  8867. void i915_redisable_vga(struct drm_device *dev)
  8868. {
  8869. struct drm_i915_private *dev_priv = dev->dev_private;
  8870. u32 vga_reg = i915_vgacntrl_reg(dev);
  8871. /* This function can be called both from intel_modeset_setup_hw_state or
  8872. * at a very early point in our resume sequence, where the power well
  8873. * structures are not yet restored. Since this function is at a very
  8874. * paranoid "someone might have enabled VGA while we were not looking"
  8875. * level, just check if the power well is enabled instead of trying to
  8876. * follow the "don't touch the power well if we don't need it" policy
  8877. * the rest of the driver uses. */
  8878. if (HAS_POWER_WELL(dev) &&
  8879. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
  8880. return;
  8881. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8882. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8883. i915_disable_vga(dev);
  8884. i915_disable_vga_mem(dev);
  8885. }
  8886. }
  8887. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8888. {
  8889. struct drm_i915_private *dev_priv = dev->dev_private;
  8890. enum pipe pipe;
  8891. struct intel_crtc *crtc;
  8892. struct intel_encoder *encoder;
  8893. struct intel_connector *connector;
  8894. int i;
  8895. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8896. base.head) {
  8897. memset(&crtc->config, 0, sizeof(crtc->config));
  8898. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8899. &crtc->config);
  8900. crtc->base.enabled = crtc->active;
  8901. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8902. crtc->base.base.id,
  8903. crtc->active ? "enabled" : "disabled");
  8904. }
  8905. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8906. if (HAS_DDI(dev))
  8907. intel_ddi_setup_hw_pll_state(dev);
  8908. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8909. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8910. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8911. pll->active = 0;
  8912. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8913. base.head) {
  8914. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8915. pll->active++;
  8916. }
  8917. pll->refcount = pll->active;
  8918. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  8919. pll->name, pll->refcount, pll->on);
  8920. }
  8921. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8922. base.head) {
  8923. pipe = 0;
  8924. if (encoder->get_hw_state(encoder, &pipe)) {
  8925. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8926. encoder->base.crtc = &crtc->base;
  8927. if (encoder->get_config)
  8928. encoder->get_config(encoder, &crtc->config);
  8929. } else {
  8930. encoder->base.crtc = NULL;
  8931. }
  8932. encoder->connectors_active = false;
  8933. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8934. encoder->base.base.id,
  8935. drm_get_encoder_name(&encoder->base),
  8936. encoder->base.crtc ? "enabled" : "disabled",
  8937. pipe);
  8938. }
  8939. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8940. base.head) {
  8941. if (connector->get_hw_state(connector)) {
  8942. connector->base.dpms = DRM_MODE_DPMS_ON;
  8943. connector->encoder->connectors_active = true;
  8944. connector->base.encoder = &connector->encoder->base;
  8945. } else {
  8946. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8947. connector->base.encoder = NULL;
  8948. }
  8949. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8950. connector->base.base.id,
  8951. drm_get_connector_name(&connector->base),
  8952. connector->base.encoder ? "enabled" : "disabled");
  8953. }
  8954. }
  8955. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8956. * and i915 state tracking structures. */
  8957. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8958. bool force_restore)
  8959. {
  8960. struct drm_i915_private *dev_priv = dev->dev_private;
  8961. enum pipe pipe;
  8962. struct intel_crtc *crtc;
  8963. struct intel_encoder *encoder;
  8964. int i;
  8965. intel_modeset_readout_hw_state(dev);
  8966. /*
  8967. * Now that we have the config, copy it to each CRTC struct
  8968. * Note that this could go away if we move to using crtc_config
  8969. * checking everywhere.
  8970. */
  8971. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8972. base.head) {
  8973. if (crtc->active && i915_fastboot) {
  8974. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8975. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8976. crtc->base.base.id);
  8977. drm_mode_debug_printmodeline(&crtc->base.mode);
  8978. }
  8979. }
  8980. /* HW state is read out, now we need to sanitize this mess. */
  8981. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8982. base.head) {
  8983. intel_sanitize_encoder(encoder);
  8984. }
  8985. for_each_pipe(pipe) {
  8986. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8987. intel_sanitize_crtc(crtc);
  8988. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8989. }
  8990. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8991. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8992. if (!pll->on || pll->active)
  8993. continue;
  8994. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  8995. pll->disable(dev_priv, pll);
  8996. pll->on = false;
  8997. }
  8998. if (force_restore) {
  8999. i915_redisable_vga(dev);
  9000. /*
  9001. * We need to use raw interfaces for restoring state to avoid
  9002. * checking (bogus) intermediate states.
  9003. */
  9004. for_each_pipe(pipe) {
  9005. struct drm_crtc *crtc =
  9006. dev_priv->pipe_to_crtc_mapping[pipe];
  9007. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  9008. crtc->fb);
  9009. }
  9010. } else {
  9011. intel_modeset_update_staged_output_state(dev);
  9012. }
  9013. intel_modeset_check_state(dev);
  9014. drm_mode_config_reset(dev);
  9015. }
  9016. void intel_modeset_gem_init(struct drm_device *dev)
  9017. {
  9018. intel_modeset_init_hw(dev);
  9019. intel_setup_overlay(dev);
  9020. intel_modeset_setup_hw_state(dev, false);
  9021. }
  9022. void intel_modeset_cleanup(struct drm_device *dev)
  9023. {
  9024. struct drm_i915_private *dev_priv = dev->dev_private;
  9025. struct drm_crtc *crtc;
  9026. struct drm_connector *connector;
  9027. /*
  9028. * Interrupts and polling as the first thing to avoid creating havoc.
  9029. * Too much stuff here (turning of rps, connectors, ...) would
  9030. * experience fancy races otherwise.
  9031. */
  9032. drm_irq_uninstall(dev);
  9033. cancel_work_sync(&dev_priv->hotplug_work);
  9034. /*
  9035. * Due to the hpd irq storm handling the hotplug work can re-arm the
  9036. * poll handlers. Hence disable polling after hpd handling is shut down.
  9037. */
  9038. drm_kms_helper_poll_fini(dev);
  9039. mutex_lock(&dev->struct_mutex);
  9040. intel_unregister_dsm_handler();
  9041. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  9042. /* Skip inactive CRTCs */
  9043. if (!crtc->fb)
  9044. continue;
  9045. intel_increase_pllclock(crtc);
  9046. }
  9047. intel_disable_fbc(dev);
  9048. i915_enable_vga_mem(dev);
  9049. intel_disable_gt_powersave(dev);
  9050. ironlake_teardown_rc6(dev);
  9051. mutex_unlock(&dev->struct_mutex);
  9052. /* flush any delayed tasks or pending work */
  9053. flush_scheduled_work();
  9054. /* destroy backlight, if any, before the connectors */
  9055. intel_panel_destroy_backlight(dev);
  9056. /* destroy the sysfs files before encoders/connectors */
  9057. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  9058. drm_sysfs_connector_remove(connector);
  9059. drm_mode_config_cleanup(dev);
  9060. intel_cleanup_overlay(dev);
  9061. }
  9062. /*
  9063. * Return which encoder is currently attached for connector.
  9064. */
  9065. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  9066. {
  9067. return &intel_attached_encoder(connector)->base;
  9068. }
  9069. void intel_connector_attach_encoder(struct intel_connector *connector,
  9070. struct intel_encoder *encoder)
  9071. {
  9072. connector->encoder = encoder;
  9073. drm_mode_connector_attach_encoder(&connector->base,
  9074. &encoder->base);
  9075. }
  9076. /*
  9077. * set vga decode state - true == enable VGA decode
  9078. */
  9079. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  9080. {
  9081. struct drm_i915_private *dev_priv = dev->dev_private;
  9082. u16 gmch_ctrl;
  9083. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  9084. if (state)
  9085. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  9086. else
  9087. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  9088. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  9089. return 0;
  9090. }
  9091. struct intel_display_error_state {
  9092. u32 power_well_driver;
  9093. int num_transcoders;
  9094. struct intel_cursor_error_state {
  9095. u32 control;
  9096. u32 position;
  9097. u32 base;
  9098. u32 size;
  9099. } cursor[I915_MAX_PIPES];
  9100. struct intel_pipe_error_state {
  9101. u32 source;
  9102. } pipe[I915_MAX_PIPES];
  9103. struct intel_plane_error_state {
  9104. u32 control;
  9105. u32 stride;
  9106. u32 size;
  9107. u32 pos;
  9108. u32 addr;
  9109. u32 surface;
  9110. u32 tile_offset;
  9111. } plane[I915_MAX_PIPES];
  9112. struct intel_transcoder_error_state {
  9113. enum transcoder cpu_transcoder;
  9114. u32 conf;
  9115. u32 htotal;
  9116. u32 hblank;
  9117. u32 hsync;
  9118. u32 vtotal;
  9119. u32 vblank;
  9120. u32 vsync;
  9121. } transcoder[4];
  9122. };
  9123. struct intel_display_error_state *
  9124. intel_display_capture_error_state(struct drm_device *dev)
  9125. {
  9126. drm_i915_private_t *dev_priv = dev->dev_private;
  9127. struct intel_display_error_state *error;
  9128. int transcoders[] = {
  9129. TRANSCODER_A,
  9130. TRANSCODER_B,
  9131. TRANSCODER_C,
  9132. TRANSCODER_EDP,
  9133. };
  9134. int i;
  9135. if (INTEL_INFO(dev)->num_pipes == 0)
  9136. return NULL;
  9137. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  9138. if (error == NULL)
  9139. return NULL;
  9140. if (HAS_POWER_WELL(dev))
  9141. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  9142. for_each_pipe(i) {
  9143. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  9144. error->cursor[i].control = I915_READ(CURCNTR(i));
  9145. error->cursor[i].position = I915_READ(CURPOS(i));
  9146. error->cursor[i].base = I915_READ(CURBASE(i));
  9147. } else {
  9148. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  9149. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  9150. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  9151. }
  9152. error->plane[i].control = I915_READ(DSPCNTR(i));
  9153. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  9154. if (INTEL_INFO(dev)->gen <= 3) {
  9155. error->plane[i].size = I915_READ(DSPSIZE(i));
  9156. error->plane[i].pos = I915_READ(DSPPOS(i));
  9157. }
  9158. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9159. error->plane[i].addr = I915_READ(DSPADDR(i));
  9160. if (INTEL_INFO(dev)->gen >= 4) {
  9161. error->plane[i].surface = I915_READ(DSPSURF(i));
  9162. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  9163. }
  9164. error->pipe[i].source = I915_READ(PIPESRC(i));
  9165. }
  9166. error->num_transcoders = INTEL_INFO(dev)->num_pipes;
  9167. if (HAS_DDI(dev_priv->dev))
  9168. error->num_transcoders++; /* Account for eDP. */
  9169. for (i = 0; i < error->num_transcoders; i++) {
  9170. enum transcoder cpu_transcoder = transcoders[i];
  9171. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  9172. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  9173. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  9174. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  9175. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  9176. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  9177. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  9178. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  9179. }
  9180. /* In the code above we read the registers without checking if the power
  9181. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  9182. * prevent the next I915_WRITE from detecting it and printing an error
  9183. * message. */
  9184. intel_uncore_clear_errors(dev);
  9185. return error;
  9186. }
  9187. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  9188. void
  9189. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  9190. struct drm_device *dev,
  9191. struct intel_display_error_state *error)
  9192. {
  9193. int i;
  9194. if (!error)
  9195. return;
  9196. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  9197. if (HAS_POWER_WELL(dev))
  9198. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  9199. error->power_well_driver);
  9200. for_each_pipe(i) {
  9201. err_printf(m, "Pipe [%d]:\n", i);
  9202. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  9203. err_printf(m, "Plane [%d]:\n", i);
  9204. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  9205. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  9206. if (INTEL_INFO(dev)->gen <= 3) {
  9207. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  9208. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  9209. }
  9210. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9211. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  9212. if (INTEL_INFO(dev)->gen >= 4) {
  9213. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  9214. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  9215. }
  9216. err_printf(m, "Cursor [%d]:\n", i);
  9217. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  9218. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  9219. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  9220. }
  9221. for (i = 0; i < error->num_transcoders; i++) {
  9222. err_printf(m, " CPU transcoder: %c\n",
  9223. transcoder_name(error->transcoder[i].cpu_transcoder));
  9224. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  9225. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  9226. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  9227. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  9228. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  9229. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  9230. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  9231. }
  9232. }