8250_pci.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/bitops.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/io.h>
  25. #include "8250.h"
  26. #undef SERIAL_DEBUG_PCI
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*probe)(struct pci_dev *dev);
  39. int (*init)(struct pci_dev *dev);
  40. int (*setup)(struct serial_private *,
  41. const struct pciserial_board *,
  42. struct uart_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  50. struct pci_serial_quirk *quirk;
  51. int line[0];
  52. };
  53. static int pci_default_setup(struct serial_private*,
  54. const struct pciserial_board*, struct uart_port*, int);
  55. static void moan_device(const char *str, struct pci_dev *dev)
  56. {
  57. printk(KERN_WARNING
  58. "%s: %s\n"
  59. "Please send the output of lspci -vv, this\n"
  60. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. "manufacturer and name of serial board or\n"
  62. "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  97. */
  98. static int addidata_apci7800_setup(struct serial_private *priv,
  99. const struct pciserial_board *board,
  100. struct uart_port *port, int idx)
  101. {
  102. unsigned int bar = 0, offset = board->first_offset;
  103. bar = FL_GET_BASE(board->flags);
  104. if (idx < 2) {
  105. offset += idx * board->uart_offset;
  106. } else if ((idx >= 2) && (idx < 4)) {
  107. bar += 1;
  108. offset += ((idx - 2) * board->uart_offset);
  109. } else if ((idx >= 4) && (idx < 6)) {
  110. bar += 2;
  111. offset += ((idx - 4) * board->uart_offset);
  112. } else if (idx >= 6) {
  113. bar += 3;
  114. offset += ((idx - 6) * board->uart_offset);
  115. }
  116. return setup_port(priv, port, bar, offset, board->reg_shift);
  117. }
  118. /*
  119. * AFAVLAB uses a different mixture of BARs and offsets
  120. * Not that ugly ;) -- HW
  121. */
  122. static int
  123. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  124. struct uart_port *port, int idx)
  125. {
  126. unsigned int bar, offset = board->first_offset;
  127. bar = FL_GET_BASE(board->flags);
  128. if (idx < 4)
  129. bar += idx;
  130. else {
  131. bar = 4;
  132. offset += (idx - 4) * board->uart_offset;
  133. }
  134. return setup_port(priv, port, bar, offset, board->reg_shift);
  135. }
  136. /*
  137. * HP's Remote Management Console. The Diva chip came in several
  138. * different versions. N-class, L2000 and A500 have two Diva chips, each
  139. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  140. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  141. * one Diva chip, but it has been expanded to 5 UARTs.
  142. */
  143. static int pci_hp_diva_init(struct pci_dev *dev)
  144. {
  145. int rc = 0;
  146. switch (dev->subsystem_device) {
  147. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  148. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  149. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  150. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  151. rc = 3;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  154. rc = 2;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  157. rc = 4;
  158. break;
  159. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  160. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  161. rc = 1;
  162. break;
  163. }
  164. return rc;
  165. }
  166. /*
  167. * HP's Diva chip puts the 4th/5th serial port further out, and
  168. * some serial ports are supposed to be hidden on certain models.
  169. */
  170. static int
  171. pci_hp_diva_setup(struct serial_private *priv,
  172. const struct pciserial_board *board,
  173. struct uart_port *port, int idx)
  174. {
  175. unsigned int offset = board->first_offset;
  176. unsigned int bar = FL_GET_BASE(board->flags);
  177. switch (priv->dev->subsystem_device) {
  178. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  179. if (idx == 3)
  180. idx++;
  181. break;
  182. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  183. if (idx > 0)
  184. idx++;
  185. if (idx > 2)
  186. idx++;
  187. break;
  188. }
  189. if (idx > 2)
  190. offset = 0x18;
  191. offset += idx * board->uart_offset;
  192. return setup_port(priv, port, bar, offset, board->reg_shift);
  193. }
  194. /*
  195. * Added for EKF Intel i960 serial boards
  196. */
  197. static int pci_inteli960ni_init(struct pci_dev *dev)
  198. {
  199. unsigned long oldval;
  200. if (!(dev->subsystem_device & 0x1000))
  201. return -ENODEV;
  202. /* is firmware started? */
  203. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  204. if (oldval == 0x00001000L) { /* RESET value */
  205. printk(KERN_DEBUG "Local i960 firmware missing");
  206. return -ENODEV;
  207. }
  208. return 0;
  209. }
  210. /*
  211. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  212. * that the card interrupt be explicitly enabled or disabled. This
  213. * seems to be mainly needed on card using the PLX which also use I/O
  214. * mapped memory.
  215. */
  216. static int pci_plx9050_init(struct pci_dev *dev)
  217. {
  218. u8 irq_config;
  219. void __iomem *p;
  220. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  221. moan_device("no memory in bar 0", dev);
  222. return 0;
  223. }
  224. irq_config = 0x41;
  225. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  226. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  227. irq_config = 0x43;
  228. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  229. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  230. /*
  231. * As the megawolf cards have the int pins active
  232. * high, and have 2 UART chips, both ints must be
  233. * enabled on the 9050. Also, the UARTS are set in
  234. * 16450 mode by default, so we have to enable the
  235. * 16C950 'enhanced' mode so that we can use the
  236. * deep FIFOs
  237. */
  238. irq_config = 0x5b;
  239. /*
  240. * enable/disable interrupts
  241. */
  242. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  243. if (p == NULL)
  244. return -ENOMEM;
  245. writel(irq_config, p + 0x4c);
  246. /*
  247. * Read the register back to ensure that it took effect.
  248. */
  249. readl(p + 0x4c);
  250. iounmap(p);
  251. return 0;
  252. }
  253. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  254. {
  255. u8 __iomem *p;
  256. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  257. return;
  258. /*
  259. * disable interrupts
  260. */
  261. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  262. if (p != NULL) {
  263. writel(0, p + 0x4c);
  264. /*
  265. * Read the register back to ensure that it took effect.
  266. */
  267. readl(p + 0x4c);
  268. iounmap(p);
  269. }
  270. }
  271. #define NI8420_INT_ENABLE_REG 0x38
  272. #define NI8420_INT_ENABLE_BIT 0x2000
  273. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  274. {
  275. void __iomem *p;
  276. unsigned long base, len;
  277. unsigned int bar = 0;
  278. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  279. moan_device("no memory in bar", dev);
  280. return;
  281. }
  282. base = pci_resource_start(dev, bar);
  283. len = pci_resource_len(dev, bar);
  284. p = ioremap_nocache(base, len);
  285. if (p == NULL)
  286. return;
  287. /* Disable the CPU Interrupt */
  288. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  289. p + NI8420_INT_ENABLE_REG);
  290. iounmap(p);
  291. }
  292. /* MITE registers */
  293. #define MITE_IOWBSR1 0xc4
  294. #define MITE_IOWCR1 0xf4
  295. #define MITE_LCIMR1 0x08
  296. #define MITE_LCIMR2 0x10
  297. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  298. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  299. {
  300. void __iomem *p;
  301. unsigned long base, len;
  302. unsigned int bar = 0;
  303. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  304. moan_device("no memory in bar", dev);
  305. return;
  306. }
  307. base = pci_resource_start(dev, bar);
  308. len = pci_resource_len(dev, bar);
  309. p = ioremap_nocache(base, len);
  310. if (p == NULL)
  311. return;
  312. /* Disable the CPU Interrupt */
  313. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  314. iounmap(p);
  315. }
  316. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  317. static int
  318. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  319. struct uart_port *port, int idx)
  320. {
  321. unsigned int bar, offset = board->first_offset;
  322. bar = 0;
  323. if (idx < 4) {
  324. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  325. offset += idx * board->uart_offset;
  326. } else if (idx < 8) {
  327. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  328. offset += idx * board->uart_offset + 0xC00;
  329. } else /* we have only 8 ports on PMC-OCTALPRO */
  330. return 1;
  331. return setup_port(priv, port, bar, offset, board->reg_shift);
  332. }
  333. /*
  334. * This does initialization for PMC OCTALPRO cards:
  335. * maps the device memory, resets the UARTs (needed, bc
  336. * if the module is removed and inserted again, the card
  337. * is in the sleep mode) and enables global interrupt.
  338. */
  339. /* global control register offset for SBS PMC-OctalPro */
  340. #define OCT_REG_CR_OFF 0x500
  341. static int sbs_init(struct pci_dev *dev)
  342. {
  343. u8 __iomem *p;
  344. p = pci_ioremap_bar(dev, 0);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  348. writeb(0x10, p + OCT_REG_CR_OFF);
  349. udelay(50);
  350. writeb(0x0, p + OCT_REG_CR_OFF);
  351. /* Set bit-2 (INTENABLE) of Control Register */
  352. writeb(0x4, p + OCT_REG_CR_OFF);
  353. iounmap(p);
  354. return 0;
  355. }
  356. /*
  357. * Disables the global interrupt of PMC-OctalPro
  358. */
  359. static void __devexit sbs_exit(struct pci_dev *dev)
  360. {
  361. u8 __iomem *p;
  362. p = pci_ioremap_bar(dev, 0);
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equipped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. /*
  491. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  492. * listing them individually, this driver merely grabs them all with
  493. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  494. * and should be left free to be claimed by parport_serial instead.
  495. */
  496. static int pci_timedia_probe(struct pci_dev *dev)
  497. {
  498. /*
  499. * Check the third digit of the subdevice ID
  500. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  501. */
  502. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  503. dev_info(&dev->dev,
  504. "ignoring Timedia subdevice %04x for parport_serial\n",
  505. dev->subsystem_device);
  506. return -ENODEV;
  507. }
  508. return 0;
  509. }
  510. static int pci_timedia_init(struct pci_dev *dev)
  511. {
  512. const unsigned short *ids;
  513. int i, j;
  514. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  515. ids = timedia_data[i].ids;
  516. for (j = 0; ids[j]; j++)
  517. if (dev->subsystem_device == ids[j])
  518. return timedia_data[i].num;
  519. }
  520. return 0;
  521. }
  522. /*
  523. * Timedia/SUNIX uses a mixture of BARs and offsets
  524. * Ugh, this is ugly as all hell --- TYT
  525. */
  526. static int
  527. pci_timedia_setup(struct serial_private *priv,
  528. const struct pciserial_board *board,
  529. struct uart_port *port, int idx)
  530. {
  531. unsigned int bar = 0, offset = board->first_offset;
  532. switch (idx) {
  533. case 0:
  534. bar = 0;
  535. break;
  536. case 1:
  537. offset = board->uart_offset;
  538. bar = 0;
  539. break;
  540. case 2:
  541. bar = 1;
  542. break;
  543. case 3:
  544. offset = board->uart_offset;
  545. /* FALLTHROUGH */
  546. case 4: /* BAR 2 */
  547. case 5: /* BAR 3 */
  548. case 6: /* BAR 4 */
  549. case 7: /* BAR 5 */
  550. bar = idx - 2;
  551. }
  552. return setup_port(priv, port, bar, offset, board->reg_shift);
  553. }
  554. /*
  555. * Some Titan cards are also a little weird
  556. */
  557. static int
  558. titan_400l_800l_setup(struct serial_private *priv,
  559. const struct pciserial_board *board,
  560. struct uart_port *port, int idx)
  561. {
  562. unsigned int bar, offset = board->first_offset;
  563. switch (idx) {
  564. case 0:
  565. bar = 1;
  566. break;
  567. case 1:
  568. bar = 2;
  569. break;
  570. default:
  571. bar = 4;
  572. offset = (idx - 2) * board->uart_offset;
  573. }
  574. return setup_port(priv, port, bar, offset, board->reg_shift);
  575. }
  576. static int pci_xircom_init(struct pci_dev *dev)
  577. {
  578. msleep(100);
  579. return 0;
  580. }
  581. static int pci_ni8420_init(struct pci_dev *dev)
  582. {
  583. void __iomem *p;
  584. unsigned long base, len;
  585. unsigned int bar = 0;
  586. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  587. moan_device("no memory in bar", dev);
  588. return 0;
  589. }
  590. base = pci_resource_start(dev, bar);
  591. len = pci_resource_len(dev, bar);
  592. p = ioremap_nocache(base, len);
  593. if (p == NULL)
  594. return -ENOMEM;
  595. /* Enable CPU Interrupt */
  596. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  597. p + NI8420_INT_ENABLE_REG);
  598. iounmap(p);
  599. return 0;
  600. }
  601. #define MITE_IOWBSR1_WSIZE 0xa
  602. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  603. #define MITE_IOWBSR1_WENAB (1 << 7)
  604. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  605. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  606. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  607. static int pci_ni8430_init(struct pci_dev *dev)
  608. {
  609. void __iomem *p;
  610. unsigned long base, len;
  611. u32 device_window;
  612. unsigned int bar = 0;
  613. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  614. moan_device("no memory in bar", dev);
  615. return 0;
  616. }
  617. base = pci_resource_start(dev, bar);
  618. len = pci_resource_len(dev, bar);
  619. p = ioremap_nocache(base, len);
  620. if (p == NULL)
  621. return -ENOMEM;
  622. /* Set device window address and size in BAR0 */
  623. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  624. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  625. writel(device_window, p + MITE_IOWBSR1);
  626. /* Set window access to go to RAMSEL IO address space */
  627. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  628. p + MITE_IOWCR1);
  629. /* Enable IO Bus Interrupt 0 */
  630. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  631. /* Enable CPU Interrupt */
  632. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  633. iounmap(p);
  634. return 0;
  635. }
  636. /* UART Port Control Register */
  637. #define NI8430_PORTCON 0x0f
  638. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  639. static int
  640. pci_ni8430_setup(struct serial_private *priv,
  641. const struct pciserial_board *board,
  642. struct uart_port *port, int idx)
  643. {
  644. void __iomem *p;
  645. unsigned long base, len;
  646. unsigned int bar, offset = board->first_offset;
  647. if (idx >= board->num_ports)
  648. return 1;
  649. bar = FL_GET_BASE(board->flags);
  650. offset += idx * board->uart_offset;
  651. base = pci_resource_start(priv->dev, bar);
  652. len = pci_resource_len(priv->dev, bar);
  653. p = ioremap_nocache(base, len);
  654. /* enable the transceiver */
  655. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  656. p + offset + NI8430_PORTCON);
  657. iounmap(p);
  658. return setup_port(priv, port, bar, offset, board->reg_shift);
  659. }
  660. static int pci_netmos_9900_setup(struct serial_private *priv,
  661. const struct pciserial_board *board,
  662. struct uart_port *port, int idx)
  663. {
  664. unsigned int bar;
  665. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  666. /* netmos apparently orders BARs by datasheet layout, so serial
  667. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  668. */
  669. bar = 3 * idx;
  670. return setup_port(priv, port, bar, 0, board->reg_shift);
  671. } else {
  672. return pci_default_setup(priv, board, port, idx);
  673. }
  674. }
  675. /* the 99xx series comes with a range of device IDs and a variety
  676. * of capabilities:
  677. *
  678. * 9900 has varying capabilities and can cascade to sub-controllers
  679. * (cascading should be purely internal)
  680. * 9904 is hardwired with 4 serial ports
  681. * 9912 and 9922 are hardwired with 2 serial ports
  682. */
  683. static int pci_netmos_9900_numports(struct pci_dev *dev)
  684. {
  685. unsigned int c = dev->class;
  686. unsigned int pi;
  687. unsigned short sub_serports;
  688. pi = (c & 0xff);
  689. if (pi == 2) {
  690. return 1;
  691. } else if ((pi == 0) &&
  692. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  693. /* two possibilities: 0x30ps encodes number of parallel and
  694. * serial ports, or 0x1000 indicates *something*. This is not
  695. * immediately obvious, since the 2s1p+4s configuration seems
  696. * to offer all functionality on functions 0..2, while still
  697. * advertising the same function 3 as the 4s+2s1p config.
  698. */
  699. sub_serports = dev->subsystem_device & 0xf;
  700. if (sub_serports > 0) {
  701. return sub_serports;
  702. } else {
  703. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  704. return 0;
  705. }
  706. }
  707. moan_device("unknown NetMos/Mostech program interface", dev);
  708. return 0;
  709. }
  710. static int pci_netmos_init(struct pci_dev *dev)
  711. {
  712. /* subdevice 0x00PS means <P> parallel, <S> serial */
  713. unsigned int num_serial = dev->subsystem_device & 0xf;
  714. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  715. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  716. return 0;
  717. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  718. dev->subsystem_device == 0x0299)
  719. return 0;
  720. switch (dev->device) { /* FALLTHROUGH on all */
  721. case PCI_DEVICE_ID_NETMOS_9904:
  722. case PCI_DEVICE_ID_NETMOS_9912:
  723. case PCI_DEVICE_ID_NETMOS_9922:
  724. case PCI_DEVICE_ID_NETMOS_9900:
  725. num_serial = pci_netmos_9900_numports(dev);
  726. break;
  727. default:
  728. if (num_serial == 0 ) {
  729. moan_device("unknown NetMos/Mostech device", dev);
  730. }
  731. }
  732. if (num_serial == 0)
  733. return -ENODEV;
  734. return num_serial;
  735. }
  736. /*
  737. * These chips are available with optionally one parallel port and up to
  738. * two serial ports. Unfortunately they all have the same product id.
  739. *
  740. * Basic configuration is done over a region of 32 I/O ports. The base
  741. * ioport is called INTA or INTC, depending on docs/other drivers.
  742. *
  743. * The region of the 32 I/O ports is configured in POSIO0R...
  744. */
  745. /* registers */
  746. #define ITE_887x_MISCR 0x9c
  747. #define ITE_887x_INTCBAR 0x78
  748. #define ITE_887x_UARTBAR 0x7c
  749. #define ITE_887x_PS0BAR 0x10
  750. #define ITE_887x_POSIO0 0x60
  751. /* I/O space size */
  752. #define ITE_887x_IOSIZE 32
  753. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  754. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  755. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  756. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  757. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  758. #define ITE_887x_POSIO_SPEED (3 << 29)
  759. /* enable IO_Space bit */
  760. #define ITE_887x_POSIO_ENABLE (1 << 31)
  761. static int pci_ite887x_init(struct pci_dev *dev)
  762. {
  763. /* inta_addr are the configuration addresses of the ITE */
  764. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  765. 0x200, 0x280, 0 };
  766. int ret, i, type;
  767. struct resource *iobase = NULL;
  768. u32 miscr, uartbar, ioport;
  769. /* search for the base-ioport */
  770. i = 0;
  771. while (inta_addr[i] && iobase == NULL) {
  772. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  773. "ite887x");
  774. if (iobase != NULL) {
  775. /* write POSIO0R - speed | size | ioport */
  776. pci_write_config_dword(dev, ITE_887x_POSIO0,
  777. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  778. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  779. /* write INTCBAR - ioport */
  780. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  781. inta_addr[i]);
  782. ret = inb(inta_addr[i]);
  783. if (ret != 0xff) {
  784. /* ioport connected */
  785. break;
  786. }
  787. release_region(iobase->start, ITE_887x_IOSIZE);
  788. iobase = NULL;
  789. }
  790. i++;
  791. }
  792. if (!inta_addr[i]) {
  793. printk(KERN_ERR "ite887x: could not find iobase\n");
  794. return -ENODEV;
  795. }
  796. /* start of undocumented type checking (see parport_pc.c) */
  797. type = inb(iobase->start + 0x18) & 0x0f;
  798. switch (type) {
  799. case 0x2: /* ITE8871 (1P) */
  800. case 0xa: /* ITE8875 (1P) */
  801. ret = 0;
  802. break;
  803. case 0xe: /* ITE8872 (2S1P) */
  804. ret = 2;
  805. break;
  806. case 0x6: /* ITE8873 (1S) */
  807. ret = 1;
  808. break;
  809. case 0x8: /* ITE8874 (2S) */
  810. ret = 2;
  811. break;
  812. default:
  813. moan_device("Unknown ITE887x", dev);
  814. ret = -ENODEV;
  815. }
  816. /* configure all serial ports */
  817. for (i = 0; i < ret; i++) {
  818. /* read the I/O port from the device */
  819. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  820. &ioport);
  821. ioport &= 0x0000FF00; /* the actual base address */
  822. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  823. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  824. ITE_887x_POSIO_IOSIZE_8 | ioport);
  825. /* write the ioport to the UARTBAR */
  826. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  827. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  828. uartbar |= (ioport << (16 * i)); /* set the ioport */
  829. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  830. /* get current config */
  831. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  832. /* disable interrupts (UARTx_Routing[3:0]) */
  833. miscr &= ~(0xf << (12 - 4 * i));
  834. /* activate the UART (UARTx_En) */
  835. miscr |= 1 << (23 - i);
  836. /* write new config with activated UART */
  837. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  838. }
  839. if (ret <= 0) {
  840. /* the device has no UARTs if we get here */
  841. release_region(iobase->start, ITE_887x_IOSIZE);
  842. }
  843. return ret;
  844. }
  845. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  846. {
  847. u32 ioport;
  848. /* the ioport is bit 0-15 in POSIO0R */
  849. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  850. ioport &= 0xffff;
  851. release_region(ioport, ITE_887x_IOSIZE);
  852. }
  853. /*
  854. * Oxford Semiconductor Inc.
  855. * Check that device is part of the Tornado range of devices, then determine
  856. * the number of ports available on the device.
  857. */
  858. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  859. {
  860. u8 __iomem *p;
  861. unsigned long deviceID;
  862. unsigned int number_uarts = 0;
  863. /* OxSemi Tornado devices are all 0xCxxx */
  864. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  865. (dev->device & 0xF000) != 0xC000)
  866. return 0;
  867. p = pci_iomap(dev, 0, 5);
  868. if (p == NULL)
  869. return -ENOMEM;
  870. deviceID = ioread32(p);
  871. /* Tornado device */
  872. if (deviceID == 0x07000200) {
  873. number_uarts = ioread8(p + 4);
  874. printk(KERN_DEBUG
  875. "%d ports detected on Oxford PCI Express device\n",
  876. number_uarts);
  877. }
  878. pci_iounmap(dev, p);
  879. return number_uarts;
  880. }
  881. static int
  882. pci_default_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_port *port, int idx)
  885. {
  886. unsigned int bar, offset = board->first_offset, maxnr;
  887. bar = FL_GET_BASE(board->flags);
  888. if (board->flags & FL_BASE_BARS)
  889. bar += idx;
  890. else
  891. offset += idx * board->uart_offset;
  892. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  893. (board->reg_shift + 3);
  894. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  895. return 1;
  896. return setup_port(priv, port, bar, offset, board->reg_shift);
  897. }
  898. static int
  899. ce4100_serial_setup(struct serial_private *priv,
  900. const struct pciserial_board *board,
  901. struct uart_port *port, int idx)
  902. {
  903. int ret;
  904. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  905. port->iotype = UPIO_MEM32;
  906. port->type = PORT_XSCALE;
  907. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  908. port->regshift = 2;
  909. return ret;
  910. }
  911. static int
  912. pci_omegapci_setup(struct serial_private *priv,
  913. const struct pciserial_board *board,
  914. struct uart_port *port, int idx)
  915. {
  916. return setup_port(priv, port, 2, idx * 8, 0);
  917. }
  918. static int skip_tx_en_setup(struct serial_private *priv,
  919. const struct pciserial_board *board,
  920. struct uart_port *port, int idx)
  921. {
  922. port->flags |= UPF_NO_TXEN_TEST;
  923. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  924. "[%04x:%04x] subsystem [%04x:%04x]\n",
  925. priv->dev->vendor,
  926. priv->dev->device,
  927. priv->dev->subsystem_vendor,
  928. priv->dev->subsystem_device);
  929. return pci_default_setup(priv, board, port, idx);
  930. }
  931. static int pci_eg20t_init(struct pci_dev *dev)
  932. {
  933. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  934. return -ENODEV;
  935. #else
  936. return 0;
  937. #endif
  938. }
  939. /* This should be in linux/pci_ids.h */
  940. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  941. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  942. #define PCI_DEVICE_ID_OCTPRO 0x0001
  943. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  944. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  945. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  946. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  947. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  948. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  949. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  950. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  951. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  952. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  953. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  954. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  955. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  956. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  957. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  958. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  959. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  960. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  961. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  962. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  963. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  964. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  965. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  966. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  967. /*
  968. * Master list of serial port init/setup/exit quirks.
  969. * This does not describe the general nature of the port.
  970. * (ie, baud base, number and location of ports, etc)
  971. *
  972. * This list is ordered alphabetically by vendor then device.
  973. * Specific entries must come before more generic entries.
  974. */
  975. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  976. /*
  977. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  978. */
  979. {
  980. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  981. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  982. .subvendor = PCI_ANY_ID,
  983. .subdevice = PCI_ANY_ID,
  984. .setup = addidata_apci7800_setup,
  985. },
  986. /*
  987. * AFAVLAB cards - these may be called via parport_serial
  988. * It is not clear whether this applies to all products.
  989. */
  990. {
  991. .vendor = PCI_VENDOR_ID_AFAVLAB,
  992. .device = PCI_ANY_ID,
  993. .subvendor = PCI_ANY_ID,
  994. .subdevice = PCI_ANY_ID,
  995. .setup = afavlab_setup,
  996. },
  997. /*
  998. * HP Diva
  999. */
  1000. {
  1001. .vendor = PCI_VENDOR_ID_HP,
  1002. .device = PCI_DEVICE_ID_HP_DIVA,
  1003. .subvendor = PCI_ANY_ID,
  1004. .subdevice = PCI_ANY_ID,
  1005. .init = pci_hp_diva_init,
  1006. .setup = pci_hp_diva_setup,
  1007. },
  1008. /*
  1009. * Intel
  1010. */
  1011. {
  1012. .vendor = PCI_VENDOR_ID_INTEL,
  1013. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1014. .subvendor = 0xe4bf,
  1015. .subdevice = PCI_ANY_ID,
  1016. .init = pci_inteli960ni_init,
  1017. .setup = pci_default_setup,
  1018. },
  1019. {
  1020. .vendor = PCI_VENDOR_ID_INTEL,
  1021. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1022. .subvendor = PCI_ANY_ID,
  1023. .subdevice = PCI_ANY_ID,
  1024. .setup = skip_tx_en_setup,
  1025. },
  1026. {
  1027. .vendor = PCI_VENDOR_ID_INTEL,
  1028. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1029. .subvendor = PCI_ANY_ID,
  1030. .subdevice = PCI_ANY_ID,
  1031. .setup = skip_tx_en_setup,
  1032. },
  1033. {
  1034. .vendor = PCI_VENDOR_ID_INTEL,
  1035. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1036. .subvendor = PCI_ANY_ID,
  1037. .subdevice = PCI_ANY_ID,
  1038. .setup = skip_tx_en_setup,
  1039. },
  1040. {
  1041. .vendor = PCI_VENDOR_ID_INTEL,
  1042. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1043. .subvendor = PCI_ANY_ID,
  1044. .subdevice = PCI_ANY_ID,
  1045. .setup = ce4100_serial_setup,
  1046. },
  1047. /*
  1048. * ITE
  1049. */
  1050. {
  1051. .vendor = PCI_VENDOR_ID_ITE,
  1052. .device = PCI_DEVICE_ID_ITE_8872,
  1053. .subvendor = PCI_ANY_ID,
  1054. .subdevice = PCI_ANY_ID,
  1055. .init = pci_ite887x_init,
  1056. .setup = pci_default_setup,
  1057. .exit = __devexit_p(pci_ite887x_exit),
  1058. },
  1059. /*
  1060. * National Instruments
  1061. */
  1062. {
  1063. .vendor = PCI_VENDOR_ID_NI,
  1064. .device = PCI_DEVICE_ID_NI_PCI23216,
  1065. .subvendor = PCI_ANY_ID,
  1066. .subdevice = PCI_ANY_ID,
  1067. .init = pci_ni8420_init,
  1068. .setup = pci_default_setup,
  1069. .exit = __devexit_p(pci_ni8420_exit),
  1070. },
  1071. {
  1072. .vendor = PCI_VENDOR_ID_NI,
  1073. .device = PCI_DEVICE_ID_NI_PCI2328,
  1074. .subvendor = PCI_ANY_ID,
  1075. .subdevice = PCI_ANY_ID,
  1076. .init = pci_ni8420_init,
  1077. .setup = pci_default_setup,
  1078. .exit = __devexit_p(pci_ni8420_exit),
  1079. },
  1080. {
  1081. .vendor = PCI_VENDOR_ID_NI,
  1082. .device = PCI_DEVICE_ID_NI_PCI2324,
  1083. .subvendor = PCI_ANY_ID,
  1084. .subdevice = PCI_ANY_ID,
  1085. .init = pci_ni8420_init,
  1086. .setup = pci_default_setup,
  1087. .exit = __devexit_p(pci_ni8420_exit),
  1088. },
  1089. {
  1090. .vendor = PCI_VENDOR_ID_NI,
  1091. .device = PCI_DEVICE_ID_NI_PCI2322,
  1092. .subvendor = PCI_ANY_ID,
  1093. .subdevice = PCI_ANY_ID,
  1094. .init = pci_ni8420_init,
  1095. .setup = pci_default_setup,
  1096. .exit = __devexit_p(pci_ni8420_exit),
  1097. },
  1098. {
  1099. .vendor = PCI_VENDOR_ID_NI,
  1100. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1101. .subvendor = PCI_ANY_ID,
  1102. .subdevice = PCI_ANY_ID,
  1103. .init = pci_ni8420_init,
  1104. .setup = pci_default_setup,
  1105. .exit = __devexit_p(pci_ni8420_exit),
  1106. },
  1107. {
  1108. .vendor = PCI_VENDOR_ID_NI,
  1109. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1110. .subvendor = PCI_ANY_ID,
  1111. .subdevice = PCI_ANY_ID,
  1112. .init = pci_ni8420_init,
  1113. .setup = pci_default_setup,
  1114. .exit = __devexit_p(pci_ni8420_exit),
  1115. },
  1116. {
  1117. .vendor = PCI_VENDOR_ID_NI,
  1118. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1119. .subvendor = PCI_ANY_ID,
  1120. .subdevice = PCI_ANY_ID,
  1121. .init = pci_ni8420_init,
  1122. .setup = pci_default_setup,
  1123. .exit = __devexit_p(pci_ni8420_exit),
  1124. },
  1125. {
  1126. .vendor = PCI_VENDOR_ID_NI,
  1127. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1128. .subvendor = PCI_ANY_ID,
  1129. .subdevice = PCI_ANY_ID,
  1130. .init = pci_ni8420_init,
  1131. .setup = pci_default_setup,
  1132. .exit = __devexit_p(pci_ni8420_exit),
  1133. },
  1134. {
  1135. .vendor = PCI_VENDOR_ID_NI,
  1136. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1137. .subvendor = PCI_ANY_ID,
  1138. .subdevice = PCI_ANY_ID,
  1139. .init = pci_ni8420_init,
  1140. .setup = pci_default_setup,
  1141. .exit = __devexit_p(pci_ni8420_exit),
  1142. },
  1143. {
  1144. .vendor = PCI_VENDOR_ID_NI,
  1145. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1146. .subvendor = PCI_ANY_ID,
  1147. .subdevice = PCI_ANY_ID,
  1148. .init = pci_ni8420_init,
  1149. .setup = pci_default_setup,
  1150. .exit = __devexit_p(pci_ni8420_exit),
  1151. },
  1152. {
  1153. .vendor = PCI_VENDOR_ID_NI,
  1154. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1155. .subvendor = PCI_ANY_ID,
  1156. .subdevice = PCI_ANY_ID,
  1157. .init = pci_ni8420_init,
  1158. .setup = pci_default_setup,
  1159. .exit = __devexit_p(pci_ni8420_exit),
  1160. },
  1161. {
  1162. .vendor = PCI_VENDOR_ID_NI,
  1163. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1164. .subvendor = PCI_ANY_ID,
  1165. .subdevice = PCI_ANY_ID,
  1166. .init = pci_ni8420_init,
  1167. .setup = pci_default_setup,
  1168. .exit = __devexit_p(pci_ni8420_exit),
  1169. },
  1170. {
  1171. .vendor = PCI_VENDOR_ID_NI,
  1172. .device = PCI_ANY_ID,
  1173. .subvendor = PCI_ANY_ID,
  1174. .subdevice = PCI_ANY_ID,
  1175. .init = pci_ni8430_init,
  1176. .setup = pci_ni8430_setup,
  1177. .exit = __devexit_p(pci_ni8430_exit),
  1178. },
  1179. /*
  1180. * Panacom
  1181. */
  1182. {
  1183. .vendor = PCI_VENDOR_ID_PANACOM,
  1184. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1185. .subvendor = PCI_ANY_ID,
  1186. .subdevice = PCI_ANY_ID,
  1187. .init = pci_plx9050_init,
  1188. .setup = pci_default_setup,
  1189. .exit = __devexit_p(pci_plx9050_exit),
  1190. },
  1191. {
  1192. .vendor = PCI_VENDOR_ID_PANACOM,
  1193. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1194. .subvendor = PCI_ANY_ID,
  1195. .subdevice = PCI_ANY_ID,
  1196. .init = pci_plx9050_init,
  1197. .setup = pci_default_setup,
  1198. .exit = __devexit_p(pci_plx9050_exit),
  1199. },
  1200. /*
  1201. * PLX
  1202. */
  1203. {
  1204. .vendor = PCI_VENDOR_ID_PLX,
  1205. .device = PCI_DEVICE_ID_PLX_9030,
  1206. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1207. .subdevice = PCI_ANY_ID,
  1208. .setup = pci_default_setup,
  1209. },
  1210. {
  1211. .vendor = PCI_VENDOR_ID_PLX,
  1212. .device = PCI_DEVICE_ID_PLX_9050,
  1213. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1214. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1215. .init = pci_plx9050_init,
  1216. .setup = pci_default_setup,
  1217. .exit = __devexit_p(pci_plx9050_exit),
  1218. },
  1219. {
  1220. .vendor = PCI_VENDOR_ID_PLX,
  1221. .device = PCI_DEVICE_ID_PLX_9050,
  1222. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1223. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1224. .init = pci_plx9050_init,
  1225. .setup = pci_default_setup,
  1226. .exit = __devexit_p(pci_plx9050_exit),
  1227. },
  1228. {
  1229. .vendor = PCI_VENDOR_ID_PLX,
  1230. .device = PCI_DEVICE_ID_PLX_9050,
  1231. .subvendor = PCI_VENDOR_ID_PLX,
  1232. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1233. .init = pci_plx9050_init,
  1234. .setup = pci_default_setup,
  1235. .exit = __devexit_p(pci_plx9050_exit),
  1236. },
  1237. {
  1238. .vendor = PCI_VENDOR_ID_PLX,
  1239. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1240. .subvendor = PCI_VENDOR_ID_PLX,
  1241. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1242. .init = pci_plx9050_init,
  1243. .setup = pci_default_setup,
  1244. .exit = __devexit_p(pci_plx9050_exit),
  1245. },
  1246. /*
  1247. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1248. */
  1249. {
  1250. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1251. .device = PCI_DEVICE_ID_OCTPRO,
  1252. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1253. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1254. .init = sbs_init,
  1255. .setup = sbs_setup,
  1256. .exit = __devexit_p(sbs_exit),
  1257. },
  1258. /*
  1259. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1260. */
  1261. {
  1262. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1263. .device = PCI_DEVICE_ID_OCTPRO,
  1264. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1265. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1266. .init = sbs_init,
  1267. .setup = sbs_setup,
  1268. .exit = __devexit_p(sbs_exit),
  1269. },
  1270. /*
  1271. * SBS Technologies, Inc., P-Octal 232
  1272. */
  1273. {
  1274. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1275. .device = PCI_DEVICE_ID_OCTPRO,
  1276. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1277. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1278. .init = sbs_init,
  1279. .setup = sbs_setup,
  1280. .exit = __devexit_p(sbs_exit),
  1281. },
  1282. /*
  1283. * SBS Technologies, Inc., P-Octal 422
  1284. */
  1285. {
  1286. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1287. .device = PCI_DEVICE_ID_OCTPRO,
  1288. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1289. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1290. .init = sbs_init,
  1291. .setup = sbs_setup,
  1292. .exit = __devexit_p(sbs_exit),
  1293. },
  1294. /*
  1295. * SIIG cards - these may be called via parport_serial
  1296. */
  1297. {
  1298. .vendor = PCI_VENDOR_ID_SIIG,
  1299. .device = PCI_ANY_ID,
  1300. .subvendor = PCI_ANY_ID,
  1301. .subdevice = PCI_ANY_ID,
  1302. .init = pci_siig_init,
  1303. .setup = pci_siig_setup,
  1304. },
  1305. /*
  1306. * Titan cards
  1307. */
  1308. {
  1309. .vendor = PCI_VENDOR_ID_TITAN,
  1310. .device = PCI_DEVICE_ID_TITAN_400L,
  1311. .subvendor = PCI_ANY_ID,
  1312. .subdevice = PCI_ANY_ID,
  1313. .setup = titan_400l_800l_setup,
  1314. },
  1315. {
  1316. .vendor = PCI_VENDOR_ID_TITAN,
  1317. .device = PCI_DEVICE_ID_TITAN_800L,
  1318. .subvendor = PCI_ANY_ID,
  1319. .subdevice = PCI_ANY_ID,
  1320. .setup = titan_400l_800l_setup,
  1321. },
  1322. /*
  1323. * Timedia cards
  1324. */
  1325. {
  1326. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1327. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1328. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1329. .subdevice = PCI_ANY_ID,
  1330. .probe = pci_timedia_probe,
  1331. .init = pci_timedia_init,
  1332. .setup = pci_timedia_setup,
  1333. },
  1334. {
  1335. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1336. .device = PCI_ANY_ID,
  1337. .subvendor = PCI_ANY_ID,
  1338. .subdevice = PCI_ANY_ID,
  1339. .setup = pci_timedia_setup,
  1340. },
  1341. /*
  1342. * Xircom cards
  1343. */
  1344. {
  1345. .vendor = PCI_VENDOR_ID_XIRCOM,
  1346. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1347. .subvendor = PCI_ANY_ID,
  1348. .subdevice = PCI_ANY_ID,
  1349. .init = pci_xircom_init,
  1350. .setup = pci_default_setup,
  1351. },
  1352. /*
  1353. * Netmos cards - these may be called via parport_serial
  1354. */
  1355. {
  1356. .vendor = PCI_VENDOR_ID_NETMOS,
  1357. .device = PCI_ANY_ID,
  1358. .subvendor = PCI_ANY_ID,
  1359. .subdevice = PCI_ANY_ID,
  1360. .init = pci_netmos_init,
  1361. .setup = pci_netmos_9900_setup,
  1362. },
  1363. /*
  1364. * For Oxford Semiconductor Tornado based devices
  1365. */
  1366. {
  1367. .vendor = PCI_VENDOR_ID_OXSEMI,
  1368. .device = PCI_ANY_ID,
  1369. .subvendor = PCI_ANY_ID,
  1370. .subdevice = PCI_ANY_ID,
  1371. .init = pci_oxsemi_tornado_init,
  1372. .setup = pci_default_setup,
  1373. },
  1374. {
  1375. .vendor = PCI_VENDOR_ID_MAINPINE,
  1376. .device = PCI_ANY_ID,
  1377. .subvendor = PCI_ANY_ID,
  1378. .subdevice = PCI_ANY_ID,
  1379. .init = pci_oxsemi_tornado_init,
  1380. .setup = pci_default_setup,
  1381. },
  1382. {
  1383. .vendor = PCI_VENDOR_ID_DIGI,
  1384. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1385. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1386. .subdevice = PCI_ANY_ID,
  1387. .init = pci_oxsemi_tornado_init,
  1388. .setup = pci_default_setup,
  1389. },
  1390. {
  1391. .vendor = PCI_VENDOR_ID_INTEL,
  1392. .device = 0x8811,
  1393. .init = pci_eg20t_init,
  1394. },
  1395. {
  1396. .vendor = PCI_VENDOR_ID_INTEL,
  1397. .device = 0x8812,
  1398. .init = pci_eg20t_init,
  1399. },
  1400. {
  1401. .vendor = PCI_VENDOR_ID_INTEL,
  1402. .device = 0x8813,
  1403. .init = pci_eg20t_init,
  1404. },
  1405. {
  1406. .vendor = PCI_VENDOR_ID_INTEL,
  1407. .device = 0x8814,
  1408. .init = pci_eg20t_init,
  1409. },
  1410. {
  1411. .vendor = 0x10DB,
  1412. .device = 0x8027,
  1413. .init = pci_eg20t_init,
  1414. },
  1415. {
  1416. .vendor = 0x10DB,
  1417. .device = 0x8028,
  1418. .init = pci_eg20t_init,
  1419. },
  1420. {
  1421. .vendor = 0x10DB,
  1422. .device = 0x8029,
  1423. .init = pci_eg20t_init,
  1424. },
  1425. {
  1426. .vendor = 0x10DB,
  1427. .device = 0x800C,
  1428. .init = pci_eg20t_init,
  1429. },
  1430. {
  1431. .vendor = 0x10DB,
  1432. .device = 0x800D,
  1433. .init = pci_eg20t_init,
  1434. },
  1435. /*
  1436. * Cronyx Omega PCI (PLX-chip based)
  1437. */
  1438. {
  1439. .vendor = PCI_VENDOR_ID_PLX,
  1440. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1441. .subvendor = PCI_ANY_ID,
  1442. .subdevice = PCI_ANY_ID,
  1443. .setup = pci_omegapci_setup,
  1444. },
  1445. /*
  1446. * Default "match everything" terminator entry
  1447. */
  1448. {
  1449. .vendor = PCI_ANY_ID,
  1450. .device = PCI_ANY_ID,
  1451. .subvendor = PCI_ANY_ID,
  1452. .subdevice = PCI_ANY_ID,
  1453. .setup = pci_default_setup,
  1454. }
  1455. };
  1456. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1457. {
  1458. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1459. }
  1460. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1461. {
  1462. struct pci_serial_quirk *quirk;
  1463. for (quirk = pci_serial_quirks; ; quirk++)
  1464. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1465. quirk_id_matches(quirk->device, dev->device) &&
  1466. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1467. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1468. break;
  1469. return quirk;
  1470. }
  1471. static inline int get_pci_irq(struct pci_dev *dev,
  1472. const struct pciserial_board *board)
  1473. {
  1474. if (board->flags & FL_NOIRQ)
  1475. return 0;
  1476. else
  1477. return dev->irq;
  1478. }
  1479. /*
  1480. * This is the configuration table for all of the PCI serial boards
  1481. * which we support. It is directly indexed by the pci_board_num_t enum
  1482. * value, which is encoded in the pci_device_id PCI probe table's
  1483. * driver_data member.
  1484. *
  1485. * The makeup of these names are:
  1486. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1487. *
  1488. * bn = PCI BAR number
  1489. * bt = Index using PCI BARs
  1490. * n = number of serial ports
  1491. * baud = baud rate
  1492. * offsetinhex = offset for each sequential port (in hex)
  1493. *
  1494. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1495. *
  1496. * Please note: in theory if n = 1, _bt infix should make no difference.
  1497. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1498. */
  1499. enum pci_board_num_t {
  1500. pbn_default = 0,
  1501. pbn_b0_1_115200,
  1502. pbn_b0_2_115200,
  1503. pbn_b0_4_115200,
  1504. pbn_b0_5_115200,
  1505. pbn_b0_8_115200,
  1506. pbn_b0_1_921600,
  1507. pbn_b0_2_921600,
  1508. pbn_b0_4_921600,
  1509. pbn_b0_2_1130000,
  1510. pbn_b0_4_1152000,
  1511. pbn_b0_2_1843200,
  1512. pbn_b0_4_1843200,
  1513. pbn_b0_2_1843200_200,
  1514. pbn_b0_4_1843200_200,
  1515. pbn_b0_8_1843200_200,
  1516. pbn_b0_1_4000000,
  1517. pbn_b0_bt_1_115200,
  1518. pbn_b0_bt_2_115200,
  1519. pbn_b0_bt_4_115200,
  1520. pbn_b0_bt_8_115200,
  1521. pbn_b0_bt_1_460800,
  1522. pbn_b0_bt_2_460800,
  1523. pbn_b0_bt_4_460800,
  1524. pbn_b0_bt_1_921600,
  1525. pbn_b0_bt_2_921600,
  1526. pbn_b0_bt_4_921600,
  1527. pbn_b0_bt_8_921600,
  1528. pbn_b1_1_115200,
  1529. pbn_b1_2_115200,
  1530. pbn_b1_4_115200,
  1531. pbn_b1_8_115200,
  1532. pbn_b1_16_115200,
  1533. pbn_b1_1_921600,
  1534. pbn_b1_2_921600,
  1535. pbn_b1_4_921600,
  1536. pbn_b1_8_921600,
  1537. pbn_b1_2_1250000,
  1538. pbn_b1_bt_1_115200,
  1539. pbn_b1_bt_2_115200,
  1540. pbn_b1_bt_4_115200,
  1541. pbn_b1_bt_2_921600,
  1542. pbn_b1_1_1382400,
  1543. pbn_b1_2_1382400,
  1544. pbn_b1_4_1382400,
  1545. pbn_b1_8_1382400,
  1546. pbn_b2_1_115200,
  1547. pbn_b2_2_115200,
  1548. pbn_b2_4_115200,
  1549. pbn_b2_8_115200,
  1550. pbn_b2_1_460800,
  1551. pbn_b2_4_460800,
  1552. pbn_b2_8_460800,
  1553. pbn_b2_16_460800,
  1554. pbn_b2_1_921600,
  1555. pbn_b2_4_921600,
  1556. pbn_b2_8_921600,
  1557. pbn_b2_8_1152000,
  1558. pbn_b2_bt_1_115200,
  1559. pbn_b2_bt_2_115200,
  1560. pbn_b2_bt_4_115200,
  1561. pbn_b2_bt_2_921600,
  1562. pbn_b2_bt_4_921600,
  1563. pbn_b3_2_115200,
  1564. pbn_b3_4_115200,
  1565. pbn_b3_8_115200,
  1566. pbn_b4_bt_2_921600,
  1567. pbn_b4_bt_4_921600,
  1568. pbn_b4_bt_8_921600,
  1569. /*
  1570. * Board-specific versions.
  1571. */
  1572. pbn_panacom,
  1573. pbn_panacom2,
  1574. pbn_panacom4,
  1575. pbn_exsys_4055,
  1576. pbn_plx_romulus,
  1577. pbn_oxsemi,
  1578. pbn_oxsemi_1_4000000,
  1579. pbn_oxsemi_2_4000000,
  1580. pbn_oxsemi_4_4000000,
  1581. pbn_oxsemi_8_4000000,
  1582. pbn_intel_i960,
  1583. pbn_sgi_ioc3,
  1584. pbn_computone_4,
  1585. pbn_computone_6,
  1586. pbn_computone_8,
  1587. pbn_sbsxrsio,
  1588. pbn_exar_XR17C152,
  1589. pbn_exar_XR17C154,
  1590. pbn_exar_XR17C158,
  1591. pbn_exar_ibm_saturn,
  1592. pbn_pasemi_1682M,
  1593. pbn_ni8430_2,
  1594. pbn_ni8430_4,
  1595. pbn_ni8430_8,
  1596. pbn_ni8430_16,
  1597. pbn_ADDIDATA_PCIe_1_3906250,
  1598. pbn_ADDIDATA_PCIe_2_3906250,
  1599. pbn_ADDIDATA_PCIe_4_3906250,
  1600. pbn_ADDIDATA_PCIe_8_3906250,
  1601. pbn_ce4100_1_115200,
  1602. pbn_omegapci,
  1603. pbn_NETMOS9900_2s_115200,
  1604. };
  1605. /*
  1606. * uart_offset - the space between channels
  1607. * reg_shift - describes how the UART registers are mapped
  1608. * to PCI memory by the card.
  1609. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1610. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1611. * in include/linux/serial_reg.h,
  1612. * see first lines of serial_in() and serial_out() in 8250.c
  1613. */
  1614. static struct pciserial_board pci_boards[] __devinitdata = {
  1615. [pbn_default] = {
  1616. .flags = FL_BASE0,
  1617. .num_ports = 1,
  1618. .base_baud = 115200,
  1619. .uart_offset = 8,
  1620. },
  1621. [pbn_b0_1_115200] = {
  1622. .flags = FL_BASE0,
  1623. .num_ports = 1,
  1624. .base_baud = 115200,
  1625. .uart_offset = 8,
  1626. },
  1627. [pbn_b0_2_115200] = {
  1628. .flags = FL_BASE0,
  1629. .num_ports = 2,
  1630. .base_baud = 115200,
  1631. .uart_offset = 8,
  1632. },
  1633. [pbn_b0_4_115200] = {
  1634. .flags = FL_BASE0,
  1635. .num_ports = 4,
  1636. .base_baud = 115200,
  1637. .uart_offset = 8,
  1638. },
  1639. [pbn_b0_5_115200] = {
  1640. .flags = FL_BASE0,
  1641. .num_ports = 5,
  1642. .base_baud = 115200,
  1643. .uart_offset = 8,
  1644. },
  1645. [pbn_b0_8_115200] = {
  1646. .flags = FL_BASE0,
  1647. .num_ports = 8,
  1648. .base_baud = 115200,
  1649. .uart_offset = 8,
  1650. },
  1651. [pbn_b0_1_921600] = {
  1652. .flags = FL_BASE0,
  1653. .num_ports = 1,
  1654. .base_baud = 921600,
  1655. .uart_offset = 8,
  1656. },
  1657. [pbn_b0_2_921600] = {
  1658. .flags = FL_BASE0,
  1659. .num_ports = 2,
  1660. .base_baud = 921600,
  1661. .uart_offset = 8,
  1662. },
  1663. [pbn_b0_4_921600] = {
  1664. .flags = FL_BASE0,
  1665. .num_ports = 4,
  1666. .base_baud = 921600,
  1667. .uart_offset = 8,
  1668. },
  1669. [pbn_b0_2_1130000] = {
  1670. .flags = FL_BASE0,
  1671. .num_ports = 2,
  1672. .base_baud = 1130000,
  1673. .uart_offset = 8,
  1674. },
  1675. [pbn_b0_4_1152000] = {
  1676. .flags = FL_BASE0,
  1677. .num_ports = 4,
  1678. .base_baud = 1152000,
  1679. .uart_offset = 8,
  1680. },
  1681. [pbn_b0_2_1843200] = {
  1682. .flags = FL_BASE0,
  1683. .num_ports = 2,
  1684. .base_baud = 1843200,
  1685. .uart_offset = 8,
  1686. },
  1687. [pbn_b0_4_1843200] = {
  1688. .flags = FL_BASE0,
  1689. .num_ports = 4,
  1690. .base_baud = 1843200,
  1691. .uart_offset = 8,
  1692. },
  1693. [pbn_b0_2_1843200_200] = {
  1694. .flags = FL_BASE0,
  1695. .num_ports = 2,
  1696. .base_baud = 1843200,
  1697. .uart_offset = 0x200,
  1698. },
  1699. [pbn_b0_4_1843200_200] = {
  1700. .flags = FL_BASE0,
  1701. .num_ports = 4,
  1702. .base_baud = 1843200,
  1703. .uart_offset = 0x200,
  1704. },
  1705. [pbn_b0_8_1843200_200] = {
  1706. .flags = FL_BASE0,
  1707. .num_ports = 8,
  1708. .base_baud = 1843200,
  1709. .uart_offset = 0x200,
  1710. },
  1711. [pbn_b0_1_4000000] = {
  1712. .flags = FL_BASE0,
  1713. .num_ports = 1,
  1714. .base_baud = 4000000,
  1715. .uart_offset = 8,
  1716. },
  1717. [pbn_b0_bt_1_115200] = {
  1718. .flags = FL_BASE0|FL_BASE_BARS,
  1719. .num_ports = 1,
  1720. .base_baud = 115200,
  1721. .uart_offset = 8,
  1722. },
  1723. [pbn_b0_bt_2_115200] = {
  1724. .flags = FL_BASE0|FL_BASE_BARS,
  1725. .num_ports = 2,
  1726. .base_baud = 115200,
  1727. .uart_offset = 8,
  1728. },
  1729. [pbn_b0_bt_4_115200] = {
  1730. .flags = FL_BASE0|FL_BASE_BARS,
  1731. .num_ports = 4,
  1732. .base_baud = 115200,
  1733. .uart_offset = 8,
  1734. },
  1735. [pbn_b0_bt_8_115200] = {
  1736. .flags = FL_BASE0|FL_BASE_BARS,
  1737. .num_ports = 8,
  1738. .base_baud = 115200,
  1739. .uart_offset = 8,
  1740. },
  1741. [pbn_b0_bt_1_460800] = {
  1742. .flags = FL_BASE0|FL_BASE_BARS,
  1743. .num_ports = 1,
  1744. .base_baud = 460800,
  1745. .uart_offset = 8,
  1746. },
  1747. [pbn_b0_bt_2_460800] = {
  1748. .flags = FL_BASE0|FL_BASE_BARS,
  1749. .num_ports = 2,
  1750. .base_baud = 460800,
  1751. .uart_offset = 8,
  1752. },
  1753. [pbn_b0_bt_4_460800] = {
  1754. .flags = FL_BASE0|FL_BASE_BARS,
  1755. .num_ports = 4,
  1756. .base_baud = 460800,
  1757. .uart_offset = 8,
  1758. },
  1759. [pbn_b0_bt_1_921600] = {
  1760. .flags = FL_BASE0|FL_BASE_BARS,
  1761. .num_ports = 1,
  1762. .base_baud = 921600,
  1763. .uart_offset = 8,
  1764. },
  1765. [pbn_b0_bt_2_921600] = {
  1766. .flags = FL_BASE0|FL_BASE_BARS,
  1767. .num_ports = 2,
  1768. .base_baud = 921600,
  1769. .uart_offset = 8,
  1770. },
  1771. [pbn_b0_bt_4_921600] = {
  1772. .flags = FL_BASE0|FL_BASE_BARS,
  1773. .num_ports = 4,
  1774. .base_baud = 921600,
  1775. .uart_offset = 8,
  1776. },
  1777. [pbn_b0_bt_8_921600] = {
  1778. .flags = FL_BASE0|FL_BASE_BARS,
  1779. .num_ports = 8,
  1780. .base_baud = 921600,
  1781. .uart_offset = 8,
  1782. },
  1783. [pbn_b1_1_115200] = {
  1784. .flags = FL_BASE1,
  1785. .num_ports = 1,
  1786. .base_baud = 115200,
  1787. .uart_offset = 8,
  1788. },
  1789. [pbn_b1_2_115200] = {
  1790. .flags = FL_BASE1,
  1791. .num_ports = 2,
  1792. .base_baud = 115200,
  1793. .uart_offset = 8,
  1794. },
  1795. [pbn_b1_4_115200] = {
  1796. .flags = FL_BASE1,
  1797. .num_ports = 4,
  1798. .base_baud = 115200,
  1799. .uart_offset = 8,
  1800. },
  1801. [pbn_b1_8_115200] = {
  1802. .flags = FL_BASE1,
  1803. .num_ports = 8,
  1804. .base_baud = 115200,
  1805. .uart_offset = 8,
  1806. },
  1807. [pbn_b1_16_115200] = {
  1808. .flags = FL_BASE1,
  1809. .num_ports = 16,
  1810. .base_baud = 115200,
  1811. .uart_offset = 8,
  1812. },
  1813. [pbn_b1_1_921600] = {
  1814. .flags = FL_BASE1,
  1815. .num_ports = 1,
  1816. .base_baud = 921600,
  1817. .uart_offset = 8,
  1818. },
  1819. [pbn_b1_2_921600] = {
  1820. .flags = FL_BASE1,
  1821. .num_ports = 2,
  1822. .base_baud = 921600,
  1823. .uart_offset = 8,
  1824. },
  1825. [pbn_b1_4_921600] = {
  1826. .flags = FL_BASE1,
  1827. .num_ports = 4,
  1828. .base_baud = 921600,
  1829. .uart_offset = 8,
  1830. },
  1831. [pbn_b1_8_921600] = {
  1832. .flags = FL_BASE1,
  1833. .num_ports = 8,
  1834. .base_baud = 921600,
  1835. .uart_offset = 8,
  1836. },
  1837. [pbn_b1_2_1250000] = {
  1838. .flags = FL_BASE1,
  1839. .num_ports = 2,
  1840. .base_baud = 1250000,
  1841. .uart_offset = 8,
  1842. },
  1843. [pbn_b1_bt_1_115200] = {
  1844. .flags = FL_BASE1|FL_BASE_BARS,
  1845. .num_ports = 1,
  1846. .base_baud = 115200,
  1847. .uart_offset = 8,
  1848. },
  1849. [pbn_b1_bt_2_115200] = {
  1850. .flags = FL_BASE1|FL_BASE_BARS,
  1851. .num_ports = 2,
  1852. .base_baud = 115200,
  1853. .uart_offset = 8,
  1854. },
  1855. [pbn_b1_bt_4_115200] = {
  1856. .flags = FL_BASE1|FL_BASE_BARS,
  1857. .num_ports = 4,
  1858. .base_baud = 115200,
  1859. .uart_offset = 8,
  1860. },
  1861. [pbn_b1_bt_2_921600] = {
  1862. .flags = FL_BASE1|FL_BASE_BARS,
  1863. .num_ports = 2,
  1864. .base_baud = 921600,
  1865. .uart_offset = 8,
  1866. },
  1867. [pbn_b1_1_1382400] = {
  1868. .flags = FL_BASE1,
  1869. .num_ports = 1,
  1870. .base_baud = 1382400,
  1871. .uart_offset = 8,
  1872. },
  1873. [pbn_b1_2_1382400] = {
  1874. .flags = FL_BASE1,
  1875. .num_ports = 2,
  1876. .base_baud = 1382400,
  1877. .uart_offset = 8,
  1878. },
  1879. [pbn_b1_4_1382400] = {
  1880. .flags = FL_BASE1,
  1881. .num_ports = 4,
  1882. .base_baud = 1382400,
  1883. .uart_offset = 8,
  1884. },
  1885. [pbn_b1_8_1382400] = {
  1886. .flags = FL_BASE1,
  1887. .num_ports = 8,
  1888. .base_baud = 1382400,
  1889. .uart_offset = 8,
  1890. },
  1891. [pbn_b2_1_115200] = {
  1892. .flags = FL_BASE2,
  1893. .num_ports = 1,
  1894. .base_baud = 115200,
  1895. .uart_offset = 8,
  1896. },
  1897. [pbn_b2_2_115200] = {
  1898. .flags = FL_BASE2,
  1899. .num_ports = 2,
  1900. .base_baud = 115200,
  1901. .uart_offset = 8,
  1902. },
  1903. [pbn_b2_4_115200] = {
  1904. .flags = FL_BASE2,
  1905. .num_ports = 4,
  1906. .base_baud = 115200,
  1907. .uart_offset = 8,
  1908. },
  1909. [pbn_b2_8_115200] = {
  1910. .flags = FL_BASE2,
  1911. .num_ports = 8,
  1912. .base_baud = 115200,
  1913. .uart_offset = 8,
  1914. },
  1915. [pbn_b2_1_460800] = {
  1916. .flags = FL_BASE2,
  1917. .num_ports = 1,
  1918. .base_baud = 460800,
  1919. .uart_offset = 8,
  1920. },
  1921. [pbn_b2_4_460800] = {
  1922. .flags = FL_BASE2,
  1923. .num_ports = 4,
  1924. .base_baud = 460800,
  1925. .uart_offset = 8,
  1926. },
  1927. [pbn_b2_8_460800] = {
  1928. .flags = FL_BASE2,
  1929. .num_ports = 8,
  1930. .base_baud = 460800,
  1931. .uart_offset = 8,
  1932. },
  1933. [pbn_b2_16_460800] = {
  1934. .flags = FL_BASE2,
  1935. .num_ports = 16,
  1936. .base_baud = 460800,
  1937. .uart_offset = 8,
  1938. },
  1939. [pbn_b2_1_921600] = {
  1940. .flags = FL_BASE2,
  1941. .num_ports = 1,
  1942. .base_baud = 921600,
  1943. .uart_offset = 8,
  1944. },
  1945. [pbn_b2_4_921600] = {
  1946. .flags = FL_BASE2,
  1947. .num_ports = 4,
  1948. .base_baud = 921600,
  1949. .uart_offset = 8,
  1950. },
  1951. [pbn_b2_8_921600] = {
  1952. .flags = FL_BASE2,
  1953. .num_ports = 8,
  1954. .base_baud = 921600,
  1955. .uart_offset = 8,
  1956. },
  1957. [pbn_b2_8_1152000] = {
  1958. .flags = FL_BASE2,
  1959. .num_ports = 8,
  1960. .base_baud = 1152000,
  1961. .uart_offset = 8,
  1962. },
  1963. [pbn_b2_bt_1_115200] = {
  1964. .flags = FL_BASE2|FL_BASE_BARS,
  1965. .num_ports = 1,
  1966. .base_baud = 115200,
  1967. .uart_offset = 8,
  1968. },
  1969. [pbn_b2_bt_2_115200] = {
  1970. .flags = FL_BASE2|FL_BASE_BARS,
  1971. .num_ports = 2,
  1972. .base_baud = 115200,
  1973. .uart_offset = 8,
  1974. },
  1975. [pbn_b2_bt_4_115200] = {
  1976. .flags = FL_BASE2|FL_BASE_BARS,
  1977. .num_ports = 4,
  1978. .base_baud = 115200,
  1979. .uart_offset = 8,
  1980. },
  1981. [pbn_b2_bt_2_921600] = {
  1982. .flags = FL_BASE2|FL_BASE_BARS,
  1983. .num_ports = 2,
  1984. .base_baud = 921600,
  1985. .uart_offset = 8,
  1986. },
  1987. [pbn_b2_bt_4_921600] = {
  1988. .flags = FL_BASE2|FL_BASE_BARS,
  1989. .num_ports = 4,
  1990. .base_baud = 921600,
  1991. .uart_offset = 8,
  1992. },
  1993. [pbn_b3_2_115200] = {
  1994. .flags = FL_BASE3,
  1995. .num_ports = 2,
  1996. .base_baud = 115200,
  1997. .uart_offset = 8,
  1998. },
  1999. [pbn_b3_4_115200] = {
  2000. .flags = FL_BASE3,
  2001. .num_ports = 4,
  2002. .base_baud = 115200,
  2003. .uart_offset = 8,
  2004. },
  2005. [pbn_b3_8_115200] = {
  2006. .flags = FL_BASE3,
  2007. .num_ports = 8,
  2008. .base_baud = 115200,
  2009. .uart_offset = 8,
  2010. },
  2011. [pbn_b4_bt_2_921600] = {
  2012. .flags = FL_BASE4,
  2013. .num_ports = 2,
  2014. .base_baud = 921600,
  2015. .uart_offset = 8,
  2016. },
  2017. [pbn_b4_bt_4_921600] = {
  2018. .flags = FL_BASE4,
  2019. .num_ports = 4,
  2020. .base_baud = 921600,
  2021. .uart_offset = 8,
  2022. },
  2023. [pbn_b4_bt_8_921600] = {
  2024. .flags = FL_BASE4,
  2025. .num_ports = 8,
  2026. .base_baud = 921600,
  2027. .uart_offset = 8,
  2028. },
  2029. /*
  2030. * Entries following this are board-specific.
  2031. */
  2032. /*
  2033. * Panacom - IOMEM
  2034. */
  2035. [pbn_panacom] = {
  2036. .flags = FL_BASE2,
  2037. .num_ports = 2,
  2038. .base_baud = 921600,
  2039. .uart_offset = 0x400,
  2040. .reg_shift = 7,
  2041. },
  2042. [pbn_panacom2] = {
  2043. .flags = FL_BASE2|FL_BASE_BARS,
  2044. .num_ports = 2,
  2045. .base_baud = 921600,
  2046. .uart_offset = 0x400,
  2047. .reg_shift = 7,
  2048. },
  2049. [pbn_panacom4] = {
  2050. .flags = FL_BASE2|FL_BASE_BARS,
  2051. .num_ports = 4,
  2052. .base_baud = 921600,
  2053. .uart_offset = 0x400,
  2054. .reg_shift = 7,
  2055. },
  2056. [pbn_exsys_4055] = {
  2057. .flags = FL_BASE2,
  2058. .num_ports = 4,
  2059. .base_baud = 115200,
  2060. .uart_offset = 8,
  2061. },
  2062. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2063. [pbn_plx_romulus] = {
  2064. .flags = FL_BASE2,
  2065. .num_ports = 4,
  2066. .base_baud = 921600,
  2067. .uart_offset = 8 << 2,
  2068. .reg_shift = 2,
  2069. .first_offset = 0x03,
  2070. },
  2071. /*
  2072. * This board uses the size of PCI Base region 0 to
  2073. * signal now many ports are available
  2074. */
  2075. [pbn_oxsemi] = {
  2076. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2077. .num_ports = 32,
  2078. .base_baud = 115200,
  2079. .uart_offset = 8,
  2080. },
  2081. [pbn_oxsemi_1_4000000] = {
  2082. .flags = FL_BASE0,
  2083. .num_ports = 1,
  2084. .base_baud = 4000000,
  2085. .uart_offset = 0x200,
  2086. .first_offset = 0x1000,
  2087. },
  2088. [pbn_oxsemi_2_4000000] = {
  2089. .flags = FL_BASE0,
  2090. .num_ports = 2,
  2091. .base_baud = 4000000,
  2092. .uart_offset = 0x200,
  2093. .first_offset = 0x1000,
  2094. },
  2095. [pbn_oxsemi_4_4000000] = {
  2096. .flags = FL_BASE0,
  2097. .num_ports = 4,
  2098. .base_baud = 4000000,
  2099. .uart_offset = 0x200,
  2100. .first_offset = 0x1000,
  2101. },
  2102. [pbn_oxsemi_8_4000000] = {
  2103. .flags = FL_BASE0,
  2104. .num_ports = 8,
  2105. .base_baud = 4000000,
  2106. .uart_offset = 0x200,
  2107. .first_offset = 0x1000,
  2108. },
  2109. /*
  2110. * EKF addition for i960 Boards form EKF with serial port.
  2111. * Max 256 ports.
  2112. */
  2113. [pbn_intel_i960] = {
  2114. .flags = FL_BASE0,
  2115. .num_ports = 32,
  2116. .base_baud = 921600,
  2117. .uart_offset = 8 << 2,
  2118. .reg_shift = 2,
  2119. .first_offset = 0x10000,
  2120. },
  2121. [pbn_sgi_ioc3] = {
  2122. .flags = FL_BASE0|FL_NOIRQ,
  2123. .num_ports = 1,
  2124. .base_baud = 458333,
  2125. .uart_offset = 8,
  2126. .reg_shift = 0,
  2127. .first_offset = 0x20178,
  2128. },
  2129. /*
  2130. * Computone - uses IOMEM.
  2131. */
  2132. [pbn_computone_4] = {
  2133. .flags = FL_BASE0,
  2134. .num_ports = 4,
  2135. .base_baud = 921600,
  2136. .uart_offset = 0x40,
  2137. .reg_shift = 2,
  2138. .first_offset = 0x200,
  2139. },
  2140. [pbn_computone_6] = {
  2141. .flags = FL_BASE0,
  2142. .num_ports = 6,
  2143. .base_baud = 921600,
  2144. .uart_offset = 0x40,
  2145. .reg_shift = 2,
  2146. .first_offset = 0x200,
  2147. },
  2148. [pbn_computone_8] = {
  2149. .flags = FL_BASE0,
  2150. .num_ports = 8,
  2151. .base_baud = 921600,
  2152. .uart_offset = 0x40,
  2153. .reg_shift = 2,
  2154. .first_offset = 0x200,
  2155. },
  2156. [pbn_sbsxrsio] = {
  2157. .flags = FL_BASE0,
  2158. .num_ports = 8,
  2159. .base_baud = 460800,
  2160. .uart_offset = 256,
  2161. .reg_shift = 4,
  2162. },
  2163. /*
  2164. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2165. * Only basic 16550A support.
  2166. * XR17C15[24] are not tested, but they should work.
  2167. */
  2168. [pbn_exar_XR17C152] = {
  2169. .flags = FL_BASE0,
  2170. .num_ports = 2,
  2171. .base_baud = 921600,
  2172. .uart_offset = 0x200,
  2173. },
  2174. [pbn_exar_XR17C154] = {
  2175. .flags = FL_BASE0,
  2176. .num_ports = 4,
  2177. .base_baud = 921600,
  2178. .uart_offset = 0x200,
  2179. },
  2180. [pbn_exar_XR17C158] = {
  2181. .flags = FL_BASE0,
  2182. .num_ports = 8,
  2183. .base_baud = 921600,
  2184. .uart_offset = 0x200,
  2185. },
  2186. [pbn_exar_ibm_saturn] = {
  2187. .flags = FL_BASE0,
  2188. .num_ports = 1,
  2189. .base_baud = 921600,
  2190. .uart_offset = 0x200,
  2191. },
  2192. /*
  2193. * PA Semi PWRficient PA6T-1682M on-chip UART
  2194. */
  2195. [pbn_pasemi_1682M] = {
  2196. .flags = FL_BASE0,
  2197. .num_ports = 1,
  2198. .base_baud = 8333333,
  2199. },
  2200. /*
  2201. * National Instruments 843x
  2202. */
  2203. [pbn_ni8430_16] = {
  2204. .flags = FL_BASE0,
  2205. .num_ports = 16,
  2206. .base_baud = 3686400,
  2207. .uart_offset = 0x10,
  2208. .first_offset = 0x800,
  2209. },
  2210. [pbn_ni8430_8] = {
  2211. .flags = FL_BASE0,
  2212. .num_ports = 8,
  2213. .base_baud = 3686400,
  2214. .uart_offset = 0x10,
  2215. .first_offset = 0x800,
  2216. },
  2217. [pbn_ni8430_4] = {
  2218. .flags = FL_BASE0,
  2219. .num_ports = 4,
  2220. .base_baud = 3686400,
  2221. .uart_offset = 0x10,
  2222. .first_offset = 0x800,
  2223. },
  2224. [pbn_ni8430_2] = {
  2225. .flags = FL_BASE0,
  2226. .num_ports = 2,
  2227. .base_baud = 3686400,
  2228. .uart_offset = 0x10,
  2229. .first_offset = 0x800,
  2230. },
  2231. /*
  2232. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2233. */
  2234. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2235. .flags = FL_BASE0,
  2236. .num_ports = 1,
  2237. .base_baud = 3906250,
  2238. .uart_offset = 0x200,
  2239. .first_offset = 0x1000,
  2240. },
  2241. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2242. .flags = FL_BASE0,
  2243. .num_ports = 2,
  2244. .base_baud = 3906250,
  2245. .uart_offset = 0x200,
  2246. .first_offset = 0x1000,
  2247. },
  2248. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2249. .flags = FL_BASE0,
  2250. .num_ports = 4,
  2251. .base_baud = 3906250,
  2252. .uart_offset = 0x200,
  2253. .first_offset = 0x1000,
  2254. },
  2255. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2256. .flags = FL_BASE0,
  2257. .num_ports = 8,
  2258. .base_baud = 3906250,
  2259. .uart_offset = 0x200,
  2260. .first_offset = 0x1000,
  2261. },
  2262. [pbn_ce4100_1_115200] = {
  2263. .flags = FL_BASE0,
  2264. .num_ports = 1,
  2265. .base_baud = 921600,
  2266. .reg_shift = 2,
  2267. },
  2268. [pbn_omegapci] = {
  2269. .flags = FL_BASE0,
  2270. .num_ports = 8,
  2271. .base_baud = 115200,
  2272. .uart_offset = 0x200,
  2273. },
  2274. [pbn_NETMOS9900_2s_115200] = {
  2275. .flags = FL_BASE0,
  2276. .num_ports = 2,
  2277. .base_baud = 115200,
  2278. },
  2279. };
  2280. static const struct pci_device_id softmodem_blacklist[] = {
  2281. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2282. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2283. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2284. };
  2285. /*
  2286. * Given a complete unknown PCI device, try to use some heuristics to
  2287. * guess what the configuration might be, based on the pitiful PCI
  2288. * serial specs. Returns 0 on success, 1 on failure.
  2289. */
  2290. static int __devinit
  2291. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2292. {
  2293. const struct pci_device_id *blacklist;
  2294. int num_iomem, num_port, first_port = -1, i;
  2295. /*
  2296. * If it is not a communications device or the programming
  2297. * interface is greater than 6, give up.
  2298. *
  2299. * (Should we try to make guesses for multiport serial devices
  2300. * later?)
  2301. */
  2302. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2303. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2304. (dev->class & 0xff) > 6)
  2305. return -ENODEV;
  2306. /*
  2307. * Do not access blacklisted devices that are known not to
  2308. * feature serial ports.
  2309. */
  2310. for (blacklist = softmodem_blacklist;
  2311. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2312. blacklist++) {
  2313. if (dev->vendor == blacklist->vendor &&
  2314. dev->device == blacklist->device)
  2315. return -ENODEV;
  2316. }
  2317. num_iomem = num_port = 0;
  2318. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2319. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2320. num_port++;
  2321. if (first_port == -1)
  2322. first_port = i;
  2323. }
  2324. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2325. num_iomem++;
  2326. }
  2327. /*
  2328. * If there is 1 or 0 iomem regions, and exactly one port,
  2329. * use it. We guess the number of ports based on the IO
  2330. * region size.
  2331. */
  2332. if (num_iomem <= 1 && num_port == 1) {
  2333. board->flags = first_port;
  2334. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2335. return 0;
  2336. }
  2337. /*
  2338. * Now guess if we've got a board which indexes by BARs.
  2339. * Each IO BAR should be 8 bytes, and they should follow
  2340. * consecutively.
  2341. */
  2342. first_port = -1;
  2343. num_port = 0;
  2344. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2345. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2346. pci_resource_len(dev, i) == 8 &&
  2347. (first_port == -1 || (first_port + num_port) == i)) {
  2348. num_port++;
  2349. if (first_port == -1)
  2350. first_port = i;
  2351. }
  2352. }
  2353. if (num_port > 1) {
  2354. board->flags = first_port | FL_BASE_BARS;
  2355. board->num_ports = num_port;
  2356. return 0;
  2357. }
  2358. return -ENODEV;
  2359. }
  2360. static inline int
  2361. serial_pci_matches(const struct pciserial_board *board,
  2362. const struct pciserial_board *guessed)
  2363. {
  2364. return
  2365. board->num_ports == guessed->num_ports &&
  2366. board->base_baud == guessed->base_baud &&
  2367. board->uart_offset == guessed->uart_offset &&
  2368. board->reg_shift == guessed->reg_shift &&
  2369. board->first_offset == guessed->first_offset;
  2370. }
  2371. struct serial_private *
  2372. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2373. {
  2374. struct uart_port serial_port;
  2375. struct serial_private *priv;
  2376. struct pci_serial_quirk *quirk;
  2377. int rc, nr_ports, i;
  2378. nr_ports = board->num_ports;
  2379. /*
  2380. * Find an init and setup quirks.
  2381. */
  2382. quirk = find_quirk(dev);
  2383. /*
  2384. * Run the new-style initialization function.
  2385. * The initialization function returns:
  2386. * <0 - error
  2387. * 0 - use board->num_ports
  2388. * >0 - number of ports
  2389. */
  2390. if (quirk->init) {
  2391. rc = quirk->init(dev);
  2392. if (rc < 0) {
  2393. priv = ERR_PTR(rc);
  2394. goto err_out;
  2395. }
  2396. if (rc)
  2397. nr_ports = rc;
  2398. }
  2399. priv = kzalloc(sizeof(struct serial_private) +
  2400. sizeof(unsigned int) * nr_ports,
  2401. GFP_KERNEL);
  2402. if (!priv) {
  2403. priv = ERR_PTR(-ENOMEM);
  2404. goto err_deinit;
  2405. }
  2406. priv->dev = dev;
  2407. priv->quirk = quirk;
  2408. memset(&serial_port, 0, sizeof(struct uart_port));
  2409. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2410. serial_port.uartclk = board->base_baud * 16;
  2411. serial_port.irq = get_pci_irq(dev, board);
  2412. serial_port.dev = &dev->dev;
  2413. for (i = 0; i < nr_ports; i++) {
  2414. if (quirk->setup(priv, board, &serial_port, i))
  2415. break;
  2416. #ifdef SERIAL_DEBUG_PCI
  2417. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2418. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2419. #endif
  2420. priv->line[i] = serial8250_register_port(&serial_port);
  2421. if (priv->line[i] < 0) {
  2422. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2423. break;
  2424. }
  2425. }
  2426. priv->nr = i;
  2427. return priv;
  2428. err_deinit:
  2429. if (quirk->exit)
  2430. quirk->exit(dev);
  2431. err_out:
  2432. return priv;
  2433. }
  2434. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2435. void pciserial_remove_ports(struct serial_private *priv)
  2436. {
  2437. struct pci_serial_quirk *quirk;
  2438. int i;
  2439. for (i = 0; i < priv->nr; i++)
  2440. serial8250_unregister_port(priv->line[i]);
  2441. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2442. if (priv->remapped_bar[i])
  2443. iounmap(priv->remapped_bar[i]);
  2444. priv->remapped_bar[i] = NULL;
  2445. }
  2446. /*
  2447. * Find the exit quirks.
  2448. */
  2449. quirk = find_quirk(priv->dev);
  2450. if (quirk->exit)
  2451. quirk->exit(priv->dev);
  2452. kfree(priv);
  2453. }
  2454. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2455. void pciserial_suspend_ports(struct serial_private *priv)
  2456. {
  2457. int i;
  2458. for (i = 0; i < priv->nr; i++)
  2459. if (priv->line[i] >= 0)
  2460. serial8250_suspend_port(priv->line[i]);
  2461. }
  2462. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2463. void pciserial_resume_ports(struct serial_private *priv)
  2464. {
  2465. int i;
  2466. /*
  2467. * Ensure that the board is correctly configured.
  2468. */
  2469. if (priv->quirk->init)
  2470. priv->quirk->init(priv->dev);
  2471. for (i = 0; i < priv->nr; i++)
  2472. if (priv->line[i] >= 0)
  2473. serial8250_resume_port(priv->line[i]);
  2474. }
  2475. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2476. /*
  2477. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2478. * to the arrangement of serial ports on a PCI card.
  2479. */
  2480. static int __devinit
  2481. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2482. {
  2483. struct pci_serial_quirk *quirk;
  2484. struct serial_private *priv;
  2485. const struct pciserial_board *board;
  2486. struct pciserial_board tmp;
  2487. int rc;
  2488. quirk = find_quirk(dev);
  2489. if (quirk->probe) {
  2490. rc = quirk->probe(dev);
  2491. if (rc)
  2492. return rc;
  2493. }
  2494. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2495. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2496. ent->driver_data);
  2497. return -EINVAL;
  2498. }
  2499. board = &pci_boards[ent->driver_data];
  2500. rc = pci_enable_device(dev);
  2501. pci_save_state(dev);
  2502. if (rc)
  2503. return rc;
  2504. if (ent->driver_data == pbn_default) {
  2505. /*
  2506. * Use a copy of the pci_board entry for this;
  2507. * avoid changing entries in the table.
  2508. */
  2509. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2510. board = &tmp;
  2511. /*
  2512. * We matched one of our class entries. Try to
  2513. * determine the parameters of this board.
  2514. */
  2515. rc = serial_pci_guess_board(dev, &tmp);
  2516. if (rc)
  2517. goto disable;
  2518. } else {
  2519. /*
  2520. * We matched an explicit entry. If we are able to
  2521. * detect this boards settings with our heuristic,
  2522. * then we no longer need this entry.
  2523. */
  2524. memcpy(&tmp, &pci_boards[pbn_default],
  2525. sizeof(struct pciserial_board));
  2526. rc = serial_pci_guess_board(dev, &tmp);
  2527. if (rc == 0 && serial_pci_matches(board, &tmp))
  2528. moan_device("Redundant entry in serial pci_table.",
  2529. dev);
  2530. }
  2531. priv = pciserial_init_ports(dev, board);
  2532. if (!IS_ERR(priv)) {
  2533. pci_set_drvdata(dev, priv);
  2534. return 0;
  2535. }
  2536. rc = PTR_ERR(priv);
  2537. disable:
  2538. pci_disable_device(dev);
  2539. return rc;
  2540. }
  2541. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2542. {
  2543. struct serial_private *priv = pci_get_drvdata(dev);
  2544. pci_set_drvdata(dev, NULL);
  2545. pciserial_remove_ports(priv);
  2546. pci_disable_device(dev);
  2547. }
  2548. #ifdef CONFIG_PM
  2549. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2550. {
  2551. struct serial_private *priv = pci_get_drvdata(dev);
  2552. if (priv)
  2553. pciserial_suspend_ports(priv);
  2554. pci_save_state(dev);
  2555. pci_set_power_state(dev, pci_choose_state(dev, state));
  2556. return 0;
  2557. }
  2558. static int pciserial_resume_one(struct pci_dev *dev)
  2559. {
  2560. int err;
  2561. struct serial_private *priv = pci_get_drvdata(dev);
  2562. pci_set_power_state(dev, PCI_D0);
  2563. pci_restore_state(dev);
  2564. if (priv) {
  2565. /*
  2566. * The device may have been disabled. Re-enable it.
  2567. */
  2568. err = pci_enable_device(dev);
  2569. /* FIXME: We cannot simply error out here */
  2570. if (err)
  2571. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2572. pciserial_resume_ports(priv);
  2573. }
  2574. return 0;
  2575. }
  2576. #endif
  2577. static struct pci_device_id serial_pci_tbl[] = {
  2578. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2579. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2580. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2581. pbn_b2_8_921600 },
  2582. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2583. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2584. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2585. pbn_b1_8_1382400 },
  2586. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2587. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2588. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2589. pbn_b1_4_1382400 },
  2590. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2591. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2592. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2593. pbn_b1_2_1382400 },
  2594. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2595. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2596. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2597. pbn_b1_8_1382400 },
  2598. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2599. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2600. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2601. pbn_b1_4_1382400 },
  2602. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2603. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2604. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2605. pbn_b1_2_1382400 },
  2606. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2607. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2608. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2609. pbn_b1_8_921600 },
  2610. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2611. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2612. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2613. pbn_b1_8_921600 },
  2614. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2615. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2616. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2617. pbn_b1_4_921600 },
  2618. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2619. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2620. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2621. pbn_b1_4_921600 },
  2622. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2623. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2624. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2625. pbn_b1_2_921600 },
  2626. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2627. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2628. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2629. pbn_b1_8_921600 },
  2630. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2631. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2632. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2633. pbn_b1_8_921600 },
  2634. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2635. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2636. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2637. pbn_b1_4_921600 },
  2638. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2639. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2640. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2641. pbn_b1_2_1250000 },
  2642. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2643. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2644. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2645. pbn_b0_2_1843200 },
  2646. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2647. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2648. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2649. pbn_b0_4_1843200 },
  2650. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2651. PCI_VENDOR_ID_AFAVLAB,
  2652. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2653. pbn_b0_4_1152000 },
  2654. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2655. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2656. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2657. pbn_b0_2_1843200_200 },
  2658. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2659. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2660. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2661. pbn_b0_4_1843200_200 },
  2662. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2663. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2664. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2665. pbn_b0_8_1843200_200 },
  2666. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2667. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2668. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2669. pbn_b0_2_1843200_200 },
  2670. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2671. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2672. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2673. pbn_b0_4_1843200_200 },
  2674. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2675. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2676. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2677. pbn_b0_8_1843200_200 },
  2678. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2679. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2680. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2681. pbn_b0_2_1843200_200 },
  2682. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2683. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2684. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2685. pbn_b0_4_1843200_200 },
  2686. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2687. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2688. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2689. pbn_b0_8_1843200_200 },
  2690. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2691. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2692. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2693. pbn_b0_2_1843200_200 },
  2694. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2695. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2696. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2697. pbn_b0_4_1843200_200 },
  2698. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2699. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2700. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2701. pbn_b0_8_1843200_200 },
  2702. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2703. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2704. 0, 0, pbn_exar_ibm_saturn },
  2705. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2707. pbn_b2_bt_1_115200 },
  2708. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2710. pbn_b2_bt_2_115200 },
  2711. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2713. pbn_b2_bt_4_115200 },
  2714. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2716. pbn_b2_bt_2_115200 },
  2717. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2719. pbn_b2_bt_4_115200 },
  2720. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2722. pbn_b2_8_115200 },
  2723. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2725. pbn_b2_8_460800 },
  2726. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2728. pbn_b2_8_115200 },
  2729. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2731. pbn_b2_bt_2_115200 },
  2732. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2734. pbn_b2_bt_2_921600 },
  2735. /*
  2736. * VScom SPCOM800, from sl@s.pl
  2737. */
  2738. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2740. pbn_b2_8_921600 },
  2741. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2743. pbn_b2_4_921600 },
  2744. /* Unknown card - subdevice 0x1584 */
  2745. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2746. PCI_VENDOR_ID_PLX,
  2747. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2748. pbn_b0_4_115200 },
  2749. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2750. PCI_SUBVENDOR_ID_KEYSPAN,
  2751. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2752. pbn_panacom },
  2753. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_panacom4 },
  2756. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_panacom2 },
  2759. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2760. PCI_VENDOR_ID_ESDGMBH,
  2761. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2762. pbn_b2_4_115200 },
  2763. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2764. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2765. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2766. pbn_b2_4_460800 },
  2767. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2768. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2769. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2770. pbn_b2_8_460800 },
  2771. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2772. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2773. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2774. pbn_b2_16_460800 },
  2775. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2776. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2777. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2778. pbn_b2_16_460800 },
  2779. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2780. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2781. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2782. pbn_b2_4_460800 },
  2783. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2784. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2785. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2786. pbn_b2_8_460800 },
  2787. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2788. PCI_SUBVENDOR_ID_EXSYS,
  2789. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2790. pbn_exsys_4055 },
  2791. /*
  2792. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2793. * (Exoray@isys.ca)
  2794. */
  2795. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2796. 0x10b5, 0x106a, 0, 0,
  2797. pbn_plx_romulus },
  2798. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2800. pbn_b1_4_115200 },
  2801. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2803. pbn_b1_2_115200 },
  2804. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2806. pbn_b1_8_115200 },
  2807. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2809. pbn_b1_8_115200 },
  2810. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2811. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2812. 0, 0,
  2813. pbn_b0_4_921600 },
  2814. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2815. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2816. 0, 0,
  2817. pbn_b0_4_1152000 },
  2818. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2820. pbn_b0_bt_2_921600 },
  2821. /*
  2822. * The below card is a little controversial since it is the
  2823. * subject of a PCI vendor/device ID clash. (See
  2824. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2825. * For now just used the hex ID 0x950a.
  2826. */
  2827. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2828. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2829. pbn_b0_2_115200 },
  2830. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2831. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2832. pbn_b0_2_1130000 },
  2833. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2834. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2835. pbn_b0_1_921600 },
  2836. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2838. pbn_b0_4_115200 },
  2839. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2841. pbn_b0_bt_2_921600 },
  2842. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2843. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2844. pbn_b2_8_1152000 },
  2845. /*
  2846. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2847. */
  2848. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2850. pbn_b0_1_4000000 },
  2851. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2853. pbn_b0_1_4000000 },
  2854. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2856. pbn_oxsemi_1_4000000 },
  2857. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2859. pbn_oxsemi_1_4000000 },
  2860. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2862. pbn_b0_1_4000000 },
  2863. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2865. pbn_b0_1_4000000 },
  2866. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2868. pbn_oxsemi_1_4000000 },
  2869. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2871. pbn_oxsemi_1_4000000 },
  2872. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2874. pbn_b0_1_4000000 },
  2875. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2877. pbn_b0_1_4000000 },
  2878. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2880. pbn_b0_1_4000000 },
  2881. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2883. pbn_b0_1_4000000 },
  2884. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2886. pbn_oxsemi_2_4000000 },
  2887. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2889. pbn_oxsemi_2_4000000 },
  2890. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2892. pbn_oxsemi_4_4000000 },
  2893. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2895. pbn_oxsemi_4_4000000 },
  2896. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2898. pbn_oxsemi_8_4000000 },
  2899. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2901. pbn_oxsemi_8_4000000 },
  2902. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2904. pbn_oxsemi_1_4000000 },
  2905. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2907. pbn_oxsemi_1_4000000 },
  2908. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2910. pbn_oxsemi_1_4000000 },
  2911. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2913. pbn_oxsemi_1_4000000 },
  2914. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2916. pbn_oxsemi_1_4000000 },
  2917. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2919. pbn_oxsemi_1_4000000 },
  2920. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2922. pbn_oxsemi_1_4000000 },
  2923. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2925. pbn_oxsemi_1_4000000 },
  2926. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2928. pbn_oxsemi_1_4000000 },
  2929. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2931. pbn_oxsemi_1_4000000 },
  2932. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2934. pbn_oxsemi_1_4000000 },
  2935. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2937. pbn_oxsemi_1_4000000 },
  2938. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2940. pbn_oxsemi_1_4000000 },
  2941. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2943. pbn_oxsemi_1_4000000 },
  2944. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2946. pbn_oxsemi_1_4000000 },
  2947. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2949. pbn_oxsemi_1_4000000 },
  2950. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_oxsemi_1_4000000 },
  2953. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_oxsemi_1_4000000 },
  2956. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_oxsemi_1_4000000 },
  2959. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2961. pbn_oxsemi_1_4000000 },
  2962. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2964. pbn_oxsemi_1_4000000 },
  2965. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2967. pbn_oxsemi_1_4000000 },
  2968. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_oxsemi_1_4000000 },
  2971. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_oxsemi_1_4000000 },
  2974. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_oxsemi_1_4000000 },
  2977. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2979. pbn_oxsemi_1_4000000 },
  2980. /*
  2981. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2982. */
  2983. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2984. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2985. pbn_oxsemi_1_4000000 },
  2986. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2987. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2988. pbn_oxsemi_2_4000000 },
  2989. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2990. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2991. pbn_oxsemi_4_4000000 },
  2992. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2993. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2994. pbn_oxsemi_8_4000000 },
  2995. /*
  2996. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  2997. */
  2998. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2999. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3000. pbn_oxsemi_2_4000000 },
  3001. /*
  3002. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3003. * from skokodyn@yahoo.com
  3004. */
  3005. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3006. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3007. pbn_sbsxrsio },
  3008. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3009. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3010. pbn_sbsxrsio },
  3011. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3012. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3013. pbn_sbsxrsio },
  3014. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3015. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3016. pbn_sbsxrsio },
  3017. /*
  3018. * Digitan DS560-558, from jimd@esoft.com
  3019. */
  3020. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3021. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3022. pbn_b1_1_115200 },
  3023. /*
  3024. * Titan Electronic cards
  3025. * The 400L and 800L have a custom setup quirk.
  3026. */
  3027. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3029. pbn_b0_1_921600 },
  3030. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3032. pbn_b0_2_921600 },
  3033. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3035. pbn_b0_4_921600 },
  3036. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3038. pbn_b0_4_921600 },
  3039. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3041. pbn_b1_1_921600 },
  3042. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3044. pbn_b1_bt_2_921600 },
  3045. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3047. pbn_b0_bt_4_921600 },
  3048. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3050. pbn_b0_bt_8_921600 },
  3051. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3052. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3053. pbn_b4_bt_2_921600 },
  3054. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3056. pbn_b4_bt_4_921600 },
  3057. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3058. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3059. pbn_b4_bt_8_921600 },
  3060. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3061. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3062. pbn_b0_4_921600 },
  3063. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3064. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3065. pbn_b0_4_921600 },
  3066. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3067. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3068. pbn_b0_4_921600 },
  3069. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3071. pbn_oxsemi_1_4000000 },
  3072. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3073. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3074. pbn_oxsemi_2_4000000 },
  3075. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3076. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3077. pbn_oxsemi_4_4000000 },
  3078. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3080. pbn_oxsemi_8_4000000 },
  3081. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3083. pbn_oxsemi_2_4000000 },
  3084. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3085. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3086. pbn_oxsemi_2_4000000 },
  3087. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3089. pbn_b2_1_460800 },
  3090. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3092. pbn_b2_1_460800 },
  3093. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3094. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3095. pbn_b2_1_460800 },
  3096. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3097. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3098. pbn_b2_bt_2_921600 },
  3099. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3100. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3101. pbn_b2_bt_2_921600 },
  3102. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3103. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3104. pbn_b2_bt_2_921600 },
  3105. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3106. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3107. pbn_b2_bt_4_921600 },
  3108. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3110. pbn_b2_bt_4_921600 },
  3111. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3113. pbn_b2_bt_4_921600 },
  3114. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3116. pbn_b0_1_921600 },
  3117. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3119. pbn_b0_1_921600 },
  3120. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3122. pbn_b0_1_921600 },
  3123. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3124. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3125. pbn_b0_bt_2_921600 },
  3126. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3128. pbn_b0_bt_2_921600 },
  3129. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3131. pbn_b0_bt_2_921600 },
  3132. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3134. pbn_b0_bt_4_921600 },
  3135. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3137. pbn_b0_bt_4_921600 },
  3138. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3140. pbn_b0_bt_4_921600 },
  3141. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3142. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3143. pbn_b0_bt_8_921600 },
  3144. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3145. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3146. pbn_b0_bt_8_921600 },
  3147. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3148. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3149. pbn_b0_bt_8_921600 },
  3150. /*
  3151. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3152. */
  3153. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3154. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3155. 0, 0, pbn_computone_4 },
  3156. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3157. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3158. 0, 0, pbn_computone_8 },
  3159. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3160. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3161. 0, 0, pbn_computone_6 },
  3162. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3163. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3164. pbn_oxsemi },
  3165. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3166. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3167. pbn_b0_bt_1_921600 },
  3168. /*
  3169. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3170. */
  3171. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3173. pbn_b0_bt_8_115200 },
  3174. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3175. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3176. pbn_b0_bt_8_115200 },
  3177. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3179. pbn_b0_bt_2_115200 },
  3180. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3181. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3182. pbn_b0_bt_2_115200 },
  3183. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3185. pbn_b0_bt_2_115200 },
  3186. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3187. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3188. pbn_b0_bt_2_115200 },
  3189. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3191. pbn_b0_bt_2_115200 },
  3192. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3193. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3194. pbn_b0_bt_4_460800 },
  3195. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3197. pbn_b0_bt_4_460800 },
  3198. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3199. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3200. pbn_b0_bt_2_460800 },
  3201. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3202. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3203. pbn_b0_bt_2_460800 },
  3204. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3206. pbn_b0_bt_2_460800 },
  3207. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3209. pbn_b0_bt_1_115200 },
  3210. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3212. pbn_b0_bt_1_460800 },
  3213. /*
  3214. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3215. * Cards are identified by their subsystem vendor IDs, which
  3216. * (in hex) match the model number.
  3217. *
  3218. * Note that JC140x are RS422/485 cards which require ox950
  3219. * ACR = 0x10, and as such are not currently fully supported.
  3220. */
  3221. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3222. 0x1204, 0x0004, 0, 0,
  3223. pbn_b0_4_921600 },
  3224. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3225. 0x1208, 0x0004, 0, 0,
  3226. pbn_b0_4_921600 },
  3227. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3228. 0x1402, 0x0002, 0, 0,
  3229. pbn_b0_2_921600 }, */
  3230. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3231. 0x1404, 0x0004, 0, 0,
  3232. pbn_b0_4_921600 }, */
  3233. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3234. 0x1208, 0x0004, 0, 0,
  3235. pbn_b0_4_921600 },
  3236. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3237. 0x1204, 0x0004, 0, 0,
  3238. pbn_b0_4_921600 },
  3239. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3240. 0x1208, 0x0004, 0, 0,
  3241. pbn_b0_4_921600 },
  3242. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3243. 0x1208, 0x0004, 0, 0,
  3244. pbn_b0_4_921600 },
  3245. /*
  3246. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3247. */
  3248. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3249. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3250. pbn_b1_1_1382400 },
  3251. /*
  3252. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3253. */
  3254. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3255. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3256. pbn_b1_1_1382400 },
  3257. /*
  3258. * RAStel 2 port modem, gerg@moreton.com.au
  3259. */
  3260. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3262. pbn_b2_bt_2_115200 },
  3263. /*
  3264. * EKF addition for i960 Boards form EKF with serial port
  3265. */
  3266. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3267. 0xE4BF, PCI_ANY_ID, 0, 0,
  3268. pbn_intel_i960 },
  3269. /*
  3270. * Xircom Cardbus/Ethernet combos
  3271. */
  3272. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3273. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3274. pbn_b0_1_115200 },
  3275. /*
  3276. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3277. */
  3278. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3280. pbn_b0_1_115200 },
  3281. /*
  3282. * Untested PCI modems, sent in from various folks...
  3283. */
  3284. /*
  3285. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3286. */
  3287. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3288. 0x1048, 0x1500, 0, 0,
  3289. pbn_b1_1_115200 },
  3290. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3291. 0xFF00, 0, 0, 0,
  3292. pbn_sgi_ioc3 },
  3293. /*
  3294. * HP Diva card
  3295. */
  3296. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3297. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3298. pbn_b1_1_115200 },
  3299. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3300. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3301. pbn_b0_5_115200 },
  3302. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3303. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3304. pbn_b2_1_115200 },
  3305. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3306. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3307. pbn_b3_2_115200 },
  3308. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3309. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3310. pbn_b3_4_115200 },
  3311. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3312. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3313. pbn_b3_8_115200 },
  3314. /*
  3315. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3316. */
  3317. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3318. PCI_ANY_ID, PCI_ANY_ID,
  3319. 0,
  3320. 0, pbn_exar_XR17C152 },
  3321. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3322. PCI_ANY_ID, PCI_ANY_ID,
  3323. 0,
  3324. 0, pbn_exar_XR17C154 },
  3325. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3326. PCI_ANY_ID, PCI_ANY_ID,
  3327. 0,
  3328. 0, pbn_exar_XR17C158 },
  3329. /*
  3330. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3331. */
  3332. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3333. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3334. pbn_b0_1_115200 },
  3335. /*
  3336. * ITE
  3337. */
  3338. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3339. PCI_ANY_ID, PCI_ANY_ID,
  3340. 0, 0,
  3341. pbn_b1_bt_1_115200 },
  3342. /*
  3343. * IntaShield IS-200
  3344. */
  3345. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3346. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3347. pbn_b2_2_115200 },
  3348. /*
  3349. * IntaShield IS-400
  3350. */
  3351. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3352. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3353. pbn_b2_4_115200 },
  3354. /*
  3355. * Perle PCI-RAS cards
  3356. */
  3357. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3358. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3359. 0, 0, pbn_b2_4_921600 },
  3360. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3361. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3362. 0, 0, pbn_b2_8_921600 },
  3363. /*
  3364. * Mainpine series cards: Fairly standard layout but fools
  3365. * parts of the autodetect in some cases and uses otherwise
  3366. * unmatched communications subclasses in the PCI Express case
  3367. */
  3368. { /* RockForceDUO */
  3369. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3370. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3371. 0, 0, pbn_b0_2_115200 },
  3372. { /* RockForceQUATRO */
  3373. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3374. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3375. 0, 0, pbn_b0_4_115200 },
  3376. { /* RockForceDUO+ */
  3377. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3378. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3379. 0, 0, pbn_b0_2_115200 },
  3380. { /* RockForceQUATRO+ */
  3381. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3382. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3383. 0, 0, pbn_b0_4_115200 },
  3384. { /* RockForce+ */
  3385. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3386. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3387. 0, 0, pbn_b0_2_115200 },
  3388. { /* RockForce+ */
  3389. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3390. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3391. 0, 0, pbn_b0_4_115200 },
  3392. { /* RockForceOCTO+ */
  3393. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3394. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3395. 0, 0, pbn_b0_8_115200 },
  3396. { /* RockForceDUO+ */
  3397. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3398. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3399. 0, 0, pbn_b0_2_115200 },
  3400. { /* RockForceQUARTRO+ */
  3401. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3402. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3403. 0, 0, pbn_b0_4_115200 },
  3404. { /* RockForceOCTO+ */
  3405. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3406. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3407. 0, 0, pbn_b0_8_115200 },
  3408. { /* RockForceD1 */
  3409. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3410. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3411. 0, 0, pbn_b0_1_115200 },
  3412. { /* RockForceF1 */
  3413. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3414. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3415. 0, 0, pbn_b0_1_115200 },
  3416. { /* RockForceD2 */
  3417. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3418. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3419. 0, 0, pbn_b0_2_115200 },
  3420. { /* RockForceF2 */
  3421. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3422. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3423. 0, 0, pbn_b0_2_115200 },
  3424. { /* RockForceD4 */
  3425. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3426. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3427. 0, 0, pbn_b0_4_115200 },
  3428. { /* RockForceF4 */
  3429. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3430. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3431. 0, 0, pbn_b0_4_115200 },
  3432. { /* RockForceD8 */
  3433. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3434. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3435. 0, 0, pbn_b0_8_115200 },
  3436. { /* RockForceF8 */
  3437. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3438. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3439. 0, 0, pbn_b0_8_115200 },
  3440. { /* IQ Express D1 */
  3441. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3442. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3443. 0, 0, pbn_b0_1_115200 },
  3444. { /* IQ Express F1 */
  3445. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3446. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3447. 0, 0, pbn_b0_1_115200 },
  3448. { /* IQ Express D2 */
  3449. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3450. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3451. 0, 0, pbn_b0_2_115200 },
  3452. { /* IQ Express F2 */
  3453. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3454. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3455. 0, 0, pbn_b0_2_115200 },
  3456. { /* IQ Express D4 */
  3457. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3458. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3459. 0, 0, pbn_b0_4_115200 },
  3460. { /* IQ Express F4 */
  3461. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3462. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3463. 0, 0, pbn_b0_4_115200 },
  3464. { /* IQ Express D8 */
  3465. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3466. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3467. 0, 0, pbn_b0_8_115200 },
  3468. { /* IQ Express F8 */
  3469. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3470. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3471. 0, 0, pbn_b0_8_115200 },
  3472. /*
  3473. * PA Semi PA6T-1682M on-chip UART
  3474. */
  3475. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3476. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3477. pbn_pasemi_1682M },
  3478. /*
  3479. * National Instruments
  3480. */
  3481. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3482. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3483. pbn_b1_16_115200 },
  3484. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3485. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3486. pbn_b1_8_115200 },
  3487. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3488. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3489. pbn_b1_bt_4_115200 },
  3490. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3491. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3492. pbn_b1_bt_2_115200 },
  3493. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3494. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3495. pbn_b1_bt_4_115200 },
  3496. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3497. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3498. pbn_b1_bt_2_115200 },
  3499. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3500. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3501. pbn_b1_16_115200 },
  3502. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3503. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3504. pbn_b1_8_115200 },
  3505. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3506. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3507. pbn_b1_bt_4_115200 },
  3508. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3509. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3510. pbn_b1_bt_2_115200 },
  3511. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3512. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3513. pbn_b1_bt_4_115200 },
  3514. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3515. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3516. pbn_b1_bt_2_115200 },
  3517. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3518. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3519. pbn_ni8430_2 },
  3520. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3521. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3522. pbn_ni8430_2 },
  3523. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3525. pbn_ni8430_4 },
  3526. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3527. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3528. pbn_ni8430_4 },
  3529. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3530. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3531. pbn_ni8430_8 },
  3532. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3533. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3534. pbn_ni8430_8 },
  3535. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3536. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3537. pbn_ni8430_16 },
  3538. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3540. pbn_ni8430_16 },
  3541. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3542. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3543. pbn_ni8430_2 },
  3544. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3545. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3546. pbn_ni8430_2 },
  3547. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3548. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3549. pbn_ni8430_4 },
  3550. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3551. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3552. pbn_ni8430_4 },
  3553. /*
  3554. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3555. */
  3556. { PCI_VENDOR_ID_ADDIDATA,
  3557. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3558. PCI_ANY_ID,
  3559. PCI_ANY_ID,
  3560. 0,
  3561. 0,
  3562. pbn_b0_4_115200 },
  3563. { PCI_VENDOR_ID_ADDIDATA,
  3564. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3565. PCI_ANY_ID,
  3566. PCI_ANY_ID,
  3567. 0,
  3568. 0,
  3569. pbn_b0_2_115200 },
  3570. { PCI_VENDOR_ID_ADDIDATA,
  3571. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3572. PCI_ANY_ID,
  3573. PCI_ANY_ID,
  3574. 0,
  3575. 0,
  3576. pbn_b0_1_115200 },
  3577. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3578. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3579. PCI_ANY_ID,
  3580. PCI_ANY_ID,
  3581. 0,
  3582. 0,
  3583. pbn_b1_8_115200 },
  3584. { PCI_VENDOR_ID_ADDIDATA,
  3585. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3586. PCI_ANY_ID,
  3587. PCI_ANY_ID,
  3588. 0,
  3589. 0,
  3590. pbn_b0_4_115200 },
  3591. { PCI_VENDOR_ID_ADDIDATA,
  3592. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3593. PCI_ANY_ID,
  3594. PCI_ANY_ID,
  3595. 0,
  3596. 0,
  3597. pbn_b0_2_115200 },
  3598. { PCI_VENDOR_ID_ADDIDATA,
  3599. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3600. PCI_ANY_ID,
  3601. PCI_ANY_ID,
  3602. 0,
  3603. 0,
  3604. pbn_b0_1_115200 },
  3605. { PCI_VENDOR_ID_ADDIDATA,
  3606. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3607. PCI_ANY_ID,
  3608. PCI_ANY_ID,
  3609. 0,
  3610. 0,
  3611. pbn_b0_4_115200 },
  3612. { PCI_VENDOR_ID_ADDIDATA,
  3613. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3614. PCI_ANY_ID,
  3615. PCI_ANY_ID,
  3616. 0,
  3617. 0,
  3618. pbn_b0_2_115200 },
  3619. { PCI_VENDOR_ID_ADDIDATA,
  3620. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3621. PCI_ANY_ID,
  3622. PCI_ANY_ID,
  3623. 0,
  3624. 0,
  3625. pbn_b0_1_115200 },
  3626. { PCI_VENDOR_ID_ADDIDATA,
  3627. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3628. PCI_ANY_ID,
  3629. PCI_ANY_ID,
  3630. 0,
  3631. 0,
  3632. pbn_b0_8_115200 },
  3633. { PCI_VENDOR_ID_ADDIDATA,
  3634. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3635. PCI_ANY_ID,
  3636. PCI_ANY_ID,
  3637. 0,
  3638. 0,
  3639. pbn_ADDIDATA_PCIe_4_3906250 },
  3640. { PCI_VENDOR_ID_ADDIDATA,
  3641. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3642. PCI_ANY_ID,
  3643. PCI_ANY_ID,
  3644. 0,
  3645. 0,
  3646. pbn_ADDIDATA_PCIe_2_3906250 },
  3647. { PCI_VENDOR_ID_ADDIDATA,
  3648. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3649. PCI_ANY_ID,
  3650. PCI_ANY_ID,
  3651. 0,
  3652. 0,
  3653. pbn_ADDIDATA_PCIe_1_3906250 },
  3654. { PCI_VENDOR_ID_ADDIDATA,
  3655. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3656. PCI_ANY_ID,
  3657. PCI_ANY_ID,
  3658. 0,
  3659. 0,
  3660. pbn_ADDIDATA_PCIe_8_3906250 },
  3661. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3662. PCI_VENDOR_ID_IBM, 0x0299,
  3663. 0, 0, pbn_b0_bt_2_115200 },
  3664. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3665. 0xA000, 0x1000,
  3666. 0, 0, pbn_b0_1_115200 },
  3667. /* the 9901 is a rebranded 9912 */
  3668. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3669. 0xA000, 0x1000,
  3670. 0, 0, pbn_b0_1_115200 },
  3671. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3672. 0xA000, 0x1000,
  3673. 0, 0, pbn_b0_1_115200 },
  3674. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3675. 0xA000, 0x1000,
  3676. 0, 0, pbn_b0_1_115200 },
  3677. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3678. 0xA000, 0x1000,
  3679. 0, 0, pbn_b0_1_115200 },
  3680. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3681. 0xA000, 0x3002,
  3682. 0, 0, pbn_NETMOS9900_2s_115200 },
  3683. /*
  3684. * Best Connectivity and Rosewill PCI Multi I/O cards
  3685. */
  3686. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3687. 0xA000, 0x1000,
  3688. 0, 0, pbn_b0_1_115200 },
  3689. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3690. 0xA000, 0x3002,
  3691. 0, 0, pbn_b0_bt_2_115200 },
  3692. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3693. 0xA000, 0x3004,
  3694. 0, 0, pbn_b0_bt_4_115200 },
  3695. /* Intel CE4100 */
  3696. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3698. pbn_ce4100_1_115200 },
  3699. /*
  3700. * Cronyx Omega PCI
  3701. */
  3702. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3704. pbn_omegapci },
  3705. /*
  3706. * These entries match devices with class COMMUNICATION_SERIAL,
  3707. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3708. */
  3709. { PCI_ANY_ID, PCI_ANY_ID,
  3710. PCI_ANY_ID, PCI_ANY_ID,
  3711. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3712. 0xffff00, pbn_default },
  3713. { PCI_ANY_ID, PCI_ANY_ID,
  3714. PCI_ANY_ID, PCI_ANY_ID,
  3715. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3716. 0xffff00, pbn_default },
  3717. { PCI_ANY_ID, PCI_ANY_ID,
  3718. PCI_ANY_ID, PCI_ANY_ID,
  3719. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3720. 0xffff00, pbn_default },
  3721. { 0, }
  3722. };
  3723. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  3724. pci_channel_state_t state)
  3725. {
  3726. struct serial_private *priv = pci_get_drvdata(dev);
  3727. if (state == pci_channel_io_perm_failure)
  3728. return PCI_ERS_RESULT_DISCONNECT;
  3729. if (priv)
  3730. pciserial_suspend_ports(priv);
  3731. pci_disable_device(dev);
  3732. return PCI_ERS_RESULT_NEED_RESET;
  3733. }
  3734. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  3735. {
  3736. int rc;
  3737. rc = pci_enable_device(dev);
  3738. if (rc)
  3739. return PCI_ERS_RESULT_DISCONNECT;
  3740. pci_restore_state(dev);
  3741. pci_save_state(dev);
  3742. return PCI_ERS_RESULT_RECOVERED;
  3743. }
  3744. static void serial8250_io_resume(struct pci_dev *dev)
  3745. {
  3746. struct serial_private *priv = pci_get_drvdata(dev);
  3747. if (priv)
  3748. pciserial_resume_ports(priv);
  3749. }
  3750. static struct pci_error_handlers serial8250_err_handler = {
  3751. .error_detected = serial8250_io_error_detected,
  3752. .slot_reset = serial8250_io_slot_reset,
  3753. .resume = serial8250_io_resume,
  3754. };
  3755. static struct pci_driver serial_pci_driver = {
  3756. .name = "serial",
  3757. .probe = pciserial_init_one,
  3758. .remove = __devexit_p(pciserial_remove_one),
  3759. #ifdef CONFIG_PM
  3760. .suspend = pciserial_suspend_one,
  3761. .resume = pciserial_resume_one,
  3762. #endif
  3763. .id_table = serial_pci_tbl,
  3764. .err_handler = &serial8250_err_handler,
  3765. };
  3766. static int __init serial8250_pci_init(void)
  3767. {
  3768. return pci_register_driver(&serial_pci_driver);
  3769. }
  3770. static void __exit serial8250_pci_exit(void)
  3771. {
  3772. pci_unregister_driver(&serial_pci_driver);
  3773. }
  3774. module_init(serial8250_pci_init);
  3775. module_exit(serial8250_pci_exit);
  3776. MODULE_LICENSE("GPL");
  3777. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3778. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);