dma.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  34. int slot,
  35. struct b43_dmadesc_meta **meta)
  36. {
  37. struct b43_dmadesc32 *desc;
  38. *meta = &(ring->meta[slot]);
  39. desc = ring->descbase;
  40. desc = &(desc[slot]);
  41. return (struct b43_dmadesc_generic *)desc;
  42. }
  43. static void op32_fill_descriptor(struct b43_dmaring *ring,
  44. struct b43_dmadesc_generic *desc,
  45. dma_addr_t dmaaddr, u16 bufsize,
  46. int start, int end, int irq)
  47. {
  48. struct b43_dmadesc32 *descbase = ring->descbase;
  49. int slot;
  50. u32 ctl;
  51. u32 addr;
  52. u32 addrext;
  53. slot = (int)(&(desc->dma32) - descbase);
  54. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  55. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  56. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  57. >> SSB_DMA_TRANSLATION_SHIFT;
  58. addr |= ssb_dma_translation(ring->dev->dev);
  59. ctl = (bufsize - ring->frameoffset)
  60. & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= (bufsize - ring->frameoffset)
  148. & B43_DMA64_DCTL1_BYTECNT;
  149. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  150. & B43_DMA64_DCTL1_ADDREXT_MASK;
  151. desc->dma64.control0 = cpu_to_le32(ctl0);
  152. desc->dma64.control1 = cpu_to_le32(ctl1);
  153. desc->dma64.address_low = cpu_to_le32(addrlo);
  154. desc->dma64.address_high = cpu_to_le32(addrhi);
  155. }
  156. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  157. {
  158. b43_dma_write(ring, B43_DMA64_TXINDEX,
  159. (u32) (slot * sizeof(struct b43_dmadesc64)));
  160. }
  161. static void op64_tx_suspend(struct b43_dmaring *ring)
  162. {
  163. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  164. | B43_DMA64_TXSUSPEND);
  165. }
  166. static void op64_tx_resume(struct b43_dmaring *ring)
  167. {
  168. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  169. & ~B43_DMA64_TXSUSPEND);
  170. }
  171. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  172. {
  173. u32 val;
  174. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  175. val &= B43_DMA64_RXSTATDPTR;
  176. return (val / sizeof(struct b43_dmadesc64));
  177. }
  178. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  179. {
  180. b43_dma_write(ring, B43_DMA64_RXINDEX,
  181. (u32) (slot * sizeof(struct b43_dmadesc64)));
  182. }
  183. static const struct b43_dma_ops dma64_ops = {
  184. .idx2desc = op64_idx2desc,
  185. .fill_descriptor = op64_fill_descriptor,
  186. .poke_tx = op64_poke_tx,
  187. .tx_suspend = op64_tx_suspend,
  188. .tx_resume = op64_tx_resume,
  189. .get_current_rxslot = op64_get_current_rxslot,
  190. .set_current_rxslot = op64_set_current_rxslot,
  191. };
  192. static inline int free_slots(struct b43_dmaring *ring)
  193. {
  194. return (ring->nr_slots - ring->used_slots);
  195. }
  196. static inline int next_slot(struct b43_dmaring *ring, int slot)
  197. {
  198. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  199. if (slot == ring->nr_slots - 1)
  200. return 0;
  201. return slot + 1;
  202. }
  203. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  204. {
  205. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  206. if (slot == 0)
  207. return ring->nr_slots - 1;
  208. return slot - 1;
  209. }
  210. #ifdef CONFIG_B43_DEBUG
  211. static void update_max_used_slots(struct b43_dmaring *ring,
  212. int current_used_slots)
  213. {
  214. if (current_used_slots <= ring->max_used_slots)
  215. return;
  216. ring->max_used_slots = current_used_slots;
  217. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  218. b43dbg(ring->dev->wl,
  219. "max_used_slots increased to %d on %s ring %d\n",
  220. ring->max_used_slots,
  221. ring->tx ? "TX" : "RX", ring->index);
  222. }
  223. }
  224. #else
  225. static inline
  226. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  227. {
  228. }
  229. #endif /* DEBUG */
  230. /* Request a slot for usage. */
  231. static inline int request_slot(struct b43_dmaring *ring)
  232. {
  233. int slot;
  234. B43_WARN_ON(!ring->tx);
  235. B43_WARN_ON(ring->stopped);
  236. B43_WARN_ON(free_slots(ring) == 0);
  237. slot = next_slot(ring, ring->current_slot);
  238. ring->current_slot = slot;
  239. ring->used_slots++;
  240. update_max_used_slots(ring, ring->used_slots);
  241. return slot;
  242. }
  243. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  244. {
  245. static const u16 map64[] = {
  246. B43_MMIO_DMA64_BASE0,
  247. B43_MMIO_DMA64_BASE1,
  248. B43_MMIO_DMA64_BASE2,
  249. B43_MMIO_DMA64_BASE3,
  250. B43_MMIO_DMA64_BASE4,
  251. B43_MMIO_DMA64_BASE5,
  252. };
  253. static const u16 map32[] = {
  254. B43_MMIO_DMA32_BASE0,
  255. B43_MMIO_DMA32_BASE1,
  256. B43_MMIO_DMA32_BASE2,
  257. B43_MMIO_DMA32_BASE3,
  258. B43_MMIO_DMA32_BASE4,
  259. B43_MMIO_DMA32_BASE5,
  260. };
  261. if (type == B43_DMA_64BIT) {
  262. B43_WARN_ON(!(controller_idx >= 0 &&
  263. controller_idx < ARRAY_SIZE(map64)));
  264. return map64[controller_idx];
  265. }
  266. B43_WARN_ON(!(controller_idx >= 0 &&
  267. controller_idx < ARRAY_SIZE(map32)));
  268. return map32[controller_idx];
  269. }
  270. static inline
  271. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  272. unsigned char *buf, size_t len, int tx)
  273. {
  274. dma_addr_t dmaaddr;
  275. if (tx) {
  276. dmaaddr = dma_map_single(ring->dev->dev->dev,
  277. buf, len, DMA_TO_DEVICE);
  278. } else {
  279. dmaaddr = dma_map_single(ring->dev->dev->dev,
  280. buf, len, DMA_FROM_DEVICE);
  281. }
  282. return dmaaddr;
  283. }
  284. static inline
  285. void unmap_descbuffer(struct b43_dmaring *ring,
  286. dma_addr_t addr, size_t len, int tx)
  287. {
  288. if (tx) {
  289. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  290. } else {
  291. dma_unmap_single(ring->dev->dev->dev,
  292. addr, len, DMA_FROM_DEVICE);
  293. }
  294. }
  295. static inline
  296. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  297. dma_addr_t addr, size_t len)
  298. {
  299. B43_WARN_ON(ring->tx);
  300. dma_sync_single_for_cpu(ring->dev->dev->dev,
  301. addr, len, DMA_FROM_DEVICE);
  302. }
  303. static inline
  304. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  305. dma_addr_t addr, size_t len)
  306. {
  307. B43_WARN_ON(ring->tx);
  308. dma_sync_single_for_device(ring->dev->dev->dev,
  309. addr, len, DMA_FROM_DEVICE);
  310. }
  311. static inline
  312. void free_descriptor_buffer(struct b43_dmaring *ring,
  313. struct b43_dmadesc_meta *meta)
  314. {
  315. if (meta->skb) {
  316. dev_kfree_skb_any(meta->skb);
  317. meta->skb = NULL;
  318. }
  319. }
  320. static int alloc_ringmemory(struct b43_dmaring *ring)
  321. {
  322. struct device *dev = ring->dev->dev->dev;
  323. gfp_t flags = GFP_KERNEL;
  324. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  325. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  326. * has shown that 4K is sufficient for the latter as long as the buffer
  327. * does not cross an 8K boundary.
  328. *
  329. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  330. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  331. * which accounts for the GFP_DMA flag below.
  332. */
  333. if (ring->type == B43_DMA_64BIT)
  334. flags |= GFP_DMA;
  335. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  336. &(ring->dmabase), flags);
  337. if (!ring->descbase) {
  338. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  339. return -ENOMEM;
  340. }
  341. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  342. return 0;
  343. }
  344. static void free_ringmemory(struct b43_dmaring *ring)
  345. {
  346. struct device *dev = ring->dev->dev->dev;
  347. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  348. ring->descbase, ring->dmabase);
  349. }
  350. /* Reset the RX DMA channel */
  351. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  352. enum b43_dmatype type)
  353. {
  354. int i;
  355. u32 value;
  356. u16 offset;
  357. might_sleep();
  358. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  359. b43_write32(dev, mmio_base + offset, 0);
  360. for (i = 0; i < 10; i++) {
  361. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  362. B43_DMA32_RXSTATUS;
  363. value = b43_read32(dev, mmio_base + offset);
  364. if (type == B43_DMA_64BIT) {
  365. value &= B43_DMA64_RXSTAT;
  366. if (value == B43_DMA64_RXSTAT_DISABLED) {
  367. i = -1;
  368. break;
  369. }
  370. } else {
  371. value &= B43_DMA32_RXSTATE;
  372. if (value == B43_DMA32_RXSTAT_DISABLED) {
  373. i = -1;
  374. break;
  375. }
  376. }
  377. msleep(1);
  378. }
  379. if (i != -1) {
  380. b43err(dev->wl, "DMA RX reset timed out\n");
  381. return -ENODEV;
  382. }
  383. return 0;
  384. }
  385. /* Reset the TX DMA channel */
  386. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  387. enum b43_dmatype type)
  388. {
  389. int i;
  390. u32 value;
  391. u16 offset;
  392. might_sleep();
  393. for (i = 0; i < 10; i++) {
  394. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  395. B43_DMA32_TXSTATUS;
  396. value = b43_read32(dev, mmio_base + offset);
  397. if (type == B43_DMA_64BIT) {
  398. value &= B43_DMA64_TXSTAT;
  399. if (value == B43_DMA64_TXSTAT_DISABLED ||
  400. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  401. value == B43_DMA64_TXSTAT_STOPPED)
  402. break;
  403. } else {
  404. value &= B43_DMA32_TXSTATE;
  405. if (value == B43_DMA32_TXSTAT_DISABLED ||
  406. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  407. value == B43_DMA32_TXSTAT_STOPPED)
  408. break;
  409. }
  410. msleep(1);
  411. }
  412. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  413. b43_write32(dev, mmio_base + offset, 0);
  414. for (i = 0; i < 10; i++) {
  415. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  416. B43_DMA32_TXSTATUS;
  417. value = b43_read32(dev, mmio_base + offset);
  418. if (type == B43_DMA_64BIT) {
  419. value &= B43_DMA64_TXSTAT;
  420. if (value == B43_DMA64_TXSTAT_DISABLED) {
  421. i = -1;
  422. break;
  423. }
  424. } else {
  425. value &= B43_DMA32_TXSTATE;
  426. if (value == B43_DMA32_TXSTAT_DISABLED) {
  427. i = -1;
  428. break;
  429. }
  430. }
  431. msleep(1);
  432. }
  433. if (i != -1) {
  434. b43err(dev->wl, "DMA TX reset timed out\n");
  435. return -ENODEV;
  436. }
  437. /* ensure the reset is completed. */
  438. msleep(1);
  439. return 0;
  440. }
  441. /* Check if a DMA mapping address is invalid. */
  442. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  443. dma_addr_t addr,
  444. size_t buffersize)
  445. {
  446. if (unlikely(dma_mapping_error(addr)))
  447. return 1;
  448. switch (ring->type) {
  449. case B43_DMA_30BIT:
  450. if ((u64)addr + buffersize > (1ULL << 30))
  451. return 1;
  452. break;
  453. case B43_DMA_32BIT:
  454. if ((u64)addr + buffersize > (1ULL << 32))
  455. return 1;
  456. break;
  457. case B43_DMA_64BIT:
  458. /* Currently we can't have addresses beyond
  459. * 64bit in the kernel. */
  460. break;
  461. }
  462. /* The address is OK. */
  463. return 0;
  464. }
  465. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  466. struct b43_dmadesc_generic *desc,
  467. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  468. {
  469. struct b43_rxhdr_fw4 *rxhdr;
  470. struct b43_hwtxstatus *txstat;
  471. dma_addr_t dmaaddr;
  472. struct sk_buff *skb;
  473. B43_WARN_ON(ring->tx);
  474. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  475. if (unlikely(!skb))
  476. return -ENOMEM;
  477. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  478. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  479. /* ugh. try to realloc in zone_dma */
  480. gfp_flags |= GFP_DMA;
  481. dev_kfree_skb_any(skb);
  482. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  483. if (unlikely(!skb))
  484. return -ENOMEM;
  485. dmaaddr = map_descbuffer(ring, skb->data,
  486. ring->rx_buffersize, 0);
  487. }
  488. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  489. dev_kfree_skb_any(skb);
  490. return -EIO;
  491. }
  492. meta->skb = skb;
  493. meta->dmaaddr = dmaaddr;
  494. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  495. ring->rx_buffersize, 0, 0, 0);
  496. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  497. rxhdr->frame_len = 0;
  498. txstat = (struct b43_hwtxstatus *)(skb->data);
  499. txstat->cookie = 0;
  500. return 0;
  501. }
  502. /* Allocate the initial descbuffers.
  503. * This is used for an RX ring only.
  504. */
  505. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  506. {
  507. int i, err = -ENOMEM;
  508. struct b43_dmadesc_generic *desc;
  509. struct b43_dmadesc_meta *meta;
  510. for (i = 0; i < ring->nr_slots; i++) {
  511. desc = ring->ops->idx2desc(ring, i, &meta);
  512. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  513. if (err) {
  514. b43err(ring->dev->wl,
  515. "Failed to allocate initial descbuffers\n");
  516. goto err_unwind;
  517. }
  518. }
  519. mb();
  520. ring->used_slots = ring->nr_slots;
  521. err = 0;
  522. out:
  523. return err;
  524. err_unwind:
  525. for (i--; i >= 0; i--) {
  526. desc = ring->ops->idx2desc(ring, i, &meta);
  527. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  528. dev_kfree_skb(meta->skb);
  529. }
  530. goto out;
  531. }
  532. /* Do initial setup of the DMA controller.
  533. * Reset the controller, write the ring busaddress
  534. * and switch the "enable" bit on.
  535. */
  536. static int dmacontroller_setup(struct b43_dmaring *ring)
  537. {
  538. int err = 0;
  539. u32 value;
  540. u32 addrext;
  541. u32 trans = ssb_dma_translation(ring->dev->dev);
  542. if (ring->tx) {
  543. if (ring->type == B43_DMA_64BIT) {
  544. u64 ringbase = (u64) (ring->dmabase);
  545. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  546. >> SSB_DMA_TRANSLATION_SHIFT;
  547. value = B43_DMA64_TXENABLE;
  548. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  549. & B43_DMA64_TXADDREXT_MASK;
  550. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  551. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  552. (ringbase & 0xFFFFFFFF));
  553. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  554. ((ringbase >> 32) &
  555. ~SSB_DMA_TRANSLATION_MASK)
  556. | (trans << 1));
  557. } else {
  558. u32 ringbase = (u32) (ring->dmabase);
  559. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  560. >> SSB_DMA_TRANSLATION_SHIFT;
  561. value = B43_DMA32_TXENABLE;
  562. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  563. & B43_DMA32_TXADDREXT_MASK;
  564. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  565. b43_dma_write(ring, B43_DMA32_TXRING,
  566. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  567. | trans);
  568. }
  569. } else {
  570. err = alloc_initial_descbuffers(ring);
  571. if (err)
  572. goto out;
  573. if (ring->type == B43_DMA_64BIT) {
  574. u64 ringbase = (u64) (ring->dmabase);
  575. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  576. >> SSB_DMA_TRANSLATION_SHIFT;
  577. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  578. value |= B43_DMA64_RXENABLE;
  579. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  580. & B43_DMA64_RXADDREXT_MASK;
  581. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  582. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  583. (ringbase & 0xFFFFFFFF));
  584. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  585. ((ringbase >> 32) &
  586. ~SSB_DMA_TRANSLATION_MASK)
  587. | (trans << 1));
  588. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  589. sizeof(struct b43_dmadesc64));
  590. } else {
  591. u32 ringbase = (u32) (ring->dmabase);
  592. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  593. >> SSB_DMA_TRANSLATION_SHIFT;
  594. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  595. value |= B43_DMA32_RXENABLE;
  596. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  597. & B43_DMA32_RXADDREXT_MASK;
  598. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  599. b43_dma_write(ring, B43_DMA32_RXRING,
  600. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  601. | trans);
  602. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  603. sizeof(struct b43_dmadesc32));
  604. }
  605. }
  606. out:
  607. return err;
  608. }
  609. /* Shutdown the DMA controller. */
  610. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  611. {
  612. if (ring->tx) {
  613. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  614. ring->type);
  615. if (ring->type == B43_DMA_64BIT) {
  616. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  617. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  618. } else
  619. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  620. } else {
  621. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  622. ring->type);
  623. if (ring->type == B43_DMA_64BIT) {
  624. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  625. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  626. } else
  627. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  628. }
  629. }
  630. static void free_all_descbuffers(struct b43_dmaring *ring)
  631. {
  632. struct b43_dmadesc_generic *desc;
  633. struct b43_dmadesc_meta *meta;
  634. int i;
  635. if (!ring->used_slots)
  636. return;
  637. for (i = 0; i < ring->nr_slots; i++) {
  638. desc = ring->ops->idx2desc(ring, i, &meta);
  639. if (!meta->skb) {
  640. B43_WARN_ON(!ring->tx);
  641. continue;
  642. }
  643. if (ring->tx) {
  644. unmap_descbuffer(ring, meta->dmaaddr,
  645. meta->skb->len, 1);
  646. } else {
  647. unmap_descbuffer(ring, meta->dmaaddr,
  648. ring->rx_buffersize, 0);
  649. }
  650. free_descriptor_buffer(ring, meta);
  651. }
  652. }
  653. static u64 supported_dma_mask(struct b43_wldev *dev)
  654. {
  655. u32 tmp;
  656. u16 mmio_base;
  657. tmp = b43_read32(dev, SSB_TMSHIGH);
  658. if (tmp & SSB_TMSHIGH_DMA64)
  659. return DMA_64BIT_MASK;
  660. mmio_base = b43_dmacontroller_base(0, 0);
  661. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  662. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  663. if (tmp & B43_DMA32_TXADDREXT_MASK)
  664. return DMA_32BIT_MASK;
  665. return DMA_30BIT_MASK;
  666. }
  667. /* Main initialization function. */
  668. static
  669. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  670. int controller_index,
  671. int for_tx,
  672. enum b43_dmatype type)
  673. {
  674. struct b43_dmaring *ring;
  675. int err;
  676. int nr_slots;
  677. dma_addr_t dma_test;
  678. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  679. if (!ring)
  680. goto out;
  681. ring->type = type;
  682. nr_slots = B43_RXRING_SLOTS;
  683. if (for_tx)
  684. nr_slots = B43_TXRING_SLOTS;
  685. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  686. GFP_KERNEL);
  687. if (!ring->meta)
  688. goto err_kfree_ring;
  689. if (for_tx) {
  690. ring->txhdr_cache = kcalloc(nr_slots,
  691. b43_txhdr_size(dev),
  692. GFP_KERNEL);
  693. if (!ring->txhdr_cache)
  694. goto err_kfree_meta;
  695. /* test for ability to dma to txhdr_cache */
  696. dma_test = dma_map_single(dev->dev->dev,
  697. ring->txhdr_cache,
  698. b43_txhdr_size(dev),
  699. DMA_TO_DEVICE);
  700. if (b43_dma_mapping_error(ring, dma_test, b43_txhdr_size(dev))) {
  701. /* ugh realloc */
  702. kfree(ring->txhdr_cache);
  703. ring->txhdr_cache = kcalloc(nr_slots,
  704. b43_txhdr_size(dev),
  705. GFP_KERNEL | GFP_DMA);
  706. if (!ring->txhdr_cache)
  707. goto err_kfree_meta;
  708. dma_test = dma_map_single(dev->dev->dev,
  709. ring->txhdr_cache,
  710. b43_txhdr_size(dev),
  711. DMA_TO_DEVICE);
  712. if (b43_dma_mapping_error(ring, dma_test,
  713. b43_txhdr_size(dev)))
  714. goto err_kfree_txhdr_cache;
  715. }
  716. dma_unmap_single(dev->dev->dev,
  717. dma_test, b43_txhdr_size(dev),
  718. DMA_TO_DEVICE);
  719. }
  720. ring->dev = dev;
  721. ring->nr_slots = nr_slots;
  722. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  723. ring->index = controller_index;
  724. if (type == B43_DMA_64BIT)
  725. ring->ops = &dma64_ops;
  726. else
  727. ring->ops = &dma32_ops;
  728. if (for_tx) {
  729. ring->tx = 1;
  730. ring->current_slot = -1;
  731. } else {
  732. if (ring->index == 0) {
  733. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  734. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  735. } else if (ring->index == 3) {
  736. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  737. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  738. } else
  739. B43_WARN_ON(1);
  740. }
  741. spin_lock_init(&ring->lock);
  742. #ifdef CONFIG_B43_DEBUG
  743. ring->last_injected_overflow = jiffies;
  744. #endif
  745. err = alloc_ringmemory(ring);
  746. if (err)
  747. goto err_kfree_txhdr_cache;
  748. err = dmacontroller_setup(ring);
  749. if (err)
  750. goto err_free_ringmemory;
  751. out:
  752. return ring;
  753. err_free_ringmemory:
  754. free_ringmemory(ring);
  755. err_kfree_txhdr_cache:
  756. kfree(ring->txhdr_cache);
  757. err_kfree_meta:
  758. kfree(ring->meta);
  759. err_kfree_ring:
  760. kfree(ring);
  761. ring = NULL;
  762. goto out;
  763. }
  764. /* Main cleanup function. */
  765. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  766. const char *ringname)
  767. {
  768. if (!ring)
  769. return;
  770. b43dbg(ring->dev->wl, "DMA-%u %s max used slots: %d/%d\n",
  771. (unsigned int)(ring->type), ringname,
  772. ring->max_used_slots, ring->nr_slots);
  773. /* Device IRQs are disabled prior entering this function,
  774. * so no need to take care of concurrency with rx handler stuff.
  775. */
  776. dmacontroller_cleanup(ring);
  777. free_all_descbuffers(ring);
  778. free_ringmemory(ring);
  779. kfree(ring->txhdr_cache);
  780. kfree(ring->meta);
  781. kfree(ring);
  782. }
  783. #define destroy_ring(dma, ring) do { \
  784. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  785. (dma)->ring = NULL; \
  786. } while (0)
  787. void b43_dma_free(struct b43_wldev *dev)
  788. {
  789. struct b43_dma *dma = &dev->dma;
  790. destroy_ring(dma, rx_ring);
  791. destroy_ring(dma, tx_ring_AC_BK);
  792. destroy_ring(dma, tx_ring_AC_BE);
  793. destroy_ring(dma, tx_ring_AC_VI);
  794. destroy_ring(dma, tx_ring_AC_VO);
  795. destroy_ring(dma, tx_ring_mcast);
  796. }
  797. int b43_dma_init(struct b43_wldev *dev)
  798. {
  799. struct b43_dma *dma = &dev->dma;
  800. int err;
  801. u64 dmamask;
  802. enum b43_dmatype type;
  803. dmamask = supported_dma_mask(dev);
  804. switch (dmamask) {
  805. default:
  806. B43_WARN_ON(1);
  807. case DMA_30BIT_MASK:
  808. type = B43_DMA_30BIT;
  809. break;
  810. case DMA_32BIT_MASK:
  811. type = B43_DMA_32BIT;
  812. break;
  813. case DMA_64BIT_MASK:
  814. type = B43_DMA_64BIT;
  815. break;
  816. }
  817. err = ssb_dma_set_mask(dev->dev, dmamask);
  818. if (err) {
  819. b43err(dev->wl, "The machine/kernel does not support "
  820. "the required DMA mask (0x%08X%08X)\n",
  821. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  822. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  823. return -EOPNOTSUPP;
  824. }
  825. err = -ENOMEM;
  826. /* setup TX DMA channels. */
  827. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  828. if (!dma->tx_ring_AC_BK)
  829. goto out;
  830. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  831. if (!dma->tx_ring_AC_BE)
  832. goto err_destroy_bk;
  833. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  834. if (!dma->tx_ring_AC_VI)
  835. goto err_destroy_be;
  836. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  837. if (!dma->tx_ring_AC_VO)
  838. goto err_destroy_vi;
  839. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  840. if (!dma->tx_ring_mcast)
  841. goto err_destroy_vo;
  842. /* setup RX DMA channel. */
  843. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  844. if (!dma->rx_ring)
  845. goto err_destroy_mcast;
  846. /* No support for the TX status DMA ring. */
  847. B43_WARN_ON(dev->dev->id.revision < 5);
  848. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  849. (unsigned int)type);
  850. err = 0;
  851. out:
  852. return err;
  853. err_destroy_mcast:
  854. destroy_ring(dma, tx_ring_mcast);
  855. err_destroy_vo:
  856. destroy_ring(dma, tx_ring_AC_VO);
  857. err_destroy_vi:
  858. destroy_ring(dma, tx_ring_AC_VI);
  859. err_destroy_be:
  860. destroy_ring(dma, tx_ring_AC_BE);
  861. err_destroy_bk:
  862. destroy_ring(dma, tx_ring_AC_BK);
  863. return err;
  864. }
  865. /* Generate a cookie for the TX header. */
  866. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  867. {
  868. u16 cookie;
  869. /* Use the upper 4 bits of the cookie as
  870. * DMA controller ID and store the slot number
  871. * in the lower 12 bits.
  872. * Note that the cookie must never be 0, as this
  873. * is a special value used in RX path.
  874. * It can also not be 0xFFFF because that is special
  875. * for multicast frames.
  876. */
  877. cookie = (((u16)ring->index + 1) << 12);
  878. B43_WARN_ON(slot & ~0x0FFF);
  879. cookie |= (u16)slot;
  880. return cookie;
  881. }
  882. /* Inspect a cookie and find out to which controller/slot it belongs. */
  883. static
  884. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  885. {
  886. struct b43_dma *dma = &dev->dma;
  887. struct b43_dmaring *ring = NULL;
  888. switch (cookie & 0xF000) {
  889. case 0x1000:
  890. ring = dma->tx_ring_AC_BK;
  891. break;
  892. case 0x2000:
  893. ring = dma->tx_ring_AC_BE;
  894. break;
  895. case 0x3000:
  896. ring = dma->tx_ring_AC_VI;
  897. break;
  898. case 0x4000:
  899. ring = dma->tx_ring_AC_VO;
  900. break;
  901. case 0x5000:
  902. ring = dma->tx_ring_mcast;
  903. break;
  904. default:
  905. B43_WARN_ON(1);
  906. }
  907. *slot = (cookie & 0x0FFF);
  908. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  909. return ring;
  910. }
  911. static int dma_tx_fragment(struct b43_dmaring *ring,
  912. struct sk_buff *skb,
  913. struct ieee80211_tx_control *ctl)
  914. {
  915. const struct b43_dma_ops *ops = ring->ops;
  916. u8 *header;
  917. int slot, old_top_slot, old_used_slots;
  918. int err;
  919. struct b43_dmadesc_generic *desc;
  920. struct b43_dmadesc_meta *meta;
  921. struct b43_dmadesc_meta *meta_hdr;
  922. struct sk_buff *bounce_skb;
  923. u16 cookie;
  924. size_t hdrsize = b43_txhdr_size(ring->dev);
  925. #define SLOTS_PER_PACKET 2
  926. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  927. old_top_slot = ring->current_slot;
  928. old_used_slots = ring->used_slots;
  929. /* Get a slot for the header. */
  930. slot = request_slot(ring);
  931. desc = ops->idx2desc(ring, slot, &meta_hdr);
  932. memset(meta_hdr, 0, sizeof(*meta_hdr));
  933. header = &(ring->txhdr_cache[slot * hdrsize]);
  934. cookie = generate_cookie(ring, slot);
  935. err = b43_generate_txhdr(ring->dev, header,
  936. skb->data, skb->len, ctl, cookie);
  937. if (unlikely(err)) {
  938. ring->current_slot = old_top_slot;
  939. ring->used_slots = old_used_slots;
  940. return err;
  941. }
  942. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  943. hdrsize, 1);
  944. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize)) {
  945. ring->current_slot = old_top_slot;
  946. ring->used_slots = old_used_slots;
  947. return -EIO;
  948. }
  949. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  950. hdrsize, 1, 0, 0);
  951. /* Get a slot for the payload. */
  952. slot = request_slot(ring);
  953. desc = ops->idx2desc(ring, slot, &meta);
  954. memset(meta, 0, sizeof(*meta));
  955. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  956. meta->skb = skb;
  957. meta->is_last_fragment = 1;
  958. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  959. /* create a bounce buffer in zone_dma on mapping failure. */
  960. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  961. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  962. if (!bounce_skb) {
  963. ring->current_slot = old_top_slot;
  964. ring->used_slots = old_used_slots;
  965. err = -ENOMEM;
  966. goto out_unmap_hdr;
  967. }
  968. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  969. dev_kfree_skb_any(skb);
  970. skb = bounce_skb;
  971. meta->skb = skb;
  972. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  973. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  974. ring->current_slot = old_top_slot;
  975. ring->used_slots = old_used_slots;
  976. err = -EIO;
  977. goto out_free_bounce;
  978. }
  979. }
  980. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  981. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  982. /* Tell the firmware about the cookie of the last
  983. * mcast frame, so it can clear the more-data bit in it. */
  984. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  985. B43_SHM_SH_MCASTCOOKIE, cookie);
  986. }
  987. /* Now transfer the whole frame. */
  988. wmb();
  989. ops->poke_tx(ring, next_slot(ring, slot));
  990. return 0;
  991. out_free_bounce:
  992. dev_kfree_skb_any(skb);
  993. out_unmap_hdr:
  994. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  995. hdrsize, 1);
  996. return err;
  997. }
  998. static inline int should_inject_overflow(struct b43_dmaring *ring)
  999. {
  1000. #ifdef CONFIG_B43_DEBUG
  1001. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1002. /* Check if we should inject another ringbuffer overflow
  1003. * to test handling of this situation in the stack. */
  1004. unsigned long next_overflow;
  1005. next_overflow = ring->last_injected_overflow + HZ;
  1006. if (time_after(jiffies, next_overflow)) {
  1007. ring->last_injected_overflow = jiffies;
  1008. b43dbg(ring->dev->wl,
  1009. "Injecting TX ring overflow on "
  1010. "DMA controller %d\n", ring->index);
  1011. return 1;
  1012. }
  1013. }
  1014. #endif /* CONFIG_B43_DEBUG */
  1015. return 0;
  1016. }
  1017. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1018. static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
  1019. u8 queue_prio)
  1020. {
  1021. struct b43_dmaring *ring;
  1022. if (b43_modparam_qos) {
  1023. /* 0 = highest priority */
  1024. switch (queue_prio) {
  1025. default:
  1026. B43_WARN_ON(1);
  1027. /* fallthrough */
  1028. case 0:
  1029. ring = dev->dma.tx_ring_AC_VO;
  1030. break;
  1031. case 1:
  1032. ring = dev->dma.tx_ring_AC_VI;
  1033. break;
  1034. case 2:
  1035. ring = dev->dma.tx_ring_AC_BE;
  1036. break;
  1037. case 3:
  1038. ring = dev->dma.tx_ring_AC_BK;
  1039. break;
  1040. }
  1041. } else
  1042. ring = dev->dma.tx_ring_AC_BE;
  1043. return ring;
  1044. }
  1045. int b43_dma_tx(struct b43_wldev *dev,
  1046. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1047. {
  1048. struct b43_dmaring *ring;
  1049. struct ieee80211_hdr *hdr;
  1050. int err = 0;
  1051. unsigned long flags;
  1052. if (unlikely(skb->len < 2 + 2 + 6)) {
  1053. /* Too short, this can't be a valid frame. */
  1054. return -EINVAL;
  1055. }
  1056. hdr = (struct ieee80211_hdr *)skb->data;
  1057. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1058. /* The multicast ring will be sent after the DTIM */
  1059. ring = dev->dma.tx_ring_mcast;
  1060. /* Set the more-data bit. Ucode will clear it on
  1061. * the last frame for us. */
  1062. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1063. } else {
  1064. /* Decide by priority where to put this frame. */
  1065. ring = select_ring_by_priority(dev, ctl->queue);
  1066. }
  1067. spin_lock_irqsave(&ring->lock, flags);
  1068. B43_WARN_ON(!ring->tx);
  1069. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1070. b43warn(dev->wl, "DMA queue overflow\n");
  1071. err = -ENOSPC;
  1072. goto out_unlock;
  1073. }
  1074. /* Check if the queue was stopped in mac80211,
  1075. * but we got called nevertheless.
  1076. * That would be a mac80211 bug. */
  1077. B43_WARN_ON(ring->stopped);
  1078. /* Assign the queue number to the ring (if not already done before)
  1079. * so TX status handling can use it. The queue to ring mapping is
  1080. * static, so we don't need to store it per frame. */
  1081. ring->queue_prio = ctl->queue;
  1082. err = dma_tx_fragment(ring, skb, ctl);
  1083. if (unlikely(err == -ENOKEY)) {
  1084. /* Drop this packet, as we don't have the encryption key
  1085. * anymore and must not transmit it unencrypted. */
  1086. dev_kfree_skb_any(skb);
  1087. err = 0;
  1088. goto out_unlock;
  1089. }
  1090. if (unlikely(err)) {
  1091. b43err(dev->wl, "DMA tx mapping failure\n");
  1092. goto out_unlock;
  1093. }
  1094. ring->nr_tx_packets++;
  1095. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1096. should_inject_overflow(ring)) {
  1097. /* This TX ring is full. */
  1098. ieee80211_stop_queue(dev->wl->hw, ctl->queue);
  1099. ring->stopped = 1;
  1100. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1101. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1102. }
  1103. }
  1104. out_unlock:
  1105. spin_unlock_irqrestore(&ring->lock, flags);
  1106. return err;
  1107. }
  1108. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1109. const struct b43_txstatus *status)
  1110. {
  1111. const struct b43_dma_ops *ops;
  1112. struct b43_dmaring *ring;
  1113. struct b43_dmadesc_generic *desc;
  1114. struct b43_dmadesc_meta *meta;
  1115. int slot;
  1116. ring = parse_cookie(dev, status->cookie, &slot);
  1117. if (unlikely(!ring))
  1118. return;
  1119. B43_WARN_ON(!irqs_disabled());
  1120. spin_lock(&ring->lock);
  1121. B43_WARN_ON(!ring->tx);
  1122. ops = ring->ops;
  1123. while (1) {
  1124. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1125. desc = ops->idx2desc(ring, slot, &meta);
  1126. if (meta->skb)
  1127. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1128. 1);
  1129. else
  1130. unmap_descbuffer(ring, meta->dmaaddr,
  1131. b43_txhdr_size(dev), 1);
  1132. if (meta->is_last_fragment) {
  1133. B43_WARN_ON(!meta->skb);
  1134. /* Call back to inform the ieee80211 subsystem about the
  1135. * status of the transmission.
  1136. * Some fields of txstat are already filled in dma_tx().
  1137. */
  1138. if (status->acked) {
  1139. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1140. } else {
  1141. if (!(meta->txstat.control.flags
  1142. & IEEE80211_TXCTL_NO_ACK))
  1143. meta->txstat.excessive_retries = 1;
  1144. }
  1145. if (status->frame_count == 0) {
  1146. /* The frame was not transmitted at all. */
  1147. meta->txstat.retry_count = 0;
  1148. } else
  1149. meta->txstat.retry_count = status->frame_count - 1;
  1150. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1151. &(meta->txstat));
  1152. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1153. meta->skb = NULL;
  1154. } else {
  1155. /* No need to call free_descriptor_buffer here, as
  1156. * this is only the txhdr, which is not allocated.
  1157. */
  1158. B43_WARN_ON(meta->skb);
  1159. }
  1160. /* Everything unmapped and free'd. So it's not used anymore. */
  1161. ring->used_slots--;
  1162. if (meta->is_last_fragment)
  1163. break;
  1164. slot = next_slot(ring, slot);
  1165. }
  1166. dev->stats.last_tx = jiffies;
  1167. if (ring->stopped) {
  1168. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1169. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1170. ring->stopped = 0;
  1171. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1172. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1173. }
  1174. }
  1175. spin_unlock(&ring->lock);
  1176. }
  1177. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1178. struct ieee80211_tx_queue_stats *stats)
  1179. {
  1180. const int nr_queues = dev->wl->hw->queues;
  1181. struct b43_dmaring *ring;
  1182. struct ieee80211_tx_queue_stats_data *data;
  1183. unsigned long flags;
  1184. int i;
  1185. for (i = 0; i < nr_queues; i++) {
  1186. data = &(stats->data[i]);
  1187. ring = select_ring_by_priority(dev, i);
  1188. spin_lock_irqsave(&ring->lock, flags);
  1189. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1190. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1191. data->count = ring->nr_tx_packets;
  1192. spin_unlock_irqrestore(&ring->lock, flags);
  1193. }
  1194. }
  1195. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1196. {
  1197. const struct b43_dma_ops *ops = ring->ops;
  1198. struct b43_dmadesc_generic *desc;
  1199. struct b43_dmadesc_meta *meta;
  1200. struct b43_rxhdr_fw4 *rxhdr;
  1201. struct sk_buff *skb;
  1202. u16 len;
  1203. int err;
  1204. dma_addr_t dmaaddr;
  1205. desc = ops->idx2desc(ring, *slot, &meta);
  1206. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1207. skb = meta->skb;
  1208. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1209. len = le16_to_cpu(rxhdr->frame_len);
  1210. if (len == 0) {
  1211. int i = 0;
  1212. do {
  1213. udelay(2);
  1214. barrier();
  1215. len = le16_to_cpu(rxhdr->frame_len);
  1216. } while (len == 0 && i++ < 5);
  1217. if (unlikely(len == 0)) {
  1218. /* recycle the descriptor buffer. */
  1219. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1220. ring->rx_buffersize);
  1221. goto drop;
  1222. }
  1223. }
  1224. if (unlikely(len > ring->rx_buffersize)) {
  1225. /* The data did not fit into one descriptor buffer
  1226. * and is split over multiple buffers.
  1227. * This should never happen, as we try to allocate buffers
  1228. * big enough. So simply ignore this packet.
  1229. */
  1230. int cnt = 0;
  1231. s32 tmp = len;
  1232. while (1) {
  1233. desc = ops->idx2desc(ring, *slot, &meta);
  1234. /* recycle the descriptor buffer. */
  1235. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1236. ring->rx_buffersize);
  1237. *slot = next_slot(ring, *slot);
  1238. cnt++;
  1239. tmp -= ring->rx_buffersize;
  1240. if (tmp <= 0)
  1241. break;
  1242. }
  1243. b43err(ring->dev->wl, "DMA RX buffer too small "
  1244. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1245. len, ring->rx_buffersize, cnt);
  1246. goto drop;
  1247. }
  1248. dmaaddr = meta->dmaaddr;
  1249. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1250. if (unlikely(err)) {
  1251. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1252. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1253. goto drop;
  1254. }
  1255. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1256. skb_put(skb, len + ring->frameoffset);
  1257. skb_pull(skb, ring->frameoffset);
  1258. b43_rx(ring->dev, skb, rxhdr);
  1259. drop:
  1260. return;
  1261. }
  1262. void b43_dma_rx(struct b43_dmaring *ring)
  1263. {
  1264. const struct b43_dma_ops *ops = ring->ops;
  1265. int slot, current_slot;
  1266. int used_slots = 0;
  1267. B43_WARN_ON(ring->tx);
  1268. current_slot = ops->get_current_rxslot(ring);
  1269. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1270. slot = ring->current_slot;
  1271. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1272. dma_rx(ring, &slot);
  1273. update_max_used_slots(ring, ++used_slots);
  1274. }
  1275. ops->set_current_rxslot(ring, slot);
  1276. ring->current_slot = slot;
  1277. }
  1278. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1279. {
  1280. unsigned long flags;
  1281. spin_lock_irqsave(&ring->lock, flags);
  1282. B43_WARN_ON(!ring->tx);
  1283. ring->ops->tx_suspend(ring);
  1284. spin_unlock_irqrestore(&ring->lock, flags);
  1285. }
  1286. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1287. {
  1288. unsigned long flags;
  1289. spin_lock_irqsave(&ring->lock, flags);
  1290. B43_WARN_ON(!ring->tx);
  1291. ring->ops->tx_resume(ring);
  1292. spin_unlock_irqrestore(&ring->lock, flags);
  1293. }
  1294. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1295. {
  1296. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1297. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1298. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1299. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1300. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1301. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1302. }
  1303. void b43_dma_tx_resume(struct b43_wldev *dev)
  1304. {
  1305. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1306. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1307. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1308. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1309. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1310. b43_power_saving_ctl_bits(dev, 0);
  1311. }