clock.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196
  1. /*
  2. * arch/arm/mach-lpc32xx/clock.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. /*
  19. * LPC32xx clock management driver overview
  20. *
  21. * The LPC32XX contains a number of high level system clocks that can be
  22. * generated from different sources. These system clocks are used to
  23. * generate the CPU and bus rates and the individual peripheral clocks in
  24. * the system. When Linux is started by the boot loader, the system
  25. * clocks are already running. Stopping a system clock during normal
  26. * Linux operation should never be attempted, as peripherals that require
  27. * those clocks will quit working (ie, DRAM).
  28. *
  29. * The LPC32xx high level clock tree looks as follows. Clocks marked with
  30. * an asterisk are always on and cannot be disabled. Clocks marked with
  31. * an ampersand can only be disabled in CPU suspend mode. Clocks marked
  32. * with a caret are always on if it is the selected clock for the SYSCLK
  33. * source. The clock that isn't used for SYSCLK can be enabled and
  34. * disabled normally.
  35. * 32KHz oscillator*
  36. * / | \
  37. * RTC* PLL397^ TOUCH
  38. * /
  39. * Main oscillator^ /
  40. * | \ /
  41. * | SYSCLK&
  42. * | \
  43. * | \
  44. * USB_PLL HCLK_PLL&
  45. * | | |
  46. * USB host/device PCLK& |
  47. * | |
  48. * Peripherals
  49. *
  50. * The CPU and chip bus rates are derived from the HCLK PLL, which can
  51. * generate various clock rates up to 266MHz and beyond. The internal bus
  52. * rates (PCLK and HCLK) are generated from dividers based on the HCLK
  53. * PLL rate. HCLK can be a ratio of 1:1, 1:2, or 1:4 or HCLK PLL rate,
  54. * while PCLK can be 1:1 to 1:32 of HCLK PLL rate. Most peripherals high
  55. * level clocks are based on either HCLK or PCLK, but have their own
  56. * dividers as part of the IP itself. Because of this, the system clock
  57. * rates should not be changed.
  58. *
  59. * The HCLK PLL is clocked from SYSCLK, which can be derived from the
  60. * main oscillator or PLL397. PLL397 generates a rate that is 397 times
  61. * the 32KHz oscillator rate. The main oscillator runs at the selected
  62. * oscillator/crystal rate on the mosc_in pin of the LPC32xx. This rate
  63. * is normally 13MHz, but depends on the selection of external crystals
  64. * or oscillators. If USB operation is required, the main oscillator must
  65. * be used in the system.
  66. *
  67. * Switching SYSCLK between sources during normal Linux operation is not
  68. * supported. SYSCLK is preset in the bootloader. Because of the
  69. * complexities of clock management during clock frequency changes,
  70. * there are some limitations to the clock driver explained below:
  71. * - The PLL397 and main oscillator can be enabled and disabled by the
  72. * clk_enable() and clk_disable() functions unless SYSCLK is based
  73. * on that clock. This allows the other oscillator that isn't driving
  74. * the HCLK PLL to be used as another system clock that can be routed
  75. * to an external pin.
  76. * - The muxed SYSCLK input and HCLK_PLL rate cannot be changed with
  77. * this driver.
  78. * - HCLK and PCLK rates cannot be changed as part of this driver.
  79. * - Most peripherals have their own dividers are part of the peripheral
  80. * block. Changing SYSCLK, HCLK PLL, HCLK, or PCLK sources or rates
  81. * will also impact the individual peripheral rates.
  82. */
  83. #include <linux/export.h>
  84. #include <linux/kernel.h>
  85. #include <linux/list.h>
  86. #include <linux/errno.h>
  87. #include <linux/device.h>
  88. #include <linux/delay.h>
  89. #include <linux/err.h>
  90. #include <linux/clk.h>
  91. #include <linux/amba/bus.h>
  92. #include <linux/amba/clcd.h>
  93. #include <linux/clkdev.h>
  94. #include <mach/hardware.h>
  95. #include <mach/platform.h>
  96. #include "clock.h"
  97. #include "common.h"
  98. static DEFINE_SPINLOCK(global_clkregs_lock);
  99. static int usb_pll_enable, usb_pll_valid;
  100. static struct clk clk_armpll;
  101. static struct clk clk_usbpll;
  102. /*
  103. * Post divider values for PLLs based on selected register value
  104. */
  105. static const u32 pll_postdivs[4] = {1, 2, 4, 8};
  106. static unsigned long local_return_parent_rate(struct clk *clk)
  107. {
  108. /*
  109. * If a clock has a rate of 0, then it inherits it's parent
  110. * clock rate
  111. */
  112. while (clk->rate == 0)
  113. clk = clk->parent;
  114. return clk->rate;
  115. }
  116. /* 32KHz clock has a fixed rate and is not stoppable */
  117. static struct clk osc_32KHz = {
  118. .rate = LPC32XX_CLOCK_OSC_FREQ,
  119. .get_rate = local_return_parent_rate,
  120. };
  121. static int local_pll397_enable(struct clk *clk, int enable)
  122. {
  123. u32 reg;
  124. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  125. reg = __raw_readl(LPC32XX_CLKPWR_PLL397_CTRL);
  126. if (enable == 0) {
  127. reg |= LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
  128. __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
  129. } else {
  130. /* Enable PLL397 */
  131. reg &= ~LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
  132. __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
  133. /* Wait for PLL397 lock */
  134. while (((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
  135. LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0) &&
  136. time_before(jiffies, timeout))
  137. cpu_relax();
  138. if ((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
  139. LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0)
  140. return -ENODEV;
  141. }
  142. return 0;
  143. }
  144. static int local_oscmain_enable(struct clk *clk, int enable)
  145. {
  146. u32 reg;
  147. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  148. reg = __raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  149. if (enable == 0) {
  150. reg |= LPC32XX_CLKPWR_MOSC_DISABLE;
  151. __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  152. } else {
  153. /* Enable main oscillator */
  154. reg &= ~LPC32XX_CLKPWR_MOSC_DISABLE;
  155. __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
  156. /* Wait for main oscillator to start */
  157. while (((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
  158. LPC32XX_CLKPWR_MOSC_DISABLE) != 0) &&
  159. time_before(jiffies, timeout))
  160. cpu_relax();
  161. if ((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
  162. LPC32XX_CLKPWR_MOSC_DISABLE) != 0)
  163. return -ENODEV;
  164. }
  165. return 0;
  166. }
  167. static struct clk osc_pll397 = {
  168. .parent = &osc_32KHz,
  169. .enable = local_pll397_enable,
  170. .rate = LPC32XX_CLOCK_OSC_FREQ * 397,
  171. .get_rate = local_return_parent_rate,
  172. };
  173. static struct clk osc_main = {
  174. .enable = local_oscmain_enable,
  175. .rate = LPC32XX_MAIN_OSC_FREQ,
  176. .get_rate = local_return_parent_rate,
  177. };
  178. static struct clk clk_sys;
  179. /*
  180. * Convert a PLL register value to a PLL output frequency
  181. */
  182. u32 clk_get_pllrate_from_reg(u32 inputclk, u32 regval)
  183. {
  184. struct clk_pll_setup pllcfg;
  185. pllcfg.cco_bypass_b15 = 0;
  186. pllcfg.direct_output_b14 = 0;
  187. pllcfg.fdbk_div_ctrl_b13 = 0;
  188. if ((regval & LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS) != 0)
  189. pllcfg.cco_bypass_b15 = 1;
  190. if ((regval & LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS) != 0)
  191. pllcfg.direct_output_b14 = 1;
  192. if ((regval & LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK) != 0)
  193. pllcfg.fdbk_div_ctrl_b13 = 1;
  194. pllcfg.pll_m = 1 + ((regval >> 1) & 0xFF);
  195. pllcfg.pll_n = 1 + ((regval >> 9) & 0x3);
  196. pllcfg.pll_p = pll_postdivs[((regval >> 11) & 0x3)];
  197. return clk_check_pll_setup(inputclk, &pllcfg);
  198. }
  199. /*
  200. * Setup the HCLK PLL with a PLL structure
  201. */
  202. static u32 local_clk_pll_setup(struct clk_pll_setup *PllSetup)
  203. {
  204. u32 tv, tmp = 0;
  205. if (PllSetup->analog_on != 0)
  206. tmp |= LPC32XX_CLKPWR_HCLKPLL_POWER_UP;
  207. if (PllSetup->cco_bypass_b15 != 0)
  208. tmp |= LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS;
  209. if (PllSetup->direct_output_b14 != 0)
  210. tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS;
  211. if (PllSetup->fdbk_div_ctrl_b13 != 0)
  212. tmp |= LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK;
  213. tv = ffs(PllSetup->pll_p) - 1;
  214. if ((!is_power_of_2(PllSetup->pll_p)) || (tv > 3))
  215. return 0;
  216. tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(tv);
  217. tmp |= LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(PllSetup->pll_n - 1);
  218. tmp |= LPC32XX_CLKPWR_HCLKPLL_PLLM(PllSetup->pll_m - 1);
  219. return tmp;
  220. }
  221. /*
  222. * Update the ARM core PLL frequency rate variable from the actual PLL setting
  223. */
  224. static void local_update_armpll_rate(void)
  225. {
  226. u32 clkin, pllreg;
  227. clkin = clk_armpll.parent->rate;
  228. pllreg = __raw_readl(LPC32XX_CLKPWR_HCLKPLL_CTRL) & 0x1FFFF;
  229. clk_armpll.rate = clk_get_pllrate_from_reg(clkin, pllreg);
  230. }
  231. /*
  232. * Find a PLL configuration for the selected input frequency
  233. */
  234. static u32 local_clk_find_pll_cfg(u32 pllin_freq, u32 target_freq,
  235. struct clk_pll_setup *pllsetup)
  236. {
  237. u32 ifreq, freqtol, m, n, p, fclkout;
  238. /* Determine frequency tolerance limits */
  239. freqtol = target_freq / 250;
  240. ifreq = pllin_freq;
  241. /* Is direct bypass mode possible? */
  242. if (abs(pllin_freq - target_freq) <= freqtol) {
  243. pllsetup->analog_on = 0;
  244. pllsetup->cco_bypass_b15 = 1;
  245. pllsetup->direct_output_b14 = 1;
  246. pllsetup->fdbk_div_ctrl_b13 = 1;
  247. pllsetup->pll_p = pll_postdivs[0];
  248. pllsetup->pll_n = 1;
  249. pllsetup->pll_m = 1;
  250. return clk_check_pll_setup(ifreq, pllsetup);
  251. } else if (target_freq <= ifreq) {
  252. pllsetup->analog_on = 0;
  253. pllsetup->cco_bypass_b15 = 1;
  254. pllsetup->direct_output_b14 = 0;
  255. pllsetup->fdbk_div_ctrl_b13 = 1;
  256. pllsetup->pll_n = 1;
  257. pllsetup->pll_m = 1;
  258. for (p = 0; p <= 3; p++) {
  259. pllsetup->pll_p = pll_postdivs[p];
  260. fclkout = clk_check_pll_setup(ifreq, pllsetup);
  261. if (abs(target_freq - fclkout) <= freqtol)
  262. return fclkout;
  263. }
  264. }
  265. /* Is direct mode possible? */
  266. pllsetup->analog_on = 1;
  267. pllsetup->cco_bypass_b15 = 0;
  268. pllsetup->direct_output_b14 = 1;
  269. pllsetup->fdbk_div_ctrl_b13 = 0;
  270. pllsetup->pll_p = pll_postdivs[0];
  271. for (m = 1; m <= 256; m++) {
  272. for (n = 1; n <= 4; n++) {
  273. /* Compute output frequency for this value */
  274. pllsetup->pll_n = n;
  275. pllsetup->pll_m = m;
  276. fclkout = clk_check_pll_setup(ifreq,
  277. pllsetup);
  278. if (abs(target_freq - fclkout) <=
  279. freqtol)
  280. return fclkout;
  281. }
  282. }
  283. /* Is integer mode possible? */
  284. pllsetup->analog_on = 1;
  285. pllsetup->cco_bypass_b15 = 0;
  286. pllsetup->direct_output_b14 = 0;
  287. pllsetup->fdbk_div_ctrl_b13 = 1;
  288. for (m = 1; m <= 256; m++) {
  289. for (n = 1; n <= 4; n++) {
  290. for (p = 0; p < 4; p++) {
  291. /* Compute output frequency */
  292. pllsetup->pll_p = pll_postdivs[p];
  293. pllsetup->pll_n = n;
  294. pllsetup->pll_m = m;
  295. fclkout = clk_check_pll_setup(
  296. ifreq, pllsetup);
  297. if (abs(target_freq - fclkout) <= freqtol)
  298. return fclkout;
  299. }
  300. }
  301. }
  302. /* Try non-integer mode */
  303. pllsetup->analog_on = 1;
  304. pllsetup->cco_bypass_b15 = 0;
  305. pllsetup->direct_output_b14 = 0;
  306. pllsetup->fdbk_div_ctrl_b13 = 0;
  307. for (m = 1; m <= 256; m++) {
  308. for (n = 1; n <= 4; n++) {
  309. for (p = 0; p < 4; p++) {
  310. /* Compute output frequency */
  311. pllsetup->pll_p = pll_postdivs[p];
  312. pllsetup->pll_n = n;
  313. pllsetup->pll_m = m;
  314. fclkout = clk_check_pll_setup(
  315. ifreq, pllsetup);
  316. if (abs(target_freq - fclkout) <= freqtol)
  317. return fclkout;
  318. }
  319. }
  320. }
  321. return 0;
  322. }
  323. static struct clk clk_armpll = {
  324. .parent = &clk_sys,
  325. .get_rate = local_return_parent_rate,
  326. };
  327. /*
  328. * Setup the USB PLL with a PLL structure
  329. */
  330. static u32 local_clk_usbpll_setup(struct clk_pll_setup *pHCLKPllSetup)
  331. {
  332. u32 reg, tmp = local_clk_pll_setup(pHCLKPllSetup);
  333. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL) & ~0x1FFFF;
  334. reg |= tmp;
  335. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  336. return clk_check_pll_setup(clk_usbpll.parent->rate,
  337. pHCLKPllSetup);
  338. }
  339. static int local_usbpll_enable(struct clk *clk, int enable)
  340. {
  341. u32 reg;
  342. int ret = 0;
  343. unsigned long timeout = jiffies + msecs_to_jiffies(20);
  344. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  345. __raw_writel(reg & ~(LPC32XX_CLKPWR_USBCTRL_CLK_EN2 |
  346. LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP),
  347. LPC32XX_CLKPWR_USB_CTRL);
  348. __raw_writel(reg & ~LPC32XX_CLKPWR_USBCTRL_CLK_EN1,
  349. LPC32XX_CLKPWR_USB_CTRL);
  350. if (enable && usb_pll_valid && usb_pll_enable) {
  351. ret = -ENODEV;
  352. /*
  353. * If the PLL rate has been previously set, then the rate
  354. * in the PLL register is valid and can be enabled here.
  355. * Otherwise, it needs to be enabled as part of setrate.
  356. */
  357. /*
  358. * Gate clock into PLL
  359. */
  360. reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN1;
  361. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  362. /*
  363. * Enable PLL
  364. */
  365. reg |= LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP;
  366. __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
  367. /*
  368. * Wait for PLL to lock
  369. */
  370. while (time_before(jiffies, timeout) && (ret == -ENODEV)) {
  371. reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
  372. if (reg & LPC32XX_CLKPWR_USBCTRL_PLL_STS)
  373. ret = 0;
  374. else
  375. udelay(10);
  376. }
  377. /*
  378. * Gate clock from PLL if PLL is locked
  379. */
  380. if (ret == 0) {
  381. __raw_writel(reg | LPC32XX_CLKPWR_USBCTRL_CLK_EN2,
  382. LPC32XX_CLKPWR_USB_CTRL);
  383. } else {
  384. __raw_writel(reg & ~(LPC32XX_CLKPWR_USBCTRL_CLK_EN1 |
  385. LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP),
  386. LPC32XX_CLKPWR_USB_CTRL);
  387. }
  388. } else if ((enable == 0) && usb_pll_valid && usb_pll_enable) {
  389. usb_pll_valid = 0;
  390. usb_pll_enable = 0;
  391. }
  392. return ret;
  393. }
  394. static unsigned long local_usbpll_round_rate(struct clk *clk,
  395. unsigned long rate)
  396. {
  397. u32 clkin, usbdiv;
  398. struct clk_pll_setup pllsetup;
  399. /*
  400. * Unlike other clocks, this clock has a KHz input rate, so bump
  401. * it up to work with the PLL function
  402. */
  403. rate = rate * 1000;
  404. clkin = clk->get_rate(clk);
  405. usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
  406. LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
  407. clkin = clkin / usbdiv;
  408. /* Try to find a good rate setup */
  409. if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
  410. return 0;
  411. return clk_check_pll_setup(clkin, &pllsetup);
  412. }
  413. static int local_usbpll_set_rate(struct clk *clk, unsigned long rate)
  414. {
  415. int ret = -ENODEV;
  416. u32 clkin, usbdiv;
  417. struct clk_pll_setup pllsetup;
  418. /*
  419. * Unlike other clocks, this clock has a KHz input rate, so bump
  420. * it up to work with the PLL function
  421. */
  422. rate = rate * 1000;
  423. clkin = clk->get_rate(clk->parent);
  424. usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
  425. LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
  426. clkin = clkin / usbdiv;
  427. /* Try to find a good rate setup */
  428. if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
  429. return -EINVAL;
  430. /*
  431. * Disable PLL clocks during PLL change
  432. */
  433. local_usbpll_enable(clk, 0);
  434. pllsetup.analog_on = 0;
  435. local_clk_usbpll_setup(&pllsetup);
  436. /*
  437. * Start USB PLL and check PLL status
  438. */
  439. usb_pll_valid = 1;
  440. usb_pll_enable = 1;
  441. ret = local_usbpll_enable(clk, 1);
  442. if (ret >= 0)
  443. clk->rate = clk_check_pll_setup(clkin, &pllsetup);
  444. return ret;
  445. }
  446. static struct clk clk_usbpll = {
  447. .parent = &osc_main,
  448. .set_rate = local_usbpll_set_rate,
  449. .enable = local_usbpll_enable,
  450. .rate = 48000, /* In KHz */
  451. .get_rate = local_return_parent_rate,
  452. .round_rate = local_usbpll_round_rate,
  453. };
  454. static u32 clk_get_hclk_div(void)
  455. {
  456. static const u32 hclkdivs[4] = {1, 2, 4, 4};
  457. return hclkdivs[LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(
  458. __raw_readl(LPC32XX_CLKPWR_HCLK_DIV))];
  459. }
  460. static struct clk clk_hclk = {
  461. .parent = &clk_armpll,
  462. .get_rate = local_return_parent_rate,
  463. };
  464. static struct clk clk_pclk = {
  465. .parent = &clk_armpll,
  466. .get_rate = local_return_parent_rate,
  467. };
  468. static int local_onoff_enable(struct clk *clk, int enable)
  469. {
  470. u32 tmp;
  471. tmp = __raw_readl(clk->enable_reg);
  472. if (enable == 0)
  473. tmp &= ~clk->enable_mask;
  474. else
  475. tmp |= clk->enable_mask;
  476. __raw_writel(tmp, clk->enable_reg);
  477. return 0;
  478. }
  479. /* Peripheral clock sources */
  480. static struct clk clk_timer0 = {
  481. .parent = &clk_pclk,
  482. .enable = local_onoff_enable,
  483. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  484. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN,
  485. .get_rate = local_return_parent_rate,
  486. };
  487. static struct clk clk_timer1 = {
  488. .parent = &clk_pclk,
  489. .enable = local_onoff_enable,
  490. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  491. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN,
  492. .get_rate = local_return_parent_rate,
  493. };
  494. static struct clk clk_timer2 = {
  495. .parent = &clk_pclk,
  496. .enable = local_onoff_enable,
  497. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  498. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN,
  499. .get_rate = local_return_parent_rate,
  500. };
  501. static struct clk clk_timer3 = {
  502. .parent = &clk_pclk,
  503. .enable = local_onoff_enable,
  504. .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
  505. .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN,
  506. .get_rate = local_return_parent_rate,
  507. };
  508. static struct clk clk_wdt = {
  509. .parent = &clk_pclk,
  510. .enable = local_onoff_enable,
  511. .enable_reg = LPC32XX_CLKPWR_TIMER_CLK_CTRL,
  512. .enable_mask = LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
  513. .get_rate = local_return_parent_rate,
  514. };
  515. static struct clk clk_vfp9 = {
  516. .parent = &clk_pclk,
  517. .enable = local_onoff_enable,
  518. .enable_reg = LPC32XX_CLKPWR_DEBUG_CTRL,
  519. .enable_mask = LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT,
  520. .get_rate = local_return_parent_rate,
  521. };
  522. static struct clk clk_dma = {
  523. .parent = &clk_hclk,
  524. .enable = local_onoff_enable,
  525. .enable_reg = LPC32XX_CLKPWR_DMA_CLK_CTRL,
  526. .enable_mask = LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN,
  527. .get_rate = local_return_parent_rate,
  528. };
  529. static struct clk clk_uart3 = {
  530. .parent = &clk_pclk,
  531. .enable = local_onoff_enable,
  532. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  533. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN,
  534. .get_rate = local_return_parent_rate,
  535. };
  536. static struct clk clk_uart4 = {
  537. .parent = &clk_pclk,
  538. .enable = local_onoff_enable,
  539. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  540. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN,
  541. .get_rate = local_return_parent_rate,
  542. };
  543. static struct clk clk_uart5 = {
  544. .parent = &clk_pclk,
  545. .enable = local_onoff_enable,
  546. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  547. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN,
  548. .get_rate = local_return_parent_rate,
  549. };
  550. static struct clk clk_uart6 = {
  551. .parent = &clk_pclk,
  552. .enable = local_onoff_enable,
  553. .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
  554. .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN,
  555. .get_rate = local_return_parent_rate,
  556. };
  557. static struct clk clk_i2c0 = {
  558. .parent = &clk_hclk,
  559. .enable = local_onoff_enable,
  560. .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
  561. .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN,
  562. .get_rate = local_return_parent_rate,
  563. };
  564. static struct clk clk_i2c1 = {
  565. .parent = &clk_hclk,
  566. .enable = local_onoff_enable,
  567. .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
  568. .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN,
  569. .get_rate = local_return_parent_rate,
  570. };
  571. static struct clk clk_i2c2 = {
  572. .parent = &clk_pclk,
  573. .enable = local_onoff_enable,
  574. .enable_reg = io_p2v(LPC32XX_USB_BASE + 0xFF4),
  575. .enable_mask = 0x4,
  576. .get_rate = local_return_parent_rate,
  577. };
  578. static struct clk clk_ssp0 = {
  579. .parent = &clk_hclk,
  580. .enable = local_onoff_enable,
  581. .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
  582. .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN,
  583. .get_rate = local_return_parent_rate,
  584. };
  585. static struct clk clk_ssp1 = {
  586. .parent = &clk_hclk,
  587. .enable = local_onoff_enable,
  588. .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
  589. .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN,
  590. .get_rate = local_return_parent_rate,
  591. };
  592. static struct clk clk_kscan = {
  593. .parent = &osc_32KHz,
  594. .enable = local_onoff_enable,
  595. .enable_reg = LPC32XX_CLKPWR_KEY_CLK_CTRL,
  596. .enable_mask = LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN,
  597. .get_rate = local_return_parent_rate,
  598. };
  599. static struct clk clk_nand = {
  600. .parent = &clk_hclk,
  601. .enable = local_onoff_enable,
  602. .enable_reg = LPC32XX_CLKPWR_NAND_CLK_CTRL,
  603. .enable_mask = LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN |
  604. LPC32XX_CLKPWR_NANDCLK_SEL_SLC,
  605. .get_rate = local_return_parent_rate,
  606. };
  607. static struct clk clk_nand_mlc = {
  608. .parent = &clk_hclk,
  609. .enable = local_onoff_enable,
  610. .enable_reg = LPC32XX_CLKPWR_NAND_CLK_CTRL,
  611. .enable_mask = LPC32XX_CLKPWR_NANDCLK_MLCCLK_EN |
  612. LPC32XX_CLKPWR_NANDCLK_DMA_INT |
  613. LPC32XX_CLKPWR_NANDCLK_INTSEL_MLC,
  614. .get_rate = local_return_parent_rate,
  615. };
  616. static struct clk clk_i2s0 = {
  617. .parent = &clk_hclk,
  618. .enable = local_onoff_enable,
  619. .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
  620. .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN,
  621. .get_rate = local_return_parent_rate,
  622. };
  623. static struct clk clk_i2s1 = {
  624. .parent = &clk_hclk,
  625. .enable = local_onoff_enable,
  626. .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
  627. .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN,
  628. .get_rate = local_return_parent_rate,
  629. };
  630. static struct clk clk_net = {
  631. .parent = &clk_hclk,
  632. .enable = local_onoff_enable,
  633. .enable_reg = LPC32XX_CLKPWR_MACCLK_CTRL,
  634. .enable_mask = (LPC32XX_CLKPWR_MACCTRL_DMACLK_EN |
  635. LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN |
  636. LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN),
  637. .get_rate = local_return_parent_rate,
  638. };
  639. static struct clk clk_rtc = {
  640. .parent = &osc_32KHz,
  641. .rate = 1, /* 1 Hz */
  642. .get_rate = local_return_parent_rate,
  643. };
  644. static struct clk clk_usbd = {
  645. .parent = &clk_usbpll,
  646. .enable = local_onoff_enable,
  647. .enable_reg = LPC32XX_CLKPWR_USB_CTRL,
  648. .enable_mask = LPC32XX_CLKPWR_USBCTRL_HCLK_EN,
  649. .get_rate = local_return_parent_rate,
  650. };
  651. static int tsc_onoff_enable(struct clk *clk, int enable)
  652. {
  653. u32 tmp;
  654. /* Make sure 32KHz clock is the selected clock */
  655. tmp = __raw_readl(LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  656. tmp &= ~LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL;
  657. __raw_writel(tmp, LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  658. if (enable == 0)
  659. __raw_writel(0, clk->enable_reg);
  660. else
  661. __raw_writel(clk->enable_mask, clk->enable_reg);
  662. return 0;
  663. }
  664. static struct clk clk_tsc = {
  665. .parent = &osc_32KHz,
  666. .enable = tsc_onoff_enable,
  667. .enable_reg = LPC32XX_CLKPWR_ADC_CLK_CTRL,
  668. .enable_mask = LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN,
  669. .get_rate = local_return_parent_rate,
  670. };
  671. static int adc_onoff_enable(struct clk *clk, int enable)
  672. {
  673. u32 tmp;
  674. u32 divider;
  675. /* Use PERIPH_CLOCK */
  676. tmp = __raw_readl(LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  677. tmp |= LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL;
  678. /*
  679. * Set clock divider so that we have equal to or less than
  680. * 4.5MHz clock at ADC
  681. */
  682. divider = clk->get_rate(clk) / 4500000 + 1;
  683. tmp |= divider;
  684. __raw_writel(tmp, LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
  685. /* synchronize rate of this clock w/ actual HW setting */
  686. clk->rate = clk->get_rate(clk->parent) / divider;
  687. if (enable == 0)
  688. __raw_writel(0, clk->enable_reg);
  689. else
  690. __raw_writel(clk->enable_mask, clk->enable_reg);
  691. return 0;
  692. }
  693. static struct clk clk_adc = {
  694. .parent = &clk_pclk,
  695. .enable = adc_onoff_enable,
  696. .enable_reg = LPC32XX_CLKPWR_ADC_CLK_CTRL,
  697. .enable_mask = LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN,
  698. .get_rate = local_return_parent_rate,
  699. };
  700. static int mmc_onoff_enable(struct clk *clk, int enable)
  701. {
  702. u32 tmp;
  703. tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
  704. ~LPC32XX_CLKPWR_MSCARD_SDCARD_EN;
  705. /* If rate is 0, disable clock */
  706. if (enable != 0)
  707. tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_EN;
  708. __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
  709. return 0;
  710. }
  711. static unsigned long mmc_get_rate(struct clk *clk)
  712. {
  713. u32 div, rate, oldclk;
  714. /* The MMC clock must be on when accessing an MMC register */
  715. oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  716. __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  717. LPC32XX_CLKPWR_MS_CTRL);
  718. div = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  719. __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
  720. /* Get the parent clock rate */
  721. rate = clk->parent->get_rate(clk->parent);
  722. /* Get the MMC controller clock divider value */
  723. div = div & LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
  724. if (!div)
  725. div = 1;
  726. return rate / div;
  727. }
  728. static unsigned long mmc_round_rate(struct clk *clk, unsigned long rate)
  729. {
  730. unsigned long div, prate;
  731. /* Get the parent clock rate */
  732. prate = clk->parent->get_rate(clk->parent);
  733. if (rate >= prate)
  734. return prate;
  735. div = prate / rate;
  736. if (div > 0xf)
  737. div = 0xf;
  738. return prate / div;
  739. }
  740. static int mmc_set_rate(struct clk *clk, unsigned long rate)
  741. {
  742. u32 oldclk, tmp;
  743. unsigned long prate, div, crate = mmc_round_rate(clk, rate);
  744. prate = clk->parent->get_rate(clk->parent);
  745. div = prate / crate;
  746. /* The MMC clock must be on when accessing an MMC register */
  747. oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
  748. __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  749. LPC32XX_CLKPWR_MS_CTRL);
  750. tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
  751. ~LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
  752. tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(div);
  753. __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
  754. __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
  755. return 0;
  756. }
  757. static struct clk clk_mmc = {
  758. .parent = &clk_armpll,
  759. .set_rate = mmc_set_rate,
  760. .get_rate = mmc_get_rate,
  761. .round_rate = mmc_round_rate,
  762. .enable = mmc_onoff_enable,
  763. .enable_reg = LPC32XX_CLKPWR_MS_CTRL,
  764. .enable_mask = LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
  765. };
  766. static unsigned long clcd_get_rate(struct clk *clk)
  767. {
  768. u32 tmp, div, rate, oldclk;
  769. /* The LCD clock must be on when accessing an LCD register */
  770. oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
  771. __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  772. LPC32XX_CLKPWR_LCDCLK_CTRL);
  773. tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
  774. __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
  775. rate = clk->parent->get_rate(clk->parent);
  776. /* Only supports internal clocking */
  777. if (tmp & TIM2_BCD)
  778. return rate;
  779. div = (tmp & 0x1F) | ((tmp & 0xF8) >> 22);
  780. tmp = rate / (2 + div);
  781. return tmp;
  782. }
  783. static int clcd_set_rate(struct clk *clk, unsigned long rate)
  784. {
  785. u32 tmp, prate, div, oldclk;
  786. /* The LCD clock must be on when accessing an LCD register */
  787. oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
  788. __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  789. LPC32XX_CLKPWR_LCDCLK_CTRL);
  790. tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2)) | TIM2_BCD;
  791. prate = clk->parent->get_rate(clk->parent);
  792. if (rate < prate) {
  793. /* Find closest divider */
  794. div = prate / rate;
  795. if (div >= 2) {
  796. div -= 2;
  797. tmp &= ~TIM2_BCD;
  798. }
  799. tmp &= ~(0xF800001F);
  800. tmp |= (div & 0x1F);
  801. tmp |= (((div >> 5) & 0x1F) << 27);
  802. }
  803. __raw_writel(tmp, io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
  804. __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
  805. return 0;
  806. }
  807. static unsigned long clcd_round_rate(struct clk *clk, unsigned long rate)
  808. {
  809. u32 prate, div;
  810. prate = clk->parent->get_rate(clk->parent);
  811. if (rate >= prate)
  812. rate = prate;
  813. else {
  814. div = prate / rate;
  815. if (div > 0x3ff)
  816. div = 0x3ff;
  817. rate = prate / div;
  818. }
  819. return rate;
  820. }
  821. static struct clk clk_lcd = {
  822. .parent = &clk_hclk,
  823. .set_rate = clcd_set_rate,
  824. .get_rate = clcd_get_rate,
  825. .round_rate = clcd_round_rate,
  826. .enable = local_onoff_enable,
  827. .enable_reg = LPC32XX_CLKPWR_LCDCLK_CTRL,
  828. .enable_mask = LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
  829. };
  830. static void local_clk_disable(struct clk *clk)
  831. {
  832. /* Don't attempt to disable clock if it has no users */
  833. if (clk->usecount > 0) {
  834. clk->usecount--;
  835. /* Only disable clock when it has no more users */
  836. if ((clk->usecount == 0) && (clk->enable))
  837. clk->enable(clk, 0);
  838. /* Check parent clocks, they may need to be disabled too */
  839. if (clk->parent)
  840. local_clk_disable(clk->parent);
  841. }
  842. }
  843. static int local_clk_enable(struct clk *clk)
  844. {
  845. int ret = 0;
  846. /* Enable parent clocks first and update use counts */
  847. if (clk->parent)
  848. ret = local_clk_enable(clk->parent);
  849. if (!ret) {
  850. /* Only enable clock if it's currently disabled */
  851. if ((clk->usecount == 0) && (clk->enable))
  852. ret = clk->enable(clk, 1);
  853. if (!ret)
  854. clk->usecount++;
  855. else if (clk->parent)
  856. local_clk_disable(clk->parent);
  857. }
  858. return ret;
  859. }
  860. /*
  861. * clk_enable - inform the system when the clock source should be running.
  862. */
  863. int clk_enable(struct clk *clk)
  864. {
  865. int ret;
  866. unsigned long flags;
  867. spin_lock_irqsave(&global_clkregs_lock, flags);
  868. ret = local_clk_enable(clk);
  869. spin_unlock_irqrestore(&global_clkregs_lock, flags);
  870. return ret;
  871. }
  872. EXPORT_SYMBOL(clk_enable);
  873. /*
  874. * clk_disable - inform the system when the clock source is no longer required
  875. */
  876. void clk_disable(struct clk *clk)
  877. {
  878. unsigned long flags;
  879. spin_lock_irqsave(&global_clkregs_lock, flags);
  880. local_clk_disable(clk);
  881. spin_unlock_irqrestore(&global_clkregs_lock, flags);
  882. }
  883. EXPORT_SYMBOL(clk_disable);
  884. /*
  885. * clk_get_rate - obtain the current clock rate (in Hz) for a clock source
  886. */
  887. unsigned long clk_get_rate(struct clk *clk)
  888. {
  889. return clk->get_rate(clk);
  890. }
  891. EXPORT_SYMBOL(clk_get_rate);
  892. /*
  893. * clk_set_rate - set the clock rate for a clock source
  894. */
  895. int clk_set_rate(struct clk *clk, unsigned long rate)
  896. {
  897. int ret = -EINVAL;
  898. /*
  899. * Most system clocks can only be enabled or disabled, with
  900. * the actual rate set as part of the peripheral dividers
  901. * instead of high level clock control
  902. */
  903. if (clk->set_rate)
  904. ret = clk->set_rate(clk, rate);
  905. return ret;
  906. }
  907. EXPORT_SYMBOL(clk_set_rate);
  908. /*
  909. * clk_round_rate - adjust a rate to the exact rate a clock can provide
  910. */
  911. long clk_round_rate(struct clk *clk, unsigned long rate)
  912. {
  913. if (clk->round_rate)
  914. rate = clk->round_rate(clk, rate);
  915. else
  916. rate = clk->get_rate(clk);
  917. return rate;
  918. }
  919. EXPORT_SYMBOL(clk_round_rate);
  920. /*
  921. * clk_set_parent - set the parent clock source for this clock
  922. */
  923. int clk_set_parent(struct clk *clk, struct clk *parent)
  924. {
  925. /* Clock re-parenting is not supported */
  926. return -EINVAL;
  927. }
  928. EXPORT_SYMBOL(clk_set_parent);
  929. /*
  930. * clk_get_parent - get the parent clock source for this clock
  931. */
  932. struct clk *clk_get_parent(struct clk *clk)
  933. {
  934. return clk->parent;
  935. }
  936. EXPORT_SYMBOL(clk_get_parent);
  937. static struct clk_lookup lookups[] = {
  938. CLKDEV_INIT(NULL, "osc_32KHz", &osc_32KHz),
  939. CLKDEV_INIT(NULL, "osc_pll397", &osc_pll397),
  940. CLKDEV_INIT(NULL, "osc_main", &osc_main),
  941. CLKDEV_INIT(NULL, "sys_ck", &clk_sys),
  942. CLKDEV_INIT(NULL, "arm_pll_ck", &clk_armpll),
  943. CLKDEV_INIT(NULL, "ck_pll5", &clk_usbpll),
  944. CLKDEV_INIT(NULL, "hclk_ck", &clk_hclk),
  945. CLKDEV_INIT(NULL, "pclk_ck", &clk_pclk),
  946. CLKDEV_INIT(NULL, "timer0_ck", &clk_timer0),
  947. CLKDEV_INIT(NULL, "timer1_ck", &clk_timer1),
  948. CLKDEV_INIT(NULL, "timer2_ck", &clk_timer2),
  949. CLKDEV_INIT(NULL, "timer3_ck", &clk_timer3),
  950. CLKDEV_INIT(NULL, "vfp9_ck", &clk_vfp9),
  951. CLKDEV_INIT("pl08xdmac", NULL, &clk_dma),
  952. CLKDEV_INIT("4003c000.watchdog", NULL, &clk_wdt),
  953. CLKDEV_INIT(NULL, "uart3_ck", &clk_uart3),
  954. CLKDEV_INIT(NULL, "uart4_ck", &clk_uart4),
  955. CLKDEV_INIT(NULL, "uart5_ck", &clk_uart5),
  956. CLKDEV_INIT(NULL, "uart6_ck", &clk_uart6),
  957. CLKDEV_INIT("400a0000.i2c", NULL, &clk_i2c0),
  958. CLKDEV_INIT("400a8000.i2c", NULL, &clk_i2c1),
  959. CLKDEV_INIT("31020300.i2c", NULL, &clk_i2c2),
  960. CLKDEV_INIT("dev:ssp0", NULL, &clk_ssp0),
  961. CLKDEV_INIT("dev:ssp1", NULL, &clk_ssp1),
  962. CLKDEV_INIT("lpc32xx_keys.0", NULL, &clk_kscan),
  963. CLKDEV_INIT("20020000.flash", NULL, &clk_nand),
  964. CLKDEV_INIT("200a8000.flash", NULL, &clk_nand_mlc),
  965. CLKDEV_INIT("40048000.adc", NULL, &clk_adc),
  966. CLKDEV_INIT(NULL, "i2s0_ck", &clk_i2s0),
  967. CLKDEV_INIT(NULL, "i2s1_ck", &clk_i2s1),
  968. CLKDEV_INIT("40048000.tsc", NULL, &clk_tsc),
  969. CLKDEV_INIT("20098000.sd", NULL, &clk_mmc),
  970. CLKDEV_INIT("31060000.ethernet", NULL, &clk_net),
  971. CLKDEV_INIT("dev:clcd", NULL, &clk_lcd),
  972. CLKDEV_INIT("31020000.usbd", "ck_usbd", &clk_usbd),
  973. CLKDEV_INIT("lpc32xx_rtc", NULL, &clk_rtc),
  974. };
  975. static int __init clk_init(void)
  976. {
  977. int i;
  978. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  979. clkdev_add(&lookups[i]);
  980. /*
  981. * Setup muxed SYSCLK for HCLK PLL base -this selects the
  982. * parent clock used for the ARM PLL and is used to derive
  983. * the many system clock rates in the device.
  984. */
  985. if (clk_is_sysclk_mainosc() != 0)
  986. clk_sys.parent = &osc_main;
  987. else
  988. clk_sys.parent = &osc_pll397;
  989. clk_sys.rate = clk_sys.parent->rate;
  990. /* Compute the current ARM PLL and USB PLL frequencies */
  991. local_update_armpll_rate();
  992. /* Compute HCLK and PCLK bus rates */
  993. clk_hclk.rate = clk_hclk.parent->rate / clk_get_hclk_div();
  994. clk_pclk.rate = clk_pclk.parent->rate / clk_get_pclk_div();
  995. /*
  996. * Enable system clocks - this step is somewhat formal, as the
  997. * clocks are already running, but it does get the clock data
  998. * inline with the actual system state. Never disable these
  999. * clocks as they will only stop if the system is going to sleep.
  1000. * In that case, the chip/system power management functions will
  1001. * handle clock gating.
  1002. */
  1003. if (clk_enable(&clk_hclk) || clk_enable(&clk_pclk))
  1004. printk(KERN_ERR "Error enabling system HCLK and PCLK\n");
  1005. /*
  1006. * Timers 0 and 1 were enabled and are being used by the high
  1007. * resolution tick function prior to this driver being initialized.
  1008. * Tag them now as used.
  1009. */
  1010. if (clk_enable(&clk_timer0) || clk_enable(&clk_timer1))
  1011. printk(KERN_ERR "Error enabling timer tick clocks\n");
  1012. return 0;
  1013. }
  1014. core_initcall(clk_init);