amd_iommu.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/iommu-helper.h>
  26. #include <linux/iommu.h>
  27. #include <asm/proto.h>
  28. #include <asm/iommu.h>
  29. #include <asm/gart.h>
  30. #include <asm/amd_iommu_types.h>
  31. #include <asm/amd_iommu.h>
  32. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  33. #define EXIT_LOOP_COUNT 10000000
  34. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  35. /* A list of preallocated protection domains */
  36. static LIST_HEAD(iommu_pd_list);
  37. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  38. #ifdef CONFIG_IOMMU_API
  39. static struct iommu_ops amd_iommu_ops;
  40. #endif
  41. /*
  42. * general struct to manage commands send to an IOMMU
  43. */
  44. struct iommu_cmd {
  45. u32 data[4];
  46. };
  47. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  48. struct unity_map_entry *e);
  49. static struct dma_ops_domain *find_protection_domain(u16 devid);
  50. static u64* alloc_pte(struct protection_domain *dom,
  51. unsigned long address, u64
  52. **pte_page, gfp_t gfp);
  53. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  54. unsigned long start_page,
  55. unsigned int pages);
  56. static void reset_iommu_command_buffer(struct amd_iommu *iommu);
  57. #ifndef BUS_NOTIFY_UNBOUND_DRIVER
  58. #define BUS_NOTIFY_UNBOUND_DRIVER 0x0005
  59. #endif
  60. #ifdef CONFIG_AMD_IOMMU_STATS
  61. /*
  62. * Initialization code for statistics collection
  63. */
  64. DECLARE_STATS_COUNTER(compl_wait);
  65. DECLARE_STATS_COUNTER(cnt_map_single);
  66. DECLARE_STATS_COUNTER(cnt_unmap_single);
  67. DECLARE_STATS_COUNTER(cnt_map_sg);
  68. DECLARE_STATS_COUNTER(cnt_unmap_sg);
  69. DECLARE_STATS_COUNTER(cnt_alloc_coherent);
  70. DECLARE_STATS_COUNTER(cnt_free_coherent);
  71. DECLARE_STATS_COUNTER(cross_page);
  72. DECLARE_STATS_COUNTER(domain_flush_single);
  73. DECLARE_STATS_COUNTER(domain_flush_all);
  74. DECLARE_STATS_COUNTER(alloced_io_mem);
  75. DECLARE_STATS_COUNTER(total_map_requests);
  76. static struct dentry *stats_dir;
  77. static struct dentry *de_isolate;
  78. static struct dentry *de_fflush;
  79. static void amd_iommu_stats_add(struct __iommu_counter *cnt)
  80. {
  81. if (stats_dir == NULL)
  82. return;
  83. cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
  84. &cnt->value);
  85. }
  86. static void amd_iommu_stats_init(void)
  87. {
  88. stats_dir = debugfs_create_dir("amd-iommu", NULL);
  89. if (stats_dir == NULL)
  90. return;
  91. de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
  92. (u32 *)&amd_iommu_isolate);
  93. de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
  94. (u32 *)&amd_iommu_unmap_flush);
  95. amd_iommu_stats_add(&compl_wait);
  96. amd_iommu_stats_add(&cnt_map_single);
  97. amd_iommu_stats_add(&cnt_unmap_single);
  98. amd_iommu_stats_add(&cnt_map_sg);
  99. amd_iommu_stats_add(&cnt_unmap_sg);
  100. amd_iommu_stats_add(&cnt_alloc_coherent);
  101. amd_iommu_stats_add(&cnt_free_coherent);
  102. amd_iommu_stats_add(&cross_page);
  103. amd_iommu_stats_add(&domain_flush_single);
  104. amd_iommu_stats_add(&domain_flush_all);
  105. amd_iommu_stats_add(&alloced_io_mem);
  106. amd_iommu_stats_add(&total_map_requests);
  107. }
  108. #endif
  109. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  110. static int iommu_has_npcache(struct amd_iommu *iommu)
  111. {
  112. return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
  113. }
  114. /****************************************************************************
  115. *
  116. * Interrupt handling functions
  117. *
  118. ****************************************************************************/
  119. static void dump_dte_entry(u16 devid)
  120. {
  121. int i;
  122. for (i = 0; i < 8; ++i)
  123. pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
  124. amd_iommu_dev_table[devid].data[i]);
  125. }
  126. static void dump_command(unsigned long phys_addr)
  127. {
  128. struct iommu_cmd *cmd = phys_to_virt(phys_addr);
  129. int i;
  130. for (i = 0; i < 4; ++i)
  131. pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
  132. }
  133. static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
  134. {
  135. u32 *event = __evt;
  136. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  137. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  138. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  139. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  140. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  141. printk(KERN_ERR "AMD IOMMU: Event logged [");
  142. switch (type) {
  143. case EVENT_TYPE_ILL_DEV:
  144. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  145. "address=0x%016llx flags=0x%04x]\n",
  146. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  147. address, flags);
  148. dump_dte_entry(devid);
  149. break;
  150. case EVENT_TYPE_IO_FAULT:
  151. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  152. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  153. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  154. domid, address, flags);
  155. break;
  156. case EVENT_TYPE_DEV_TAB_ERR:
  157. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  158. "address=0x%016llx flags=0x%04x]\n",
  159. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  160. address, flags);
  161. break;
  162. case EVENT_TYPE_PAGE_TAB_ERR:
  163. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  164. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  165. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  166. domid, address, flags);
  167. break;
  168. case EVENT_TYPE_ILL_CMD:
  169. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  170. reset_iommu_command_buffer(iommu);
  171. dump_command(address);
  172. break;
  173. case EVENT_TYPE_CMD_HARD_ERR:
  174. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  175. "flags=0x%04x]\n", address, flags);
  176. break;
  177. case EVENT_TYPE_IOTLB_INV_TO:
  178. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  179. "address=0x%016llx]\n",
  180. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  181. address);
  182. break;
  183. case EVENT_TYPE_INV_DEV_REQ:
  184. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  185. "address=0x%016llx flags=0x%04x]\n",
  186. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  187. address, flags);
  188. break;
  189. default:
  190. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  191. }
  192. }
  193. static void iommu_poll_events(struct amd_iommu *iommu)
  194. {
  195. u32 head, tail;
  196. unsigned long flags;
  197. spin_lock_irqsave(&iommu->lock, flags);
  198. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  199. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  200. while (head != tail) {
  201. iommu_print_event(iommu, iommu->evt_buf + head);
  202. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  203. }
  204. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  205. spin_unlock_irqrestore(&iommu->lock, flags);
  206. }
  207. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  208. {
  209. struct amd_iommu *iommu;
  210. for_each_iommu(iommu)
  211. iommu_poll_events(iommu);
  212. return IRQ_HANDLED;
  213. }
  214. /****************************************************************************
  215. *
  216. * IOMMU command queuing functions
  217. *
  218. ****************************************************************************/
  219. /*
  220. * Writes the command to the IOMMUs command buffer and informs the
  221. * hardware about the new command. Must be called with iommu->lock held.
  222. */
  223. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  224. {
  225. u32 tail, head;
  226. u8 *target;
  227. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  228. target = iommu->cmd_buf + tail;
  229. memcpy_toio(target, cmd, sizeof(*cmd));
  230. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  231. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  232. if (tail == head)
  233. return -ENOMEM;
  234. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  235. return 0;
  236. }
  237. /*
  238. * General queuing function for commands. Takes iommu->lock and calls
  239. * __iommu_queue_command().
  240. */
  241. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  242. {
  243. unsigned long flags;
  244. int ret;
  245. spin_lock_irqsave(&iommu->lock, flags);
  246. ret = __iommu_queue_command(iommu, cmd);
  247. if (!ret)
  248. iommu->need_sync = true;
  249. spin_unlock_irqrestore(&iommu->lock, flags);
  250. return ret;
  251. }
  252. /*
  253. * This function waits until an IOMMU has completed a completion
  254. * wait command
  255. */
  256. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  257. {
  258. int ready = 0;
  259. unsigned status = 0;
  260. unsigned long i = 0;
  261. INC_STATS_COUNTER(compl_wait);
  262. while (!ready && (i < EXIT_LOOP_COUNT)) {
  263. ++i;
  264. /* wait for the bit to become one */
  265. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  266. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  267. }
  268. /* set bit back to zero */
  269. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  270. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  271. if (unlikely(i == EXIT_LOOP_COUNT))
  272. panic("AMD IOMMU: Completion wait loop failed\n");
  273. }
  274. /*
  275. * This function queues a completion wait command into the command
  276. * buffer of an IOMMU
  277. */
  278. static int __iommu_completion_wait(struct amd_iommu *iommu)
  279. {
  280. struct iommu_cmd cmd;
  281. memset(&cmd, 0, sizeof(cmd));
  282. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  283. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  284. return __iommu_queue_command(iommu, &cmd);
  285. }
  286. /*
  287. * This function is called whenever we need to ensure that the IOMMU has
  288. * completed execution of all commands we sent. It sends a
  289. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  290. * us about that by writing a value to a physical address we pass with
  291. * the command.
  292. */
  293. static int iommu_completion_wait(struct amd_iommu *iommu)
  294. {
  295. int ret = 0;
  296. unsigned long flags;
  297. spin_lock_irqsave(&iommu->lock, flags);
  298. if (!iommu->need_sync)
  299. goto out;
  300. ret = __iommu_completion_wait(iommu);
  301. iommu->need_sync = false;
  302. if (ret)
  303. goto out;
  304. __iommu_wait_for_completion(iommu);
  305. out:
  306. spin_unlock_irqrestore(&iommu->lock, flags);
  307. return 0;
  308. }
  309. /*
  310. * Command send function for invalidating a device table entry
  311. */
  312. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  313. {
  314. struct iommu_cmd cmd;
  315. int ret;
  316. BUG_ON(iommu == NULL);
  317. memset(&cmd, 0, sizeof(cmd));
  318. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  319. cmd.data[0] = devid;
  320. ret = iommu_queue_command(iommu, &cmd);
  321. return ret;
  322. }
  323. static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  324. u16 domid, int pde, int s)
  325. {
  326. memset(cmd, 0, sizeof(*cmd));
  327. address &= PAGE_MASK;
  328. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  329. cmd->data[1] |= domid;
  330. cmd->data[2] = lower_32_bits(address);
  331. cmd->data[3] = upper_32_bits(address);
  332. if (s) /* size bit - we flush more than one 4kb page */
  333. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  334. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  335. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  336. }
  337. /*
  338. * Generic command send function for invalidaing TLB entries
  339. */
  340. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  341. u64 address, u16 domid, int pde, int s)
  342. {
  343. struct iommu_cmd cmd;
  344. int ret;
  345. __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
  346. ret = iommu_queue_command(iommu, &cmd);
  347. return ret;
  348. }
  349. /*
  350. * TLB invalidation function which is called from the mapping functions.
  351. * It invalidates a single PTE if the range to flush is within a single
  352. * page. Otherwise it flushes the whole TLB of the IOMMU.
  353. */
  354. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  355. u64 address, size_t size)
  356. {
  357. int s = 0;
  358. unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
  359. address &= PAGE_MASK;
  360. if (pages > 1) {
  361. /*
  362. * If we have to flush more than one page, flush all
  363. * TLB entries for this domain
  364. */
  365. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  366. s = 1;
  367. }
  368. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  369. return 0;
  370. }
  371. /* Flush the whole IO/TLB for a given protection domain */
  372. static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
  373. {
  374. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  375. INC_STATS_COUNTER(domain_flush_single);
  376. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
  377. }
  378. /* Flush the whole IO/TLB for a given protection domain - including PDE */
  379. static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
  380. {
  381. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  382. INC_STATS_COUNTER(domain_flush_single);
  383. iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
  384. }
  385. /*
  386. * This function flushes one domain on one IOMMU
  387. */
  388. static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
  389. {
  390. struct iommu_cmd cmd;
  391. unsigned long flags;
  392. __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  393. domid, 1, 1);
  394. spin_lock_irqsave(&iommu->lock, flags);
  395. __iommu_queue_command(iommu, &cmd);
  396. __iommu_completion_wait(iommu);
  397. __iommu_wait_for_completion(iommu);
  398. spin_unlock_irqrestore(&iommu->lock, flags);
  399. }
  400. static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
  401. {
  402. int i;
  403. for (i = 1; i < MAX_DOMAIN_ID; ++i) {
  404. if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
  405. continue;
  406. flush_domain_on_iommu(iommu, i);
  407. }
  408. }
  409. /*
  410. * This function is used to flush the IO/TLB for a given protection domain
  411. * on every IOMMU in the system
  412. */
  413. static void iommu_flush_domain(u16 domid)
  414. {
  415. struct amd_iommu *iommu;
  416. INC_STATS_COUNTER(domain_flush_all);
  417. for_each_iommu(iommu)
  418. flush_domain_on_iommu(iommu, domid);
  419. }
  420. void amd_iommu_flush_all_domains(void)
  421. {
  422. struct amd_iommu *iommu;
  423. for_each_iommu(iommu)
  424. flush_all_domains_on_iommu(iommu);
  425. }
  426. static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
  427. {
  428. int i;
  429. for (i = 0; i <= amd_iommu_last_bdf; ++i) {
  430. if (iommu != amd_iommu_rlookup_table[i])
  431. continue;
  432. iommu_queue_inv_dev_entry(iommu, i);
  433. iommu_completion_wait(iommu);
  434. }
  435. }
  436. void amd_iommu_flush_all_devices(void)
  437. {
  438. struct amd_iommu *iommu;
  439. int i;
  440. for (i = 0; i <= amd_iommu_last_bdf; ++i) {
  441. if (amd_iommu_pd_table[i] == NULL)
  442. continue;
  443. iommu = amd_iommu_rlookup_table[i];
  444. if (!iommu)
  445. continue;
  446. iommu_queue_inv_dev_entry(iommu, i);
  447. iommu_completion_wait(iommu);
  448. }
  449. }
  450. static void reset_iommu_command_buffer(struct amd_iommu *iommu)
  451. {
  452. pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
  453. if (iommu->reset_in_progress)
  454. panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
  455. iommu->reset_in_progress = true;
  456. amd_iommu_reset_cmd_buffer(iommu);
  457. flush_all_devices_for_iommu(iommu);
  458. flush_all_domains_on_iommu(iommu);
  459. iommu->reset_in_progress = false;
  460. }
  461. /****************************************************************************
  462. *
  463. * The functions below are used the create the page table mappings for
  464. * unity mapped regions.
  465. *
  466. ****************************************************************************/
  467. /*
  468. * Generic mapping functions. It maps a physical address into a DMA
  469. * address space. It allocates the page table pages if necessary.
  470. * In the future it can be extended to a generic mapping function
  471. * supporting all features of AMD IOMMU page tables like level skipping
  472. * and full 64 bit address spaces.
  473. */
  474. static int iommu_map_page(struct protection_domain *dom,
  475. unsigned long bus_addr,
  476. unsigned long phys_addr,
  477. int prot)
  478. {
  479. u64 __pte, *pte;
  480. bus_addr = PAGE_ALIGN(bus_addr);
  481. phys_addr = PAGE_ALIGN(phys_addr);
  482. /* only support 512GB address spaces for now */
  483. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  484. return -EINVAL;
  485. pte = alloc_pte(dom, bus_addr, NULL, GFP_KERNEL);
  486. if (IOMMU_PTE_PRESENT(*pte))
  487. return -EBUSY;
  488. __pte = phys_addr | IOMMU_PTE_P;
  489. if (prot & IOMMU_PROT_IR)
  490. __pte |= IOMMU_PTE_IR;
  491. if (prot & IOMMU_PROT_IW)
  492. __pte |= IOMMU_PTE_IW;
  493. *pte = __pte;
  494. return 0;
  495. }
  496. static void iommu_unmap_page(struct protection_domain *dom,
  497. unsigned long bus_addr)
  498. {
  499. u64 *pte;
  500. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  501. if (!IOMMU_PTE_PRESENT(*pte))
  502. return;
  503. pte = IOMMU_PTE_PAGE(*pte);
  504. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  505. if (!IOMMU_PTE_PRESENT(*pte))
  506. return;
  507. pte = IOMMU_PTE_PAGE(*pte);
  508. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  509. *pte = 0;
  510. }
  511. /*
  512. * This function checks if a specific unity mapping entry is needed for
  513. * this specific IOMMU.
  514. */
  515. static int iommu_for_unity_map(struct amd_iommu *iommu,
  516. struct unity_map_entry *entry)
  517. {
  518. u16 bdf, i;
  519. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  520. bdf = amd_iommu_alias_table[i];
  521. if (amd_iommu_rlookup_table[bdf] == iommu)
  522. return 1;
  523. }
  524. return 0;
  525. }
  526. /*
  527. * Init the unity mappings for a specific IOMMU in the system
  528. *
  529. * Basically iterates over all unity mapping entries and applies them to
  530. * the default domain DMA of that IOMMU if necessary.
  531. */
  532. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  533. {
  534. struct unity_map_entry *entry;
  535. int ret;
  536. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  537. if (!iommu_for_unity_map(iommu, entry))
  538. continue;
  539. ret = dma_ops_unity_map(iommu->default_dom, entry);
  540. if (ret)
  541. return ret;
  542. }
  543. return 0;
  544. }
  545. /*
  546. * This function actually applies the mapping to the page table of the
  547. * dma_ops domain.
  548. */
  549. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  550. struct unity_map_entry *e)
  551. {
  552. u64 addr;
  553. int ret;
  554. for (addr = e->address_start; addr < e->address_end;
  555. addr += PAGE_SIZE) {
  556. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
  557. if (ret)
  558. return ret;
  559. /*
  560. * if unity mapping is in aperture range mark the page
  561. * as allocated in the aperture
  562. */
  563. if (addr < dma_dom->aperture_size)
  564. __set_bit(addr >> PAGE_SHIFT,
  565. dma_dom->aperture[0]->bitmap);
  566. }
  567. return 0;
  568. }
  569. /*
  570. * Inits the unity mappings required for a specific device
  571. */
  572. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  573. u16 devid)
  574. {
  575. struct unity_map_entry *e;
  576. int ret;
  577. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  578. if (!(devid >= e->devid_start && devid <= e->devid_end))
  579. continue;
  580. ret = dma_ops_unity_map(dma_dom, e);
  581. if (ret)
  582. return ret;
  583. }
  584. return 0;
  585. }
  586. /****************************************************************************
  587. *
  588. * The next functions belong to the address allocator for the dma_ops
  589. * interface functions. They work like the allocators in the other IOMMU
  590. * drivers. Its basically a bitmap which marks the allocated pages in
  591. * the aperture. Maybe it could be enhanced in the future to a more
  592. * efficient allocator.
  593. *
  594. ****************************************************************************/
  595. /*
  596. * The address allocator core functions.
  597. *
  598. * called with domain->lock held
  599. */
  600. /*
  601. * This function checks if there is a PTE for a given dma address. If
  602. * there is one, it returns the pointer to it.
  603. */
  604. static u64* fetch_pte(struct protection_domain *domain,
  605. unsigned long address)
  606. {
  607. u64 *pte;
  608. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(address)];
  609. if (!IOMMU_PTE_PRESENT(*pte))
  610. return NULL;
  611. pte = IOMMU_PTE_PAGE(*pte);
  612. pte = &pte[IOMMU_PTE_L1_INDEX(address)];
  613. if (!IOMMU_PTE_PRESENT(*pte))
  614. return NULL;
  615. pte = IOMMU_PTE_PAGE(*pte);
  616. pte = &pte[IOMMU_PTE_L0_INDEX(address)];
  617. return pte;
  618. }
  619. /*
  620. * This function is used to add a new aperture range to an existing
  621. * aperture in case of dma_ops domain allocation or address allocation
  622. * failure.
  623. */
  624. static int alloc_new_range(struct amd_iommu *iommu,
  625. struct dma_ops_domain *dma_dom,
  626. bool populate, gfp_t gfp)
  627. {
  628. int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
  629. int i;
  630. #ifdef CONFIG_IOMMU_STRESS
  631. populate = false;
  632. #endif
  633. if (index >= APERTURE_MAX_RANGES)
  634. return -ENOMEM;
  635. dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
  636. if (!dma_dom->aperture[index])
  637. return -ENOMEM;
  638. dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
  639. if (!dma_dom->aperture[index]->bitmap)
  640. goto out_free;
  641. dma_dom->aperture[index]->offset = dma_dom->aperture_size;
  642. if (populate) {
  643. unsigned long address = dma_dom->aperture_size;
  644. int i, num_ptes = APERTURE_RANGE_PAGES / 512;
  645. u64 *pte, *pte_page;
  646. for (i = 0; i < num_ptes; ++i) {
  647. pte = alloc_pte(&dma_dom->domain, address,
  648. &pte_page, gfp);
  649. if (!pte)
  650. goto out_free;
  651. dma_dom->aperture[index]->pte_pages[i] = pte_page;
  652. address += APERTURE_RANGE_SIZE / 64;
  653. }
  654. }
  655. dma_dom->aperture_size += APERTURE_RANGE_SIZE;
  656. /* Intialize the exclusion range if necessary */
  657. if (iommu->exclusion_start &&
  658. iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
  659. iommu->exclusion_start < dma_dom->aperture_size) {
  660. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  661. int pages = iommu_num_pages(iommu->exclusion_start,
  662. iommu->exclusion_length,
  663. PAGE_SIZE);
  664. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  665. }
  666. /*
  667. * Check for areas already mapped as present in the new aperture
  668. * range and mark those pages as reserved in the allocator. Such
  669. * mappings may already exist as a result of requested unity
  670. * mappings for devices.
  671. */
  672. for (i = dma_dom->aperture[index]->offset;
  673. i < dma_dom->aperture_size;
  674. i += PAGE_SIZE) {
  675. u64 *pte = fetch_pte(&dma_dom->domain, i);
  676. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  677. continue;
  678. dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
  679. }
  680. return 0;
  681. out_free:
  682. free_page((unsigned long)dma_dom->aperture[index]->bitmap);
  683. kfree(dma_dom->aperture[index]);
  684. dma_dom->aperture[index] = NULL;
  685. return -ENOMEM;
  686. }
  687. static unsigned long dma_ops_area_alloc(struct device *dev,
  688. struct dma_ops_domain *dom,
  689. unsigned int pages,
  690. unsigned long align_mask,
  691. u64 dma_mask,
  692. unsigned long start)
  693. {
  694. unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
  695. int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
  696. int i = start >> APERTURE_RANGE_SHIFT;
  697. unsigned long boundary_size;
  698. unsigned long address = -1;
  699. unsigned long limit;
  700. next_bit >>= PAGE_SHIFT;
  701. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  702. PAGE_SIZE) >> PAGE_SHIFT;
  703. for (;i < max_index; ++i) {
  704. unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
  705. if (dom->aperture[i]->offset >= dma_mask)
  706. break;
  707. limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
  708. dma_mask >> PAGE_SHIFT);
  709. address = iommu_area_alloc(dom->aperture[i]->bitmap,
  710. limit, next_bit, pages, 0,
  711. boundary_size, align_mask);
  712. if (address != -1) {
  713. address = dom->aperture[i]->offset +
  714. (address << PAGE_SHIFT);
  715. dom->next_address = address + (pages << PAGE_SHIFT);
  716. break;
  717. }
  718. next_bit = 0;
  719. }
  720. return address;
  721. }
  722. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  723. struct dma_ops_domain *dom,
  724. unsigned int pages,
  725. unsigned long align_mask,
  726. u64 dma_mask)
  727. {
  728. unsigned long address;
  729. #ifdef CONFIG_IOMMU_STRESS
  730. dom->next_address = 0;
  731. dom->need_flush = true;
  732. #endif
  733. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  734. dma_mask, dom->next_address);
  735. if (address == -1) {
  736. dom->next_address = 0;
  737. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  738. dma_mask, 0);
  739. dom->need_flush = true;
  740. }
  741. if (unlikely(address == -1))
  742. address = bad_dma_address;
  743. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  744. return address;
  745. }
  746. /*
  747. * The address free function.
  748. *
  749. * called with domain->lock held
  750. */
  751. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  752. unsigned long address,
  753. unsigned int pages)
  754. {
  755. unsigned i = address >> APERTURE_RANGE_SHIFT;
  756. struct aperture_range *range = dom->aperture[i];
  757. BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
  758. #ifdef CONFIG_IOMMU_STRESS
  759. if (i < 4)
  760. return;
  761. #endif
  762. if (address >= dom->next_address)
  763. dom->need_flush = true;
  764. address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
  765. iommu_area_free(range->bitmap, address, pages);
  766. }
  767. /****************************************************************************
  768. *
  769. * The next functions belong to the domain allocation. A domain is
  770. * allocated for every IOMMU as the default domain. If device isolation
  771. * is enabled, every device get its own domain. The most important thing
  772. * about domains is the page table mapping the DMA address space they
  773. * contain.
  774. *
  775. ****************************************************************************/
  776. static u16 domain_id_alloc(void)
  777. {
  778. unsigned long flags;
  779. int id;
  780. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  781. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  782. BUG_ON(id == 0);
  783. if (id > 0 && id < MAX_DOMAIN_ID)
  784. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  785. else
  786. id = 0;
  787. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  788. return id;
  789. }
  790. static void domain_id_free(int id)
  791. {
  792. unsigned long flags;
  793. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  794. if (id > 0 && id < MAX_DOMAIN_ID)
  795. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  796. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  797. }
  798. /*
  799. * Used to reserve address ranges in the aperture (e.g. for exclusion
  800. * ranges.
  801. */
  802. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  803. unsigned long start_page,
  804. unsigned int pages)
  805. {
  806. unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
  807. if (start_page + pages > last_page)
  808. pages = last_page - start_page;
  809. for (i = start_page; i < start_page + pages; ++i) {
  810. int index = i / APERTURE_RANGE_PAGES;
  811. int page = i % APERTURE_RANGE_PAGES;
  812. __set_bit(page, dom->aperture[index]->bitmap);
  813. }
  814. }
  815. static void free_pagetable(struct protection_domain *domain)
  816. {
  817. int i, j;
  818. u64 *p1, *p2, *p3;
  819. p1 = domain->pt_root;
  820. if (!p1)
  821. return;
  822. for (i = 0; i < 512; ++i) {
  823. if (!IOMMU_PTE_PRESENT(p1[i]))
  824. continue;
  825. p2 = IOMMU_PTE_PAGE(p1[i]);
  826. for (j = 0; j < 512; ++j) {
  827. if (!IOMMU_PTE_PRESENT(p2[j]))
  828. continue;
  829. p3 = IOMMU_PTE_PAGE(p2[j]);
  830. free_page((unsigned long)p3);
  831. }
  832. free_page((unsigned long)p2);
  833. }
  834. free_page((unsigned long)p1);
  835. domain->pt_root = NULL;
  836. }
  837. /*
  838. * Free a domain, only used if something went wrong in the
  839. * allocation path and we need to free an already allocated page table
  840. */
  841. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  842. {
  843. int i;
  844. if (!dom)
  845. return;
  846. free_pagetable(&dom->domain);
  847. for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
  848. if (!dom->aperture[i])
  849. continue;
  850. free_page((unsigned long)dom->aperture[i]->bitmap);
  851. kfree(dom->aperture[i]);
  852. }
  853. kfree(dom);
  854. }
  855. /*
  856. * Allocates a new protection domain usable for the dma_ops functions.
  857. * It also intializes the page table and the address allocator data
  858. * structures required for the dma_ops interface
  859. */
  860. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
  861. {
  862. struct dma_ops_domain *dma_dom;
  863. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  864. if (!dma_dom)
  865. return NULL;
  866. spin_lock_init(&dma_dom->domain.lock);
  867. dma_dom->domain.id = domain_id_alloc();
  868. if (dma_dom->domain.id == 0)
  869. goto free_dma_dom;
  870. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  871. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  872. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  873. dma_dom->domain.priv = dma_dom;
  874. if (!dma_dom->domain.pt_root)
  875. goto free_dma_dom;
  876. dma_dom->need_flush = false;
  877. dma_dom->target_dev = 0xffff;
  878. if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
  879. goto free_dma_dom;
  880. /*
  881. * mark the first page as allocated so we never return 0 as
  882. * a valid dma-address. So we can use 0 as error value
  883. */
  884. dma_dom->aperture[0]->bitmap[0] = 1;
  885. dma_dom->next_address = 0;
  886. return dma_dom;
  887. free_dma_dom:
  888. dma_ops_domain_free(dma_dom);
  889. return NULL;
  890. }
  891. /*
  892. * little helper function to check whether a given protection domain is a
  893. * dma_ops domain
  894. */
  895. static bool dma_ops_domain(struct protection_domain *domain)
  896. {
  897. return domain->flags & PD_DMA_OPS_MASK;
  898. }
  899. /*
  900. * Find out the protection domain structure for a given PCI device. This
  901. * will give us the pointer to the page table root for example.
  902. */
  903. static struct protection_domain *domain_for_device(u16 devid)
  904. {
  905. struct protection_domain *dom;
  906. unsigned long flags;
  907. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  908. dom = amd_iommu_pd_table[devid];
  909. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  910. return dom;
  911. }
  912. /*
  913. * If a device is not yet associated with a domain, this function does
  914. * assigns it visible for the hardware
  915. */
  916. static void attach_device(struct amd_iommu *iommu,
  917. struct protection_domain *domain,
  918. u16 devid)
  919. {
  920. unsigned long flags;
  921. u64 pte_root = virt_to_phys(domain->pt_root);
  922. domain->dev_cnt += 1;
  923. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  924. << DEV_ENTRY_MODE_SHIFT;
  925. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  926. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  927. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  928. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  929. amd_iommu_dev_table[devid].data[2] = domain->id;
  930. amd_iommu_pd_table[devid] = domain;
  931. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  932. /*
  933. * We might boot into a crash-kernel here. The crashed kernel
  934. * left the caches in the IOMMU dirty. So we have to flush
  935. * here to evict all dirty stuff.
  936. */
  937. iommu_queue_inv_dev_entry(iommu, devid);
  938. iommu_flush_tlb_pde(iommu, domain->id);
  939. }
  940. /*
  941. * Removes a device from a protection domain (unlocked)
  942. */
  943. static void __detach_device(struct protection_domain *domain, u16 devid)
  944. {
  945. /* lock domain */
  946. spin_lock(&domain->lock);
  947. /* remove domain from the lookup table */
  948. amd_iommu_pd_table[devid] = NULL;
  949. /* remove entry from the device table seen by the hardware */
  950. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  951. amd_iommu_dev_table[devid].data[1] = 0;
  952. amd_iommu_dev_table[devid].data[2] = 0;
  953. /* decrease reference counter */
  954. domain->dev_cnt -= 1;
  955. /* ready */
  956. spin_unlock(&domain->lock);
  957. }
  958. /*
  959. * Removes a device from a protection domain (with devtable_lock held)
  960. */
  961. static void detach_device(struct protection_domain *domain, u16 devid)
  962. {
  963. unsigned long flags;
  964. /* lock device table */
  965. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  966. __detach_device(domain, devid);
  967. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  968. }
  969. static int device_change_notifier(struct notifier_block *nb,
  970. unsigned long action, void *data)
  971. {
  972. struct device *dev = data;
  973. struct pci_dev *pdev = to_pci_dev(dev);
  974. u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
  975. struct protection_domain *domain;
  976. struct dma_ops_domain *dma_domain;
  977. struct amd_iommu *iommu;
  978. unsigned long flags;
  979. if (devid > amd_iommu_last_bdf)
  980. goto out;
  981. devid = amd_iommu_alias_table[devid];
  982. iommu = amd_iommu_rlookup_table[devid];
  983. if (iommu == NULL)
  984. goto out;
  985. domain = domain_for_device(devid);
  986. if (domain && !dma_ops_domain(domain))
  987. WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
  988. "to a non-dma-ops domain\n", dev_name(dev));
  989. switch (action) {
  990. case BUS_NOTIFY_UNBOUND_DRIVER:
  991. if (!domain)
  992. goto out;
  993. detach_device(domain, devid);
  994. break;
  995. case BUS_NOTIFY_ADD_DEVICE:
  996. /* allocate a protection domain if a device is added */
  997. dma_domain = find_protection_domain(devid);
  998. if (dma_domain)
  999. goto out;
  1000. dma_domain = dma_ops_domain_alloc(iommu);
  1001. if (!dma_domain)
  1002. goto out;
  1003. dma_domain->target_dev = devid;
  1004. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1005. list_add_tail(&dma_domain->list, &iommu_pd_list);
  1006. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1007. break;
  1008. default:
  1009. goto out;
  1010. }
  1011. iommu_queue_inv_dev_entry(iommu, devid);
  1012. iommu_completion_wait(iommu);
  1013. out:
  1014. return 0;
  1015. }
  1016. static struct notifier_block device_nb = {
  1017. .notifier_call = device_change_notifier,
  1018. };
  1019. /*****************************************************************************
  1020. *
  1021. * The next functions belong to the dma_ops mapping/unmapping code.
  1022. *
  1023. *****************************************************************************/
  1024. /*
  1025. * This function checks if the driver got a valid device from the caller to
  1026. * avoid dereferencing invalid pointers.
  1027. */
  1028. static bool check_device(struct device *dev)
  1029. {
  1030. if (!dev || !dev->dma_mask)
  1031. return false;
  1032. return true;
  1033. }
  1034. /*
  1035. * In this function the list of preallocated protection domains is traversed to
  1036. * find the domain for a specific device
  1037. */
  1038. static struct dma_ops_domain *find_protection_domain(u16 devid)
  1039. {
  1040. struct dma_ops_domain *entry, *ret = NULL;
  1041. unsigned long flags;
  1042. if (list_empty(&iommu_pd_list))
  1043. return NULL;
  1044. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1045. list_for_each_entry(entry, &iommu_pd_list, list) {
  1046. if (entry->target_dev == devid) {
  1047. ret = entry;
  1048. break;
  1049. }
  1050. }
  1051. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1052. return ret;
  1053. }
  1054. /*
  1055. * In the dma_ops path we only have the struct device. This function
  1056. * finds the corresponding IOMMU, the protection domain and the
  1057. * requestor id for a given device.
  1058. * If the device is not yet associated with a domain this is also done
  1059. * in this function.
  1060. */
  1061. static int get_device_resources(struct device *dev,
  1062. struct amd_iommu **iommu,
  1063. struct protection_domain **domain,
  1064. u16 *bdf)
  1065. {
  1066. struct dma_ops_domain *dma_dom;
  1067. struct pci_dev *pcidev;
  1068. u16 _bdf;
  1069. *iommu = NULL;
  1070. *domain = NULL;
  1071. *bdf = 0xffff;
  1072. if (dev->bus != &pci_bus_type)
  1073. return 0;
  1074. pcidev = to_pci_dev(dev);
  1075. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1076. /* device not translated by any IOMMU in the system? */
  1077. if (_bdf > amd_iommu_last_bdf)
  1078. return 0;
  1079. *bdf = amd_iommu_alias_table[_bdf];
  1080. *iommu = amd_iommu_rlookup_table[*bdf];
  1081. if (*iommu == NULL)
  1082. return 0;
  1083. *domain = domain_for_device(*bdf);
  1084. if (*domain == NULL) {
  1085. dma_dom = find_protection_domain(*bdf);
  1086. if (!dma_dom)
  1087. dma_dom = (*iommu)->default_dom;
  1088. *domain = &dma_dom->domain;
  1089. attach_device(*iommu, *domain, *bdf);
  1090. DUMP_printk("Using protection domain %d for device %s\n",
  1091. (*domain)->id, dev_name(dev));
  1092. }
  1093. if (domain_for_device(_bdf) == NULL)
  1094. attach_device(*iommu, *domain, _bdf);
  1095. return 1;
  1096. }
  1097. /*
  1098. * If the pte_page is not yet allocated this function is called
  1099. */
  1100. static u64* alloc_pte(struct protection_domain *dom,
  1101. unsigned long address, u64 **pte_page, gfp_t gfp)
  1102. {
  1103. u64 *pte, *page;
  1104. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(address)];
  1105. if (!IOMMU_PTE_PRESENT(*pte)) {
  1106. page = (u64 *)get_zeroed_page(gfp);
  1107. if (!page)
  1108. return NULL;
  1109. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  1110. }
  1111. pte = IOMMU_PTE_PAGE(*pte);
  1112. pte = &pte[IOMMU_PTE_L1_INDEX(address)];
  1113. if (!IOMMU_PTE_PRESENT(*pte)) {
  1114. page = (u64 *)get_zeroed_page(gfp);
  1115. if (!page)
  1116. return NULL;
  1117. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  1118. }
  1119. pte = IOMMU_PTE_PAGE(*pte);
  1120. if (pte_page)
  1121. *pte_page = pte;
  1122. pte = &pte[IOMMU_PTE_L0_INDEX(address)];
  1123. return pte;
  1124. }
  1125. /*
  1126. * This function fetches the PTE for a given address in the aperture
  1127. */
  1128. static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
  1129. unsigned long address)
  1130. {
  1131. struct aperture_range *aperture;
  1132. u64 *pte, *pte_page;
  1133. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1134. if (!aperture)
  1135. return NULL;
  1136. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1137. if (!pte) {
  1138. pte = alloc_pte(&dom->domain, address, &pte_page, GFP_ATOMIC);
  1139. aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
  1140. } else
  1141. pte += IOMMU_PTE_L0_INDEX(address);
  1142. return pte;
  1143. }
  1144. /*
  1145. * This is the generic map function. It maps one 4kb page at paddr to
  1146. * the given address in the DMA address space for the domain.
  1147. */
  1148. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  1149. struct dma_ops_domain *dom,
  1150. unsigned long address,
  1151. phys_addr_t paddr,
  1152. int direction)
  1153. {
  1154. u64 *pte, __pte;
  1155. WARN_ON(address > dom->aperture_size);
  1156. paddr &= PAGE_MASK;
  1157. pte = dma_ops_get_pte(dom, address);
  1158. if (!pte)
  1159. return bad_dma_address;
  1160. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  1161. if (direction == DMA_TO_DEVICE)
  1162. __pte |= IOMMU_PTE_IR;
  1163. else if (direction == DMA_FROM_DEVICE)
  1164. __pte |= IOMMU_PTE_IW;
  1165. else if (direction == DMA_BIDIRECTIONAL)
  1166. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  1167. WARN_ON(*pte);
  1168. *pte = __pte;
  1169. return (dma_addr_t)address;
  1170. }
  1171. /*
  1172. * The generic unmapping function for on page in the DMA address space.
  1173. */
  1174. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  1175. struct dma_ops_domain *dom,
  1176. unsigned long address)
  1177. {
  1178. struct aperture_range *aperture;
  1179. u64 *pte;
  1180. if (address >= dom->aperture_size)
  1181. return;
  1182. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1183. if (!aperture)
  1184. return;
  1185. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1186. if (!pte)
  1187. return;
  1188. pte += IOMMU_PTE_L0_INDEX(address);
  1189. WARN_ON(!*pte);
  1190. *pte = 0ULL;
  1191. }
  1192. /*
  1193. * This function contains common code for mapping of a physically
  1194. * contiguous memory region into DMA address space. It is used by all
  1195. * mapping functions provided with this IOMMU driver.
  1196. * Must be called with the domain lock held.
  1197. */
  1198. static dma_addr_t __map_single(struct device *dev,
  1199. struct amd_iommu *iommu,
  1200. struct dma_ops_domain *dma_dom,
  1201. phys_addr_t paddr,
  1202. size_t size,
  1203. int dir,
  1204. bool align,
  1205. u64 dma_mask)
  1206. {
  1207. dma_addr_t offset = paddr & ~PAGE_MASK;
  1208. dma_addr_t address, start, ret;
  1209. unsigned int pages;
  1210. unsigned long align_mask = 0;
  1211. int i;
  1212. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1213. paddr &= PAGE_MASK;
  1214. INC_STATS_COUNTER(total_map_requests);
  1215. if (pages > 1)
  1216. INC_STATS_COUNTER(cross_page);
  1217. if (align)
  1218. align_mask = (1UL << get_order(size)) - 1;
  1219. retry:
  1220. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  1221. dma_mask);
  1222. if (unlikely(address == bad_dma_address)) {
  1223. /*
  1224. * setting next_address here will let the address
  1225. * allocator only scan the new allocated range in the
  1226. * first run. This is a small optimization.
  1227. */
  1228. dma_dom->next_address = dma_dom->aperture_size;
  1229. if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
  1230. goto out;
  1231. /*
  1232. * aperture was sucessfully enlarged by 128 MB, try
  1233. * allocation again
  1234. */
  1235. goto retry;
  1236. }
  1237. start = address;
  1238. for (i = 0; i < pages; ++i) {
  1239. ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  1240. if (ret == bad_dma_address)
  1241. goto out_unmap;
  1242. paddr += PAGE_SIZE;
  1243. start += PAGE_SIZE;
  1244. }
  1245. address += offset;
  1246. ADD_STATS_COUNTER(alloced_io_mem, size);
  1247. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  1248. iommu_flush_tlb(iommu, dma_dom->domain.id);
  1249. dma_dom->need_flush = false;
  1250. } else if (unlikely(iommu_has_npcache(iommu)))
  1251. iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
  1252. out:
  1253. return address;
  1254. out_unmap:
  1255. for (--i; i >= 0; --i) {
  1256. start -= PAGE_SIZE;
  1257. dma_ops_domain_unmap(iommu, dma_dom, start);
  1258. }
  1259. dma_ops_free_addresses(dma_dom, address, pages);
  1260. return bad_dma_address;
  1261. }
  1262. /*
  1263. * Does the reverse of the __map_single function. Must be called with
  1264. * the domain lock held too
  1265. */
  1266. static void __unmap_single(struct amd_iommu *iommu,
  1267. struct dma_ops_domain *dma_dom,
  1268. dma_addr_t dma_addr,
  1269. size_t size,
  1270. int dir)
  1271. {
  1272. dma_addr_t i, start;
  1273. unsigned int pages;
  1274. if ((dma_addr == bad_dma_address) ||
  1275. (dma_addr + size > dma_dom->aperture_size))
  1276. return;
  1277. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  1278. dma_addr &= PAGE_MASK;
  1279. start = dma_addr;
  1280. for (i = 0; i < pages; ++i) {
  1281. dma_ops_domain_unmap(iommu, dma_dom, start);
  1282. start += PAGE_SIZE;
  1283. }
  1284. SUB_STATS_COUNTER(alloced_io_mem, size);
  1285. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  1286. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  1287. iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
  1288. dma_dom->need_flush = false;
  1289. }
  1290. }
  1291. /*
  1292. * The exported map_single function for dma_ops.
  1293. */
  1294. static dma_addr_t map_page(struct device *dev, struct page *page,
  1295. unsigned long offset, size_t size,
  1296. enum dma_data_direction dir,
  1297. struct dma_attrs *attrs)
  1298. {
  1299. unsigned long flags;
  1300. struct amd_iommu *iommu;
  1301. struct protection_domain *domain;
  1302. u16 devid;
  1303. dma_addr_t addr;
  1304. u64 dma_mask;
  1305. phys_addr_t paddr = page_to_phys(page) + offset;
  1306. INC_STATS_COUNTER(cnt_map_single);
  1307. if (!check_device(dev))
  1308. return bad_dma_address;
  1309. dma_mask = *dev->dma_mask;
  1310. get_device_resources(dev, &iommu, &domain, &devid);
  1311. if (iommu == NULL || domain == NULL)
  1312. /* device not handled by any AMD IOMMU */
  1313. return (dma_addr_t)paddr;
  1314. if (!dma_ops_domain(domain))
  1315. return bad_dma_address;
  1316. spin_lock_irqsave(&domain->lock, flags);
  1317. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
  1318. dma_mask);
  1319. if (addr == bad_dma_address)
  1320. goto out;
  1321. iommu_completion_wait(iommu);
  1322. out:
  1323. spin_unlock_irqrestore(&domain->lock, flags);
  1324. return addr;
  1325. }
  1326. /*
  1327. * The exported unmap_single function for dma_ops.
  1328. */
  1329. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  1330. enum dma_data_direction dir, struct dma_attrs *attrs)
  1331. {
  1332. unsigned long flags;
  1333. struct amd_iommu *iommu;
  1334. struct protection_domain *domain;
  1335. u16 devid;
  1336. INC_STATS_COUNTER(cnt_unmap_single);
  1337. if (!check_device(dev) ||
  1338. !get_device_resources(dev, &iommu, &domain, &devid))
  1339. /* device not handled by any AMD IOMMU */
  1340. return;
  1341. if (!dma_ops_domain(domain))
  1342. return;
  1343. spin_lock_irqsave(&domain->lock, flags);
  1344. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  1345. iommu_completion_wait(iommu);
  1346. spin_unlock_irqrestore(&domain->lock, flags);
  1347. }
  1348. /*
  1349. * This is a special map_sg function which is used if we should map a
  1350. * device which is not handled by an AMD IOMMU in the system.
  1351. */
  1352. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  1353. int nelems, int dir)
  1354. {
  1355. struct scatterlist *s;
  1356. int i;
  1357. for_each_sg(sglist, s, nelems, i) {
  1358. s->dma_address = (dma_addr_t)sg_phys(s);
  1359. s->dma_length = s->length;
  1360. }
  1361. return nelems;
  1362. }
  1363. /*
  1364. * The exported map_sg function for dma_ops (handles scatter-gather
  1365. * lists).
  1366. */
  1367. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1368. int nelems, enum dma_data_direction dir,
  1369. struct dma_attrs *attrs)
  1370. {
  1371. unsigned long flags;
  1372. struct amd_iommu *iommu;
  1373. struct protection_domain *domain;
  1374. u16 devid;
  1375. int i;
  1376. struct scatterlist *s;
  1377. phys_addr_t paddr;
  1378. int mapped_elems = 0;
  1379. u64 dma_mask;
  1380. INC_STATS_COUNTER(cnt_map_sg);
  1381. if (!check_device(dev))
  1382. return 0;
  1383. dma_mask = *dev->dma_mask;
  1384. get_device_resources(dev, &iommu, &domain, &devid);
  1385. if (!iommu || !domain)
  1386. return map_sg_no_iommu(dev, sglist, nelems, dir);
  1387. if (!dma_ops_domain(domain))
  1388. return 0;
  1389. spin_lock_irqsave(&domain->lock, flags);
  1390. for_each_sg(sglist, s, nelems, i) {
  1391. paddr = sg_phys(s);
  1392. s->dma_address = __map_single(dev, iommu, domain->priv,
  1393. paddr, s->length, dir, false,
  1394. dma_mask);
  1395. if (s->dma_address) {
  1396. s->dma_length = s->length;
  1397. mapped_elems++;
  1398. } else
  1399. goto unmap;
  1400. }
  1401. iommu_completion_wait(iommu);
  1402. out:
  1403. spin_unlock_irqrestore(&domain->lock, flags);
  1404. return mapped_elems;
  1405. unmap:
  1406. for_each_sg(sglist, s, mapped_elems, i) {
  1407. if (s->dma_address)
  1408. __unmap_single(iommu, domain->priv, s->dma_address,
  1409. s->dma_length, dir);
  1410. s->dma_address = s->dma_length = 0;
  1411. }
  1412. mapped_elems = 0;
  1413. goto out;
  1414. }
  1415. /*
  1416. * The exported map_sg function for dma_ops (handles scatter-gather
  1417. * lists).
  1418. */
  1419. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  1420. int nelems, enum dma_data_direction dir,
  1421. struct dma_attrs *attrs)
  1422. {
  1423. unsigned long flags;
  1424. struct amd_iommu *iommu;
  1425. struct protection_domain *domain;
  1426. struct scatterlist *s;
  1427. u16 devid;
  1428. int i;
  1429. INC_STATS_COUNTER(cnt_unmap_sg);
  1430. if (!check_device(dev) ||
  1431. !get_device_resources(dev, &iommu, &domain, &devid))
  1432. return;
  1433. if (!dma_ops_domain(domain))
  1434. return;
  1435. spin_lock_irqsave(&domain->lock, flags);
  1436. for_each_sg(sglist, s, nelems, i) {
  1437. __unmap_single(iommu, domain->priv, s->dma_address,
  1438. s->dma_length, dir);
  1439. s->dma_address = s->dma_length = 0;
  1440. }
  1441. iommu_completion_wait(iommu);
  1442. spin_unlock_irqrestore(&domain->lock, flags);
  1443. }
  1444. /*
  1445. * The exported alloc_coherent function for dma_ops.
  1446. */
  1447. static void *alloc_coherent(struct device *dev, size_t size,
  1448. dma_addr_t *dma_addr, gfp_t flag)
  1449. {
  1450. unsigned long flags;
  1451. void *virt_addr;
  1452. struct amd_iommu *iommu;
  1453. struct protection_domain *domain;
  1454. u16 devid;
  1455. phys_addr_t paddr;
  1456. u64 dma_mask = dev->coherent_dma_mask;
  1457. INC_STATS_COUNTER(cnt_alloc_coherent);
  1458. if (!check_device(dev))
  1459. return NULL;
  1460. if (!get_device_resources(dev, &iommu, &domain, &devid))
  1461. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1462. flag |= __GFP_ZERO;
  1463. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1464. if (!virt_addr)
  1465. return NULL;
  1466. paddr = virt_to_phys(virt_addr);
  1467. if (!iommu || !domain) {
  1468. *dma_addr = (dma_addr_t)paddr;
  1469. return virt_addr;
  1470. }
  1471. if (!dma_ops_domain(domain))
  1472. goto out_free;
  1473. if (!dma_mask)
  1474. dma_mask = *dev->dma_mask;
  1475. spin_lock_irqsave(&domain->lock, flags);
  1476. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  1477. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1478. if (*dma_addr == bad_dma_address) {
  1479. spin_unlock_irqrestore(&domain->lock, flags);
  1480. goto out_free;
  1481. }
  1482. iommu_completion_wait(iommu);
  1483. spin_unlock_irqrestore(&domain->lock, flags);
  1484. return virt_addr;
  1485. out_free:
  1486. free_pages((unsigned long)virt_addr, get_order(size));
  1487. return NULL;
  1488. }
  1489. /*
  1490. * The exported free_coherent function for dma_ops.
  1491. */
  1492. static void free_coherent(struct device *dev, size_t size,
  1493. void *virt_addr, dma_addr_t dma_addr)
  1494. {
  1495. unsigned long flags;
  1496. struct amd_iommu *iommu;
  1497. struct protection_domain *domain;
  1498. u16 devid;
  1499. INC_STATS_COUNTER(cnt_free_coherent);
  1500. if (!check_device(dev))
  1501. return;
  1502. get_device_resources(dev, &iommu, &domain, &devid);
  1503. if (!iommu || !domain)
  1504. goto free_mem;
  1505. if (!dma_ops_domain(domain))
  1506. goto free_mem;
  1507. spin_lock_irqsave(&domain->lock, flags);
  1508. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1509. iommu_completion_wait(iommu);
  1510. spin_unlock_irqrestore(&domain->lock, flags);
  1511. free_mem:
  1512. free_pages((unsigned long)virt_addr, get_order(size));
  1513. }
  1514. /*
  1515. * This function is called by the DMA layer to find out if we can handle a
  1516. * particular device. It is part of the dma_ops.
  1517. */
  1518. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1519. {
  1520. u16 bdf;
  1521. struct pci_dev *pcidev;
  1522. /* No device or no PCI device */
  1523. if (!dev || dev->bus != &pci_bus_type)
  1524. return 0;
  1525. pcidev = to_pci_dev(dev);
  1526. bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1527. /* Out of our scope? */
  1528. if (bdf > amd_iommu_last_bdf)
  1529. return 0;
  1530. return 1;
  1531. }
  1532. /*
  1533. * The function for pre-allocating protection domains.
  1534. *
  1535. * If the driver core informs the DMA layer if a driver grabs a device
  1536. * we don't need to preallocate the protection domains anymore.
  1537. * For now we have to.
  1538. */
  1539. static void prealloc_protection_domains(void)
  1540. {
  1541. struct pci_dev *dev = NULL;
  1542. struct dma_ops_domain *dma_dom;
  1543. struct amd_iommu *iommu;
  1544. u16 devid;
  1545. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1546. devid = calc_devid(dev->bus->number, dev->devfn);
  1547. if (devid > amd_iommu_last_bdf)
  1548. continue;
  1549. devid = amd_iommu_alias_table[devid];
  1550. if (domain_for_device(devid))
  1551. continue;
  1552. iommu = amd_iommu_rlookup_table[devid];
  1553. if (!iommu)
  1554. continue;
  1555. dma_dom = dma_ops_domain_alloc(iommu);
  1556. if (!dma_dom)
  1557. continue;
  1558. init_unity_mappings_for_device(dma_dom, devid);
  1559. dma_dom->target_dev = devid;
  1560. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1561. }
  1562. }
  1563. static struct dma_map_ops amd_iommu_dma_ops = {
  1564. .alloc_coherent = alloc_coherent,
  1565. .free_coherent = free_coherent,
  1566. .map_page = map_page,
  1567. .unmap_page = unmap_page,
  1568. .map_sg = map_sg,
  1569. .unmap_sg = unmap_sg,
  1570. .dma_supported = amd_iommu_dma_supported,
  1571. };
  1572. /*
  1573. * The function which clues the AMD IOMMU driver into dma_ops.
  1574. */
  1575. int __init amd_iommu_init_dma_ops(void)
  1576. {
  1577. struct amd_iommu *iommu;
  1578. int ret;
  1579. /*
  1580. * first allocate a default protection domain for every IOMMU we
  1581. * found in the system. Devices not assigned to any other
  1582. * protection domain will be assigned to the default one.
  1583. */
  1584. for_each_iommu(iommu) {
  1585. iommu->default_dom = dma_ops_domain_alloc(iommu);
  1586. if (iommu->default_dom == NULL)
  1587. return -ENOMEM;
  1588. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  1589. ret = iommu_init_unity_mappings(iommu);
  1590. if (ret)
  1591. goto free_domains;
  1592. }
  1593. /*
  1594. * If device isolation is enabled, pre-allocate the protection
  1595. * domains for each device.
  1596. */
  1597. if (amd_iommu_isolate)
  1598. prealloc_protection_domains();
  1599. iommu_detected = 1;
  1600. force_iommu = 1;
  1601. bad_dma_address = 0;
  1602. #ifdef CONFIG_GART_IOMMU
  1603. gart_iommu_aperture_disabled = 1;
  1604. gart_iommu_aperture = 0;
  1605. #endif
  1606. /* Make the driver finally visible to the drivers */
  1607. dma_ops = &amd_iommu_dma_ops;
  1608. register_iommu(&amd_iommu_ops);
  1609. bus_register_notifier(&pci_bus_type, &device_nb);
  1610. amd_iommu_stats_init();
  1611. return 0;
  1612. free_domains:
  1613. for_each_iommu(iommu) {
  1614. if (iommu->default_dom)
  1615. dma_ops_domain_free(iommu->default_dom);
  1616. }
  1617. return ret;
  1618. }
  1619. /*****************************************************************************
  1620. *
  1621. * The following functions belong to the exported interface of AMD IOMMU
  1622. *
  1623. * This interface allows access to lower level functions of the IOMMU
  1624. * like protection domain handling and assignement of devices to domains
  1625. * which is not possible with the dma_ops interface.
  1626. *
  1627. *****************************************************************************/
  1628. static void cleanup_domain(struct protection_domain *domain)
  1629. {
  1630. unsigned long flags;
  1631. u16 devid;
  1632. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1633. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
  1634. if (amd_iommu_pd_table[devid] == domain)
  1635. __detach_device(domain, devid);
  1636. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1637. }
  1638. static int amd_iommu_domain_init(struct iommu_domain *dom)
  1639. {
  1640. struct protection_domain *domain;
  1641. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  1642. if (!domain)
  1643. return -ENOMEM;
  1644. spin_lock_init(&domain->lock);
  1645. domain->mode = PAGE_MODE_3_LEVEL;
  1646. domain->id = domain_id_alloc();
  1647. if (!domain->id)
  1648. goto out_free;
  1649. domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1650. if (!domain->pt_root)
  1651. goto out_free;
  1652. dom->priv = domain;
  1653. return 0;
  1654. out_free:
  1655. kfree(domain);
  1656. return -ENOMEM;
  1657. }
  1658. static void amd_iommu_domain_destroy(struct iommu_domain *dom)
  1659. {
  1660. struct protection_domain *domain = dom->priv;
  1661. if (!domain)
  1662. return;
  1663. if (domain->dev_cnt > 0)
  1664. cleanup_domain(domain);
  1665. BUG_ON(domain->dev_cnt != 0);
  1666. free_pagetable(domain);
  1667. domain_id_free(domain->id);
  1668. kfree(domain);
  1669. dom->priv = NULL;
  1670. }
  1671. static void amd_iommu_detach_device(struct iommu_domain *dom,
  1672. struct device *dev)
  1673. {
  1674. struct protection_domain *domain = dom->priv;
  1675. struct amd_iommu *iommu;
  1676. struct pci_dev *pdev;
  1677. u16 devid;
  1678. if (dev->bus != &pci_bus_type)
  1679. return;
  1680. pdev = to_pci_dev(dev);
  1681. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1682. if (devid > 0)
  1683. detach_device(domain, devid);
  1684. iommu = amd_iommu_rlookup_table[devid];
  1685. if (!iommu)
  1686. return;
  1687. iommu_queue_inv_dev_entry(iommu, devid);
  1688. iommu_completion_wait(iommu);
  1689. }
  1690. static int amd_iommu_attach_device(struct iommu_domain *dom,
  1691. struct device *dev)
  1692. {
  1693. struct protection_domain *domain = dom->priv;
  1694. struct protection_domain *old_domain;
  1695. struct amd_iommu *iommu;
  1696. struct pci_dev *pdev;
  1697. u16 devid;
  1698. if (dev->bus != &pci_bus_type)
  1699. return -EINVAL;
  1700. pdev = to_pci_dev(dev);
  1701. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1702. if (devid >= amd_iommu_last_bdf ||
  1703. devid != amd_iommu_alias_table[devid])
  1704. return -EINVAL;
  1705. iommu = amd_iommu_rlookup_table[devid];
  1706. if (!iommu)
  1707. return -EINVAL;
  1708. old_domain = domain_for_device(devid);
  1709. if (old_domain)
  1710. detach_device(old_domain, devid);
  1711. attach_device(iommu, domain, devid);
  1712. iommu_completion_wait(iommu);
  1713. return 0;
  1714. }
  1715. static int amd_iommu_map_range(struct iommu_domain *dom,
  1716. unsigned long iova, phys_addr_t paddr,
  1717. size_t size, int iommu_prot)
  1718. {
  1719. struct protection_domain *domain = dom->priv;
  1720. unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1721. int prot = 0;
  1722. int ret;
  1723. if (iommu_prot & IOMMU_READ)
  1724. prot |= IOMMU_PROT_IR;
  1725. if (iommu_prot & IOMMU_WRITE)
  1726. prot |= IOMMU_PROT_IW;
  1727. iova &= PAGE_MASK;
  1728. paddr &= PAGE_MASK;
  1729. for (i = 0; i < npages; ++i) {
  1730. ret = iommu_map_page(domain, iova, paddr, prot);
  1731. if (ret)
  1732. return ret;
  1733. iova += PAGE_SIZE;
  1734. paddr += PAGE_SIZE;
  1735. }
  1736. return 0;
  1737. }
  1738. static void amd_iommu_unmap_range(struct iommu_domain *dom,
  1739. unsigned long iova, size_t size)
  1740. {
  1741. struct protection_domain *domain = dom->priv;
  1742. unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
  1743. iova &= PAGE_MASK;
  1744. for (i = 0; i < npages; ++i) {
  1745. iommu_unmap_page(domain, iova);
  1746. iova += PAGE_SIZE;
  1747. }
  1748. iommu_flush_domain(domain->id);
  1749. }
  1750. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  1751. unsigned long iova)
  1752. {
  1753. struct protection_domain *domain = dom->priv;
  1754. unsigned long offset = iova & ~PAGE_MASK;
  1755. phys_addr_t paddr;
  1756. u64 *pte;
  1757. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
  1758. if (!IOMMU_PTE_PRESENT(*pte))
  1759. return 0;
  1760. pte = IOMMU_PTE_PAGE(*pte);
  1761. pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
  1762. if (!IOMMU_PTE_PRESENT(*pte))
  1763. return 0;
  1764. pte = IOMMU_PTE_PAGE(*pte);
  1765. pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
  1766. if (!IOMMU_PTE_PRESENT(*pte))
  1767. return 0;
  1768. paddr = *pte & IOMMU_PAGE_MASK;
  1769. paddr |= offset;
  1770. return paddr;
  1771. }
  1772. static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
  1773. unsigned long cap)
  1774. {
  1775. return 0;
  1776. }
  1777. static struct iommu_ops amd_iommu_ops = {
  1778. .domain_init = amd_iommu_domain_init,
  1779. .domain_destroy = amd_iommu_domain_destroy,
  1780. .attach_dev = amd_iommu_attach_device,
  1781. .detach_dev = amd_iommu_detach_device,
  1782. .map = amd_iommu_map_range,
  1783. .unmap = amd_iommu_unmap_range,
  1784. .iova_to_phys = amd_iommu_iova_to_phys,
  1785. .domain_has_cap = amd_iommu_domain_has_cap,
  1786. };