smc91x.h 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@fluxnic.net>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_MACH_ZYLONITE2) ||\
  45. defined(CONFIG_ARCH_VIPER) ||\
  46. defined(CONFIG_MACH_STARGATE2) ||\
  47. defined(CONFIG_ARCH_VERSATILE)
  48. #include <asm/mach-types.h>
  49. /* Now the bus width is specified in the platform data
  50. * pretend here to support all I/O access types
  51. */
  52. #define SMC_CAN_USE_8BIT 1
  53. #define SMC_CAN_USE_16BIT 1
  54. #define SMC_CAN_USE_32BIT 1
  55. #define SMC_NOWAIT 1
  56. #define SMC_IO_SHIFT (lp->io_shift)
  57. #define SMC_inb(a, r) readb((a) + (r))
  58. #define SMC_inw(a, r) readw((a) + (r))
  59. #define SMC_inl(a, r) readl((a) + (r))
  60. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  61. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  62. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  63. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  64. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  65. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  66. #define SMC_IRQ_FLAGS (-1) /* from resource */
  67. /* We actually can't write halfwords properly if not word aligned */
  68. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  69. {
  70. if ((machine_is_mainstone() || machine_is_stargate2()) && reg & 2) {
  71. unsigned int v = val << 16;
  72. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  73. writel(v, ioaddr + (reg & ~2));
  74. } else {
  75. writew(val, ioaddr + reg);
  76. }
  77. }
  78. #elif defined(CONFIG_SA1100_PLEB)
  79. /* We can only do 16-bit reads and writes in the static memory space. */
  80. #define SMC_CAN_USE_8BIT 1
  81. #define SMC_CAN_USE_16BIT 1
  82. #define SMC_CAN_USE_32BIT 0
  83. #define SMC_IO_SHIFT 0
  84. #define SMC_NOWAIT 1
  85. #define SMC_inb(a, r) readb((a) + (r))
  86. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  87. #define SMC_inw(a, r) readw((a) + (r))
  88. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  89. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  90. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  91. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  92. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  93. #define SMC_IRQ_FLAGS (-1)
  94. #elif defined(CONFIG_SA1100_ASSABET)
  95. #include <mach/neponset.h>
  96. /* We can only do 8-bit reads and writes in the static memory space. */
  97. #define SMC_CAN_USE_8BIT 1
  98. #define SMC_CAN_USE_16BIT 0
  99. #define SMC_CAN_USE_32BIT 0
  100. #define SMC_NOWAIT 1
  101. /* The first two address lines aren't connected... */
  102. #define SMC_IO_SHIFT 2
  103. #define SMC_inb(a, r) readb((a) + (r))
  104. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  105. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  106. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  107. #define SMC_IRQ_FLAGS (-1) /* from resource */
  108. #elif defined(CONFIG_MACH_LOGICPD_PXA270) || \
  109. defined(CONFIG_MACH_NOMADIK_8815NHK)
  110. #define SMC_CAN_USE_8BIT 0
  111. #define SMC_CAN_USE_16BIT 1
  112. #define SMC_CAN_USE_32BIT 0
  113. #define SMC_IO_SHIFT 0
  114. #define SMC_NOWAIT 1
  115. #define SMC_inw(a, r) readw((a) + (r))
  116. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  117. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  118. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  119. #elif defined(CONFIG_ARCH_INNOKOM) || \
  120. defined(CONFIG_ARCH_PXA_IDP) || \
  121. defined(CONFIG_ARCH_RAMSES) || \
  122. defined(CONFIG_ARCH_PCM027)
  123. #define SMC_CAN_USE_8BIT 1
  124. #define SMC_CAN_USE_16BIT 1
  125. #define SMC_CAN_USE_32BIT 1
  126. #define SMC_IO_SHIFT 0
  127. #define SMC_NOWAIT 1
  128. #define SMC_USE_PXA_DMA 1
  129. #define SMC_inb(a, r) readb((a) + (r))
  130. #define SMC_inw(a, r) readw((a) + (r))
  131. #define SMC_inl(a, r) readl((a) + (r))
  132. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  133. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  134. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  135. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  136. #define SMC_IRQ_FLAGS (-1) /* from resource */
  137. /* We actually can't write halfwords properly if not word aligned */
  138. static inline void
  139. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  140. {
  141. if (reg & 2) {
  142. unsigned int v = val << 16;
  143. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  144. writel(v, ioaddr + (reg & ~2));
  145. } else {
  146. writew(val, ioaddr + reg);
  147. }
  148. }
  149. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  150. #define SMC_CAN_USE_8BIT 0
  151. #define SMC_CAN_USE_16BIT 1
  152. #define SMC_CAN_USE_32BIT 0
  153. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  154. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  155. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  156. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  157. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  158. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  159. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  160. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  161. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  162. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  163. #define SMC_IRQ_FLAGS (0)
  164. #elif defined(CONFIG_M32R)
  165. #define SMC_CAN_USE_8BIT 0
  166. #define SMC_CAN_USE_16BIT 1
  167. #define SMC_CAN_USE_32BIT 0
  168. #define SMC_inb(a, r) inb(((u32)a) + (r))
  169. #define SMC_inw(a, r) inw(((u32)a) + (r))
  170. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  171. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  172. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  173. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  174. #define SMC_IRQ_FLAGS (0)
  175. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  176. #define RPC_LSB_DEFAULT RPC_LED_100_10
  177. #elif defined(CONFIG_MN10300)
  178. /*
  179. * MN10300/AM33 configuration
  180. */
  181. #include <unit/smc91111.h>
  182. #elif defined(CONFIG_ARCH_MSM)
  183. #define SMC_CAN_USE_8BIT 0
  184. #define SMC_CAN_USE_16BIT 1
  185. #define SMC_CAN_USE_32BIT 0
  186. #define SMC_NOWAIT 1
  187. #define SMC_inw(a, r) readw((a) + (r))
  188. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  189. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  190. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  191. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  192. #elif defined(CONFIG_COLDFIRE)
  193. #define SMC_CAN_USE_8BIT 0
  194. #define SMC_CAN_USE_16BIT 1
  195. #define SMC_CAN_USE_32BIT 0
  196. #define SMC_NOWAIT 1
  197. static inline void mcf_insw(void *a, unsigned char *p, int l)
  198. {
  199. u16 *wp = (u16 *) p;
  200. while (l-- > 0)
  201. *wp++ = readw(a);
  202. }
  203. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  204. {
  205. u16 *wp = (u16 *) p;
  206. while (l-- > 0)
  207. writew(*wp++, a);
  208. }
  209. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  210. #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r))
  211. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  212. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  213. #define SMC_IRQ_FLAGS 0
  214. #else
  215. /*
  216. * Default configuration
  217. */
  218. #define SMC_CAN_USE_8BIT 1
  219. #define SMC_CAN_USE_16BIT 1
  220. #define SMC_CAN_USE_32BIT 1
  221. #define SMC_NOWAIT 1
  222. #define SMC_IO_SHIFT (lp->io_shift)
  223. #define SMC_inb(a, r) ioread8((a) + (r))
  224. #define SMC_inw(a, r) ioread16((a) + (r))
  225. #define SMC_inl(a, r) ioread32((a) + (r))
  226. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  227. #define SMC_outw(v, a, r) iowrite16(v, (a) + (r))
  228. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  229. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  230. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  231. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  232. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  233. #define RPC_LSA_DEFAULT RPC_LED_100_10
  234. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  235. #endif
  236. /* store this information for the driver.. */
  237. struct smc_local {
  238. /*
  239. * If I have to wait until memory is available to send a
  240. * packet, I will store the skbuff here, until I get the
  241. * desired memory. Then, I'll send it out and free it.
  242. */
  243. struct sk_buff *pending_tx_skb;
  244. struct tasklet_struct tx_task;
  245. /* version/revision of the SMC91x chip */
  246. int version;
  247. /* Contains the current active transmission mode */
  248. int tcr_cur_mode;
  249. /* Contains the current active receive mode */
  250. int rcr_cur_mode;
  251. /* Contains the current active receive/phy mode */
  252. int rpc_cur_mode;
  253. int ctl_rfduplx;
  254. int ctl_rspeed;
  255. u32 msg_enable;
  256. u32 phy_type;
  257. struct mii_if_info mii;
  258. /* work queue */
  259. struct work_struct phy_configure;
  260. struct net_device *dev;
  261. int work_pending;
  262. spinlock_t lock;
  263. #ifdef CONFIG_ARCH_PXA
  264. /* DMA needs the physical address of the chip */
  265. u_long physaddr;
  266. struct device *device;
  267. #endif
  268. void __iomem *base;
  269. void __iomem *datacs;
  270. /* the low address lines on some platforms aren't connected... */
  271. int io_shift;
  272. struct smc91x_platdata cfg;
  273. };
  274. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  275. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  276. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  277. #ifdef CONFIG_ARCH_PXA
  278. /*
  279. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  280. * always happening in irq context so no need to worry about races. TX is
  281. * different and probably not worth it for that reason, and not as critical
  282. * as RX which can overrun memory and lose packets.
  283. */
  284. #include <linux/dma-mapping.h>
  285. #include <mach/dma.h>
  286. #ifdef SMC_insl
  287. #undef SMC_insl
  288. #define SMC_insl(a, r, p, l) \
  289. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  290. static inline void
  291. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  292. u_char *buf, int len)
  293. {
  294. u_long physaddr = lp->physaddr;
  295. dma_addr_t dmabuf;
  296. /* fallback if no DMA available */
  297. if (dma == (unsigned char)-1) {
  298. readsl(ioaddr + reg, buf, len);
  299. return;
  300. }
  301. /* 64 bit alignment is required for memory to memory DMA */
  302. if ((long)buf & 4) {
  303. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  304. buf += 4;
  305. len--;
  306. }
  307. len *= 4;
  308. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  309. DCSR(dma) = DCSR_NODESC;
  310. DTADR(dma) = dmabuf;
  311. DSADR(dma) = physaddr + reg;
  312. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  313. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  314. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  315. while (!(DCSR(dma) & DCSR_STOPSTATE))
  316. cpu_relax();
  317. DCSR(dma) = 0;
  318. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  319. }
  320. #endif
  321. #ifdef SMC_insw
  322. #undef SMC_insw
  323. #define SMC_insw(a, r, p, l) \
  324. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  325. static inline void
  326. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  327. u_char *buf, int len)
  328. {
  329. u_long physaddr = lp->physaddr;
  330. dma_addr_t dmabuf;
  331. /* fallback if no DMA available */
  332. if (dma == (unsigned char)-1) {
  333. readsw(ioaddr + reg, buf, len);
  334. return;
  335. }
  336. /* 64 bit alignment is required for memory to memory DMA */
  337. while ((long)buf & 6) {
  338. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  339. buf += 2;
  340. len--;
  341. }
  342. len *= 2;
  343. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  344. DCSR(dma) = DCSR_NODESC;
  345. DTADR(dma) = dmabuf;
  346. DSADR(dma) = physaddr + reg;
  347. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  348. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  349. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  350. while (!(DCSR(dma) & DCSR_STOPSTATE))
  351. cpu_relax();
  352. DCSR(dma) = 0;
  353. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  354. }
  355. #endif
  356. static void
  357. smc_pxa_dma_irq(int dma, void *dummy)
  358. {
  359. DCSR(dma) = 0;
  360. }
  361. #endif /* CONFIG_ARCH_PXA */
  362. /*
  363. * Everything a particular hardware setup needs should have been defined
  364. * at this point. Add stubs for the undefined cases, mainly to avoid
  365. * compilation warnings since they'll be optimized away, or to prevent buggy
  366. * use of them.
  367. */
  368. #if ! SMC_CAN_USE_32BIT
  369. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  370. #define SMC_outl(x, ioaddr, reg) BUG()
  371. #define SMC_insl(a, r, p, l) BUG()
  372. #define SMC_outsl(a, r, p, l) BUG()
  373. #endif
  374. #if !defined(SMC_insl) || !defined(SMC_outsl)
  375. #define SMC_insl(a, r, p, l) BUG()
  376. #define SMC_outsl(a, r, p, l) BUG()
  377. #endif
  378. #if ! SMC_CAN_USE_16BIT
  379. /*
  380. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  381. * can't do it directly. Most registers are 16-bit so those are mandatory.
  382. */
  383. #define SMC_outw(x, ioaddr, reg) \
  384. do { \
  385. unsigned int __val16 = (x); \
  386. SMC_outb( __val16, ioaddr, reg ); \
  387. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  388. } while (0)
  389. #define SMC_inw(ioaddr, reg) \
  390. ({ \
  391. unsigned int __val16; \
  392. __val16 = SMC_inb( ioaddr, reg ); \
  393. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  394. __val16; \
  395. })
  396. #define SMC_insw(a, r, p, l) BUG()
  397. #define SMC_outsw(a, r, p, l) BUG()
  398. #endif
  399. #if !defined(SMC_insw) || !defined(SMC_outsw)
  400. #define SMC_insw(a, r, p, l) BUG()
  401. #define SMC_outsw(a, r, p, l) BUG()
  402. #endif
  403. #if ! SMC_CAN_USE_8BIT
  404. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  405. #define SMC_outb(x, ioaddr, reg) BUG()
  406. #define SMC_insb(a, r, p, l) BUG()
  407. #define SMC_outsb(a, r, p, l) BUG()
  408. #endif
  409. #if !defined(SMC_insb) || !defined(SMC_outsb)
  410. #define SMC_insb(a, r, p, l) BUG()
  411. #define SMC_outsb(a, r, p, l) BUG()
  412. #endif
  413. #ifndef SMC_CAN_USE_DATACS
  414. #define SMC_CAN_USE_DATACS 0
  415. #endif
  416. #ifndef SMC_IO_SHIFT
  417. #define SMC_IO_SHIFT 0
  418. #endif
  419. #ifndef SMC_IRQ_FLAGS
  420. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  421. #endif
  422. #ifndef SMC_INTERRUPT_PREAMBLE
  423. #define SMC_INTERRUPT_PREAMBLE
  424. #endif
  425. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  426. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  427. #define SMC_DATA_EXTENT (4)
  428. /*
  429. . Bank Select Register:
  430. .
  431. . yyyy yyyy 0000 00xx
  432. . xx = bank number
  433. . yyyy yyyy = 0x33, for identification purposes.
  434. */
  435. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  436. // Transmit Control Register
  437. /* BANK 0 */
  438. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  439. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  440. #define TCR_LOOP 0x0002 // Controls output pin LBK
  441. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  442. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  443. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  444. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  445. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  446. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  447. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  448. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  449. #define TCR_CLEAR 0 /* do NOTHING */
  450. /* the default settings for the TCR register : */
  451. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  452. // EPH Status Register
  453. /* BANK 0 */
  454. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  455. #define ES_TX_SUC 0x0001 // Last TX was successful
  456. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  457. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  458. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  459. #define ES_16COL 0x0010 // 16 Collisions Reached
  460. #define ES_SQET 0x0020 // Signal Quality Error Test
  461. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  462. #define ES_TXDEFR 0x0080 // Transmit Deferred
  463. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  464. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  465. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  466. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  467. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  468. #define ES_TXUNRN 0x8000 // Tx Underrun
  469. // Receive Control Register
  470. /* BANK 0 */
  471. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  472. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  473. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  474. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  475. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  476. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  477. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  478. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  479. #define RCR_SOFTRST 0x8000 // resets the chip
  480. /* the normal settings for the RCR register : */
  481. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  482. #define RCR_CLEAR 0x0 // set it to a base state
  483. // Counter Register
  484. /* BANK 0 */
  485. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  486. // Memory Information Register
  487. /* BANK 0 */
  488. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  489. // Receive/Phy Control Register
  490. /* BANK 0 */
  491. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  492. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  493. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  494. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  495. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  496. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  497. #ifndef RPC_LSA_DEFAULT
  498. #define RPC_LSA_DEFAULT RPC_LED_100
  499. #endif
  500. #ifndef RPC_LSB_DEFAULT
  501. #define RPC_LSB_DEFAULT RPC_LED_FD
  502. #endif
  503. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  504. /* Bank 0 0x0C is reserved */
  505. // Bank Select Register
  506. /* All Banks */
  507. #define BSR_REG 0x000E
  508. // Configuration Reg
  509. /* BANK 1 */
  510. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  511. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  512. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  513. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  514. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  515. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  516. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  517. // Base Address Register
  518. /* BANK 1 */
  519. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  520. // Individual Address Registers
  521. /* BANK 1 */
  522. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  523. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  524. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  525. // General Purpose Register
  526. /* BANK 1 */
  527. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  528. // Control Register
  529. /* BANK 1 */
  530. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  531. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  532. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  533. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  534. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  535. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  536. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  537. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  538. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  539. // MMU Command Register
  540. /* BANK 2 */
  541. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  542. #define MC_BUSY 1 // When 1 the last release has not completed
  543. #define MC_NOP (0<<5) // No Op
  544. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  545. #define MC_RESET (2<<5) // Reset MMU to initial state
  546. #define MC_REMOVE (3<<5) // Remove the current rx packet
  547. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  548. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  549. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  550. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  551. // Packet Number Register
  552. /* BANK 2 */
  553. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  554. // Allocation Result Register
  555. /* BANK 2 */
  556. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  557. #define AR_FAILED 0x80 // Alocation Failed
  558. // TX FIFO Ports Register
  559. /* BANK 2 */
  560. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  561. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  562. // RX FIFO Ports Register
  563. /* BANK 2 */
  564. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  565. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  566. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  567. // Pointer Register
  568. /* BANK 2 */
  569. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  570. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  571. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  572. #define PTR_READ 0x2000 // When 1 the operation is a read
  573. // Data Register
  574. /* BANK 2 */
  575. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  576. // Interrupt Status/Acknowledge Register
  577. /* BANK 2 */
  578. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  579. // Interrupt Mask Register
  580. /* BANK 2 */
  581. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  582. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  583. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  584. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  585. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  586. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  587. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  588. #define IM_TX_INT 0x02 // Transmit Interrupt
  589. #define IM_RCV_INT 0x01 // Receive Interrupt
  590. // Multicast Table Registers
  591. /* BANK 3 */
  592. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  593. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  594. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  595. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  596. // Management Interface Register (MII)
  597. /* BANK 3 */
  598. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  599. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  600. #define MII_MDOE 0x0008 // MII Output Enable
  601. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  602. #define MII_MDI 0x0002 // MII Input, pin MDI
  603. #define MII_MDO 0x0001 // MII Output, pin MDO
  604. // Revision Register
  605. /* BANK 3 */
  606. /* ( hi: chip id low: rev # ) */
  607. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  608. // Early RCV Register
  609. /* BANK 3 */
  610. /* this is NOT on SMC9192 */
  611. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  612. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  613. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  614. // External Register
  615. /* BANK 7 */
  616. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  617. #define CHIP_9192 3
  618. #define CHIP_9194 4
  619. #define CHIP_9195 5
  620. #define CHIP_9196 6
  621. #define CHIP_91100 7
  622. #define CHIP_91100FD 8
  623. #define CHIP_91111FD 9
  624. static const char * chip_ids[ 16 ] = {
  625. NULL, NULL, NULL,
  626. /* 3 */ "SMC91C90/91C92",
  627. /* 4 */ "SMC91C94",
  628. /* 5 */ "SMC91C95",
  629. /* 6 */ "SMC91C96",
  630. /* 7 */ "SMC91C100",
  631. /* 8 */ "SMC91C100FD",
  632. /* 9 */ "SMC91C11xFD",
  633. NULL, NULL, NULL,
  634. NULL, NULL, NULL};
  635. /*
  636. . Receive status bits
  637. */
  638. #define RS_ALGNERR 0x8000
  639. #define RS_BRODCAST 0x4000
  640. #define RS_BADCRC 0x2000
  641. #define RS_ODDFRAME 0x1000
  642. #define RS_TOOLONG 0x0800
  643. #define RS_TOOSHORT 0x0400
  644. #define RS_MULTICAST 0x0001
  645. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  646. /*
  647. * PHY IDs
  648. * LAN83C183 == LAN91C111 Internal PHY
  649. */
  650. #define PHY_LAN83C183 0x0016f840
  651. #define PHY_LAN83C180 0x02821c50
  652. /*
  653. * PHY Register Addresses (LAN91C111 Internal PHY)
  654. *
  655. * Generic PHY registers can be found in <linux/mii.h>
  656. *
  657. * These phy registers are specific to our on-board phy.
  658. */
  659. // PHY Configuration Register 1
  660. #define PHY_CFG1_REG 0x10
  661. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  662. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  663. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  664. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  665. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  666. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  667. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  668. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  669. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  670. #define PHY_CFG1_TLVL_MASK 0x003C
  671. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  672. // PHY Configuration Register 2
  673. #define PHY_CFG2_REG 0x11
  674. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  675. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  676. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  677. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  678. // PHY Status Output (and Interrupt status) Register
  679. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  680. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  681. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  682. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  683. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  684. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  685. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  686. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  687. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  688. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  689. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  690. // PHY Interrupt/Status Mask Register
  691. #define PHY_MASK_REG 0x13 // Interrupt Mask
  692. // Uses the same bit definitions as PHY_INT_REG
  693. /*
  694. * SMC91C96 ethernet config and status registers.
  695. * These are in the "attribute" space.
  696. */
  697. #define ECOR 0x8000
  698. #define ECOR_RESET 0x80
  699. #define ECOR_LEVEL_IRQ 0x40
  700. #define ECOR_WR_ATTRIB 0x04
  701. #define ECOR_ENABLE 0x01
  702. #define ECSR 0x8002
  703. #define ECSR_IOIS8 0x20
  704. #define ECSR_PWRDWN 0x04
  705. #define ECSR_INT 0x02
  706. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  707. /*
  708. * Macros to abstract register access according to the data bus
  709. * capabilities. Please use those and not the in/out primitives.
  710. * Note: the following macros do *not* select the bank -- this must
  711. * be done separately as needed in the main code. The SMC_REG() macro
  712. * only uses the bank argument for debugging purposes (when enabled).
  713. *
  714. * Note: despite inline functions being safer, everything leading to this
  715. * should preferably be macros to let BUG() display the line number in
  716. * the core source code since we're interested in the top call site
  717. * not in any inline function location.
  718. */
  719. #if SMC_DEBUG > 0
  720. #define SMC_REG(lp, reg, bank) \
  721. ({ \
  722. int __b = SMC_CURRENT_BANK(lp); \
  723. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  724. pr_err("%s: bank reg screwed (0x%04x)\n", \
  725. CARDNAME, __b); \
  726. BUG(); \
  727. } \
  728. reg<<SMC_IO_SHIFT; \
  729. })
  730. #else
  731. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  732. #endif
  733. /*
  734. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  735. * aligned to a 32 bit boundary. I tell you that does exist!
  736. * Fortunately the affected register accesses can be easily worked around
  737. * since we can write zeroes to the preceding 16 bits without adverse
  738. * effects and use a 32-bit access.
  739. *
  740. * Enforce it on any 32-bit capable setup for now.
  741. */
  742. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  743. #define SMC_GET_PN(lp) \
  744. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  745. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  746. #define SMC_SET_PN(lp, x) \
  747. do { \
  748. if (SMC_MUST_ALIGN_WRITE(lp)) \
  749. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  750. else if (SMC_8BIT(lp)) \
  751. SMC_outb(x, ioaddr, PN_REG(lp)); \
  752. else \
  753. SMC_outw(x, ioaddr, PN_REG(lp)); \
  754. } while (0)
  755. #define SMC_GET_AR(lp) \
  756. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  757. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  758. #define SMC_GET_TXFIFO(lp) \
  759. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  760. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  761. #define SMC_GET_RXFIFO(lp) \
  762. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  763. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  764. #define SMC_GET_INT(lp) \
  765. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  766. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  767. #define SMC_ACK_INT(lp, x) \
  768. do { \
  769. if (SMC_8BIT(lp)) \
  770. SMC_outb(x, ioaddr, INT_REG(lp)); \
  771. else { \
  772. unsigned long __flags; \
  773. int __mask; \
  774. local_irq_save(__flags); \
  775. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  776. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  777. local_irq_restore(__flags); \
  778. } \
  779. } while (0)
  780. #define SMC_GET_INT_MASK(lp) \
  781. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  782. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  783. #define SMC_SET_INT_MASK(lp, x) \
  784. do { \
  785. if (SMC_8BIT(lp)) \
  786. SMC_outb(x, ioaddr, IM_REG(lp)); \
  787. else \
  788. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  789. } while (0)
  790. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  791. #define SMC_SELECT_BANK(lp, x) \
  792. do { \
  793. if (SMC_MUST_ALIGN_WRITE(lp)) \
  794. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  795. else \
  796. SMC_outw(x, ioaddr, BANK_SELECT); \
  797. } while (0)
  798. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  799. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  800. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  801. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  802. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  803. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  804. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  805. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  806. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  807. #define SMC_SET_GP(lp, x) \
  808. do { \
  809. if (SMC_MUST_ALIGN_WRITE(lp)) \
  810. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  811. else \
  812. SMC_outw(x, ioaddr, GP_REG(lp)); \
  813. } while (0)
  814. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  815. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  816. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  817. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  818. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  819. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  820. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  821. #define SMC_SET_PTR(lp, x) \
  822. do { \
  823. if (SMC_MUST_ALIGN_WRITE(lp)) \
  824. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  825. else \
  826. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  827. } while (0)
  828. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  829. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  830. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  831. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  832. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  833. #define SMC_SET_RPC(lp, x) \
  834. do { \
  835. if (SMC_MUST_ALIGN_WRITE(lp)) \
  836. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  837. else \
  838. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  839. } while (0)
  840. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  841. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  842. #ifndef SMC_GET_MAC_ADDR
  843. #define SMC_GET_MAC_ADDR(lp, addr) \
  844. do { \
  845. unsigned int __v; \
  846. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  847. addr[0] = __v; addr[1] = __v >> 8; \
  848. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  849. addr[2] = __v; addr[3] = __v >> 8; \
  850. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  851. addr[4] = __v; addr[5] = __v >> 8; \
  852. } while (0)
  853. #endif
  854. #define SMC_SET_MAC_ADDR(lp, addr) \
  855. do { \
  856. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  857. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  858. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  859. } while (0)
  860. #define SMC_SET_MCAST(lp, x) \
  861. do { \
  862. const unsigned char *mt = (x); \
  863. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  864. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  865. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  866. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  867. } while (0)
  868. #define SMC_PUT_PKT_HDR(lp, status, length) \
  869. do { \
  870. if (SMC_32BIT(lp)) \
  871. SMC_outl((status) | (length)<<16, ioaddr, \
  872. DATA_REG(lp)); \
  873. else { \
  874. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  875. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  876. } \
  877. } while (0)
  878. #define SMC_GET_PKT_HDR(lp, status, length) \
  879. do { \
  880. if (SMC_32BIT(lp)) { \
  881. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  882. (status) = __val & 0xffff; \
  883. (length) = __val >> 16; \
  884. } else { \
  885. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  886. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  887. } \
  888. } while (0)
  889. #define SMC_PUSH_DATA(lp, p, l) \
  890. do { \
  891. if (SMC_32BIT(lp)) { \
  892. void *__ptr = (p); \
  893. int __len = (l); \
  894. void __iomem *__ioaddr = ioaddr; \
  895. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  896. __len -= 2; \
  897. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  898. __ptr += 2; \
  899. } \
  900. if (SMC_CAN_USE_DATACS && lp->datacs) \
  901. __ioaddr = lp->datacs; \
  902. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  903. if (__len & 2) { \
  904. __ptr += (__len & ~3); \
  905. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  906. } \
  907. } else if (SMC_16BIT(lp)) \
  908. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  909. else if (SMC_8BIT(lp)) \
  910. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  911. } while (0)
  912. #define SMC_PULL_DATA(lp, p, l) \
  913. do { \
  914. if (SMC_32BIT(lp)) { \
  915. void *__ptr = (p); \
  916. int __len = (l); \
  917. void __iomem *__ioaddr = ioaddr; \
  918. if ((unsigned long)__ptr & 2) { \
  919. /* \
  920. * We want 32bit alignment here. \
  921. * Since some buses perform a full \
  922. * 32bit fetch even for 16bit data \
  923. * we can't use SMC_inw() here. \
  924. * Back both source (on-chip) and \
  925. * destination pointers of 2 bytes. \
  926. * This is possible since the call to \
  927. * SMC_GET_PKT_HDR() already advanced \
  928. * the source pointer of 4 bytes, and \
  929. * the skb_reserve(skb, 2) advanced \
  930. * the destination pointer of 2 bytes. \
  931. */ \
  932. __ptr -= 2; \
  933. __len += 2; \
  934. SMC_SET_PTR(lp, \
  935. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  936. } \
  937. if (SMC_CAN_USE_DATACS && lp->datacs) \
  938. __ioaddr = lp->datacs; \
  939. __len += 2; \
  940. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  941. } else if (SMC_16BIT(lp)) \
  942. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  943. else if (SMC_8BIT(lp)) \
  944. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  945. } while (0)
  946. #endif /* _SMC91X_H_ */