i915_drv.h 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. };
  91. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  92. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  93. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  94. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  95. enum hpd_pin {
  96. HPD_NONE = 0,
  97. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  98. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  99. HPD_CRT,
  100. HPD_SDVO_B,
  101. HPD_SDVO_C,
  102. HPD_PORT_B,
  103. HPD_PORT_C,
  104. HPD_PORT_D,
  105. HPD_NUM_PINS
  106. };
  107. #define I915_GEM_GPU_DOMAINS \
  108. (I915_GEM_DOMAIN_RENDER | \
  109. I915_GEM_DOMAIN_SAMPLER | \
  110. I915_GEM_DOMAIN_COMMAND | \
  111. I915_GEM_DOMAIN_INSTRUCTION | \
  112. I915_GEM_DOMAIN_VERTEX)
  113. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  114. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  115. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  116. if ((intel_encoder)->base.crtc == (__crtc))
  117. struct drm_i915_private;
  118. enum intel_dpll_id {
  119. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  120. /* real shared dpll ids must be >= 0 */
  121. DPLL_ID_PCH_PLL_A,
  122. DPLL_ID_PCH_PLL_B,
  123. };
  124. #define I915_NUM_PLLS 2
  125. struct intel_dpll_hw_state {
  126. uint32_t dpll;
  127. uint32_t dpll_md;
  128. uint32_t fp0;
  129. uint32_t fp1;
  130. };
  131. struct intel_shared_dpll {
  132. int refcount; /* count of number of CRTCs sharing this PLL */
  133. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  134. bool on; /* is the PLL actually active? Disabled during modeset */
  135. const char *name;
  136. /* should match the index in the dev_priv->shared_dplls array */
  137. enum intel_dpll_id id;
  138. struct intel_dpll_hw_state hw_state;
  139. void (*mode_set)(struct drm_i915_private *dev_priv,
  140. struct intel_shared_dpll *pll);
  141. void (*enable)(struct drm_i915_private *dev_priv,
  142. struct intel_shared_dpll *pll);
  143. void (*disable)(struct drm_i915_private *dev_priv,
  144. struct intel_shared_dpll *pll);
  145. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  146. struct intel_shared_dpll *pll,
  147. struct intel_dpll_hw_state *hw_state);
  148. };
  149. /* Used by dp and fdi links */
  150. struct intel_link_m_n {
  151. uint32_t tu;
  152. uint32_t gmch_m;
  153. uint32_t gmch_n;
  154. uint32_t link_m;
  155. uint32_t link_n;
  156. };
  157. void intel_link_compute_m_n(int bpp, int nlanes,
  158. int pixel_clock, int link_clock,
  159. struct intel_link_m_n *m_n);
  160. struct intel_ddi_plls {
  161. int spll_refcount;
  162. int wrpll1_refcount;
  163. int wrpll2_refcount;
  164. };
  165. /* Interface history:
  166. *
  167. * 1.1: Original.
  168. * 1.2: Add Power Management
  169. * 1.3: Add vblank support
  170. * 1.4: Fix cmdbuffer path, add heap destroy
  171. * 1.5: Add vblank pipe configuration
  172. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  173. * - Support vertical blank on secondary display pipe
  174. */
  175. #define DRIVER_MAJOR 1
  176. #define DRIVER_MINOR 6
  177. #define DRIVER_PATCHLEVEL 0
  178. #define WATCH_LISTS 0
  179. #define WATCH_GTT 0
  180. #define I915_GEM_PHYS_CURSOR_0 1
  181. #define I915_GEM_PHYS_CURSOR_1 2
  182. #define I915_GEM_PHYS_OVERLAY_REGS 3
  183. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  184. struct drm_i915_gem_phys_object {
  185. int id;
  186. struct page **page_list;
  187. drm_dma_handle_t *handle;
  188. struct drm_i915_gem_object *cur_obj;
  189. };
  190. struct opregion_header;
  191. struct opregion_acpi;
  192. struct opregion_swsci;
  193. struct opregion_asle;
  194. struct intel_opregion {
  195. struct opregion_header __iomem *header;
  196. struct opregion_acpi __iomem *acpi;
  197. struct opregion_swsci __iomem *swsci;
  198. struct opregion_asle __iomem *asle;
  199. void __iomem *vbt;
  200. u32 __iomem *lid_state;
  201. };
  202. #define OPREGION_SIZE (8*1024)
  203. struct intel_overlay;
  204. struct intel_overlay_error_state;
  205. struct drm_i915_master_private {
  206. drm_local_map_t *sarea;
  207. struct _drm_i915_sarea *sarea_priv;
  208. };
  209. #define I915_FENCE_REG_NONE -1
  210. #define I915_MAX_NUM_FENCES 32
  211. /* 32 fences + sign bit for FENCE_REG_NONE */
  212. #define I915_MAX_NUM_FENCE_BITS 6
  213. struct drm_i915_fence_reg {
  214. struct list_head lru_list;
  215. struct drm_i915_gem_object *obj;
  216. int pin_count;
  217. };
  218. struct sdvo_device_mapping {
  219. u8 initialized;
  220. u8 dvo_port;
  221. u8 slave_addr;
  222. u8 dvo_wiring;
  223. u8 i2c_pin;
  224. u8 ddc_pin;
  225. };
  226. struct intel_display_error_state;
  227. struct drm_i915_error_state {
  228. struct kref ref;
  229. u32 eir;
  230. u32 pgtbl_er;
  231. u32 ier;
  232. u32 ccid;
  233. u32 derrmr;
  234. u32 forcewake;
  235. bool waiting[I915_NUM_RINGS];
  236. u32 pipestat[I915_MAX_PIPES];
  237. u32 tail[I915_NUM_RINGS];
  238. u32 head[I915_NUM_RINGS];
  239. u32 ctl[I915_NUM_RINGS];
  240. u32 ipeir[I915_NUM_RINGS];
  241. u32 ipehr[I915_NUM_RINGS];
  242. u32 instdone[I915_NUM_RINGS];
  243. u32 acthd[I915_NUM_RINGS];
  244. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  245. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  246. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  247. /* our own tracking of ring head and tail */
  248. u32 cpu_ring_head[I915_NUM_RINGS];
  249. u32 cpu_ring_tail[I915_NUM_RINGS];
  250. u32 error; /* gen6+ */
  251. u32 err_int; /* gen7 */
  252. u32 instpm[I915_NUM_RINGS];
  253. u32 instps[I915_NUM_RINGS];
  254. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  255. u32 seqno[I915_NUM_RINGS];
  256. u64 bbaddr;
  257. u32 fault_reg[I915_NUM_RINGS];
  258. u32 done_reg;
  259. u32 faddr[I915_NUM_RINGS];
  260. u64 fence[I915_MAX_NUM_FENCES];
  261. struct timeval time;
  262. struct drm_i915_error_ring {
  263. struct drm_i915_error_object {
  264. int page_count;
  265. u32 gtt_offset;
  266. u32 *pages[0];
  267. } *ringbuffer, *batchbuffer, *ctx;
  268. struct drm_i915_error_request {
  269. long jiffies;
  270. u32 seqno;
  271. u32 tail;
  272. } *requests;
  273. int num_requests;
  274. } ring[I915_NUM_RINGS];
  275. struct drm_i915_error_buffer {
  276. u32 size;
  277. u32 name;
  278. u32 rseqno, wseqno;
  279. u32 gtt_offset;
  280. u32 read_domains;
  281. u32 write_domain;
  282. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  283. s32 pinned:2;
  284. u32 tiling:2;
  285. u32 dirty:1;
  286. u32 purgeable:1;
  287. s32 ring:4;
  288. u32 cache_level:2;
  289. } **active_bo, **pinned_bo;
  290. u32 *active_bo_count, *pinned_bo_count;
  291. struct intel_overlay_error_state *overlay;
  292. struct intel_display_error_state *display;
  293. };
  294. struct intel_crtc_config;
  295. struct intel_crtc;
  296. struct intel_limit;
  297. struct dpll;
  298. struct drm_i915_display_funcs {
  299. bool (*fbc_enabled)(struct drm_device *dev);
  300. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  301. void (*disable_fbc)(struct drm_device *dev);
  302. int (*get_display_clock_speed)(struct drm_device *dev);
  303. int (*get_fifo_size)(struct drm_device *dev, int plane);
  304. /**
  305. * find_dpll() - Find the best values for the PLL
  306. * @limit: limits for the PLL
  307. * @crtc: current CRTC
  308. * @target: target frequency in kHz
  309. * @refclk: reference clock frequency in kHz
  310. * @match_clock: if provided, @best_clock P divider must
  311. * match the P divider from @match_clock
  312. * used for LVDS downclocking
  313. * @best_clock: best PLL values found
  314. *
  315. * Returns true on success, false on failure.
  316. */
  317. bool (*find_dpll)(const struct intel_limit *limit,
  318. struct drm_crtc *crtc,
  319. int target, int refclk,
  320. struct dpll *match_clock,
  321. struct dpll *best_clock);
  322. void (*update_wm)(struct drm_device *dev);
  323. void (*update_sprite_wm)(struct drm_plane *plane,
  324. struct drm_crtc *crtc,
  325. uint32_t sprite_width, int pixel_size,
  326. bool enable, bool scaled);
  327. void (*modeset_global_resources)(struct drm_device *dev);
  328. /* Returns the active state of the crtc, and if the crtc is active,
  329. * fills out the pipe-config with the hw state. */
  330. bool (*get_pipe_config)(struct intel_crtc *,
  331. struct intel_crtc_config *);
  332. void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
  333. int (*crtc_mode_set)(struct drm_crtc *crtc,
  334. int x, int y,
  335. struct drm_framebuffer *old_fb);
  336. void (*crtc_enable)(struct drm_crtc *crtc);
  337. void (*crtc_disable)(struct drm_crtc *crtc);
  338. void (*off)(struct drm_crtc *crtc);
  339. void (*write_eld)(struct drm_connector *connector,
  340. struct drm_crtc *crtc);
  341. void (*fdi_link_train)(struct drm_crtc *crtc);
  342. void (*init_clock_gating)(struct drm_device *dev);
  343. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  344. struct drm_framebuffer *fb,
  345. struct drm_i915_gem_object *obj);
  346. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  347. int x, int y);
  348. void (*hpd_irq_setup)(struct drm_device *dev);
  349. /* clock updates for mode set */
  350. /* cursor updates */
  351. /* render clock increase/decrease */
  352. /* display clock increase/decrease */
  353. /* pll clock increase/decrease */
  354. };
  355. struct intel_uncore_funcs {
  356. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  357. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  358. };
  359. struct intel_uncore {
  360. spinlock_t lock; /** lock is also taken in irq contexts. */
  361. struct intel_uncore_funcs funcs;
  362. unsigned fifo_count;
  363. unsigned forcewake_count;
  364. };
  365. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  366. func(is_mobile) sep \
  367. func(is_i85x) sep \
  368. func(is_i915g) sep \
  369. func(is_i945gm) sep \
  370. func(is_g33) sep \
  371. func(need_gfx_hws) sep \
  372. func(is_g4x) sep \
  373. func(is_pineview) sep \
  374. func(is_broadwater) sep \
  375. func(is_crestline) sep \
  376. func(is_ivybridge) sep \
  377. func(is_valleyview) sep \
  378. func(is_haswell) sep \
  379. func(has_force_wake) sep \
  380. func(has_fbc) sep \
  381. func(has_pipe_cxsr) sep \
  382. func(has_hotplug) sep \
  383. func(cursor_needs_physical) sep \
  384. func(has_overlay) sep \
  385. func(overlay_needs_physical) sep \
  386. func(supports_tv) sep \
  387. func(has_bsd_ring) sep \
  388. func(has_blt_ring) sep \
  389. func(has_vebox_ring) sep \
  390. func(has_llc) sep \
  391. func(has_ddi) sep \
  392. func(has_fpga_dbg)
  393. #define DEFINE_FLAG(name) u8 name:1
  394. #define SEP_SEMICOLON ;
  395. struct intel_device_info {
  396. u32 display_mmio_offset;
  397. u8 num_pipes:3;
  398. u8 gen;
  399. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  400. };
  401. #undef DEFINE_FLAG
  402. #undef SEP_SEMICOLON
  403. enum i915_cache_level {
  404. I915_CACHE_NONE = 0,
  405. I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
  406. I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
  407. caches, eg sampler/render caches, and the
  408. large Last-Level-Cache. LLC is coherent with
  409. the CPU, but L3 is only visible to the GPU. */
  410. I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
  411. };
  412. typedef uint32_t gen6_gtt_pte_t;
  413. struct i915_address_space {
  414. struct drm_mm mm;
  415. struct drm_device *dev;
  416. struct list_head global_link;
  417. unsigned long start; /* Start offset always 0 for dri2 */
  418. size_t total; /* size addr space maps (ex. 2GB for ggtt) */
  419. struct {
  420. dma_addr_t addr;
  421. struct page *page;
  422. } scratch;
  423. /**
  424. * List of objects currently involved in rendering.
  425. *
  426. * Includes buffers having the contents of their GPU caches
  427. * flushed, not necessarily primitives. last_rendering_seqno
  428. * represents when the rendering involved will be completed.
  429. *
  430. * A reference is held on the buffer while on this list.
  431. */
  432. struct list_head active_list;
  433. /**
  434. * LRU list of objects which are not in the ringbuffer and
  435. * are ready to unbind, but are still in the GTT.
  436. *
  437. * last_rendering_seqno is 0 while an object is in this list.
  438. *
  439. * A reference is not held on the buffer while on this list,
  440. * as merely being GTT-bound shouldn't prevent its being
  441. * freed, and we'll pull it off the list in the free path.
  442. */
  443. struct list_head inactive_list;
  444. /* FIXME: Need a more generic return type */
  445. gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
  446. enum i915_cache_level level);
  447. void (*clear_range)(struct i915_address_space *vm,
  448. unsigned int first_entry,
  449. unsigned int num_entries);
  450. void (*insert_entries)(struct i915_address_space *vm,
  451. struct sg_table *st,
  452. unsigned int first_entry,
  453. enum i915_cache_level cache_level);
  454. void (*cleanup)(struct i915_address_space *vm);
  455. };
  456. /* The Graphics Translation Table is the way in which GEN hardware translates a
  457. * Graphics Virtual Address into a Physical Address. In addition to the normal
  458. * collateral associated with any va->pa translations GEN hardware also has a
  459. * portion of the GTT which can be mapped by the CPU and remain both coherent
  460. * and correct (in cases like swizzling). That region is referred to as GMADR in
  461. * the spec.
  462. */
  463. struct i915_gtt {
  464. struct i915_address_space base;
  465. size_t stolen_size; /* Total size of stolen memory */
  466. unsigned long mappable_end; /* End offset that we can CPU map */
  467. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  468. phys_addr_t mappable_base; /* PA of our GMADR */
  469. /** "Graphics Stolen Memory" holds the global PTEs */
  470. void __iomem *gsm;
  471. bool do_idle_maps;
  472. int mtrr;
  473. /* global gtt ops */
  474. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  475. size_t *stolen, phys_addr_t *mappable_base,
  476. unsigned long *mappable_end);
  477. };
  478. #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
  479. struct i915_hw_ppgtt {
  480. struct i915_address_space base;
  481. unsigned num_pd_entries;
  482. struct page **pt_pages;
  483. uint32_t pd_offset;
  484. dma_addr_t *pt_dma_addr;
  485. int (*enable)(struct drm_device *dev);
  486. };
  487. /**
  488. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  489. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  490. * object into/from the address space.
  491. *
  492. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  493. * will always be <= an objects lifetime. So object refcounting should cover us.
  494. */
  495. struct i915_vma {
  496. struct drm_mm_node node;
  497. struct drm_i915_gem_object *obj;
  498. struct i915_address_space *vm;
  499. /** This object's place on the active/inactive lists */
  500. struct list_head mm_list;
  501. struct list_head vma_link; /* Link in the object's VMA list */
  502. };
  503. struct i915_ctx_hang_stats {
  504. /* This context had batch pending when hang was declared */
  505. unsigned batch_pending;
  506. /* This context had batch active when hang was declared */
  507. unsigned batch_active;
  508. };
  509. /* This must match up with the value previously used for execbuf2.rsvd1. */
  510. #define DEFAULT_CONTEXT_ID 0
  511. struct i915_hw_context {
  512. struct kref ref;
  513. int id;
  514. bool is_initialized;
  515. struct drm_i915_file_private *file_priv;
  516. struct intel_ring_buffer *ring;
  517. struct drm_i915_gem_object *obj;
  518. struct i915_ctx_hang_stats hang_stats;
  519. };
  520. struct i915_fbc {
  521. unsigned long size;
  522. unsigned int fb_id;
  523. enum plane plane;
  524. int y;
  525. struct drm_mm_node *compressed_fb;
  526. struct drm_mm_node *compressed_llb;
  527. struct intel_fbc_work {
  528. struct delayed_work work;
  529. struct drm_crtc *crtc;
  530. struct drm_framebuffer *fb;
  531. int interval;
  532. } *fbc_work;
  533. enum no_fbc_reason {
  534. FBC_OK, /* FBC is enabled */
  535. FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
  536. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  537. FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
  538. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  539. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  540. FBC_BAD_PLANE, /* fbc not supported on plane */
  541. FBC_NOT_TILED, /* buffer not tiled */
  542. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  543. FBC_MODULE_PARAM,
  544. FBC_CHIP_DEFAULT, /* disabled by default on this chip */
  545. } no_fbc_reason;
  546. };
  547. enum no_psr_reason {
  548. PSR_NO_SOURCE, /* Not supported on platform */
  549. PSR_NO_SINK, /* Not supported by panel */
  550. PSR_MODULE_PARAM,
  551. PSR_CRTC_NOT_ACTIVE,
  552. PSR_PWR_WELL_ENABLED,
  553. PSR_NOT_TILED,
  554. PSR_SPRITE_ENABLED,
  555. PSR_S3D_ENABLED,
  556. PSR_INTERLACED_ENABLED,
  557. PSR_HSW_NOT_DDIA,
  558. };
  559. enum intel_pch {
  560. PCH_NONE = 0, /* No PCH present */
  561. PCH_IBX, /* Ibexpeak PCH */
  562. PCH_CPT, /* Cougarpoint PCH */
  563. PCH_LPT, /* Lynxpoint PCH */
  564. PCH_NOP,
  565. };
  566. enum intel_sbi_destination {
  567. SBI_ICLK,
  568. SBI_MPHY,
  569. };
  570. #define QUIRK_PIPEA_FORCE (1<<0)
  571. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  572. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  573. #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
  574. struct intel_fbdev;
  575. struct intel_fbc_work;
  576. struct intel_gmbus {
  577. struct i2c_adapter adapter;
  578. u32 force_bit;
  579. u32 reg0;
  580. u32 gpio_reg;
  581. struct i2c_algo_bit_data bit_algo;
  582. struct drm_i915_private *dev_priv;
  583. };
  584. struct i915_suspend_saved_registers {
  585. u8 saveLBB;
  586. u32 saveDSPACNTR;
  587. u32 saveDSPBCNTR;
  588. u32 saveDSPARB;
  589. u32 savePIPEACONF;
  590. u32 savePIPEBCONF;
  591. u32 savePIPEASRC;
  592. u32 savePIPEBSRC;
  593. u32 saveFPA0;
  594. u32 saveFPA1;
  595. u32 saveDPLL_A;
  596. u32 saveDPLL_A_MD;
  597. u32 saveHTOTAL_A;
  598. u32 saveHBLANK_A;
  599. u32 saveHSYNC_A;
  600. u32 saveVTOTAL_A;
  601. u32 saveVBLANK_A;
  602. u32 saveVSYNC_A;
  603. u32 saveBCLRPAT_A;
  604. u32 saveTRANSACONF;
  605. u32 saveTRANS_HTOTAL_A;
  606. u32 saveTRANS_HBLANK_A;
  607. u32 saveTRANS_HSYNC_A;
  608. u32 saveTRANS_VTOTAL_A;
  609. u32 saveTRANS_VBLANK_A;
  610. u32 saveTRANS_VSYNC_A;
  611. u32 savePIPEASTAT;
  612. u32 saveDSPASTRIDE;
  613. u32 saveDSPASIZE;
  614. u32 saveDSPAPOS;
  615. u32 saveDSPAADDR;
  616. u32 saveDSPASURF;
  617. u32 saveDSPATILEOFF;
  618. u32 savePFIT_PGM_RATIOS;
  619. u32 saveBLC_HIST_CTL;
  620. u32 saveBLC_PWM_CTL;
  621. u32 saveBLC_PWM_CTL2;
  622. u32 saveBLC_CPU_PWM_CTL;
  623. u32 saveBLC_CPU_PWM_CTL2;
  624. u32 saveFPB0;
  625. u32 saveFPB1;
  626. u32 saveDPLL_B;
  627. u32 saveDPLL_B_MD;
  628. u32 saveHTOTAL_B;
  629. u32 saveHBLANK_B;
  630. u32 saveHSYNC_B;
  631. u32 saveVTOTAL_B;
  632. u32 saveVBLANK_B;
  633. u32 saveVSYNC_B;
  634. u32 saveBCLRPAT_B;
  635. u32 saveTRANSBCONF;
  636. u32 saveTRANS_HTOTAL_B;
  637. u32 saveTRANS_HBLANK_B;
  638. u32 saveTRANS_HSYNC_B;
  639. u32 saveTRANS_VTOTAL_B;
  640. u32 saveTRANS_VBLANK_B;
  641. u32 saveTRANS_VSYNC_B;
  642. u32 savePIPEBSTAT;
  643. u32 saveDSPBSTRIDE;
  644. u32 saveDSPBSIZE;
  645. u32 saveDSPBPOS;
  646. u32 saveDSPBADDR;
  647. u32 saveDSPBSURF;
  648. u32 saveDSPBTILEOFF;
  649. u32 saveVGA0;
  650. u32 saveVGA1;
  651. u32 saveVGA_PD;
  652. u32 saveVGACNTRL;
  653. u32 saveADPA;
  654. u32 saveLVDS;
  655. u32 savePP_ON_DELAYS;
  656. u32 savePP_OFF_DELAYS;
  657. u32 saveDVOA;
  658. u32 saveDVOB;
  659. u32 saveDVOC;
  660. u32 savePP_ON;
  661. u32 savePP_OFF;
  662. u32 savePP_CONTROL;
  663. u32 savePP_DIVISOR;
  664. u32 savePFIT_CONTROL;
  665. u32 save_palette_a[256];
  666. u32 save_palette_b[256];
  667. u32 saveDPFC_CB_BASE;
  668. u32 saveFBC_CFB_BASE;
  669. u32 saveFBC_LL_BASE;
  670. u32 saveFBC_CONTROL;
  671. u32 saveFBC_CONTROL2;
  672. u32 saveIER;
  673. u32 saveIIR;
  674. u32 saveIMR;
  675. u32 saveDEIER;
  676. u32 saveDEIMR;
  677. u32 saveGTIER;
  678. u32 saveGTIMR;
  679. u32 saveFDI_RXA_IMR;
  680. u32 saveFDI_RXB_IMR;
  681. u32 saveCACHE_MODE_0;
  682. u32 saveMI_ARB_STATE;
  683. u32 saveSWF0[16];
  684. u32 saveSWF1[16];
  685. u32 saveSWF2[3];
  686. u8 saveMSR;
  687. u8 saveSR[8];
  688. u8 saveGR[25];
  689. u8 saveAR_INDEX;
  690. u8 saveAR[21];
  691. u8 saveDACMASK;
  692. u8 saveCR[37];
  693. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  694. u32 saveCURACNTR;
  695. u32 saveCURAPOS;
  696. u32 saveCURABASE;
  697. u32 saveCURBCNTR;
  698. u32 saveCURBPOS;
  699. u32 saveCURBBASE;
  700. u32 saveCURSIZE;
  701. u32 saveDP_B;
  702. u32 saveDP_C;
  703. u32 saveDP_D;
  704. u32 savePIPEA_GMCH_DATA_M;
  705. u32 savePIPEB_GMCH_DATA_M;
  706. u32 savePIPEA_GMCH_DATA_N;
  707. u32 savePIPEB_GMCH_DATA_N;
  708. u32 savePIPEA_DP_LINK_M;
  709. u32 savePIPEB_DP_LINK_M;
  710. u32 savePIPEA_DP_LINK_N;
  711. u32 savePIPEB_DP_LINK_N;
  712. u32 saveFDI_RXA_CTL;
  713. u32 saveFDI_TXA_CTL;
  714. u32 saveFDI_RXB_CTL;
  715. u32 saveFDI_TXB_CTL;
  716. u32 savePFA_CTL_1;
  717. u32 savePFB_CTL_1;
  718. u32 savePFA_WIN_SZ;
  719. u32 savePFB_WIN_SZ;
  720. u32 savePFA_WIN_POS;
  721. u32 savePFB_WIN_POS;
  722. u32 savePCH_DREF_CONTROL;
  723. u32 saveDISP_ARB_CTL;
  724. u32 savePIPEA_DATA_M1;
  725. u32 savePIPEA_DATA_N1;
  726. u32 savePIPEA_LINK_M1;
  727. u32 savePIPEA_LINK_N1;
  728. u32 savePIPEB_DATA_M1;
  729. u32 savePIPEB_DATA_N1;
  730. u32 savePIPEB_LINK_M1;
  731. u32 savePIPEB_LINK_N1;
  732. u32 saveMCHBAR_RENDER_STANDBY;
  733. u32 savePCH_PORT_HOTPLUG;
  734. };
  735. struct intel_gen6_power_mgmt {
  736. /* work and pm_iir are protected by dev_priv->irq_lock */
  737. struct work_struct work;
  738. u32 pm_iir;
  739. /* On vlv we need to manually drop to Vmin with a delayed work. */
  740. struct delayed_work vlv_work;
  741. /* The below variables an all the rps hw state are protected by
  742. * dev->struct mutext. */
  743. u8 cur_delay;
  744. u8 min_delay;
  745. u8 max_delay;
  746. u8 rpe_delay;
  747. u8 hw_max;
  748. struct delayed_work delayed_resume_work;
  749. /*
  750. * Protects RPS/RC6 register access and PCU communication.
  751. * Must be taken after struct_mutex if nested.
  752. */
  753. struct mutex hw_lock;
  754. };
  755. /* defined intel_pm.c */
  756. extern spinlock_t mchdev_lock;
  757. struct intel_ilk_power_mgmt {
  758. u8 cur_delay;
  759. u8 min_delay;
  760. u8 max_delay;
  761. u8 fmax;
  762. u8 fstart;
  763. u64 last_count1;
  764. unsigned long last_time1;
  765. unsigned long chipset_power;
  766. u64 last_count2;
  767. struct timespec last_time2;
  768. unsigned long gfx_power;
  769. u8 corr;
  770. int c_m;
  771. int r_t;
  772. struct drm_i915_gem_object *pwrctx;
  773. struct drm_i915_gem_object *renderctx;
  774. };
  775. /* Power well structure for haswell */
  776. struct i915_power_well {
  777. struct drm_device *device;
  778. spinlock_t lock;
  779. /* power well enable/disable usage count */
  780. int count;
  781. int i915_request;
  782. };
  783. struct i915_dri1_state {
  784. unsigned allow_batchbuffer : 1;
  785. u32 __iomem *gfx_hws_cpu_addr;
  786. unsigned int cpp;
  787. int back_offset;
  788. int front_offset;
  789. int current_page;
  790. int page_flipping;
  791. uint32_t counter;
  792. };
  793. struct i915_ums_state {
  794. /**
  795. * Flag if the X Server, and thus DRM, is not currently in
  796. * control of the device.
  797. *
  798. * This is set between LeaveVT and EnterVT. It needs to be
  799. * replaced with a semaphore. It also needs to be
  800. * transitioned away from for kernel modesetting.
  801. */
  802. int mm_suspended;
  803. };
  804. struct intel_l3_parity {
  805. u32 *remap_info;
  806. struct work_struct error_work;
  807. };
  808. struct i915_gem_mm {
  809. /** Memory allocator for GTT stolen memory */
  810. struct drm_mm stolen;
  811. /** List of all objects in gtt_space. Used to restore gtt
  812. * mappings on resume */
  813. struct list_head bound_list;
  814. /**
  815. * List of objects which are not bound to the GTT (thus
  816. * are idle and not used by the GPU) but still have
  817. * (presumably uncached) pages still attached.
  818. */
  819. struct list_head unbound_list;
  820. /** Usable portion of the GTT for GEM */
  821. unsigned long stolen_base; /* limited to low memory (32-bit) */
  822. /** PPGTT used for aliasing the PPGTT with the GTT */
  823. struct i915_hw_ppgtt *aliasing_ppgtt;
  824. struct shrinker inactive_shrinker;
  825. bool shrinker_no_lock_stealing;
  826. /** LRU list of objects with fence regs on them. */
  827. struct list_head fence_list;
  828. /**
  829. * We leave the user IRQ off as much as possible,
  830. * but this means that requests will finish and never
  831. * be retired once the system goes idle. Set a timer to
  832. * fire periodically while the ring is running. When it
  833. * fires, go retire requests.
  834. */
  835. struct delayed_work retire_work;
  836. /**
  837. * Are we in a non-interruptible section of code like
  838. * modesetting?
  839. */
  840. bool interruptible;
  841. /** Bit 6 swizzling required for X tiling */
  842. uint32_t bit_6_swizzle_x;
  843. /** Bit 6 swizzling required for Y tiling */
  844. uint32_t bit_6_swizzle_y;
  845. /* storage for physical objects */
  846. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  847. /* accounting, useful for userland debugging */
  848. spinlock_t object_stat_lock;
  849. size_t object_memory;
  850. u32 object_count;
  851. };
  852. struct drm_i915_error_state_buf {
  853. unsigned bytes;
  854. unsigned size;
  855. int err;
  856. u8 *buf;
  857. loff_t start;
  858. loff_t pos;
  859. };
  860. struct i915_error_state_file_priv {
  861. struct drm_device *dev;
  862. struct drm_i915_error_state *error;
  863. };
  864. struct i915_gpu_error {
  865. /* For hangcheck timer */
  866. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  867. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  868. struct timer_list hangcheck_timer;
  869. /* For reset and error_state handling. */
  870. spinlock_t lock;
  871. /* Protected by the above dev->gpu_error.lock. */
  872. struct drm_i915_error_state *first_error;
  873. struct work_struct work;
  874. unsigned long last_reset;
  875. /**
  876. * State variable and reset counter controlling the reset flow
  877. *
  878. * Upper bits are for the reset counter. This counter is used by the
  879. * wait_seqno code to race-free noticed that a reset event happened and
  880. * that it needs to restart the entire ioctl (since most likely the
  881. * seqno it waited for won't ever signal anytime soon).
  882. *
  883. * This is important for lock-free wait paths, where no contended lock
  884. * naturally enforces the correct ordering between the bail-out of the
  885. * waiter and the gpu reset work code.
  886. *
  887. * Lowest bit controls the reset state machine: Set means a reset is in
  888. * progress. This state will (presuming we don't have any bugs) decay
  889. * into either unset (successful reset) or the special WEDGED value (hw
  890. * terminally sour). All waiters on the reset_queue will be woken when
  891. * that happens.
  892. */
  893. atomic_t reset_counter;
  894. /**
  895. * Special values/flags for reset_counter
  896. *
  897. * Note that the code relies on
  898. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  899. * being true.
  900. */
  901. #define I915_RESET_IN_PROGRESS_FLAG 1
  902. #define I915_WEDGED 0xffffffff
  903. /**
  904. * Waitqueue to signal when the reset has completed. Used by clients
  905. * that wait for dev_priv->mm.wedged to settle.
  906. */
  907. wait_queue_head_t reset_queue;
  908. /* For gpu hang simulation. */
  909. unsigned int stop_rings;
  910. };
  911. enum modeset_restore {
  912. MODESET_ON_LID_OPEN,
  913. MODESET_DONE,
  914. MODESET_SUSPENDED,
  915. };
  916. struct intel_vbt_data {
  917. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  918. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  919. /* Feature bits */
  920. unsigned int int_tv_support:1;
  921. unsigned int lvds_dither:1;
  922. unsigned int lvds_vbt:1;
  923. unsigned int int_crt_support:1;
  924. unsigned int lvds_use_ssc:1;
  925. unsigned int display_clock_mode:1;
  926. unsigned int fdi_rx_polarity_inverted:1;
  927. int lvds_ssc_freq;
  928. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  929. /* eDP */
  930. int edp_rate;
  931. int edp_lanes;
  932. int edp_preemphasis;
  933. int edp_vswing;
  934. bool edp_initialized;
  935. bool edp_support;
  936. int edp_bpp;
  937. struct edp_power_seq edp_pps;
  938. int crt_ddc_pin;
  939. int child_dev_num;
  940. struct child_device_config *child_dev;
  941. };
  942. enum intel_ddb_partitioning {
  943. INTEL_DDB_PART_1_2,
  944. INTEL_DDB_PART_5_6, /* IVB+ */
  945. };
  946. struct intel_wm_level {
  947. bool enable;
  948. uint32_t pri_val;
  949. uint32_t spr_val;
  950. uint32_t cur_val;
  951. uint32_t fbc_val;
  952. };
  953. typedef struct drm_i915_private {
  954. struct drm_device *dev;
  955. struct kmem_cache *slab;
  956. const struct intel_device_info *info;
  957. int relative_constants_mode;
  958. void __iomem *regs;
  959. struct intel_uncore uncore;
  960. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  961. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  962. * controller on different i2c buses. */
  963. struct mutex gmbus_mutex;
  964. /**
  965. * Base address of the gmbus and gpio block.
  966. */
  967. uint32_t gpio_mmio_base;
  968. wait_queue_head_t gmbus_wait_queue;
  969. struct pci_dev *bridge_dev;
  970. struct intel_ring_buffer ring[I915_NUM_RINGS];
  971. uint32_t last_seqno, next_seqno;
  972. drm_dma_handle_t *status_page_dmah;
  973. struct resource mch_res;
  974. atomic_t irq_received;
  975. /* protects the irq masks */
  976. spinlock_t irq_lock;
  977. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  978. struct pm_qos_request pm_qos;
  979. /* DPIO indirect register protection */
  980. struct mutex dpio_lock;
  981. /** Cached value of IMR to avoid reads in updating the bitfield */
  982. u32 irq_mask;
  983. u32 gt_irq_mask;
  984. struct work_struct hotplug_work;
  985. bool enable_hotplug_processing;
  986. struct {
  987. unsigned long hpd_last_jiffies;
  988. int hpd_cnt;
  989. enum {
  990. HPD_ENABLED = 0,
  991. HPD_DISABLED = 1,
  992. HPD_MARK_DISABLED = 2
  993. } hpd_mark;
  994. } hpd_stats[HPD_NUM_PINS];
  995. u32 hpd_event_bits;
  996. struct timer_list hotplug_reenable_timer;
  997. int num_plane;
  998. struct i915_fbc fbc;
  999. struct intel_opregion opregion;
  1000. struct intel_vbt_data vbt;
  1001. /* overlay */
  1002. struct intel_overlay *overlay;
  1003. unsigned int sprite_scaling_enabled;
  1004. /* backlight */
  1005. struct {
  1006. int level;
  1007. bool enabled;
  1008. spinlock_t lock; /* bl registers and the above bl fields */
  1009. struct backlight_device *device;
  1010. } backlight;
  1011. /* LVDS info */
  1012. bool no_aux_handshake;
  1013. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  1014. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  1015. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  1016. unsigned int fsb_freq, mem_freq, is_ddr3;
  1017. struct workqueue_struct *wq;
  1018. /* Display functions */
  1019. struct drm_i915_display_funcs display;
  1020. /* PCH chipset type */
  1021. enum intel_pch pch_type;
  1022. unsigned short pch_id;
  1023. unsigned long quirks;
  1024. enum modeset_restore modeset_restore;
  1025. struct mutex modeset_restore_lock;
  1026. struct list_head vm_list; /* Global list of all address spaces */
  1027. struct i915_gtt gtt; /* VMA representing the global address space */
  1028. struct i915_gem_mm mm;
  1029. /* Kernel Modesetting */
  1030. struct sdvo_device_mapping sdvo_mappings[2];
  1031. struct drm_crtc *plane_to_crtc_mapping[3];
  1032. struct drm_crtc *pipe_to_crtc_mapping[3];
  1033. wait_queue_head_t pending_flip_queue;
  1034. int num_shared_dpll;
  1035. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  1036. struct intel_ddi_plls ddi_plls;
  1037. /* Reclocking support */
  1038. bool render_reclock_avail;
  1039. bool lvds_downclock_avail;
  1040. /* indicates the reduced downclock for LVDS*/
  1041. int lvds_downclock;
  1042. u16 orig_clock;
  1043. bool mchbar_need_disable;
  1044. struct intel_l3_parity l3_parity;
  1045. /* Cannot be determined by PCIID. You must always read a register. */
  1046. size_t ellc_size;
  1047. /* gen6+ rps state */
  1048. struct intel_gen6_power_mgmt rps;
  1049. /* ilk-only ips/rps state. Everything in here is protected by the global
  1050. * mchdev_lock in intel_pm.c */
  1051. struct intel_ilk_power_mgmt ips;
  1052. /* Haswell power well */
  1053. struct i915_power_well power_well;
  1054. enum no_psr_reason no_psr_reason;
  1055. struct i915_gpu_error gpu_error;
  1056. struct drm_i915_gem_object *vlv_pctx;
  1057. /* list of fbdev register on this device */
  1058. struct intel_fbdev *fbdev;
  1059. /*
  1060. * The console may be contended at resume, but we don't
  1061. * want it to block on it.
  1062. */
  1063. struct work_struct console_resume_work;
  1064. struct drm_property *broadcast_rgb_property;
  1065. struct drm_property *force_audio_property;
  1066. bool hw_contexts_disabled;
  1067. uint32_t hw_context_size;
  1068. u32 fdi_rx_config;
  1069. struct i915_suspend_saved_registers regfile;
  1070. struct {
  1071. /*
  1072. * Raw watermark latency values:
  1073. * in 0.1us units for WM0,
  1074. * in 0.5us units for WM1+.
  1075. */
  1076. /* primary */
  1077. uint16_t pri_latency[5];
  1078. /* sprite */
  1079. uint16_t spr_latency[5];
  1080. /* cursor */
  1081. uint16_t cur_latency[5];
  1082. } wm;
  1083. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  1084. * here! */
  1085. struct i915_dri1_state dri1;
  1086. /* Old ums support infrastructure, same warning applies. */
  1087. struct i915_ums_state ums;
  1088. } drm_i915_private_t;
  1089. static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
  1090. {
  1091. return dev->dev_private;
  1092. }
  1093. /* Iterate over initialised rings */
  1094. #define for_each_ring(ring__, dev_priv__, i__) \
  1095. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1096. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1097. enum hdmi_force_audio {
  1098. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1099. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1100. HDMI_AUDIO_AUTO, /* trust EDID */
  1101. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1102. };
  1103. #define I915_GTT_OFFSET_NONE ((u32)-1)
  1104. struct drm_i915_gem_object_ops {
  1105. /* Interface between the GEM object and its backing storage.
  1106. * get_pages() is called once prior to the use of the associated set
  1107. * of pages before to binding them into the GTT, and put_pages() is
  1108. * called after we no longer need them. As we expect there to be
  1109. * associated cost with migrating pages between the backing storage
  1110. * and making them available for the GPU (e.g. clflush), we may hold
  1111. * onto the pages after they are no longer referenced by the GPU
  1112. * in case they may be used again shortly (for example migrating the
  1113. * pages to a different memory domain within the GTT). put_pages()
  1114. * will therefore most likely be called when the object itself is
  1115. * being released or under memory pressure (where we attempt to
  1116. * reap pages for the shrinker).
  1117. */
  1118. int (*get_pages)(struct drm_i915_gem_object *);
  1119. void (*put_pages)(struct drm_i915_gem_object *);
  1120. };
  1121. struct drm_i915_gem_object {
  1122. struct drm_gem_object base;
  1123. const struct drm_i915_gem_object_ops *ops;
  1124. /** List of VMAs backed by this object */
  1125. struct list_head vma_list;
  1126. /** Stolen memory for this object, instead of being backed by shmem. */
  1127. struct drm_mm_node *stolen;
  1128. struct list_head global_list;
  1129. struct list_head ring_list;
  1130. /** Used in execbuf to temporarily hold a ref */
  1131. struct list_head obj_exec_link;
  1132. /** This object's place in the batchbuffer or on the eviction list */
  1133. struct list_head exec_list;
  1134. /**
  1135. * This is set if the object is on the active lists (has pending
  1136. * rendering and so a non-zero seqno), and is not set if it i s on
  1137. * inactive (ready to be unbound) list.
  1138. */
  1139. unsigned int active:1;
  1140. /**
  1141. * This is set if the object has been written to since last bound
  1142. * to the GTT
  1143. */
  1144. unsigned int dirty:1;
  1145. /**
  1146. * Fence register bits (if any) for this object. Will be set
  1147. * as needed when mapped into the GTT.
  1148. * Protected by dev->struct_mutex.
  1149. */
  1150. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1151. /**
  1152. * Advice: are the backing pages purgeable?
  1153. */
  1154. unsigned int madv:2;
  1155. /**
  1156. * Current tiling mode for the object.
  1157. */
  1158. unsigned int tiling_mode:2;
  1159. /**
  1160. * Whether the tiling parameters for the currently associated fence
  1161. * register have changed. Note that for the purposes of tracking
  1162. * tiling changes we also treat the unfenced register, the register
  1163. * slot that the object occupies whilst it executes a fenced
  1164. * command (such as BLT on gen2/3), as a "fence".
  1165. */
  1166. unsigned int fence_dirty:1;
  1167. /** How many users have pinned this object in GTT space. The following
  1168. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1169. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1170. * times for the same batchbuffer), and the framebuffer code. When
  1171. * switching/pageflipping, the framebuffer code has at most two buffers
  1172. * pinned per crtc.
  1173. *
  1174. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1175. * bits with absolutely no headroom. So use 4 bits. */
  1176. unsigned int pin_count:4;
  1177. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1178. /**
  1179. * Is the object at the current location in the gtt mappable and
  1180. * fenceable? Used to avoid costly recalculations.
  1181. */
  1182. unsigned int map_and_fenceable:1;
  1183. /**
  1184. * Whether the current gtt mapping needs to be mappable (and isn't just
  1185. * mappable by accident). Track pin and fault separate for a more
  1186. * accurate mappable working set.
  1187. */
  1188. unsigned int fault_mappable:1;
  1189. unsigned int pin_mappable:1;
  1190. unsigned int pin_display:1;
  1191. /*
  1192. * Is the GPU currently using a fence to access this buffer,
  1193. */
  1194. unsigned int pending_fenced_gpu_access:1;
  1195. unsigned int fenced_gpu_access:1;
  1196. unsigned int cache_level:3;
  1197. unsigned int has_aliasing_ppgtt_mapping:1;
  1198. unsigned int has_global_gtt_mapping:1;
  1199. unsigned int has_dma_mapping:1;
  1200. struct sg_table *pages;
  1201. int pages_pin_count;
  1202. /* prime dma-buf support */
  1203. void *dma_buf_vmapping;
  1204. int vmapping_count;
  1205. /**
  1206. * Used for performing relocations during execbuffer insertion.
  1207. */
  1208. struct hlist_node exec_node;
  1209. unsigned long exec_handle;
  1210. struct drm_i915_gem_exec_object2 *exec_entry;
  1211. struct intel_ring_buffer *ring;
  1212. /** Breadcrumb of last rendering to the buffer. */
  1213. uint32_t last_read_seqno;
  1214. uint32_t last_write_seqno;
  1215. /** Breadcrumb of last fenced GPU access to the buffer. */
  1216. uint32_t last_fenced_seqno;
  1217. /** Current tiling stride for the object, if it's tiled. */
  1218. uint32_t stride;
  1219. /** Record of address bit 17 of each page at last unbind. */
  1220. unsigned long *bit_17;
  1221. /** User space pin count and filp owning the pin */
  1222. uint32_t user_pin_count;
  1223. struct drm_file *pin_filp;
  1224. /** for phy allocated objects */
  1225. struct drm_i915_gem_phys_object *phys_obj;
  1226. };
  1227. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1228. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1229. /**
  1230. * Request queue structure.
  1231. *
  1232. * The request queue allows us to note sequence numbers that have been emitted
  1233. * and may be associated with active buffers to be retired.
  1234. *
  1235. * By keeping this list, we can avoid having to do questionable
  1236. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1237. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1238. */
  1239. struct drm_i915_gem_request {
  1240. /** On Which ring this request was generated */
  1241. struct intel_ring_buffer *ring;
  1242. /** GEM sequence number associated with this request. */
  1243. uint32_t seqno;
  1244. /** Position in the ringbuffer of the start of the request */
  1245. u32 head;
  1246. /** Position in the ringbuffer of the end of the request */
  1247. u32 tail;
  1248. /** Context related to this request */
  1249. struct i915_hw_context *ctx;
  1250. /** Batch buffer related to this request if any */
  1251. struct drm_i915_gem_object *batch_obj;
  1252. /** Time at which this request was emitted, in jiffies. */
  1253. unsigned long emitted_jiffies;
  1254. /** global list entry for this request */
  1255. struct list_head list;
  1256. struct drm_i915_file_private *file_priv;
  1257. /** file_priv list entry for this request */
  1258. struct list_head client_list;
  1259. };
  1260. struct drm_i915_file_private {
  1261. struct {
  1262. spinlock_t lock;
  1263. struct list_head request_list;
  1264. } mm;
  1265. struct idr context_idr;
  1266. struct i915_ctx_hang_stats hang_stats;
  1267. };
  1268. #define INTEL_INFO(dev) (to_i915(dev)->info)
  1269. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1270. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1271. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1272. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1273. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1274. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1275. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1276. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1277. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1278. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1279. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1280. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1281. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1282. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1283. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1284. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1285. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1286. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1287. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1288. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1289. (dev)->pci_device == 0x0152 || \
  1290. (dev)->pci_device == 0x015a)
  1291. #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
  1292. (dev)->pci_device == 0x0106 || \
  1293. (dev)->pci_device == 0x010A)
  1294. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1295. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1296. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1297. #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
  1298. ((dev)->pci_device & 0xFF00) == 0x0C00)
  1299. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1300. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1301. /*
  1302. * The genX designation typically refers to the render engine, so render
  1303. * capability related checks should use IS_GEN, while display and other checks
  1304. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1305. * chips, etc.).
  1306. */
  1307. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1308. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1309. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1310. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1311. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1312. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1313. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1314. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1315. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1316. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1317. #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
  1318. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1319. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1320. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1321. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1322. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1323. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1324. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1325. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1326. * rows, which changed the alignment requirements and fence programming.
  1327. */
  1328. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1329. IS_I915GM(dev)))
  1330. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1331. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1332. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1333. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1334. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1335. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1336. /* dsparb controlled by hw only */
  1337. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1338. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1339. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1340. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1341. #define HAS_IPS(dev) (IS_ULT(dev))
  1342. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1343. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1344. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1345. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1346. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1347. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1348. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1349. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1350. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1351. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1352. #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
  1353. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1354. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1355. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1356. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1357. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1358. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1359. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1360. #define GT_FREQUENCY_MULTIPLIER 50
  1361. #include "i915_trace.h"
  1362. /**
  1363. * RC6 is a special power stage which allows the GPU to enter an very
  1364. * low-voltage mode when idle, using down to 0V while at this stage. This
  1365. * stage is entered automatically when the GPU is idle when RC6 support is
  1366. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1367. *
  1368. * There are different RC6 modes available in Intel GPU, which differentiate
  1369. * among each other with the latency required to enter and leave RC6 and
  1370. * voltage consumed by the GPU in different states.
  1371. *
  1372. * The combination of the following flags define which states GPU is allowed
  1373. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1374. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1375. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1376. * which brings the most power savings; deeper states save more power, but
  1377. * require higher latency to switch to and wake up.
  1378. */
  1379. #define INTEL_RC6_ENABLE (1<<0)
  1380. #define INTEL_RC6p_ENABLE (1<<1)
  1381. #define INTEL_RC6pp_ENABLE (1<<2)
  1382. extern struct drm_ioctl_desc i915_ioctls[];
  1383. extern int i915_max_ioctl;
  1384. extern unsigned int i915_fbpercrtc __always_unused;
  1385. extern int i915_panel_ignore_lid __read_mostly;
  1386. extern unsigned int i915_powersave __read_mostly;
  1387. extern int i915_semaphores __read_mostly;
  1388. extern unsigned int i915_lvds_downclock __read_mostly;
  1389. extern int i915_lvds_channel_mode __read_mostly;
  1390. extern int i915_panel_use_ssc __read_mostly;
  1391. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1392. extern int i915_enable_rc6 __read_mostly;
  1393. extern int i915_enable_fbc __read_mostly;
  1394. extern bool i915_enable_hangcheck __read_mostly;
  1395. extern int i915_enable_ppgtt __read_mostly;
  1396. extern int i915_enable_psr __read_mostly;
  1397. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1398. extern int i915_disable_power_well __read_mostly;
  1399. extern int i915_enable_ips __read_mostly;
  1400. extern bool i915_fastboot __read_mostly;
  1401. extern bool i915_prefault_disable __read_mostly;
  1402. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1403. extern int i915_resume(struct drm_device *dev);
  1404. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1405. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1406. /* i915_dma.c */
  1407. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1408. extern void i915_kernel_lost_context(struct drm_device * dev);
  1409. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1410. extern int i915_driver_unload(struct drm_device *);
  1411. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1412. extern void i915_driver_lastclose(struct drm_device * dev);
  1413. extern void i915_driver_preclose(struct drm_device *dev,
  1414. struct drm_file *file_priv);
  1415. extern void i915_driver_postclose(struct drm_device *dev,
  1416. struct drm_file *file_priv);
  1417. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1418. #ifdef CONFIG_COMPAT
  1419. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1420. unsigned long arg);
  1421. #endif
  1422. extern int i915_emit_box(struct drm_device *dev,
  1423. struct drm_clip_rect *box,
  1424. int DR1, int DR4);
  1425. extern int intel_gpu_reset(struct drm_device *dev);
  1426. extern int i915_reset(struct drm_device *dev);
  1427. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1428. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1429. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1430. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1431. extern void intel_console_resume(struct work_struct *work);
  1432. /* i915_irq.c */
  1433. void i915_queue_hangcheck(struct drm_device *dev);
  1434. void i915_handle_error(struct drm_device *dev, bool wedged);
  1435. extern void intel_irq_init(struct drm_device *dev);
  1436. extern void intel_hpd_init(struct drm_device *dev);
  1437. extern void intel_pm_init(struct drm_device *dev);
  1438. extern void intel_uncore_sanitize(struct drm_device *dev);
  1439. extern void intel_uncore_early_sanitize(struct drm_device *dev);
  1440. extern void intel_uncore_init(struct drm_device *dev);
  1441. extern void intel_uncore_clear_errors(struct drm_device *dev);
  1442. extern void intel_uncore_check_errors(struct drm_device *dev);
  1443. void
  1444. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1445. void
  1446. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1447. /* i915_gem.c */
  1448. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1449. struct drm_file *file_priv);
  1450. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1451. struct drm_file *file_priv);
  1452. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1453. struct drm_file *file_priv);
  1454. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1455. struct drm_file *file_priv);
  1456. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1457. struct drm_file *file_priv);
  1458. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1459. struct drm_file *file_priv);
  1460. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1461. struct drm_file *file_priv);
  1462. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1463. struct drm_file *file_priv);
  1464. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1465. struct drm_file *file_priv);
  1466. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1467. struct drm_file *file_priv);
  1468. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1469. struct drm_file *file_priv);
  1470. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1471. struct drm_file *file_priv);
  1472. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1473. struct drm_file *file_priv);
  1474. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1475. struct drm_file *file);
  1476. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1477. struct drm_file *file);
  1478. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1479. struct drm_file *file_priv);
  1480. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1481. struct drm_file *file_priv);
  1482. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1483. struct drm_file *file_priv);
  1484. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1485. struct drm_file *file_priv);
  1486. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1487. struct drm_file *file_priv);
  1488. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1489. struct drm_file *file_priv);
  1490. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1491. struct drm_file *file_priv);
  1492. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1493. struct drm_file *file_priv);
  1494. void i915_gem_load(struct drm_device *dev);
  1495. void *i915_gem_object_alloc(struct drm_device *dev);
  1496. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1497. int i915_gem_init_object(struct drm_gem_object *obj);
  1498. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1499. const struct drm_i915_gem_object_ops *ops);
  1500. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1501. size_t size);
  1502. void i915_gem_free_object(struct drm_gem_object *obj);
  1503. struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
  1504. struct i915_address_space *vm);
  1505. void i915_gem_vma_destroy(struct i915_vma *vma);
  1506. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1507. struct i915_address_space *vm,
  1508. uint32_t alignment,
  1509. bool map_and_fenceable,
  1510. bool nonblocking);
  1511. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1512. int __must_check i915_vma_unbind(struct i915_vma *vma);
  1513. int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
  1514. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1515. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1516. void i915_gem_lastclose(struct drm_device *dev);
  1517. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1518. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1519. {
  1520. struct sg_page_iter sg_iter;
  1521. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1522. return sg_page_iter_page(&sg_iter);
  1523. return NULL;
  1524. }
  1525. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1526. {
  1527. BUG_ON(obj->pages == NULL);
  1528. obj->pages_pin_count++;
  1529. }
  1530. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1531. {
  1532. BUG_ON(obj->pages_pin_count == 0);
  1533. obj->pages_pin_count--;
  1534. }
  1535. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1536. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1537. struct intel_ring_buffer *to);
  1538. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1539. struct intel_ring_buffer *ring);
  1540. int i915_gem_dumb_create(struct drm_file *file_priv,
  1541. struct drm_device *dev,
  1542. struct drm_mode_create_dumb *args);
  1543. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1544. uint32_t handle, uint64_t *offset);
  1545. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1546. uint32_t handle);
  1547. /**
  1548. * Returns true if seq1 is later than seq2.
  1549. */
  1550. static inline bool
  1551. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1552. {
  1553. return (int32_t)(seq1 - seq2) >= 0;
  1554. }
  1555. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1556. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1557. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1558. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1559. static inline bool
  1560. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1561. {
  1562. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1563. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1564. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1565. return true;
  1566. } else
  1567. return false;
  1568. }
  1569. static inline void
  1570. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1571. {
  1572. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1573. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1574. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
  1575. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1576. }
  1577. }
  1578. void i915_gem_retire_requests(struct drm_device *dev);
  1579. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1580. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1581. bool interruptible);
  1582. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1583. {
  1584. return unlikely(atomic_read(&error->reset_counter)
  1585. & I915_RESET_IN_PROGRESS_FLAG);
  1586. }
  1587. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1588. {
  1589. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1590. }
  1591. void i915_gem_reset(struct drm_device *dev);
  1592. bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
  1593. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1594. int __must_check i915_gem_init(struct drm_device *dev);
  1595. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1596. void i915_gem_l3_remap(struct drm_device *dev);
  1597. void i915_gem_init_swizzling(struct drm_device *dev);
  1598. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1599. int __must_check i915_gpu_idle(struct drm_device *dev);
  1600. int __must_check i915_gem_idle(struct drm_device *dev);
  1601. int __i915_add_request(struct intel_ring_buffer *ring,
  1602. struct drm_file *file,
  1603. struct drm_i915_gem_object *batch_obj,
  1604. u32 *seqno);
  1605. #define i915_add_request(ring, seqno) \
  1606. __i915_add_request(ring, NULL, NULL, seqno)
  1607. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1608. uint32_t seqno);
  1609. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1610. int __must_check
  1611. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1612. bool write);
  1613. int __must_check
  1614. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1615. int __must_check
  1616. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1617. u32 alignment,
  1618. struct intel_ring_buffer *pipelined);
  1619. void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
  1620. int i915_gem_attach_phys_object(struct drm_device *dev,
  1621. struct drm_i915_gem_object *obj,
  1622. int id,
  1623. int align);
  1624. void i915_gem_detach_phys_object(struct drm_device *dev,
  1625. struct drm_i915_gem_object *obj);
  1626. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1627. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1628. uint32_t
  1629. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1630. uint32_t
  1631. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1632. int tiling_mode, bool fenced);
  1633. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1634. enum i915_cache_level cache_level);
  1635. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1636. struct dma_buf *dma_buf);
  1637. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1638. struct drm_gem_object *gem_obj, int flags);
  1639. void i915_gem_restore_fences(struct drm_device *dev);
  1640. unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
  1641. struct i915_address_space *vm);
  1642. bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
  1643. bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
  1644. struct i915_address_space *vm);
  1645. unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
  1646. struct i915_address_space *vm);
  1647. struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
  1648. struct i915_address_space *vm);
  1649. /* Some GGTT VM helpers */
  1650. #define obj_to_ggtt(obj) \
  1651. (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
  1652. static inline bool i915_is_ggtt(struct i915_address_space *vm)
  1653. {
  1654. struct i915_address_space *ggtt =
  1655. &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
  1656. return vm == ggtt;
  1657. }
  1658. static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
  1659. {
  1660. return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
  1661. }
  1662. static inline unsigned long
  1663. i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
  1664. {
  1665. return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
  1666. }
  1667. static inline unsigned long
  1668. i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
  1669. {
  1670. return i915_gem_obj_size(obj, obj_to_ggtt(obj));
  1671. }
  1672. static inline int __must_check
  1673. i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
  1674. uint32_t alignment,
  1675. bool map_and_fenceable,
  1676. bool nonblocking)
  1677. {
  1678. return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
  1679. map_and_fenceable, nonblocking);
  1680. }
  1681. #undef obj_to_ggtt
  1682. /* i915_gem_context.c */
  1683. void i915_gem_context_init(struct drm_device *dev);
  1684. void i915_gem_context_fini(struct drm_device *dev);
  1685. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1686. int i915_switch_context(struct intel_ring_buffer *ring,
  1687. struct drm_file *file, int to_id);
  1688. void i915_gem_context_free(struct kref *ctx_ref);
  1689. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1690. {
  1691. kref_get(&ctx->ref);
  1692. }
  1693. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1694. {
  1695. kref_put(&ctx->ref, i915_gem_context_free);
  1696. }
  1697. struct i915_ctx_hang_stats * __must_check
  1698. i915_gem_context_get_hang_stats(struct drm_device *dev,
  1699. struct drm_file *file,
  1700. u32 id);
  1701. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1702. struct drm_file *file);
  1703. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1704. struct drm_file *file);
  1705. /* i915_gem_gtt.c */
  1706. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1707. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1708. struct drm_i915_gem_object *obj,
  1709. enum i915_cache_level cache_level);
  1710. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1711. struct drm_i915_gem_object *obj);
  1712. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1713. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1714. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1715. enum i915_cache_level cache_level);
  1716. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1717. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1718. void i915_gem_init_global_gtt(struct drm_device *dev);
  1719. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1720. unsigned long mappable_end, unsigned long end);
  1721. int i915_gem_gtt_init(struct drm_device *dev);
  1722. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1723. {
  1724. if (INTEL_INFO(dev)->gen < 6)
  1725. intel_gtt_chipset_flush();
  1726. }
  1727. /* i915_gem_evict.c */
  1728. int __must_check i915_gem_evict_something(struct drm_device *dev,
  1729. struct i915_address_space *vm,
  1730. int min_size,
  1731. unsigned alignment,
  1732. unsigned cache_level,
  1733. bool mappable,
  1734. bool nonblock);
  1735. int i915_gem_evict_everything(struct drm_device *dev);
  1736. /* i915_gem_stolen.c */
  1737. int i915_gem_init_stolen(struct drm_device *dev);
  1738. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1739. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1740. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1741. struct drm_i915_gem_object *
  1742. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1743. struct drm_i915_gem_object *
  1744. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1745. u32 stolen_offset,
  1746. u32 gtt_offset,
  1747. u32 size);
  1748. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1749. /* i915_gem_tiling.c */
  1750. static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1751. {
  1752. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1753. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1754. obj->tiling_mode != I915_TILING_NONE;
  1755. }
  1756. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1757. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1758. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1759. /* i915_gem_debug.c */
  1760. #if WATCH_LISTS
  1761. int i915_verify_lists(struct drm_device *dev);
  1762. #else
  1763. #define i915_verify_lists(dev) 0
  1764. #endif
  1765. /* i915_debugfs.c */
  1766. int i915_debugfs_init(struct drm_minor *minor);
  1767. void i915_debugfs_cleanup(struct drm_minor *minor);
  1768. /* i915_gpu_error.c */
  1769. __printf(2, 3)
  1770. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1771. int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
  1772. const struct i915_error_state_file_priv *error);
  1773. int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
  1774. size_t count, loff_t pos);
  1775. static inline void i915_error_state_buf_release(
  1776. struct drm_i915_error_state_buf *eb)
  1777. {
  1778. kfree(eb->buf);
  1779. }
  1780. void i915_capture_error_state(struct drm_device *dev);
  1781. void i915_error_state_get(struct drm_device *dev,
  1782. struct i915_error_state_file_priv *error_priv);
  1783. void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
  1784. void i915_destroy_error_state(struct drm_device *dev);
  1785. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
  1786. const char *i915_cache_level_str(int type);
  1787. /* i915_suspend.c */
  1788. extern int i915_save_state(struct drm_device *dev);
  1789. extern int i915_restore_state(struct drm_device *dev);
  1790. /* i915_ums.c */
  1791. void i915_save_display_reg(struct drm_device *dev);
  1792. void i915_restore_display_reg(struct drm_device *dev);
  1793. /* i915_sysfs.c */
  1794. void i915_setup_sysfs(struct drm_device *dev_priv);
  1795. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1796. /* intel_i2c.c */
  1797. extern int intel_setup_gmbus(struct drm_device *dev);
  1798. extern void intel_teardown_gmbus(struct drm_device *dev);
  1799. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1800. {
  1801. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1802. }
  1803. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1804. struct drm_i915_private *dev_priv, unsigned port);
  1805. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1806. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1807. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1808. {
  1809. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1810. }
  1811. extern void intel_i2c_reset(struct drm_device *dev);
  1812. /* intel_opregion.c */
  1813. extern int intel_opregion_setup(struct drm_device *dev);
  1814. #ifdef CONFIG_ACPI
  1815. extern void intel_opregion_init(struct drm_device *dev);
  1816. extern void intel_opregion_fini(struct drm_device *dev);
  1817. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1818. #else
  1819. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1820. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1821. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1822. #endif
  1823. /* intel_acpi.c */
  1824. #ifdef CONFIG_ACPI
  1825. extern void intel_register_dsm_handler(void);
  1826. extern void intel_unregister_dsm_handler(void);
  1827. #else
  1828. static inline void intel_register_dsm_handler(void) { return; }
  1829. static inline void intel_unregister_dsm_handler(void) { return; }
  1830. #endif /* CONFIG_ACPI */
  1831. /* modesetting */
  1832. extern void intel_modeset_init_hw(struct drm_device *dev);
  1833. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1834. extern void intel_modeset_init(struct drm_device *dev);
  1835. extern void intel_modeset_gem_init(struct drm_device *dev);
  1836. extern void intel_modeset_cleanup(struct drm_device *dev);
  1837. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1838. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1839. bool force_restore);
  1840. extern void i915_redisable_vga(struct drm_device *dev);
  1841. extern bool intel_fbc_enabled(struct drm_device *dev);
  1842. extern void intel_disable_fbc(struct drm_device *dev);
  1843. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1844. extern void intel_init_pch_refclk(struct drm_device *dev);
  1845. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1846. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1847. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1848. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1849. extern void intel_detect_pch(struct drm_device *dev);
  1850. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1851. extern int intel_enable_rc6(const struct drm_device *dev);
  1852. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1853. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1854. struct drm_file *file);
  1855. /* overlay */
  1856. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1857. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1858. struct intel_overlay_error_state *error);
  1859. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1860. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1861. struct drm_device *dev,
  1862. struct intel_display_error_state *error);
  1863. /* On SNB platform, before reading ring registers forcewake bit
  1864. * must be set to prevent GT core from power down and stale values being
  1865. * returned.
  1866. */
  1867. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1868. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1869. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1870. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1871. /* intel_sideband.c */
  1872. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1873. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1874. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1875. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
  1876. void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
  1877. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1878. enum intel_sbi_destination destination);
  1879. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1880. enum intel_sbi_destination destination);
  1881. int vlv_gpu_freq(int ddr_freq, int val);
  1882. int vlv_freq_opcode(int ddr_freq, int val);
  1883. #define __i915_read(x) \
  1884. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
  1885. __i915_read(8)
  1886. __i915_read(16)
  1887. __i915_read(32)
  1888. __i915_read(64)
  1889. #undef __i915_read
  1890. #define __i915_write(x) \
  1891. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
  1892. __i915_write(8)
  1893. __i915_write(16)
  1894. __i915_write(32)
  1895. __i915_write(64)
  1896. #undef __i915_write
  1897. #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
  1898. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
  1899. #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
  1900. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
  1901. #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
  1902. #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
  1903. #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
  1904. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
  1905. #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
  1906. #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
  1907. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
  1908. #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
  1909. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1910. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1911. /* "Broadcast RGB" property */
  1912. #define INTEL_BROADCAST_RGB_AUTO 0
  1913. #define INTEL_BROADCAST_RGB_FULL 1
  1914. #define INTEL_BROADCAST_RGB_LIMITED 2
  1915. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  1916. {
  1917. if (HAS_PCH_SPLIT(dev))
  1918. return CPU_VGACNTRL;
  1919. else if (IS_VALLEYVIEW(dev))
  1920. return VLV_VGACNTRL;
  1921. else
  1922. return VGACNTRL;
  1923. }
  1924. static inline void __user *to_user_ptr(u64 address)
  1925. {
  1926. return (void __user *)(uintptr_t)address;
  1927. }
  1928. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  1929. {
  1930. unsigned long j = msecs_to_jiffies(m);
  1931. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  1932. }
  1933. static inline unsigned long
  1934. timespec_to_jiffies_timeout(const struct timespec *value)
  1935. {
  1936. unsigned long j = timespec_to_jiffies(value);
  1937. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  1938. }
  1939. #endif