gadget.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.dma == DMA_ADDR_INVALID) {
  62. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  63. req->request.length, req->direction
  64. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  65. req->mapped = true;
  66. }
  67. }
  68. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  69. {
  70. struct dwc3 *dwc = req->dep->dwc;
  71. if (req->request.length == 0) {
  72. req->request.dma = DMA_ADDR_INVALID;
  73. return;
  74. }
  75. if (req->mapped) {
  76. dma_unmap_single(dwc->dev, req->request.dma,
  77. req->request.length, req->direction
  78. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  79. req->mapped = 0;
  80. req->request.dma = DMA_ADDR_INVALID;
  81. }
  82. }
  83. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  84. int status)
  85. {
  86. struct dwc3 *dwc = dep->dwc;
  87. if (req->queued) {
  88. dep->busy_slot++;
  89. /*
  90. * Skip LINK TRB. We can't use req->trb and check for
  91. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  92. * completed (not the LINK TRB).
  93. */
  94. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  95. usb_endpoint_xfer_isoc(dep->desc))
  96. dep->busy_slot++;
  97. }
  98. list_del(&req->list);
  99. if (req->request.status == -EINPROGRESS)
  100. req->request.status = status;
  101. dwc3_unmap_buffer_from_dma(req);
  102. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  103. req, dep->name, req->request.actual,
  104. req->request.length, status);
  105. spin_unlock(&dwc->lock);
  106. req->request.complete(&req->dep->endpoint, &req->request);
  107. spin_lock(&dwc->lock);
  108. }
  109. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  110. {
  111. switch (cmd) {
  112. case DWC3_DEPCMD_DEPSTARTCFG:
  113. return "Start New Configuration";
  114. case DWC3_DEPCMD_ENDTRANSFER:
  115. return "End Transfer";
  116. case DWC3_DEPCMD_UPDATETRANSFER:
  117. return "Update Transfer";
  118. case DWC3_DEPCMD_STARTTRANSFER:
  119. return "Start Transfer";
  120. case DWC3_DEPCMD_CLEARSTALL:
  121. return "Clear Stall";
  122. case DWC3_DEPCMD_SETSTALL:
  123. return "Set Stall";
  124. case DWC3_DEPCMD_GETSEQNUMBER:
  125. return "Get Data Sequence Number";
  126. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  127. return "Set Endpoint Transfer Resource";
  128. case DWC3_DEPCMD_SETEPCONFIG:
  129. return "Set Endpoint Configuration";
  130. default:
  131. return "UNKNOWN command";
  132. }
  133. }
  134. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  135. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  136. {
  137. struct dwc3_ep *dep = dwc->eps[ep];
  138. u32 timeout = 500;
  139. u32 reg;
  140. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  141. dep->name,
  142. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  143. params->param1.raw, params->param2.raw);
  144. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  148. do {
  149. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  150. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  151. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  152. DWC3_DEPCMD_STATUS(reg));
  153. return 0;
  154. }
  155. /*
  156. * We can't sleep here, because it is also called from
  157. * interrupt context.
  158. */
  159. timeout--;
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. udelay(1);
  163. } while (1);
  164. }
  165. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  166. struct dwc3_trb_hw *trb)
  167. {
  168. u32 offset = trb - dep->trb_pool;
  169. return dep->trb_pool_dma + offset;
  170. }
  171. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  172. {
  173. struct dwc3 *dwc = dep->dwc;
  174. if (dep->trb_pool)
  175. return 0;
  176. if (dep->number == 0 || dep->number == 1)
  177. return 0;
  178. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  179. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  180. &dep->trb_pool_dma, GFP_KERNEL);
  181. if (!dep->trb_pool) {
  182. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  183. dep->name);
  184. return -ENOMEM;
  185. }
  186. return 0;
  187. }
  188. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  189. {
  190. struct dwc3 *dwc = dep->dwc;
  191. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  192. dep->trb_pool, dep->trb_pool_dma);
  193. dep->trb_pool = NULL;
  194. dep->trb_pool_dma = 0;
  195. }
  196. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  197. {
  198. struct dwc3_gadget_ep_cmd_params params;
  199. u32 cmd;
  200. memset(&params, 0x00, sizeof(params));
  201. if (dep->number != 1) {
  202. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  203. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  204. if (dep->number > 1) {
  205. if (dwc->start_config_issued)
  206. return 0;
  207. dwc->start_config_issued = true;
  208. cmd |= DWC3_DEPCMD_PARAM(2);
  209. }
  210. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  211. }
  212. return 0;
  213. }
  214. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  215. const struct usb_endpoint_descriptor *desc)
  216. {
  217. struct dwc3_gadget_ep_cmd_params params;
  218. memset(&params, 0x00, sizeof(params));
  219. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  220. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  221. params.param1.depcfg.xfer_complete_enable = true;
  222. params.param1.depcfg.xfer_not_ready_enable = true;
  223. if (usb_endpoint_xfer_isoc(desc))
  224. params.param1.depcfg.xfer_in_progress_enable = true;
  225. /*
  226. * We are doing 1:1 mapping for endpoints, meaning
  227. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  228. * so on. We consider the direction bit as part of the physical
  229. * endpoint number. So USB endpoint 0x81 is 0x03.
  230. */
  231. params.param1.depcfg.ep_number = dep->number;
  232. /*
  233. * We must use the lower 16 TX FIFOs even though
  234. * HW might have more
  235. */
  236. if (dep->direction)
  237. params.param0.depcfg.fifo_number = dep->number >> 1;
  238. if (desc->bInterval) {
  239. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  240. dep->interval = 1 << (desc->bInterval - 1);
  241. }
  242. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  243. DWC3_DEPCMD_SETEPCONFIG, &params);
  244. }
  245. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  246. {
  247. struct dwc3_gadget_ep_cmd_params params;
  248. memset(&params, 0x00, sizeof(params));
  249. params.param0.depxfercfg.number_xfer_resources = 1;
  250. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  251. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  252. }
  253. /**
  254. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  255. * @dep: endpoint to be initialized
  256. * @desc: USB Endpoint Descriptor
  257. *
  258. * Caller should take care of locking
  259. */
  260. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  261. const struct usb_endpoint_descriptor *desc)
  262. {
  263. struct dwc3 *dwc = dep->dwc;
  264. u32 reg;
  265. int ret = -ENOMEM;
  266. if (!(dep->flags & DWC3_EP_ENABLED)) {
  267. ret = dwc3_gadget_start_config(dwc, dep);
  268. if (ret)
  269. return ret;
  270. }
  271. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  272. if (ret)
  273. return ret;
  274. if (!(dep->flags & DWC3_EP_ENABLED)) {
  275. struct dwc3_trb_hw *trb_st_hw;
  276. struct dwc3_trb_hw *trb_link_hw;
  277. struct dwc3_trb trb_link;
  278. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  279. if (ret)
  280. return ret;
  281. dep->desc = desc;
  282. dep->type = usb_endpoint_type(desc);
  283. dep->flags |= DWC3_EP_ENABLED;
  284. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  285. reg |= DWC3_DALEPENA_EP(dep->number);
  286. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  287. if (!usb_endpoint_xfer_isoc(desc))
  288. return 0;
  289. memset(&trb_link, 0, sizeof(trb_link));
  290. /* Link TRB for ISOC. The HWO but is never reset */
  291. trb_st_hw = &dep->trb_pool[0];
  292. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  293. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  294. trb_link.hwo = true;
  295. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  296. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  297. }
  298. return 0;
  299. }
  300. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  301. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  302. {
  303. struct dwc3_request *req;
  304. if (!list_empty(&dep->req_queued))
  305. dwc3_stop_active_transfer(dwc, dep->number);
  306. while (!list_empty(&dep->request_list)) {
  307. req = next_request(&dep->request_list);
  308. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  309. }
  310. }
  311. /**
  312. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  313. * @dep: the endpoint to disable
  314. *
  315. * This function also removes requests which are currently processed ny the
  316. * hardware and those which are not yet scheduled.
  317. * Caller should take care of locking.
  318. */
  319. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  320. {
  321. struct dwc3 *dwc = dep->dwc;
  322. u32 reg;
  323. dep->flags &= ~DWC3_EP_ENABLED;
  324. dwc3_remove_requests(dwc, dep);
  325. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  326. reg &= ~DWC3_DALEPENA_EP(dep->number);
  327. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  328. dep->desc = NULL;
  329. dep->type = 0;
  330. return 0;
  331. }
  332. /* -------------------------------------------------------------------------- */
  333. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  334. const struct usb_endpoint_descriptor *desc)
  335. {
  336. return -EINVAL;
  337. }
  338. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  339. {
  340. return -EINVAL;
  341. }
  342. /* -------------------------------------------------------------------------- */
  343. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  344. const struct usb_endpoint_descriptor *desc)
  345. {
  346. struct dwc3_ep *dep;
  347. struct dwc3 *dwc;
  348. unsigned long flags;
  349. int ret;
  350. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  351. pr_debug("dwc3: invalid parameters\n");
  352. return -EINVAL;
  353. }
  354. if (!desc->wMaxPacketSize) {
  355. pr_debug("dwc3: missing wMaxPacketSize\n");
  356. return -EINVAL;
  357. }
  358. dep = to_dwc3_ep(ep);
  359. dwc = dep->dwc;
  360. switch (usb_endpoint_type(desc)) {
  361. case USB_ENDPOINT_XFER_CONTROL:
  362. strncat(dep->name, "-control", sizeof(dep->name));
  363. break;
  364. case USB_ENDPOINT_XFER_ISOC:
  365. strncat(dep->name, "-isoc", sizeof(dep->name));
  366. break;
  367. case USB_ENDPOINT_XFER_BULK:
  368. strncat(dep->name, "-bulk", sizeof(dep->name));
  369. break;
  370. case USB_ENDPOINT_XFER_INT:
  371. strncat(dep->name, "-int", sizeof(dep->name));
  372. break;
  373. default:
  374. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  375. }
  376. if (dep->flags & DWC3_EP_ENABLED) {
  377. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  378. dep->name);
  379. return 0;
  380. }
  381. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  382. spin_lock_irqsave(&dwc->lock, flags);
  383. ret = __dwc3_gadget_ep_enable(dep, desc);
  384. spin_unlock_irqrestore(&dwc->lock, flags);
  385. return ret;
  386. }
  387. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  388. {
  389. struct dwc3_ep *dep;
  390. struct dwc3 *dwc;
  391. unsigned long flags;
  392. int ret;
  393. if (!ep) {
  394. pr_debug("dwc3: invalid parameters\n");
  395. return -EINVAL;
  396. }
  397. dep = to_dwc3_ep(ep);
  398. dwc = dep->dwc;
  399. if (!(dep->flags & DWC3_EP_ENABLED)) {
  400. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  401. dep->name);
  402. return 0;
  403. }
  404. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  405. dep->number >> 1,
  406. (dep->number & 1) ? "in" : "out");
  407. spin_lock_irqsave(&dwc->lock, flags);
  408. ret = __dwc3_gadget_ep_disable(dep);
  409. spin_unlock_irqrestore(&dwc->lock, flags);
  410. return ret;
  411. }
  412. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  413. gfp_t gfp_flags)
  414. {
  415. struct dwc3_request *req;
  416. struct dwc3_ep *dep = to_dwc3_ep(ep);
  417. struct dwc3 *dwc = dep->dwc;
  418. req = kzalloc(sizeof(*req), gfp_flags);
  419. if (!req) {
  420. dev_err(dwc->dev, "not enough memory\n");
  421. return NULL;
  422. }
  423. req->epnum = dep->number;
  424. req->dep = dep;
  425. req->request.dma = DMA_ADDR_INVALID;
  426. return &req->request;
  427. }
  428. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  429. struct usb_request *request)
  430. {
  431. struct dwc3_request *req = to_dwc3_request(request);
  432. kfree(req);
  433. }
  434. /*
  435. * dwc3_prepare_trbs - setup TRBs from requests
  436. * @dep: endpoint for which requests are being prepared
  437. * @starting: true if the endpoint is idle and no requests are queued.
  438. *
  439. * The functions goes through the requests list and setups TRBs for the
  440. * transfers. The functions returns once there are not more TRBs available or
  441. * it run out of requests.
  442. */
  443. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  444. bool starting)
  445. {
  446. struct dwc3_request *req, *n, *ret = NULL;
  447. struct dwc3_trb_hw *trb_hw;
  448. struct dwc3_trb trb;
  449. u32 trbs_left;
  450. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  451. /* the first request must not be queued */
  452. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  453. /*
  454. * if busy & slot are equal than it is either full or empty. If we are
  455. * starting to proceed requests then we are empty. Otherwise we ar
  456. * full and don't do anything
  457. */
  458. if (!trbs_left) {
  459. if (!starting)
  460. return NULL;
  461. trbs_left = DWC3_TRB_NUM;
  462. /*
  463. * In case we start from scratch, we queue the ISOC requests
  464. * starting from slot 1. This is done because we use ring
  465. * buffer and have no LST bit to stop us. Instead, we place
  466. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  467. * after the first request so we start at slot 1 and have
  468. * 7 requests proceed before we hit the first IOC.
  469. * Other transfer types don't use the ring buffer and are
  470. * processed from the first TRB until the last one. Since we
  471. * don't wrap around we have to start at the beginning.
  472. */
  473. if (usb_endpoint_xfer_isoc(dep->desc)) {
  474. dep->busy_slot = 1;
  475. dep->free_slot = 1;
  476. } else {
  477. dep->busy_slot = 0;
  478. dep->free_slot = 0;
  479. }
  480. }
  481. /* The last TRB is a link TRB, not used for xfer */
  482. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  483. return NULL;
  484. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  485. unsigned int last_one = 0;
  486. unsigned int cur_slot;
  487. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  488. cur_slot = dep->free_slot;
  489. dep->free_slot++;
  490. /* Skip the LINK-TRB on ISOC */
  491. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  492. usb_endpoint_xfer_isoc(dep->desc))
  493. continue;
  494. dwc3_gadget_move_request_queued(req);
  495. memset(&trb, 0, sizeof(trb));
  496. trbs_left--;
  497. /* Is our TRB pool empty? */
  498. if (!trbs_left)
  499. last_one = 1;
  500. /* Is this the last request? */
  501. if (list_empty(&dep->request_list))
  502. last_one = 1;
  503. /*
  504. * FIXME we shouldn't need to set LST bit always but we are
  505. * facing some weird problem with the Hardware where it doesn't
  506. * complete even though it has been previously started.
  507. *
  508. * While we're debugging the problem, as a workaround to
  509. * multiple TRBs handling, use only one TRB at a time.
  510. */
  511. last_one = 1;
  512. req->trb = trb_hw;
  513. if (!ret)
  514. ret = req;
  515. trb.bplh = req->request.dma;
  516. if (usb_endpoint_xfer_isoc(dep->desc)) {
  517. trb.isp_imi = true;
  518. trb.csp = true;
  519. } else {
  520. trb.lst = last_one;
  521. }
  522. switch (usb_endpoint_type(dep->desc)) {
  523. case USB_ENDPOINT_XFER_CONTROL:
  524. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  525. break;
  526. case USB_ENDPOINT_XFER_ISOC:
  527. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  528. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  529. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  530. trb.ioc = last_one;
  531. break;
  532. case USB_ENDPOINT_XFER_BULK:
  533. case USB_ENDPOINT_XFER_INT:
  534. trb.trbctl = DWC3_TRBCTL_NORMAL;
  535. break;
  536. default:
  537. /*
  538. * This is only possible with faulty memory because we
  539. * checked it already :)
  540. */
  541. BUG();
  542. }
  543. trb.length = req->request.length;
  544. trb.hwo = true;
  545. dwc3_trb_to_hw(&trb, trb_hw);
  546. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  547. if (last_one)
  548. break;
  549. }
  550. return ret;
  551. }
  552. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  553. int start_new)
  554. {
  555. struct dwc3_gadget_ep_cmd_params params;
  556. struct dwc3_request *req;
  557. struct dwc3 *dwc = dep->dwc;
  558. int ret;
  559. u32 cmd;
  560. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  561. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  562. return -EBUSY;
  563. }
  564. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  565. /*
  566. * If we are getting here after a short-out-packet we don't enqueue any
  567. * new requests as we try to set the IOC bit only on the last request.
  568. */
  569. if (start_new) {
  570. if (list_empty(&dep->req_queued))
  571. dwc3_prepare_trbs(dep, start_new);
  572. /* req points to the first request which will be sent */
  573. req = next_request(&dep->req_queued);
  574. } else {
  575. /*
  576. * req points to the first request where HWO changed
  577. * from 0 to 1
  578. */
  579. req = dwc3_prepare_trbs(dep, start_new);
  580. }
  581. if (!req) {
  582. dep->flags |= DWC3_EP_PENDING_REQUEST;
  583. return 0;
  584. }
  585. memset(&params, 0, sizeof(params));
  586. params.param0.depstrtxfer.transfer_desc_addr_high =
  587. upper_32_bits(req->trb_dma);
  588. params.param1.depstrtxfer.transfer_desc_addr_low =
  589. lower_32_bits(req->trb_dma);
  590. if (start_new)
  591. cmd = DWC3_DEPCMD_STARTTRANSFER;
  592. else
  593. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  594. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  595. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  596. if (ret < 0) {
  597. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  598. /*
  599. * FIXME we need to iterate over the list of requests
  600. * here and stop, unmap, free and del each of the linked
  601. * requests instead of we do now.
  602. */
  603. dwc3_unmap_buffer_from_dma(req);
  604. list_del(&req->list);
  605. return ret;
  606. }
  607. dep->flags |= DWC3_EP_BUSY;
  608. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  609. dep->number);
  610. if (!dep->res_trans_idx)
  611. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  612. return 0;
  613. }
  614. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  615. {
  616. req->request.actual = 0;
  617. req->request.status = -EINPROGRESS;
  618. req->direction = dep->direction;
  619. req->epnum = dep->number;
  620. /*
  621. * We only add to our list of requests now and
  622. * start consuming the list once we get XferNotReady
  623. * IRQ.
  624. *
  625. * That way, we avoid doing anything that we don't need
  626. * to do now and defer it until the point we receive a
  627. * particular token from the Host side.
  628. *
  629. * This will also avoid Host cancelling URBs due to too
  630. * many NACKs.
  631. */
  632. dwc3_map_buffer_to_dma(req);
  633. list_add_tail(&req->list, &dep->request_list);
  634. /*
  635. * There is one special case: XferNotReady with
  636. * empty list of requests. We need to kick the
  637. * transfer here in that situation, otherwise
  638. * we will be NAKing forever.
  639. *
  640. * If we get XferNotReady before gadget driver
  641. * has a chance to queue a request, we will ACK
  642. * the IRQ but won't be able to receive the data
  643. * until the next request is queued. The following
  644. * code is handling exactly that.
  645. */
  646. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  647. int ret;
  648. int start_trans;
  649. start_trans = 1;
  650. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  651. dep->flags & DWC3_EP_BUSY)
  652. start_trans = 0;
  653. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  654. if (ret && ret != -EBUSY) {
  655. struct dwc3 *dwc = dep->dwc;
  656. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  657. dep->name);
  658. }
  659. };
  660. return 0;
  661. }
  662. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  663. gfp_t gfp_flags)
  664. {
  665. struct dwc3_request *req = to_dwc3_request(request);
  666. struct dwc3_ep *dep = to_dwc3_ep(ep);
  667. struct dwc3 *dwc = dep->dwc;
  668. unsigned long flags;
  669. int ret;
  670. if (!dep->desc) {
  671. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  672. request, ep->name);
  673. return -ESHUTDOWN;
  674. }
  675. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  676. request, ep->name, request->length);
  677. spin_lock_irqsave(&dwc->lock, flags);
  678. ret = __dwc3_gadget_ep_queue(dep, req);
  679. spin_unlock_irqrestore(&dwc->lock, flags);
  680. return ret;
  681. }
  682. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  683. struct usb_request *request)
  684. {
  685. struct dwc3_request *req = to_dwc3_request(request);
  686. struct dwc3_request *r = NULL;
  687. struct dwc3_ep *dep = to_dwc3_ep(ep);
  688. struct dwc3 *dwc = dep->dwc;
  689. unsigned long flags;
  690. int ret = 0;
  691. spin_lock_irqsave(&dwc->lock, flags);
  692. list_for_each_entry(r, &dep->request_list, list) {
  693. if (r == req)
  694. break;
  695. }
  696. if (r != req) {
  697. list_for_each_entry(r, &dep->req_queued, list) {
  698. if (r == req)
  699. break;
  700. }
  701. if (r == req) {
  702. /* wait until it is processed */
  703. dwc3_stop_active_transfer(dwc, dep->number);
  704. goto out0;
  705. }
  706. dev_err(dwc->dev, "request %p was not queued to %s\n",
  707. request, ep->name);
  708. ret = -EINVAL;
  709. goto out0;
  710. }
  711. /* giveback the request */
  712. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  713. out0:
  714. spin_unlock_irqrestore(&dwc->lock, flags);
  715. return ret;
  716. }
  717. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  718. {
  719. struct dwc3_gadget_ep_cmd_params params;
  720. struct dwc3 *dwc = dep->dwc;
  721. int ret;
  722. memset(&params, 0x00, sizeof(params));
  723. if (value) {
  724. if (dep->number == 0 || dep->number == 1) {
  725. /*
  726. * Whenever EP0 is stalled, we will restart
  727. * the state machine, thus moving back to
  728. * Setup Phase
  729. */
  730. dwc->ep0state = EP0_SETUP_PHASE;
  731. }
  732. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  733. DWC3_DEPCMD_SETSTALL, &params);
  734. if (ret)
  735. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  736. value ? "set" : "clear",
  737. dep->name);
  738. else
  739. dep->flags |= DWC3_EP_STALL;
  740. } else {
  741. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  742. DWC3_DEPCMD_CLEARSTALL, &params);
  743. if (ret)
  744. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  745. value ? "set" : "clear",
  746. dep->name);
  747. else
  748. dep->flags &= ~DWC3_EP_STALL;
  749. }
  750. return ret;
  751. }
  752. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  753. {
  754. struct dwc3_ep *dep = to_dwc3_ep(ep);
  755. struct dwc3 *dwc = dep->dwc;
  756. unsigned long flags;
  757. int ret;
  758. spin_lock_irqsave(&dwc->lock, flags);
  759. if (usb_endpoint_xfer_isoc(dep->desc)) {
  760. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  761. ret = -EINVAL;
  762. goto out;
  763. }
  764. ret = __dwc3_gadget_ep_set_halt(dep, value);
  765. out:
  766. spin_unlock_irqrestore(&dwc->lock, flags);
  767. return ret;
  768. }
  769. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  770. {
  771. struct dwc3_ep *dep = to_dwc3_ep(ep);
  772. dep->flags |= DWC3_EP_WEDGE;
  773. return usb_ep_set_halt(ep);
  774. }
  775. /* -------------------------------------------------------------------------- */
  776. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  777. .bLength = USB_DT_ENDPOINT_SIZE,
  778. .bDescriptorType = USB_DT_ENDPOINT,
  779. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  780. };
  781. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  782. .enable = dwc3_gadget_ep0_enable,
  783. .disable = dwc3_gadget_ep0_disable,
  784. .alloc_request = dwc3_gadget_ep_alloc_request,
  785. .free_request = dwc3_gadget_ep_free_request,
  786. .queue = dwc3_gadget_ep0_queue,
  787. .dequeue = dwc3_gadget_ep_dequeue,
  788. .set_halt = dwc3_gadget_ep_set_halt,
  789. .set_wedge = dwc3_gadget_ep_set_wedge,
  790. };
  791. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  792. .enable = dwc3_gadget_ep_enable,
  793. .disable = dwc3_gadget_ep_disable,
  794. .alloc_request = dwc3_gadget_ep_alloc_request,
  795. .free_request = dwc3_gadget_ep_free_request,
  796. .queue = dwc3_gadget_ep_queue,
  797. .dequeue = dwc3_gadget_ep_dequeue,
  798. .set_halt = dwc3_gadget_ep_set_halt,
  799. .set_wedge = dwc3_gadget_ep_set_wedge,
  800. };
  801. /* -------------------------------------------------------------------------- */
  802. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  803. {
  804. struct dwc3 *dwc = gadget_to_dwc(g);
  805. u32 reg;
  806. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  807. return DWC3_DSTS_SOFFN(reg);
  808. }
  809. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  810. {
  811. struct dwc3 *dwc = gadget_to_dwc(g);
  812. unsigned long timeout;
  813. unsigned long flags;
  814. u32 reg;
  815. int ret = 0;
  816. u8 link_state;
  817. u8 speed;
  818. spin_lock_irqsave(&dwc->lock, flags);
  819. /*
  820. * According to the Databook Remote wakeup request should
  821. * be issued only when the device is in early suspend state.
  822. *
  823. * We can check that via USB Link State bits in DSTS register.
  824. */
  825. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  826. speed = reg & DWC3_DSTS_CONNECTSPD;
  827. if (speed == DWC3_DSTS_SUPERSPEED) {
  828. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  829. ret = -EINVAL;
  830. goto out;
  831. }
  832. link_state = DWC3_DSTS_USBLNKST(reg);
  833. switch (link_state) {
  834. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  835. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  836. break;
  837. default:
  838. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  839. link_state);
  840. ret = -EINVAL;
  841. goto out;
  842. }
  843. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  844. /*
  845. * Switch link state to Recovery. In HS/FS/LS this means
  846. * RemoteWakeup Request
  847. */
  848. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  849. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  850. /* wait for at least 2000us */
  851. usleep_range(2000, 2500);
  852. /* write zeroes to Link Change Request */
  853. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  854. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  855. /* pool until Link State change to ON */
  856. timeout = jiffies + msecs_to_jiffies(100);
  857. while (!(time_after(jiffies, timeout))) {
  858. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  859. /* in HS, means ON */
  860. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  861. break;
  862. }
  863. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  864. dev_err(dwc->dev, "failed to send remote wakeup\n");
  865. ret = -EINVAL;
  866. }
  867. out:
  868. spin_unlock_irqrestore(&dwc->lock, flags);
  869. return ret;
  870. }
  871. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  872. int is_selfpowered)
  873. {
  874. struct dwc3 *dwc = gadget_to_dwc(g);
  875. dwc->is_selfpowered = !!is_selfpowered;
  876. return 0;
  877. }
  878. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  879. {
  880. u32 reg;
  881. u32 timeout = 500;
  882. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  883. if (is_on)
  884. reg |= DWC3_DCTL_RUN_STOP;
  885. else
  886. reg &= ~DWC3_DCTL_RUN_STOP;
  887. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  888. do {
  889. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  890. if (is_on) {
  891. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  892. break;
  893. } else {
  894. if (reg & DWC3_DSTS_DEVCTRLHLT)
  895. break;
  896. }
  897. timeout--;
  898. if (!timeout)
  899. break;
  900. udelay(1);
  901. } while (1);
  902. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  903. dwc->gadget_driver
  904. ? dwc->gadget_driver->function : "no-function",
  905. is_on ? "connect" : "disconnect");
  906. }
  907. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  908. {
  909. struct dwc3 *dwc = gadget_to_dwc(g);
  910. unsigned long flags;
  911. is_on = !!is_on;
  912. spin_lock_irqsave(&dwc->lock, flags);
  913. dwc3_gadget_run_stop(dwc, is_on);
  914. spin_unlock_irqrestore(&dwc->lock, flags);
  915. return 0;
  916. }
  917. static int dwc3_gadget_start(struct usb_gadget *g,
  918. struct usb_gadget_driver *driver)
  919. {
  920. struct dwc3 *dwc = gadget_to_dwc(g);
  921. struct dwc3_ep *dep;
  922. unsigned long flags;
  923. int ret = 0;
  924. u32 reg;
  925. spin_lock_irqsave(&dwc->lock, flags);
  926. if (dwc->gadget_driver) {
  927. dev_err(dwc->dev, "%s is already bound to %s\n",
  928. dwc->gadget.name,
  929. dwc->gadget_driver->driver.name);
  930. ret = -EBUSY;
  931. goto err0;
  932. }
  933. dwc->gadget_driver = driver;
  934. dwc->gadget.dev.driver = &driver->driver;
  935. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  936. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  937. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  938. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  939. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  940. /*
  941. * WORKAROUND: DWC3 revisions <1.90a have a bug
  942. * when The device fails to connect at SuperSpeed
  943. * and falls back to high-speed mode which causes
  944. * the device to enter in a Connect/Disconnect loop
  945. */
  946. if (dwc->revision < DWC3_REVISION_190A)
  947. reg |= DWC3_GCTL_U2RSTECN;
  948. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  949. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  950. reg &= ~(DWC3_DCFG_SPEED_MASK);
  951. reg |= DWC3_DCFG_SUPERSPEED;
  952. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  953. dwc->start_config_issued = false;
  954. /* Start with SuperSpeed Default */
  955. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  956. dep = dwc->eps[0];
  957. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  958. if (ret) {
  959. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  960. goto err0;
  961. }
  962. dep = dwc->eps[1];
  963. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  964. if (ret) {
  965. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  966. goto err1;
  967. }
  968. /* begin to receive SETUP packets */
  969. dwc->ep0state = EP0_SETUP_PHASE;
  970. dwc3_ep0_out_start(dwc);
  971. spin_unlock_irqrestore(&dwc->lock, flags);
  972. return 0;
  973. err1:
  974. __dwc3_gadget_ep_disable(dwc->eps[0]);
  975. err0:
  976. spin_unlock_irqrestore(&dwc->lock, flags);
  977. return ret;
  978. }
  979. static int dwc3_gadget_stop(struct usb_gadget *g,
  980. struct usb_gadget_driver *driver)
  981. {
  982. struct dwc3 *dwc = gadget_to_dwc(g);
  983. unsigned long flags;
  984. spin_lock_irqsave(&dwc->lock, flags);
  985. __dwc3_gadget_ep_disable(dwc->eps[0]);
  986. __dwc3_gadget_ep_disable(dwc->eps[1]);
  987. dwc->gadget_driver = NULL;
  988. dwc->gadget.dev.driver = NULL;
  989. spin_unlock_irqrestore(&dwc->lock, flags);
  990. return 0;
  991. }
  992. static const struct usb_gadget_ops dwc3_gadget_ops = {
  993. .get_frame = dwc3_gadget_get_frame,
  994. .wakeup = dwc3_gadget_wakeup,
  995. .set_selfpowered = dwc3_gadget_set_selfpowered,
  996. .pullup = dwc3_gadget_pullup,
  997. .udc_start = dwc3_gadget_start,
  998. .udc_stop = dwc3_gadget_stop,
  999. };
  1000. /* -------------------------------------------------------------------------- */
  1001. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1002. {
  1003. struct dwc3_ep *dep;
  1004. u8 epnum;
  1005. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1006. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1007. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1008. if (!dep) {
  1009. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1010. epnum);
  1011. return -ENOMEM;
  1012. }
  1013. dep->dwc = dwc;
  1014. dep->number = epnum;
  1015. dwc->eps[epnum] = dep;
  1016. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1017. (epnum & 1) ? "in" : "out");
  1018. dep->endpoint.name = dep->name;
  1019. dep->direction = (epnum & 1);
  1020. if (epnum == 0 || epnum == 1) {
  1021. dep->endpoint.maxpacket = 512;
  1022. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1023. if (!epnum)
  1024. dwc->gadget.ep0 = &dep->endpoint;
  1025. } else {
  1026. int ret;
  1027. dep->endpoint.maxpacket = 1024;
  1028. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1029. list_add_tail(&dep->endpoint.ep_list,
  1030. &dwc->gadget.ep_list);
  1031. ret = dwc3_alloc_trb_pool(dep);
  1032. if (ret) {
  1033. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1034. return ret;
  1035. }
  1036. }
  1037. INIT_LIST_HEAD(&dep->request_list);
  1038. INIT_LIST_HEAD(&dep->req_queued);
  1039. }
  1040. return 0;
  1041. }
  1042. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1043. {
  1044. struct dwc3_ep *dep;
  1045. u8 epnum;
  1046. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1047. dep = dwc->eps[epnum];
  1048. dwc3_free_trb_pool(dep);
  1049. if (epnum != 0 && epnum != 1)
  1050. list_del(&dep->endpoint.ep_list);
  1051. kfree(dep);
  1052. }
  1053. }
  1054. static void dwc3_gadget_release(struct device *dev)
  1055. {
  1056. dev_dbg(dev, "%s\n", __func__);
  1057. }
  1058. /* -------------------------------------------------------------------------- */
  1059. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1060. const struct dwc3_event_depevt *event, int status)
  1061. {
  1062. struct dwc3_request *req;
  1063. struct dwc3_trb trb;
  1064. unsigned int count;
  1065. unsigned int s_pkt = 0;
  1066. do {
  1067. req = next_request(&dep->req_queued);
  1068. if (!req)
  1069. break;
  1070. dwc3_trb_to_nat(req->trb, &trb);
  1071. if (trb.hwo && status != -ESHUTDOWN)
  1072. /*
  1073. * We continue despite the error. There is not much we
  1074. * can do. If we don't clean in up we loop for ever. If
  1075. * we skip the TRB than it gets overwritten reused after
  1076. * a while since we use them in a ring buffer. a BUG()
  1077. * would help. Lets hope that if this occures, someone
  1078. * fixes the root cause instead of looking away :)
  1079. */
  1080. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1081. dep->name, req->trb);
  1082. count = trb.length;
  1083. if (dep->direction) {
  1084. if (count) {
  1085. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1086. dep->name);
  1087. status = -ECONNRESET;
  1088. }
  1089. } else {
  1090. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1091. s_pkt = 1;
  1092. }
  1093. /*
  1094. * We assume here we will always receive the entire data block
  1095. * which we should receive. Meaning, if we program RX to
  1096. * receive 4K but we receive only 2K, we assume that's all we
  1097. * should receive and we simply bounce the request back to the
  1098. * gadget driver for further processing.
  1099. */
  1100. req->request.actual += req->request.length - count;
  1101. dwc3_gadget_giveback(dep, req, status);
  1102. if (s_pkt)
  1103. break;
  1104. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1105. break;
  1106. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1107. break;
  1108. } while (1);
  1109. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1110. return 0;
  1111. return 1;
  1112. }
  1113. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1114. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1115. int start_new)
  1116. {
  1117. unsigned status = 0;
  1118. int clean_busy;
  1119. if (event->status & DEPEVT_STATUS_BUSERR)
  1120. status = -ECONNRESET;
  1121. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1122. if (clean_busy) {
  1123. dep->flags &= ~DWC3_EP_BUSY;
  1124. dep->res_trans_idx = 0;
  1125. }
  1126. }
  1127. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1128. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1129. {
  1130. u32 uf;
  1131. if (list_empty(&dep->request_list)) {
  1132. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1133. dep->name);
  1134. return;
  1135. }
  1136. if (event->parameters) {
  1137. u32 mask;
  1138. mask = ~(dep->interval - 1);
  1139. uf = event->parameters & mask;
  1140. /* 4 micro frames in the future */
  1141. uf += dep->interval * 4;
  1142. } else {
  1143. uf = 0;
  1144. }
  1145. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1146. }
  1147. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1148. const struct dwc3_event_depevt *event)
  1149. {
  1150. struct dwc3 *dwc = dep->dwc;
  1151. struct dwc3_event_depevt mod_ev = *event;
  1152. /*
  1153. * We were asked to remove one requests. It is possible that this
  1154. * request and a few other were started together and have the same
  1155. * transfer index. Since we stopped the complete endpoint we don't
  1156. * know how many requests were already completed (and not yet)
  1157. * reported and how could be done (later). We purge them all until
  1158. * the end of the list.
  1159. */
  1160. mod_ev.status = DEPEVT_STATUS_LST;
  1161. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1162. dep->flags &= ~DWC3_EP_BUSY;
  1163. /* pending requets are ignored and are queued on XferNotReady */
  1164. }
  1165. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1166. const struct dwc3_event_depevt *event)
  1167. {
  1168. u32 param = event->parameters;
  1169. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1170. switch (cmd_type) {
  1171. case DWC3_DEPCMD_ENDTRANSFER:
  1172. dwc3_process_ep_cmd_complete(dep, event);
  1173. break;
  1174. case DWC3_DEPCMD_STARTTRANSFER:
  1175. dep->res_trans_idx = param & 0x7f;
  1176. break;
  1177. default:
  1178. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1179. __func__, cmd_type);
  1180. break;
  1181. };
  1182. }
  1183. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1184. const struct dwc3_event_depevt *event)
  1185. {
  1186. struct dwc3_ep *dep;
  1187. u8 epnum = event->endpoint_number;
  1188. dep = dwc->eps[epnum];
  1189. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1190. dwc3_ep_event_string(event->endpoint_event));
  1191. if (epnum == 0 || epnum == 1) {
  1192. dwc3_ep0_interrupt(dwc, event);
  1193. return;
  1194. }
  1195. switch (event->endpoint_event) {
  1196. case DWC3_DEPEVT_XFERCOMPLETE:
  1197. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1198. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1199. dep->name);
  1200. return;
  1201. }
  1202. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1203. break;
  1204. case DWC3_DEPEVT_XFERINPROGRESS:
  1205. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1206. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1207. dep->name);
  1208. return;
  1209. }
  1210. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1211. break;
  1212. case DWC3_DEPEVT_XFERNOTREADY:
  1213. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1214. dwc3_gadget_start_isoc(dwc, dep, event);
  1215. } else {
  1216. int ret;
  1217. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1218. dep->name, event->status
  1219. ? "Transfer Active"
  1220. : "Transfer Not Active");
  1221. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1222. if (!ret || ret == -EBUSY)
  1223. return;
  1224. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1225. dep->name);
  1226. }
  1227. break;
  1228. case DWC3_DEPEVT_RXTXFIFOEVT:
  1229. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1230. break;
  1231. case DWC3_DEPEVT_STREAMEVT:
  1232. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1233. break;
  1234. case DWC3_DEPEVT_EPCMDCMPLT:
  1235. dwc3_ep_cmd_compl(dep, event);
  1236. break;
  1237. }
  1238. }
  1239. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1240. {
  1241. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1242. spin_unlock(&dwc->lock);
  1243. dwc->gadget_driver->disconnect(&dwc->gadget);
  1244. spin_lock(&dwc->lock);
  1245. }
  1246. }
  1247. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1248. {
  1249. struct dwc3_ep *dep;
  1250. struct dwc3_gadget_ep_cmd_params params;
  1251. u32 cmd;
  1252. int ret;
  1253. dep = dwc->eps[epnum];
  1254. WARN_ON(!dep->res_trans_idx);
  1255. if (dep->res_trans_idx) {
  1256. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1257. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1258. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1259. memset(&params, 0, sizeof(params));
  1260. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1261. WARN_ON_ONCE(ret);
  1262. dep->res_trans_idx = 0;
  1263. }
  1264. }
  1265. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1266. {
  1267. u32 epnum;
  1268. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1269. struct dwc3_ep *dep;
  1270. dep = dwc->eps[epnum];
  1271. if (!(dep->flags & DWC3_EP_ENABLED))
  1272. continue;
  1273. dwc3_remove_requests(dwc, dep);
  1274. }
  1275. }
  1276. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1277. {
  1278. u32 epnum;
  1279. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1280. struct dwc3_ep *dep;
  1281. struct dwc3_gadget_ep_cmd_params params;
  1282. int ret;
  1283. dep = dwc->eps[epnum];
  1284. if (!(dep->flags & DWC3_EP_STALL))
  1285. continue;
  1286. dep->flags &= ~DWC3_EP_STALL;
  1287. memset(&params, 0, sizeof(params));
  1288. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1289. DWC3_DEPCMD_CLEARSTALL, &params);
  1290. WARN_ON_ONCE(ret);
  1291. }
  1292. }
  1293. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1294. {
  1295. dev_vdbg(dwc->dev, "%s\n", __func__);
  1296. #if 0
  1297. XXX
  1298. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1299. enable it before we can disable it.
  1300. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1301. reg &= ~DWC3_DCTL_INITU1ENA;
  1302. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1303. reg &= ~DWC3_DCTL_INITU2ENA;
  1304. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1305. #endif
  1306. dwc3_stop_active_transfers(dwc);
  1307. dwc3_disconnect_gadget(dwc);
  1308. dwc->start_config_issued = false;
  1309. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1310. }
  1311. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1312. {
  1313. u32 reg;
  1314. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1315. if (on)
  1316. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1317. else
  1318. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1319. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1320. }
  1321. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1322. {
  1323. u32 reg;
  1324. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1325. if (on)
  1326. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1327. else
  1328. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1329. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1330. }
  1331. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1332. {
  1333. u32 reg;
  1334. dev_vdbg(dwc->dev, "%s\n", __func__);
  1335. /* Enable PHYs */
  1336. dwc3_gadget_usb2_phy_power(dwc, true);
  1337. dwc3_gadget_usb3_phy_power(dwc, true);
  1338. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1339. dwc3_disconnect_gadget(dwc);
  1340. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1341. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1342. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1343. dwc3_stop_active_transfers(dwc);
  1344. dwc3_clear_stall_all_ep(dwc);
  1345. dwc->start_config_issued = false;
  1346. /* Reset device address to zero */
  1347. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1348. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1349. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1350. /*
  1351. * Wait for RxFifo to drain
  1352. *
  1353. * REVISIT probably shouldn't wait forever.
  1354. * In case Hardware ends up in a screwed up
  1355. * case, we error out, notify the user and,
  1356. * maybe, WARN() or BUG() but leave the rest
  1357. * of the kernel working fine.
  1358. *
  1359. * REVISIT the below is rather CPU intensive,
  1360. * maybe we should read and if it doesn't work
  1361. * sleep (not busy wait) for a few useconds.
  1362. *
  1363. * REVISIT why wait until the RXFIFO is empty anyway?
  1364. */
  1365. while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
  1366. & DWC3_DSTS_RXFIFOEMPTY))
  1367. cpu_relax();
  1368. }
  1369. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1370. {
  1371. u32 reg;
  1372. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1373. /*
  1374. * We change the clock only at SS but I dunno why I would want to do
  1375. * this. Maybe it becomes part of the power saving plan.
  1376. */
  1377. if (speed != DWC3_DSTS_SUPERSPEED)
  1378. return;
  1379. /*
  1380. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1381. * each time on Connect Done.
  1382. */
  1383. if (!usb30_clock)
  1384. return;
  1385. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1386. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1387. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1388. }
  1389. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1390. {
  1391. switch (speed) {
  1392. case USB_SPEED_SUPER:
  1393. dwc3_gadget_usb2_phy_power(dwc, false);
  1394. break;
  1395. case USB_SPEED_HIGH:
  1396. case USB_SPEED_FULL:
  1397. case USB_SPEED_LOW:
  1398. dwc3_gadget_usb3_phy_power(dwc, false);
  1399. break;
  1400. }
  1401. }
  1402. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1403. {
  1404. struct dwc3_gadget_ep_cmd_params params;
  1405. struct dwc3_ep *dep;
  1406. int ret;
  1407. u32 reg;
  1408. u8 speed;
  1409. dev_vdbg(dwc->dev, "%s\n", __func__);
  1410. memset(&params, 0x00, sizeof(params));
  1411. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1412. speed = reg & DWC3_DSTS_CONNECTSPD;
  1413. dwc->speed = speed;
  1414. dwc3_update_ram_clk_sel(dwc, speed);
  1415. switch (speed) {
  1416. case DWC3_DCFG_SUPERSPEED:
  1417. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1418. dwc->gadget.ep0->maxpacket = 512;
  1419. dwc->gadget.speed = USB_SPEED_SUPER;
  1420. break;
  1421. case DWC3_DCFG_HIGHSPEED:
  1422. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1423. dwc->gadget.ep0->maxpacket = 64;
  1424. dwc->gadget.speed = USB_SPEED_HIGH;
  1425. break;
  1426. case DWC3_DCFG_FULLSPEED2:
  1427. case DWC3_DCFG_FULLSPEED1:
  1428. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1429. dwc->gadget.ep0->maxpacket = 64;
  1430. dwc->gadget.speed = USB_SPEED_FULL;
  1431. break;
  1432. case DWC3_DCFG_LOWSPEED:
  1433. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1434. dwc->gadget.ep0->maxpacket = 8;
  1435. dwc->gadget.speed = USB_SPEED_LOW;
  1436. break;
  1437. }
  1438. /* Disable unneded PHY */
  1439. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1440. dep = dwc->eps[0];
  1441. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1442. if (ret) {
  1443. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1444. return;
  1445. }
  1446. dep = dwc->eps[1];
  1447. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1448. if (ret) {
  1449. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1450. return;
  1451. }
  1452. /*
  1453. * Configure PHY via GUSB3PIPECTLn if required.
  1454. *
  1455. * Update GTXFIFOSIZn
  1456. *
  1457. * In both cases reset values should be sufficient.
  1458. */
  1459. }
  1460. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1461. {
  1462. dev_vdbg(dwc->dev, "%s\n", __func__);
  1463. /*
  1464. * TODO take core out of low power mode when that's
  1465. * implemented.
  1466. */
  1467. dwc->gadget_driver->resume(&dwc->gadget);
  1468. }
  1469. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1470. unsigned int evtinfo)
  1471. {
  1472. /* The fith bit says SuperSpeed yes or no. */
  1473. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1474. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1475. }
  1476. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1477. const struct dwc3_event_devt *event)
  1478. {
  1479. switch (event->type) {
  1480. case DWC3_DEVICE_EVENT_DISCONNECT:
  1481. dwc3_gadget_disconnect_interrupt(dwc);
  1482. break;
  1483. case DWC3_DEVICE_EVENT_RESET:
  1484. dwc3_gadget_reset_interrupt(dwc);
  1485. break;
  1486. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1487. dwc3_gadget_conndone_interrupt(dwc);
  1488. break;
  1489. case DWC3_DEVICE_EVENT_WAKEUP:
  1490. dwc3_gadget_wakeup_interrupt(dwc);
  1491. break;
  1492. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1493. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1494. break;
  1495. case DWC3_DEVICE_EVENT_EOPF:
  1496. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1497. break;
  1498. case DWC3_DEVICE_EVENT_SOF:
  1499. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1500. break;
  1501. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1502. dev_vdbg(dwc->dev, "Erratic Error\n");
  1503. break;
  1504. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1505. dev_vdbg(dwc->dev, "Command Complete\n");
  1506. break;
  1507. case DWC3_DEVICE_EVENT_OVERFLOW:
  1508. dev_vdbg(dwc->dev, "Overflow\n");
  1509. break;
  1510. default:
  1511. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1512. }
  1513. }
  1514. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1515. const union dwc3_event *event)
  1516. {
  1517. /* Endpoint IRQ, handle it and return early */
  1518. if (event->type.is_devspec == 0) {
  1519. /* depevt */
  1520. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1521. }
  1522. switch (event->type.type) {
  1523. case DWC3_EVENT_TYPE_DEV:
  1524. dwc3_gadget_interrupt(dwc, &event->devt);
  1525. break;
  1526. /* REVISIT what to do with Carkit and I2C events ? */
  1527. default:
  1528. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1529. }
  1530. }
  1531. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1532. {
  1533. struct dwc3_event_buffer *evt;
  1534. int left;
  1535. u32 count;
  1536. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1537. count &= DWC3_GEVNTCOUNT_MASK;
  1538. if (!count)
  1539. return IRQ_NONE;
  1540. evt = dwc->ev_buffs[buf];
  1541. left = count;
  1542. while (left > 0) {
  1543. union dwc3_event event;
  1544. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1545. dwc3_process_event_entry(dwc, &event);
  1546. /*
  1547. * XXX we wrap around correctly to the next entry as almost all
  1548. * entries are 4 bytes in size. There is one entry which has 12
  1549. * bytes which is a regular entry followed by 8 bytes data. ATM
  1550. * I don't know how things are organized if were get next to the
  1551. * a boundary so I worry about that once we try to handle that.
  1552. */
  1553. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1554. left -= 4;
  1555. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1556. }
  1557. return IRQ_HANDLED;
  1558. }
  1559. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1560. {
  1561. struct dwc3 *dwc = _dwc;
  1562. int i;
  1563. irqreturn_t ret = IRQ_NONE;
  1564. spin_lock(&dwc->lock);
  1565. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1566. irqreturn_t status;
  1567. status = dwc3_process_event_buf(dwc, i);
  1568. if (status == IRQ_HANDLED)
  1569. ret = status;
  1570. }
  1571. spin_unlock(&dwc->lock);
  1572. return ret;
  1573. }
  1574. /**
  1575. * dwc3_gadget_init - Initializes gadget related registers
  1576. * @dwc: Pointer to out controller context structure
  1577. *
  1578. * Returns 0 on success otherwise negative errno.
  1579. */
  1580. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1581. {
  1582. u32 reg;
  1583. int ret;
  1584. int irq;
  1585. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1586. &dwc->ctrl_req_addr, GFP_KERNEL);
  1587. if (!dwc->ctrl_req) {
  1588. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1589. ret = -ENOMEM;
  1590. goto err0;
  1591. }
  1592. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1593. &dwc->ep0_trb_addr, GFP_KERNEL);
  1594. if (!dwc->ep0_trb) {
  1595. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1596. ret = -ENOMEM;
  1597. goto err1;
  1598. }
  1599. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1600. sizeof(*dwc->setup_buf) * 2,
  1601. &dwc->setup_buf_addr, GFP_KERNEL);
  1602. if (!dwc->setup_buf) {
  1603. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1604. ret = -ENOMEM;
  1605. goto err2;
  1606. }
  1607. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1608. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1609. if (!dwc->ep0_bounce) {
  1610. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1611. ret = -ENOMEM;
  1612. goto err3;
  1613. }
  1614. dev_set_name(&dwc->gadget.dev, "gadget");
  1615. dwc->gadget.ops = &dwc3_gadget_ops;
  1616. dwc->gadget.is_dualspeed = true;
  1617. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1618. dwc->gadget.dev.parent = dwc->dev;
  1619. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1620. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1621. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1622. dwc->gadget.dev.release = dwc3_gadget_release;
  1623. dwc->gadget.name = "dwc3-gadget";
  1624. /*
  1625. * REVISIT: Here we should clear all pending IRQs to be
  1626. * sure we're starting from a well known location.
  1627. */
  1628. ret = dwc3_gadget_init_endpoints(dwc);
  1629. if (ret)
  1630. goto err4;
  1631. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1632. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1633. "dwc3", dwc);
  1634. if (ret) {
  1635. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1636. irq, ret);
  1637. goto err5;
  1638. }
  1639. /* Enable all but Start and End of Frame IRQs */
  1640. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1641. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1642. DWC3_DEVTEN_CMDCMPLTEN |
  1643. DWC3_DEVTEN_ERRTICERREN |
  1644. DWC3_DEVTEN_WKUPEVTEN |
  1645. DWC3_DEVTEN_ULSTCNGEN |
  1646. DWC3_DEVTEN_CONNECTDONEEN |
  1647. DWC3_DEVTEN_USBRSTEN |
  1648. DWC3_DEVTEN_DISCONNEVTEN);
  1649. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1650. ret = device_register(&dwc->gadget.dev);
  1651. if (ret) {
  1652. dev_err(dwc->dev, "failed to register gadget device\n");
  1653. put_device(&dwc->gadget.dev);
  1654. goto err6;
  1655. }
  1656. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1657. if (ret) {
  1658. dev_err(dwc->dev, "failed to register udc\n");
  1659. goto err7;
  1660. }
  1661. return 0;
  1662. err7:
  1663. device_unregister(&dwc->gadget.dev);
  1664. err6:
  1665. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1666. free_irq(irq, dwc);
  1667. err5:
  1668. dwc3_gadget_free_endpoints(dwc);
  1669. err4:
  1670. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1671. dwc->ep0_bounce_addr);
  1672. err3:
  1673. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1674. dwc->setup_buf, dwc->setup_buf_addr);
  1675. err2:
  1676. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1677. dwc->ep0_trb, dwc->ep0_trb_addr);
  1678. err1:
  1679. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1680. dwc->ctrl_req, dwc->ctrl_req_addr);
  1681. err0:
  1682. return ret;
  1683. }
  1684. void dwc3_gadget_exit(struct dwc3 *dwc)
  1685. {
  1686. int irq;
  1687. int i;
  1688. usb_del_gadget_udc(&dwc->gadget);
  1689. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1690. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1691. free_irq(irq, dwc);
  1692. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1693. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1694. dwc3_gadget_free_endpoints(dwc);
  1695. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1696. dwc->ep0_bounce_addr);
  1697. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1698. dwc->setup_buf, dwc->setup_buf_addr);
  1699. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1700. dwc->ep0_trb, dwc->ep0_trb_addr);
  1701. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1702. dwc->ctrl_req, dwc->ctrl_req_addr);
  1703. device_unregister(&dwc->gadget.dev);
  1704. }