xmit.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define BITS_PER_BYTE 8
  19. #define OFDM_PLCP_BITS 22
  20. #define HT_RC_2_MCS(_rc) ((_rc) & 0x1f)
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  31. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  32. #define OFDM_SIFS_TIME 16
  33. static u16 bits_per_symbol[][2] = {
  34. /* 20MHz 40MHz */
  35. { 26, 54 }, /* 0: BPSK */
  36. { 52, 108 }, /* 1: QPSK 1/2 */
  37. { 78, 162 }, /* 2: QPSK 3/4 */
  38. { 104, 216 }, /* 3: 16-QAM 1/2 */
  39. { 156, 324 }, /* 4: 16-QAM 3/4 */
  40. { 208, 432 }, /* 5: 64-QAM 2/3 */
  41. { 234, 486 }, /* 6: 64-QAM 3/4 */
  42. { 260, 540 }, /* 7: 64-QAM 5/6 */
  43. };
  44. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  45. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  46. struct ath_atx_tid *tid,
  47. struct list_head *bf_head);
  48. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  49. struct ath_txq *txq, struct list_head *bf_q,
  50. struct ath_tx_status *ts, int txok, int sendbar);
  51. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  52. struct list_head *head);
  53. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
  54. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  55. struct ath_tx_status *ts, int txok);
  56. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  57. int nbad, int txok, bool update_rc);
  58. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  59. int seqno);
  60. enum {
  61. MCS_HT20,
  62. MCS_HT20_SGI,
  63. MCS_HT40,
  64. MCS_HT40_SGI,
  65. };
  66. static int ath_max_4ms_framelen[4][32] = {
  67. [MCS_HT20] = {
  68. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  69. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  70. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  71. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  72. },
  73. [MCS_HT20_SGI] = {
  74. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  75. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  76. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  77. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  78. },
  79. [MCS_HT40] = {
  80. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  81. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  82. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  83. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  84. },
  85. [MCS_HT40_SGI] = {
  86. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  87. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  88. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  89. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  90. }
  91. };
  92. /*********************/
  93. /* Aggregation logic */
  94. /*********************/
  95. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  96. {
  97. struct ath_atx_ac *ac = tid->ac;
  98. if (tid->paused)
  99. return;
  100. if (tid->sched)
  101. return;
  102. tid->sched = true;
  103. list_add_tail(&tid->list, &ac->tid_q);
  104. if (ac->sched)
  105. return;
  106. ac->sched = true;
  107. list_add_tail(&ac->list, &txq->axq_acq);
  108. }
  109. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  110. {
  111. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  112. WARN_ON(!tid->paused);
  113. spin_lock_bh(&txq->axq_lock);
  114. tid->paused = false;
  115. if (list_empty(&tid->buf_q))
  116. goto unlock;
  117. ath_tx_queue_tid(txq, tid);
  118. ath_txq_schedule(sc, txq);
  119. unlock:
  120. spin_unlock_bh(&txq->axq_lock);
  121. }
  122. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  123. {
  124. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  125. struct ath_buf *bf;
  126. struct list_head bf_head;
  127. struct ath_tx_status ts;
  128. INIT_LIST_HEAD(&bf_head);
  129. memset(&ts, 0, sizeof(ts));
  130. spin_lock_bh(&txq->axq_lock);
  131. while (!list_empty(&tid->buf_q)) {
  132. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  133. list_move_tail(&bf->list, &bf_head);
  134. if (bf_isretried(bf)) {
  135. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  136. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  137. } else {
  138. ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
  139. }
  140. }
  141. spin_unlock_bh(&txq->axq_lock);
  142. }
  143. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  144. int seqno)
  145. {
  146. int index, cindex;
  147. index = ATH_BA_INDEX(tid->seq_start, seqno);
  148. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  149. __clear_bit(cindex, tid->tx_buf);
  150. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  151. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  152. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  153. }
  154. }
  155. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  156. struct ath_buf *bf)
  157. {
  158. int index, cindex;
  159. if (bf_isretried(bf))
  160. return;
  161. index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
  162. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  163. __set_bit(cindex, tid->tx_buf);
  164. if (index >= ((tid->baw_tail - tid->baw_head) &
  165. (ATH_TID_MAX_BUFS - 1))) {
  166. tid->baw_tail = cindex;
  167. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  168. }
  169. }
  170. /*
  171. * TODO: For frame(s) that are in the retry state, we will reuse the
  172. * sequence number(s) without setting the retry bit. The
  173. * alternative is to give up on these and BAR the receiver's window
  174. * forward.
  175. */
  176. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  177. struct ath_atx_tid *tid)
  178. {
  179. struct ath_buf *bf;
  180. struct list_head bf_head;
  181. struct ath_tx_status ts;
  182. memset(&ts, 0, sizeof(ts));
  183. INIT_LIST_HEAD(&bf_head);
  184. for (;;) {
  185. if (list_empty(&tid->buf_q))
  186. break;
  187. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  188. list_move_tail(&bf->list, &bf_head);
  189. if (bf_isretried(bf))
  190. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  191. spin_unlock(&txq->axq_lock);
  192. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  193. spin_lock(&txq->axq_lock);
  194. }
  195. tid->seq_next = tid->seq_start;
  196. tid->baw_tail = tid->baw_head;
  197. }
  198. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  199. struct ath_buf *bf)
  200. {
  201. struct sk_buff *skb;
  202. struct ieee80211_hdr *hdr;
  203. bf->bf_state.bf_type |= BUF_RETRY;
  204. bf->bf_retries++;
  205. TX_STAT_INC(txq->axq_qnum, a_retries);
  206. skb = bf->bf_mpdu;
  207. hdr = (struct ieee80211_hdr *)skb->data;
  208. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  209. }
  210. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  211. {
  212. struct ath_buf *bf = NULL;
  213. spin_lock_bh(&sc->tx.txbuflock);
  214. if (unlikely(list_empty(&sc->tx.txbuf))) {
  215. spin_unlock_bh(&sc->tx.txbuflock);
  216. return NULL;
  217. }
  218. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  219. list_del(&bf->list);
  220. spin_unlock_bh(&sc->tx.txbuflock);
  221. return bf;
  222. }
  223. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  224. {
  225. spin_lock_bh(&sc->tx.txbuflock);
  226. list_add_tail(&bf->list, &sc->tx.txbuf);
  227. spin_unlock_bh(&sc->tx.txbuflock);
  228. }
  229. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  230. {
  231. struct ath_buf *tbf;
  232. tbf = ath_tx_get_buffer(sc);
  233. if (WARN_ON(!tbf))
  234. return NULL;
  235. ATH_TXBUF_RESET(tbf);
  236. tbf->aphy = bf->aphy;
  237. tbf->bf_mpdu = bf->bf_mpdu;
  238. tbf->bf_buf_addr = bf->bf_buf_addr;
  239. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  240. tbf->bf_state = bf->bf_state;
  241. return tbf;
  242. }
  243. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  244. struct ath_buf *bf, struct list_head *bf_q,
  245. struct ath_tx_status *ts, int txok)
  246. {
  247. struct ath_node *an = NULL;
  248. struct sk_buff *skb;
  249. struct ieee80211_sta *sta;
  250. struct ieee80211_hw *hw;
  251. struct ieee80211_hdr *hdr;
  252. struct ieee80211_tx_info *tx_info;
  253. struct ath_atx_tid *tid = NULL;
  254. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  255. struct list_head bf_head, bf_pending;
  256. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  257. u32 ba[WME_BA_BMP_SIZE >> 5];
  258. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  259. bool rc_update = true;
  260. struct ieee80211_tx_rate rates[4];
  261. int nframes;
  262. skb = bf->bf_mpdu;
  263. hdr = (struct ieee80211_hdr *)skb->data;
  264. tx_info = IEEE80211_SKB_CB(skb);
  265. hw = bf->aphy->hw;
  266. memcpy(rates, tx_info->control.rates, sizeof(rates));
  267. nframes = bf->bf_nframes;
  268. rcu_read_lock();
  269. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  270. if (!sta) {
  271. rcu_read_unlock();
  272. INIT_LIST_HEAD(&bf_head);
  273. while (bf) {
  274. bf_next = bf->bf_next;
  275. bf->bf_state.bf_type |= BUF_XRETRY;
  276. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
  277. !bf->bf_stale || bf_next != NULL)
  278. list_move_tail(&bf->list, &bf_head);
  279. ath_tx_rc_status(bf, ts, 1, 0, false);
  280. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  281. 0, 0);
  282. bf = bf_next;
  283. }
  284. return;
  285. }
  286. an = (struct ath_node *)sta->drv_priv;
  287. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  288. /*
  289. * The hardware occasionally sends a tx status for the wrong TID.
  290. * In this case, the BA status cannot be considered valid and all
  291. * subframes need to be retransmitted
  292. */
  293. if (bf->bf_tidno != ts->tid)
  294. txok = false;
  295. isaggr = bf_isaggr(bf);
  296. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  297. if (isaggr && txok) {
  298. if (ts->ts_flags & ATH9K_TX_BA) {
  299. seq_st = ts->ts_seqnum;
  300. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  301. } else {
  302. /*
  303. * AR5416 can become deaf/mute when BA
  304. * issue happens. Chip needs to be reset.
  305. * But AP code may have sychronization issues
  306. * when perform internal reset in this routine.
  307. * Only enable reset in STA mode for now.
  308. */
  309. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  310. needreset = 1;
  311. }
  312. }
  313. INIT_LIST_HEAD(&bf_pending);
  314. INIT_LIST_HEAD(&bf_head);
  315. nbad = ath_tx_num_badfrms(sc, bf, ts, txok);
  316. while (bf) {
  317. txfail = txpending = 0;
  318. bf_next = bf->bf_next;
  319. skb = bf->bf_mpdu;
  320. tx_info = IEEE80211_SKB_CB(skb);
  321. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
  322. /* transmit completion, subframe is
  323. * acked by block ack */
  324. acked_cnt++;
  325. } else if (!isaggr && txok) {
  326. /* transmit completion */
  327. acked_cnt++;
  328. } else {
  329. if (!(tid->state & AGGR_CLEANUP) &&
  330. !bf_last->bf_tx_aborted) {
  331. if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
  332. ath_tx_set_retry(sc, txq, bf);
  333. txpending = 1;
  334. } else {
  335. bf->bf_state.bf_type |= BUF_XRETRY;
  336. txfail = 1;
  337. sendbar = 1;
  338. txfail_cnt++;
  339. }
  340. } else {
  341. /*
  342. * cleanup in progress, just fail
  343. * the un-acked sub-frames
  344. */
  345. txfail = 1;
  346. }
  347. }
  348. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  349. bf_next == NULL) {
  350. /*
  351. * Make sure the last desc is reclaimed if it
  352. * not a holding desc.
  353. */
  354. if (!bf_last->bf_stale)
  355. list_move_tail(&bf->list, &bf_head);
  356. else
  357. INIT_LIST_HEAD(&bf_head);
  358. } else {
  359. BUG_ON(list_empty(bf_q));
  360. list_move_tail(&bf->list, &bf_head);
  361. }
  362. if (!txpending || (tid->state & AGGR_CLEANUP)) {
  363. /*
  364. * complete the acked-ones/xretried ones; update
  365. * block-ack window
  366. */
  367. spin_lock_bh(&txq->axq_lock);
  368. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  369. spin_unlock_bh(&txq->axq_lock);
  370. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  371. memcpy(tx_info->control.rates, rates, sizeof(rates));
  372. bf->bf_nframes = nframes;
  373. ath_tx_rc_status(bf, ts, nbad, txok, true);
  374. rc_update = false;
  375. } else {
  376. ath_tx_rc_status(bf, ts, nbad, txok, false);
  377. }
  378. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  379. !txfail, sendbar);
  380. } else {
  381. /* retry the un-acked ones */
  382. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  383. if (bf->bf_next == NULL && bf_last->bf_stale) {
  384. struct ath_buf *tbf;
  385. tbf = ath_clone_txbuf(sc, bf_last);
  386. /*
  387. * Update tx baw and complete the
  388. * frame with failed status if we
  389. * run out of tx buf.
  390. */
  391. if (!tbf) {
  392. spin_lock_bh(&txq->axq_lock);
  393. ath_tx_update_baw(sc, tid,
  394. bf->bf_seqno);
  395. spin_unlock_bh(&txq->axq_lock);
  396. bf->bf_state.bf_type |=
  397. BUF_XRETRY;
  398. ath_tx_rc_status(bf, ts, nbad,
  399. 0, false);
  400. ath_tx_complete_buf(sc, bf, txq,
  401. &bf_head,
  402. ts, 0, 0);
  403. break;
  404. }
  405. ath9k_hw_cleartxdesc(sc->sc_ah,
  406. tbf->bf_desc);
  407. list_add_tail(&tbf->list, &bf_head);
  408. } else {
  409. /*
  410. * Clear descriptor status words for
  411. * software retry
  412. */
  413. ath9k_hw_cleartxdesc(sc->sc_ah,
  414. bf->bf_desc);
  415. }
  416. }
  417. /*
  418. * Put this buffer to the temporary pending
  419. * queue to retain ordering
  420. */
  421. list_splice_tail_init(&bf_head, &bf_pending);
  422. }
  423. bf = bf_next;
  424. }
  425. /* prepend un-acked frames to the beginning of the pending frame queue */
  426. if (!list_empty(&bf_pending)) {
  427. spin_lock_bh(&txq->axq_lock);
  428. list_splice(&bf_pending, &tid->buf_q);
  429. ath_tx_queue_tid(txq, tid);
  430. spin_unlock_bh(&txq->axq_lock);
  431. }
  432. if (tid->state & AGGR_CLEANUP) {
  433. ath_tx_flush_tid(sc, tid);
  434. if (tid->baw_head == tid->baw_tail) {
  435. tid->state &= ~AGGR_ADDBA_COMPLETE;
  436. tid->state &= ~AGGR_CLEANUP;
  437. }
  438. }
  439. rcu_read_unlock();
  440. if (needreset)
  441. ath_reset(sc, false);
  442. }
  443. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  444. struct ath_atx_tid *tid)
  445. {
  446. struct sk_buff *skb;
  447. struct ieee80211_tx_info *tx_info;
  448. struct ieee80211_tx_rate *rates;
  449. u32 max_4ms_framelen, frmlen;
  450. u16 aggr_limit, legacy = 0;
  451. int i;
  452. skb = bf->bf_mpdu;
  453. tx_info = IEEE80211_SKB_CB(skb);
  454. rates = tx_info->control.rates;
  455. /*
  456. * Find the lowest frame length among the rate series that will have a
  457. * 4ms transmit duration.
  458. * TODO - TXOP limit needs to be considered.
  459. */
  460. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  461. for (i = 0; i < 4; i++) {
  462. if (rates[i].count) {
  463. int modeidx;
  464. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  465. legacy = 1;
  466. break;
  467. }
  468. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  469. modeidx = MCS_HT40;
  470. else
  471. modeidx = MCS_HT20;
  472. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  473. modeidx++;
  474. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  475. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  476. }
  477. }
  478. /*
  479. * limit aggregate size by the minimum rate if rate selected is
  480. * not a probe rate, if rate selected is a probe rate then
  481. * avoid aggregation of this packet.
  482. */
  483. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  484. return 0;
  485. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  486. aggr_limit = min((max_4ms_framelen * 3) / 8,
  487. (u32)ATH_AMPDU_LIMIT_MAX);
  488. else
  489. aggr_limit = min(max_4ms_framelen,
  490. (u32)ATH_AMPDU_LIMIT_MAX);
  491. /*
  492. * h/w can accept aggregates upto 16 bit lengths (65535).
  493. * The IE, however can hold upto 65536, which shows up here
  494. * as zero. Ignore 65536 since we are constrained by hw.
  495. */
  496. if (tid->an->maxampdu)
  497. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  498. return aggr_limit;
  499. }
  500. /*
  501. * Returns the number of delimiters to be added to
  502. * meet the minimum required mpdudensity.
  503. */
  504. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  505. struct ath_buf *bf, u16 frmlen)
  506. {
  507. struct sk_buff *skb = bf->bf_mpdu;
  508. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  509. u32 nsymbits, nsymbols;
  510. u16 minlen;
  511. u8 flags, rix;
  512. int width, streams, half_gi, ndelim, mindelim;
  513. /* Select standard number of delimiters based on frame length alone */
  514. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  515. /*
  516. * If encryption enabled, hardware requires some more padding between
  517. * subframes.
  518. * TODO - this could be improved to be dependent on the rate.
  519. * The hardware can keep up at lower rates, but not higher rates
  520. */
  521. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
  522. ndelim += ATH_AGGR_ENCRYPTDELIM;
  523. /*
  524. * Convert desired mpdu density from microeconds to bytes based
  525. * on highest rate in rate series (i.e. first rate) to determine
  526. * required minimum length for subframe. Take into account
  527. * whether high rate is 20 or 40Mhz and half or full GI.
  528. *
  529. * If there is no mpdu density restriction, no further calculation
  530. * is needed.
  531. */
  532. if (tid->an->mpdudensity == 0)
  533. return ndelim;
  534. rix = tx_info->control.rates[0].idx;
  535. flags = tx_info->control.rates[0].flags;
  536. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  537. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  538. if (half_gi)
  539. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  540. else
  541. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  542. if (nsymbols == 0)
  543. nsymbols = 1;
  544. streams = HT_RC_2_STREAMS(rix);
  545. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  546. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  547. if (frmlen < minlen) {
  548. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  549. ndelim = max(mindelim, ndelim);
  550. }
  551. return ndelim;
  552. }
  553. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  554. struct ath_txq *txq,
  555. struct ath_atx_tid *tid,
  556. struct list_head *bf_q)
  557. {
  558. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  559. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  560. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  561. u16 aggr_limit = 0, al = 0, bpad = 0,
  562. al_delta, h_baw = tid->baw_size / 2;
  563. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  564. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  565. do {
  566. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  567. /* do not step over block-ack window */
  568. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
  569. status = ATH_AGGR_BAW_CLOSED;
  570. break;
  571. }
  572. if (!rl) {
  573. aggr_limit = ath_lookup_rate(sc, bf, tid);
  574. rl = 1;
  575. }
  576. /* do not exceed aggregation limit */
  577. al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
  578. if (nframes &&
  579. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  580. status = ATH_AGGR_LIMITED;
  581. break;
  582. }
  583. /* do not exceed subframe limit */
  584. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  585. status = ATH_AGGR_LIMITED;
  586. break;
  587. }
  588. nframes++;
  589. /* add padding for previous frame to aggregation length */
  590. al += bpad + al_delta;
  591. /*
  592. * Get the delimiters needed to meet the MPDU
  593. * density for this node.
  594. */
  595. ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
  596. bpad = PADBYTES(al_delta) + (ndelim << 2);
  597. bf->bf_next = NULL;
  598. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  599. /* link buffers of this frame to the aggregate */
  600. ath_tx_addto_baw(sc, tid, bf);
  601. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  602. list_move_tail(&bf->list, bf_q);
  603. if (bf_prev) {
  604. bf_prev->bf_next = bf;
  605. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  606. bf->bf_daddr);
  607. }
  608. bf_prev = bf;
  609. } while (!list_empty(&tid->buf_q));
  610. bf_first->bf_al = al;
  611. bf_first->bf_nframes = nframes;
  612. return status;
  613. #undef PADBYTES
  614. }
  615. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  616. struct ath_atx_tid *tid)
  617. {
  618. struct ath_buf *bf;
  619. enum ATH_AGGR_STATUS status;
  620. struct list_head bf_q;
  621. do {
  622. if (list_empty(&tid->buf_q))
  623. return;
  624. INIT_LIST_HEAD(&bf_q);
  625. status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
  626. /*
  627. * no frames picked up to be aggregated;
  628. * block-ack window is not open.
  629. */
  630. if (list_empty(&bf_q))
  631. break;
  632. bf = list_first_entry(&bf_q, struct ath_buf, list);
  633. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  634. /* if only one frame, send as non-aggregate */
  635. if (bf->bf_nframes == 1) {
  636. bf->bf_state.bf_type &= ~BUF_AGGR;
  637. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  638. ath_buf_set_rate(sc, bf);
  639. ath_tx_txqaddbuf(sc, txq, &bf_q);
  640. continue;
  641. }
  642. /* setup first desc of aggregate */
  643. bf->bf_state.bf_type |= BUF_AGGR;
  644. ath_buf_set_rate(sc, bf);
  645. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
  646. /* anchor last desc of aggregate */
  647. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  648. ath_tx_txqaddbuf(sc, txq, &bf_q);
  649. TX_STAT_INC(txq->axq_qnum, a_aggr);
  650. } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
  651. status != ATH_AGGR_BAW_CLOSED);
  652. }
  653. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  654. u16 tid, u16 *ssn)
  655. {
  656. struct ath_atx_tid *txtid;
  657. struct ath_node *an;
  658. an = (struct ath_node *)sta->drv_priv;
  659. txtid = ATH_AN_2_TID(an, tid);
  660. if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
  661. return -EAGAIN;
  662. txtid->state |= AGGR_ADDBA_PROGRESS;
  663. txtid->paused = true;
  664. *ssn = txtid->seq_start;
  665. return 0;
  666. }
  667. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  668. {
  669. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  670. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  671. struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
  672. if (txtid->state & AGGR_CLEANUP)
  673. return;
  674. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  675. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  676. return;
  677. }
  678. spin_lock_bh(&txq->axq_lock);
  679. txtid->paused = true;
  680. /*
  681. * If frames are still being transmitted for this TID, they will be
  682. * cleaned up during tx completion. To prevent race conditions, this
  683. * TID can only be reused after all in-progress subframes have been
  684. * completed.
  685. */
  686. if (txtid->baw_head != txtid->baw_tail)
  687. txtid->state |= AGGR_CLEANUP;
  688. else
  689. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  690. spin_unlock_bh(&txq->axq_lock);
  691. ath_tx_flush_tid(sc, txtid);
  692. }
  693. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  694. {
  695. struct ath_atx_tid *txtid;
  696. struct ath_node *an;
  697. an = (struct ath_node *)sta->drv_priv;
  698. if (sc->sc_flags & SC_OP_TXAGGR) {
  699. txtid = ATH_AN_2_TID(an, tid);
  700. txtid->baw_size =
  701. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  702. txtid->state |= AGGR_ADDBA_COMPLETE;
  703. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  704. ath_tx_resume_tid(sc, txtid);
  705. }
  706. }
  707. /********************/
  708. /* Queue Management */
  709. /********************/
  710. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  711. struct ath_txq *txq)
  712. {
  713. struct ath_atx_ac *ac, *ac_tmp;
  714. struct ath_atx_tid *tid, *tid_tmp;
  715. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  716. list_del(&ac->list);
  717. ac->sched = false;
  718. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  719. list_del(&tid->list);
  720. tid->sched = false;
  721. ath_tid_drain(sc, txq, tid);
  722. }
  723. }
  724. }
  725. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  726. {
  727. struct ath_hw *ah = sc->sc_ah;
  728. struct ath_common *common = ath9k_hw_common(ah);
  729. struct ath9k_tx_queue_info qi;
  730. int qnum, i;
  731. memset(&qi, 0, sizeof(qi));
  732. qi.tqi_subtype = subtype;
  733. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  734. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  735. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  736. qi.tqi_physCompBuf = 0;
  737. /*
  738. * Enable interrupts only for EOL and DESC conditions.
  739. * We mark tx descriptors to receive a DESC interrupt
  740. * when a tx queue gets deep; otherwise waiting for the
  741. * EOL to reap descriptors. Note that this is done to
  742. * reduce interrupt load and this only defers reaping
  743. * descriptors, never transmitting frames. Aside from
  744. * reducing interrupts this also permits more concurrency.
  745. * The only potential downside is if the tx queue backs
  746. * up in which case the top half of the kernel may backup
  747. * due to a lack of tx descriptors.
  748. *
  749. * The UAPSD queue is an exception, since we take a desc-
  750. * based intr on the EOSP frames.
  751. */
  752. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  753. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  754. TXQ_FLAG_TXERRINT_ENABLE;
  755. } else {
  756. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  757. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  758. else
  759. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  760. TXQ_FLAG_TXDESCINT_ENABLE;
  761. }
  762. qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  763. if (qnum == -1) {
  764. /*
  765. * NB: don't print a message, this happens
  766. * normally on parts with too few tx queues
  767. */
  768. return NULL;
  769. }
  770. if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
  771. ath_print(common, ATH_DBG_FATAL,
  772. "qnum %u out of range, max %u!\n",
  773. qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
  774. ath9k_hw_releasetxqueue(ah, qnum);
  775. return NULL;
  776. }
  777. if (!ATH_TXQ_SETUP(sc, qnum)) {
  778. struct ath_txq *txq = &sc->tx.txq[qnum];
  779. txq->axq_class = subtype;
  780. txq->axq_qnum = qnum;
  781. txq->axq_link = NULL;
  782. INIT_LIST_HEAD(&txq->axq_q);
  783. INIT_LIST_HEAD(&txq->axq_acq);
  784. spin_lock_init(&txq->axq_lock);
  785. txq->axq_depth = 0;
  786. txq->axq_tx_inprogress = false;
  787. sc->tx.txqsetup |= 1<<qnum;
  788. txq->txq_headidx = txq->txq_tailidx = 0;
  789. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  790. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  791. INIT_LIST_HEAD(&txq->txq_fifo_pending);
  792. }
  793. return &sc->tx.txq[qnum];
  794. }
  795. int ath_txq_update(struct ath_softc *sc, int qnum,
  796. struct ath9k_tx_queue_info *qinfo)
  797. {
  798. struct ath_hw *ah = sc->sc_ah;
  799. int error = 0;
  800. struct ath9k_tx_queue_info qi;
  801. if (qnum == sc->beacon.beaconq) {
  802. /*
  803. * XXX: for beacon queue, we just save the parameter.
  804. * It will be picked up by ath_beaconq_config when
  805. * it's necessary.
  806. */
  807. sc->beacon.beacon_qi = *qinfo;
  808. return 0;
  809. }
  810. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  811. ath9k_hw_get_txq_props(ah, qnum, &qi);
  812. qi.tqi_aifs = qinfo->tqi_aifs;
  813. qi.tqi_cwmin = qinfo->tqi_cwmin;
  814. qi.tqi_cwmax = qinfo->tqi_cwmax;
  815. qi.tqi_burstTime = qinfo->tqi_burstTime;
  816. qi.tqi_readyTime = qinfo->tqi_readyTime;
  817. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  818. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  819. "Unable to update hardware queue %u!\n", qnum);
  820. error = -EIO;
  821. } else {
  822. ath9k_hw_resettxqueue(ah, qnum);
  823. }
  824. return error;
  825. }
  826. int ath_cabq_update(struct ath_softc *sc)
  827. {
  828. struct ath9k_tx_queue_info qi;
  829. int qnum = sc->beacon.cabq->axq_qnum;
  830. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  831. /*
  832. * Ensure the readytime % is within the bounds.
  833. */
  834. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  835. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  836. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  837. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  838. qi.tqi_readyTime = (sc->beacon_interval *
  839. sc->config.cabqReadytime) / 100;
  840. ath_txq_update(sc, qnum, &qi);
  841. return 0;
  842. }
  843. /*
  844. * Drain a given TX queue (could be Beacon or Data)
  845. *
  846. * This assumes output has been stopped and
  847. * we do not need to block ath_tx_tasklet.
  848. */
  849. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  850. {
  851. struct ath_buf *bf, *lastbf;
  852. struct list_head bf_head;
  853. struct ath_tx_status ts;
  854. memset(&ts, 0, sizeof(ts));
  855. INIT_LIST_HEAD(&bf_head);
  856. for (;;) {
  857. spin_lock_bh(&txq->axq_lock);
  858. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  859. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  860. txq->txq_headidx = txq->txq_tailidx = 0;
  861. spin_unlock_bh(&txq->axq_lock);
  862. break;
  863. } else {
  864. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  865. struct ath_buf, list);
  866. }
  867. } else {
  868. if (list_empty(&txq->axq_q)) {
  869. txq->axq_link = NULL;
  870. spin_unlock_bh(&txq->axq_lock);
  871. break;
  872. }
  873. bf = list_first_entry(&txq->axq_q, struct ath_buf,
  874. list);
  875. if (bf->bf_stale) {
  876. list_del(&bf->list);
  877. spin_unlock_bh(&txq->axq_lock);
  878. ath_tx_return_buffer(sc, bf);
  879. continue;
  880. }
  881. }
  882. lastbf = bf->bf_lastbf;
  883. if (!retry_tx)
  884. lastbf->bf_tx_aborted = true;
  885. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  886. list_cut_position(&bf_head,
  887. &txq->txq_fifo[txq->txq_tailidx],
  888. &lastbf->list);
  889. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  890. } else {
  891. /* remove ath_buf's of the same mpdu from txq */
  892. list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
  893. }
  894. txq->axq_depth--;
  895. spin_unlock_bh(&txq->axq_lock);
  896. if (bf_isampdu(bf))
  897. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0);
  898. else
  899. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  900. }
  901. spin_lock_bh(&txq->axq_lock);
  902. txq->axq_tx_inprogress = false;
  903. spin_unlock_bh(&txq->axq_lock);
  904. /* flush any pending frames if aggregation is enabled */
  905. if (sc->sc_flags & SC_OP_TXAGGR) {
  906. if (!retry_tx) {
  907. spin_lock_bh(&txq->axq_lock);
  908. ath_txq_drain_pending_buffers(sc, txq);
  909. spin_unlock_bh(&txq->axq_lock);
  910. }
  911. }
  912. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  913. spin_lock_bh(&txq->axq_lock);
  914. while (!list_empty(&txq->txq_fifo_pending)) {
  915. bf = list_first_entry(&txq->txq_fifo_pending,
  916. struct ath_buf, list);
  917. list_cut_position(&bf_head,
  918. &txq->txq_fifo_pending,
  919. &bf->bf_lastbf->list);
  920. spin_unlock_bh(&txq->axq_lock);
  921. if (bf_isampdu(bf))
  922. ath_tx_complete_aggr(sc, txq, bf, &bf_head,
  923. &ts, 0);
  924. else
  925. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  926. &ts, 0, 0);
  927. spin_lock_bh(&txq->axq_lock);
  928. }
  929. spin_unlock_bh(&txq->axq_lock);
  930. }
  931. }
  932. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  933. {
  934. struct ath_hw *ah = sc->sc_ah;
  935. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  936. struct ath_txq *txq;
  937. int i, npend = 0;
  938. if (sc->sc_flags & SC_OP_INVALID)
  939. return;
  940. /* Stop beacon queue */
  941. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  942. /* Stop data queues */
  943. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  944. if (ATH_TXQ_SETUP(sc, i)) {
  945. txq = &sc->tx.txq[i];
  946. ath9k_hw_stoptxdma(ah, txq->axq_qnum);
  947. npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
  948. }
  949. }
  950. if (npend) {
  951. int r;
  952. ath_print(common, ATH_DBG_FATAL,
  953. "Failed to stop TX DMA. Resetting hardware!\n");
  954. spin_lock_bh(&sc->sc_resetlock);
  955. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
  956. if (r)
  957. ath_print(common, ATH_DBG_FATAL,
  958. "Unable to reset hardware; reset status %d\n",
  959. r);
  960. spin_unlock_bh(&sc->sc_resetlock);
  961. }
  962. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  963. if (ATH_TXQ_SETUP(sc, i))
  964. ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
  965. }
  966. }
  967. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  968. {
  969. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  970. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  971. }
  972. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  973. {
  974. struct ath_atx_ac *ac;
  975. struct ath_atx_tid *tid;
  976. if (list_empty(&txq->axq_acq))
  977. return;
  978. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  979. list_del(&ac->list);
  980. ac->sched = false;
  981. do {
  982. if (list_empty(&ac->tid_q))
  983. return;
  984. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
  985. list_del(&tid->list);
  986. tid->sched = false;
  987. if (tid->paused)
  988. continue;
  989. ath_tx_sched_aggr(sc, txq, tid);
  990. /*
  991. * add tid to round-robin queue if more frames
  992. * are pending for the tid
  993. */
  994. if (!list_empty(&tid->buf_q))
  995. ath_tx_queue_tid(txq, tid);
  996. break;
  997. } while (!list_empty(&ac->tid_q));
  998. if (!list_empty(&ac->tid_q)) {
  999. if (!ac->sched) {
  1000. ac->sched = true;
  1001. list_add_tail(&ac->list, &txq->axq_acq);
  1002. }
  1003. }
  1004. }
  1005. int ath_tx_setup(struct ath_softc *sc, int haltype)
  1006. {
  1007. struct ath_txq *txq;
  1008. if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
  1009. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  1010. "HAL AC %u out of range, max %zu!\n",
  1011. haltype, ARRAY_SIZE(sc->tx.hwq_map));
  1012. return 0;
  1013. }
  1014. txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
  1015. if (txq != NULL) {
  1016. sc->tx.hwq_map[haltype] = txq->axq_qnum;
  1017. return 1;
  1018. } else
  1019. return 0;
  1020. }
  1021. /***********/
  1022. /* TX, DMA */
  1023. /***********/
  1024. /*
  1025. * Insert a chain of ath_buf (descriptors) on a txq and
  1026. * assume the descriptors are already chained together by caller.
  1027. */
  1028. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1029. struct list_head *head)
  1030. {
  1031. struct ath_hw *ah = sc->sc_ah;
  1032. struct ath_common *common = ath9k_hw_common(ah);
  1033. struct ath_buf *bf;
  1034. /*
  1035. * Insert the frame on the outbound list and
  1036. * pass it on to the hardware.
  1037. */
  1038. if (list_empty(head))
  1039. return;
  1040. bf = list_first_entry(head, struct ath_buf, list);
  1041. ath_print(common, ATH_DBG_QUEUE,
  1042. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1043. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1044. if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
  1045. list_splice_tail_init(head, &txq->txq_fifo_pending);
  1046. return;
  1047. }
  1048. if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
  1049. ath_print(common, ATH_DBG_XMIT,
  1050. "Initializing tx fifo %d which "
  1051. "is non-empty\n",
  1052. txq->txq_headidx);
  1053. INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
  1054. list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1055. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1056. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1057. ath_print(common, ATH_DBG_XMIT,
  1058. "TXDP[%u] = %llx (%p)\n",
  1059. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1060. } else {
  1061. list_splice_tail_init(head, &txq->axq_q);
  1062. if (txq->axq_link == NULL) {
  1063. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1064. ath_print(common, ATH_DBG_XMIT,
  1065. "TXDP[%u] = %llx (%p)\n",
  1066. txq->axq_qnum, ito64(bf->bf_daddr),
  1067. bf->bf_desc);
  1068. } else {
  1069. *txq->axq_link = bf->bf_daddr;
  1070. ath_print(common, ATH_DBG_XMIT,
  1071. "link[%u] (%p)=%llx (%p)\n",
  1072. txq->axq_qnum, txq->axq_link,
  1073. ito64(bf->bf_daddr), bf->bf_desc);
  1074. }
  1075. ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
  1076. &txq->axq_link);
  1077. ath9k_hw_txstart(ah, txq->axq_qnum);
  1078. }
  1079. txq->axq_depth++;
  1080. }
  1081. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1082. struct list_head *bf_head,
  1083. struct ath_tx_control *txctl)
  1084. {
  1085. struct ath_buf *bf;
  1086. bf = list_first_entry(bf_head, struct ath_buf, list);
  1087. bf->bf_state.bf_type |= BUF_AMPDU;
  1088. TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
  1089. /*
  1090. * Do not queue to h/w when any of the following conditions is true:
  1091. * - there are pending frames in software queue
  1092. * - the TID is currently paused for ADDBA/BAR request
  1093. * - seqno is not within block-ack window
  1094. * - h/w queue depth exceeds low water mark
  1095. */
  1096. if (!list_empty(&tid->buf_q) || tid->paused ||
  1097. !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
  1098. txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
  1099. /*
  1100. * Add this frame to software queue for scheduling later
  1101. * for aggregation.
  1102. */
  1103. list_move_tail(&bf->list, &tid->buf_q);
  1104. ath_tx_queue_tid(txctl->txq, tid);
  1105. return;
  1106. }
  1107. /* Add sub-frame to BAW */
  1108. ath_tx_addto_baw(sc, tid, bf);
  1109. /* Queue to h/w without aggregation */
  1110. bf->bf_nframes = 1;
  1111. bf->bf_lastbf = bf;
  1112. ath_buf_set_rate(sc, bf);
  1113. ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
  1114. }
  1115. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  1116. struct ath_atx_tid *tid,
  1117. struct list_head *bf_head)
  1118. {
  1119. struct ath_buf *bf;
  1120. bf = list_first_entry(bf_head, struct ath_buf, list);
  1121. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1122. /* update starting sequence number for subsequent ADDBA request */
  1123. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1124. bf->bf_nframes = 1;
  1125. bf->bf_lastbf = bf;
  1126. ath_buf_set_rate(sc, bf);
  1127. ath_tx_txqaddbuf(sc, txq, bf_head);
  1128. TX_STAT_INC(txq->axq_qnum, queued);
  1129. }
  1130. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1131. struct list_head *bf_head)
  1132. {
  1133. struct ath_buf *bf;
  1134. bf = list_first_entry(bf_head, struct ath_buf, list);
  1135. bf->bf_lastbf = bf;
  1136. bf->bf_nframes = 1;
  1137. ath_buf_set_rate(sc, bf);
  1138. ath_tx_txqaddbuf(sc, txq, bf_head);
  1139. TX_STAT_INC(txq->axq_qnum, queued);
  1140. }
  1141. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1142. {
  1143. struct ieee80211_hdr *hdr;
  1144. enum ath9k_pkt_type htype;
  1145. __le16 fc;
  1146. hdr = (struct ieee80211_hdr *)skb->data;
  1147. fc = hdr->frame_control;
  1148. if (ieee80211_is_beacon(fc))
  1149. htype = ATH9K_PKT_TYPE_BEACON;
  1150. else if (ieee80211_is_probe_resp(fc))
  1151. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1152. else if (ieee80211_is_atim(fc))
  1153. htype = ATH9K_PKT_TYPE_ATIM;
  1154. else if (ieee80211_is_pspoll(fc))
  1155. htype = ATH9K_PKT_TYPE_PSPOLL;
  1156. else
  1157. htype = ATH9K_PKT_TYPE_NORMAL;
  1158. return htype;
  1159. }
  1160. static void assign_aggr_tid_seqno(struct sk_buff *skb,
  1161. struct ath_buf *bf)
  1162. {
  1163. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1164. struct ieee80211_hdr *hdr;
  1165. struct ath_node *an;
  1166. struct ath_atx_tid *tid;
  1167. __le16 fc;
  1168. u8 *qc;
  1169. if (!tx_info->control.sta)
  1170. return;
  1171. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1172. hdr = (struct ieee80211_hdr *)skb->data;
  1173. fc = hdr->frame_control;
  1174. if (ieee80211_is_data_qos(fc)) {
  1175. qc = ieee80211_get_qos_ctl(hdr);
  1176. bf->bf_tidno = qc[0] & 0xf;
  1177. }
  1178. /*
  1179. * For HT capable stations, we save tidno for later use.
  1180. * We also override seqno set by upper layer with the one
  1181. * in tx aggregation state.
  1182. */
  1183. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1184. hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
  1185. bf->bf_seqno = tid->seq_next;
  1186. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1187. }
  1188. static int setup_tx_flags(struct sk_buff *skb, bool use_ldpc)
  1189. {
  1190. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1191. int flags = 0;
  1192. flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
  1193. flags |= ATH9K_TXDESC_INTREQ;
  1194. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1195. flags |= ATH9K_TXDESC_NOACK;
  1196. if (use_ldpc)
  1197. flags |= ATH9K_TXDESC_LDPC;
  1198. return flags;
  1199. }
  1200. /*
  1201. * rix - rate index
  1202. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1203. * width - 0 for 20 MHz, 1 for 40 MHz
  1204. * half_gi - to use 4us v/s 3.6 us for symbol time
  1205. */
  1206. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
  1207. int width, int half_gi, bool shortPreamble)
  1208. {
  1209. u32 nbits, nsymbits, duration, nsymbols;
  1210. int streams, pktlen;
  1211. pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
  1212. /* find number of symbols: PLCP + data */
  1213. streams = HT_RC_2_STREAMS(rix);
  1214. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1215. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1216. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1217. if (!half_gi)
  1218. duration = SYMBOL_TIME(nsymbols);
  1219. else
  1220. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1221. /* addup duration for legacy/ht training and signal fields */
  1222. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1223. return duration;
  1224. }
  1225. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
  1226. {
  1227. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1228. struct ath9k_11n_rate_series series[4];
  1229. struct sk_buff *skb;
  1230. struct ieee80211_tx_info *tx_info;
  1231. struct ieee80211_tx_rate *rates;
  1232. const struct ieee80211_rate *rate;
  1233. struct ieee80211_hdr *hdr;
  1234. int i, flags = 0;
  1235. u8 rix = 0, ctsrate = 0;
  1236. bool is_pspoll;
  1237. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1238. skb = bf->bf_mpdu;
  1239. tx_info = IEEE80211_SKB_CB(skb);
  1240. rates = tx_info->control.rates;
  1241. hdr = (struct ieee80211_hdr *)skb->data;
  1242. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1243. /*
  1244. * We check if Short Preamble is needed for the CTS rate by
  1245. * checking the BSS's global flag.
  1246. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1247. */
  1248. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1249. ctsrate = rate->hw_value;
  1250. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1251. ctsrate |= rate->hw_value_short;
  1252. for (i = 0; i < 4; i++) {
  1253. bool is_40, is_sgi, is_sp;
  1254. int phy;
  1255. if (!rates[i].count || (rates[i].idx < 0))
  1256. continue;
  1257. rix = rates[i].idx;
  1258. series[i].Tries = rates[i].count;
  1259. series[i].ChSel = common->tx_chainmask;
  1260. if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
  1261. (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
  1262. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1263. flags |= ATH9K_TXDESC_RTSENA;
  1264. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1265. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1266. flags |= ATH9K_TXDESC_CTSENA;
  1267. }
  1268. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1269. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1270. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1271. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1272. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1273. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1274. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1275. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1276. /* MCS rates */
  1277. series[i].Rate = rix | 0x80;
  1278. series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
  1279. is_40, is_sgi, is_sp);
  1280. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1281. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1282. continue;
  1283. }
  1284. /* legcay rates */
  1285. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1286. !(rate->flags & IEEE80211_RATE_ERP_G))
  1287. phy = WLAN_RC_PHY_CCK;
  1288. else
  1289. phy = WLAN_RC_PHY_OFDM;
  1290. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1291. series[i].Rate = rate->hw_value;
  1292. if (rate->hw_value_short) {
  1293. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1294. series[i].Rate |= rate->hw_value_short;
  1295. } else {
  1296. is_sp = false;
  1297. }
  1298. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1299. phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
  1300. }
  1301. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1302. if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
  1303. flags &= ~ATH9K_TXDESC_RTSENA;
  1304. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1305. if (flags & ATH9K_TXDESC_RTSENA)
  1306. flags &= ~ATH9K_TXDESC_CTSENA;
  1307. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1308. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1309. bf->bf_lastbf->bf_desc,
  1310. !is_pspoll, ctsrate,
  1311. 0, series, 4, flags);
  1312. if (sc->config.ath_aggr_prot && flags)
  1313. ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
  1314. }
  1315. static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
  1316. struct sk_buff *skb,
  1317. struct ath_tx_control *txctl)
  1318. {
  1319. struct ath_wiphy *aphy = hw->priv;
  1320. struct ath_softc *sc = aphy->sc;
  1321. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1322. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1323. int hdrlen;
  1324. __le16 fc;
  1325. int padpos, padsize;
  1326. bool use_ldpc = false;
  1327. tx_info->pad[0] = 0;
  1328. switch (txctl->frame_type) {
  1329. case ATH9K_IFT_NOT_INTERNAL:
  1330. break;
  1331. case ATH9K_IFT_PAUSE:
  1332. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
  1333. /* fall through */
  1334. case ATH9K_IFT_UNPAUSE:
  1335. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
  1336. break;
  1337. }
  1338. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1339. fc = hdr->frame_control;
  1340. ATH_TXBUF_RESET(bf);
  1341. bf->aphy = aphy;
  1342. bf->bf_frmlen = skb->len + FCS_LEN;
  1343. /* Remove the padding size from bf_frmlen, if any */
  1344. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1345. padsize = padpos & 3;
  1346. if (padsize && skb->len>padpos+padsize) {
  1347. bf->bf_frmlen -= padsize;
  1348. }
  1349. if (!txctl->paprd && conf_is_ht(&hw->conf)) {
  1350. bf->bf_state.bf_type |= BUF_HT;
  1351. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1352. use_ldpc = true;
  1353. }
  1354. bf->bf_state.bfs_paprd = txctl->paprd;
  1355. if (txctl->paprd)
  1356. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1357. bf->bf_flags = setup_tx_flags(skb, use_ldpc);
  1358. bf->bf_keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1359. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
  1360. bf->bf_frmlen += tx_info->control.hw_key->icv_len;
  1361. bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
  1362. } else {
  1363. bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
  1364. }
  1365. if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
  1366. (sc->sc_flags & SC_OP_TXAGGR))
  1367. assign_aggr_tid_seqno(skb, bf);
  1368. bf->bf_mpdu = skb;
  1369. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1370. skb->len, DMA_TO_DEVICE);
  1371. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1372. bf->bf_mpdu = NULL;
  1373. bf->bf_buf_addr = 0;
  1374. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  1375. "dma_mapping_error() on TX\n");
  1376. return -ENOMEM;
  1377. }
  1378. bf->bf_tx_aborted = false;
  1379. return 0;
  1380. }
  1381. /* FIXME: tx power */
  1382. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1383. struct ath_tx_control *txctl)
  1384. {
  1385. struct sk_buff *skb = bf->bf_mpdu;
  1386. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1387. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1388. struct ath_node *an = NULL;
  1389. struct list_head bf_head;
  1390. struct ath_desc *ds;
  1391. struct ath_atx_tid *tid;
  1392. struct ath_hw *ah = sc->sc_ah;
  1393. int frm_type;
  1394. __le16 fc;
  1395. frm_type = get_hw_packet_type(skb);
  1396. fc = hdr->frame_control;
  1397. INIT_LIST_HEAD(&bf_head);
  1398. list_add_tail(&bf->list, &bf_head);
  1399. ds = bf->bf_desc;
  1400. ath9k_hw_set_desc_link(ah, ds, 0);
  1401. ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
  1402. bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
  1403. ath9k_hw_filltxdesc(ah, ds,
  1404. skb->len, /* segment length */
  1405. true, /* first segment */
  1406. true, /* last segment */
  1407. ds, /* first descriptor */
  1408. bf->bf_buf_addr,
  1409. txctl->txq->axq_qnum);
  1410. if (bf->bf_state.bfs_paprd)
  1411. ar9003_hw_set_paprd_txdesc(ah, ds, bf->bf_state.bfs_paprd);
  1412. spin_lock_bh(&txctl->txq->axq_lock);
  1413. if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
  1414. tx_info->control.sta) {
  1415. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1416. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1417. if (!ieee80211_is_data_qos(fc)) {
  1418. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1419. goto tx_done;
  1420. }
  1421. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  1422. /*
  1423. * Try aggregation if it's a unicast data frame
  1424. * and the destination is HT capable.
  1425. */
  1426. ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
  1427. } else {
  1428. /*
  1429. * Send this frame as regular when ADDBA
  1430. * exchange is neither complete nor pending.
  1431. */
  1432. ath_tx_send_ht_normal(sc, txctl->txq,
  1433. tid, &bf_head);
  1434. }
  1435. } else {
  1436. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1437. }
  1438. tx_done:
  1439. spin_unlock_bh(&txctl->txq->axq_lock);
  1440. }
  1441. /* Upon failure caller should free skb */
  1442. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1443. struct ath_tx_control *txctl)
  1444. {
  1445. struct ath_wiphy *aphy = hw->priv;
  1446. struct ath_softc *sc = aphy->sc;
  1447. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1448. struct ath_txq *txq = txctl->txq;
  1449. struct ath_buf *bf;
  1450. int q, r;
  1451. bf = ath_tx_get_buffer(sc);
  1452. if (!bf) {
  1453. ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1454. return -1;
  1455. }
  1456. r = ath_tx_setup_buffer(hw, bf, skb, txctl);
  1457. if (unlikely(r)) {
  1458. ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
  1459. /* upon ath_tx_processq() this TX queue will be resumed, we
  1460. * guarantee this will happen by knowing beforehand that
  1461. * we will at least have to run TX completionon one buffer
  1462. * on the queue */
  1463. spin_lock_bh(&txq->axq_lock);
  1464. if (!txq->stopped && txq->axq_depth > 1) {
  1465. ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
  1466. txq->stopped = 1;
  1467. }
  1468. spin_unlock_bh(&txq->axq_lock);
  1469. ath_tx_return_buffer(sc, bf);
  1470. return r;
  1471. }
  1472. q = skb_get_queue_mapping(skb);
  1473. if (q >= 4)
  1474. q = 0;
  1475. spin_lock_bh(&txq->axq_lock);
  1476. if (++sc->tx.pending_frames[q] > ATH_MAX_QDEPTH && !txq->stopped) {
  1477. ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
  1478. txq->stopped = 1;
  1479. }
  1480. spin_unlock_bh(&txq->axq_lock);
  1481. ath_tx_start_dma(sc, bf, txctl);
  1482. return 0;
  1483. }
  1484. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
  1485. {
  1486. struct ath_wiphy *aphy = hw->priv;
  1487. struct ath_softc *sc = aphy->sc;
  1488. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1489. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1490. int padpos, padsize;
  1491. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1492. struct ath_tx_control txctl;
  1493. memset(&txctl, 0, sizeof(struct ath_tx_control));
  1494. /*
  1495. * As a temporary workaround, assign seq# here; this will likely need
  1496. * to be cleaned up to work better with Beacon transmission and virtual
  1497. * BSSes.
  1498. */
  1499. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1500. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1501. sc->tx.seq_no += 0x10;
  1502. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1503. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1504. }
  1505. /* Add the padding after the header if this is not already done */
  1506. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1507. padsize = padpos & 3;
  1508. if (padsize && skb->len>padpos) {
  1509. if (skb_headroom(skb) < padsize) {
  1510. ath_print(common, ATH_DBG_XMIT,
  1511. "TX CABQ padding failed\n");
  1512. dev_kfree_skb_any(skb);
  1513. return;
  1514. }
  1515. skb_push(skb, padsize);
  1516. memmove(skb->data, skb->data + padsize, padpos);
  1517. }
  1518. txctl.txq = sc->beacon.cabq;
  1519. ath_print(common, ATH_DBG_XMIT,
  1520. "transmitting CABQ packet, skb: %p\n", skb);
  1521. if (ath_tx_start(hw, skb, &txctl) != 0) {
  1522. ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
  1523. goto exit;
  1524. }
  1525. return;
  1526. exit:
  1527. dev_kfree_skb_any(skb);
  1528. }
  1529. /*****************/
  1530. /* TX Completion */
  1531. /*****************/
  1532. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1533. struct ath_wiphy *aphy, int tx_flags)
  1534. {
  1535. struct ieee80211_hw *hw = sc->hw;
  1536. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1537. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1538. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1539. int q, padpos, padsize;
  1540. ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1541. if (aphy)
  1542. hw = aphy->hw;
  1543. if (tx_flags & ATH_TX_BAR)
  1544. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1545. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1546. /* Frame was ACKed */
  1547. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1548. }
  1549. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1550. padsize = padpos & 3;
  1551. if (padsize && skb->len>padpos+padsize) {
  1552. /*
  1553. * Remove MAC header padding before giving the frame back to
  1554. * mac80211.
  1555. */
  1556. memmove(skb->data + padsize, skb->data, padpos);
  1557. skb_pull(skb, padsize);
  1558. }
  1559. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1560. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1561. ath_print(common, ATH_DBG_PS,
  1562. "Going back to sleep after having "
  1563. "received TX status (0x%lx)\n",
  1564. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1565. PS_WAIT_FOR_CAB |
  1566. PS_WAIT_FOR_PSPOLL_DATA |
  1567. PS_WAIT_FOR_TX_ACK));
  1568. }
  1569. if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
  1570. ath9k_tx_status(hw, skb);
  1571. else {
  1572. q = skb_get_queue_mapping(skb);
  1573. if (q >= 4)
  1574. q = 0;
  1575. if (--sc->tx.pending_frames[q] < 0)
  1576. sc->tx.pending_frames[q] = 0;
  1577. ieee80211_tx_status(hw, skb);
  1578. }
  1579. }
  1580. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1581. struct ath_txq *txq, struct list_head *bf_q,
  1582. struct ath_tx_status *ts, int txok, int sendbar)
  1583. {
  1584. struct sk_buff *skb = bf->bf_mpdu;
  1585. unsigned long flags;
  1586. int tx_flags = 0;
  1587. if (sendbar)
  1588. tx_flags = ATH_TX_BAR;
  1589. if (!txok) {
  1590. tx_flags |= ATH_TX_ERROR;
  1591. if (bf_isxretried(bf))
  1592. tx_flags |= ATH_TX_XRETRY;
  1593. }
  1594. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1595. bf->bf_buf_addr = 0;
  1596. if (bf->bf_state.bfs_paprd) {
  1597. if (time_after(jiffies,
  1598. bf->bf_state.bfs_paprd_timestamp +
  1599. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1600. dev_kfree_skb_any(skb);
  1601. else
  1602. complete(&sc->paprd_complete);
  1603. } else {
  1604. ath_debug_stat_tx(sc, txq, bf, ts);
  1605. ath_tx_complete(sc, skb, bf->aphy, tx_flags);
  1606. }
  1607. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1608. * accidentally reference it later.
  1609. */
  1610. bf->bf_mpdu = NULL;
  1611. /*
  1612. * Return the list of ath_buf of this mpdu to free queue
  1613. */
  1614. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1615. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1616. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1617. }
  1618. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  1619. struct ath_tx_status *ts, int txok)
  1620. {
  1621. u16 seq_st = 0;
  1622. u32 ba[WME_BA_BMP_SIZE >> 5];
  1623. int ba_index;
  1624. int nbad = 0;
  1625. int isaggr = 0;
  1626. if (bf->bf_lastbf->bf_tx_aborted)
  1627. return 0;
  1628. isaggr = bf_isaggr(bf);
  1629. if (isaggr) {
  1630. seq_st = ts->ts_seqnum;
  1631. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  1632. }
  1633. while (bf) {
  1634. ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
  1635. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  1636. nbad++;
  1637. bf = bf->bf_next;
  1638. }
  1639. return nbad;
  1640. }
  1641. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  1642. int nbad, int txok, bool update_rc)
  1643. {
  1644. struct sk_buff *skb = bf->bf_mpdu;
  1645. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1646. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1647. struct ieee80211_hw *hw = bf->aphy->hw;
  1648. u8 i, tx_rateindex;
  1649. if (txok)
  1650. tx_info->status.ack_signal = ts->ts_rssi;
  1651. tx_rateindex = ts->ts_rateindex;
  1652. WARN_ON(tx_rateindex >= hw->max_rates);
  1653. if (ts->ts_status & ATH9K_TXERR_FILT)
  1654. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1655. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
  1656. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1657. BUG_ON(nbad > bf->bf_nframes);
  1658. tx_info->status.ampdu_len = bf->bf_nframes;
  1659. tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
  1660. }
  1661. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1662. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1663. if (ieee80211_is_data(hdr->frame_control)) {
  1664. if (ts->ts_flags &
  1665. (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
  1666. tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
  1667. if ((ts->ts_status & ATH9K_TXERR_XRETRY) ||
  1668. (ts->ts_status & ATH9K_TXERR_FIFO))
  1669. tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
  1670. }
  1671. }
  1672. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1673. tx_info->status.rates[i].count = 0;
  1674. tx_info->status.rates[i].idx = -1;
  1675. }
  1676. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1677. }
  1678. static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
  1679. {
  1680. int qnum;
  1681. qnum = ath_get_mac80211_qnum(txq->axq_class, sc);
  1682. if (qnum == -1)
  1683. return;
  1684. spin_lock_bh(&txq->axq_lock);
  1685. if (txq->stopped && sc->tx.pending_frames[qnum] < ATH_MAX_QDEPTH) {
  1686. if (ath_mac80211_start_queue(sc, qnum))
  1687. txq->stopped = 0;
  1688. }
  1689. spin_unlock_bh(&txq->axq_lock);
  1690. }
  1691. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1692. {
  1693. struct ath_hw *ah = sc->sc_ah;
  1694. struct ath_common *common = ath9k_hw_common(ah);
  1695. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1696. struct list_head bf_head;
  1697. struct ath_desc *ds;
  1698. struct ath_tx_status ts;
  1699. int txok;
  1700. int status;
  1701. ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1702. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1703. txq->axq_link);
  1704. for (;;) {
  1705. spin_lock_bh(&txq->axq_lock);
  1706. if (list_empty(&txq->axq_q)) {
  1707. txq->axq_link = NULL;
  1708. spin_unlock_bh(&txq->axq_lock);
  1709. break;
  1710. }
  1711. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1712. /*
  1713. * There is a race condition that a BH gets scheduled
  1714. * after sw writes TxE and before hw re-load the last
  1715. * descriptor to get the newly chained one.
  1716. * Software must keep the last DONE descriptor as a
  1717. * holding descriptor - software does so by marking
  1718. * it with the STALE flag.
  1719. */
  1720. bf_held = NULL;
  1721. if (bf->bf_stale) {
  1722. bf_held = bf;
  1723. if (list_is_last(&bf_held->list, &txq->axq_q)) {
  1724. spin_unlock_bh(&txq->axq_lock);
  1725. break;
  1726. } else {
  1727. bf = list_entry(bf_held->list.next,
  1728. struct ath_buf, list);
  1729. }
  1730. }
  1731. lastbf = bf->bf_lastbf;
  1732. ds = lastbf->bf_desc;
  1733. memset(&ts, 0, sizeof(ts));
  1734. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1735. if (status == -EINPROGRESS) {
  1736. spin_unlock_bh(&txq->axq_lock);
  1737. break;
  1738. }
  1739. /*
  1740. * Remove ath_buf's of the same transmit unit from txq,
  1741. * however leave the last descriptor back as the holding
  1742. * descriptor for hw.
  1743. */
  1744. lastbf->bf_stale = true;
  1745. INIT_LIST_HEAD(&bf_head);
  1746. if (!list_is_singular(&lastbf->list))
  1747. list_cut_position(&bf_head,
  1748. &txq->axq_q, lastbf->list.prev);
  1749. txq->axq_depth--;
  1750. txok = !(ts.ts_status & ATH9K_TXERR_MASK);
  1751. txq->axq_tx_inprogress = false;
  1752. if (bf_held)
  1753. list_del(&bf_held->list);
  1754. spin_unlock_bh(&txq->axq_lock);
  1755. if (bf_held)
  1756. ath_tx_return_buffer(sc, bf_held);
  1757. if (!bf_isampdu(bf)) {
  1758. /*
  1759. * This frame is sent out as a single frame.
  1760. * Use hardware retry status for this frame.
  1761. */
  1762. if (ts.ts_status & ATH9K_TXERR_XRETRY)
  1763. bf->bf_state.bf_type |= BUF_XRETRY;
  1764. ath_tx_rc_status(bf, &ts, txok ? 0 : 1, txok, true);
  1765. }
  1766. if (bf_isampdu(bf))
  1767. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok);
  1768. else
  1769. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
  1770. ath_wake_mac80211_queue(sc, txq);
  1771. spin_lock_bh(&txq->axq_lock);
  1772. if (sc->sc_flags & SC_OP_TXAGGR)
  1773. ath_txq_schedule(sc, txq);
  1774. spin_unlock_bh(&txq->axq_lock);
  1775. }
  1776. }
  1777. static void ath_tx_complete_poll_work(struct work_struct *work)
  1778. {
  1779. struct ath_softc *sc = container_of(work, struct ath_softc,
  1780. tx_complete_work.work);
  1781. struct ath_txq *txq;
  1782. int i;
  1783. bool needreset = false;
  1784. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1785. if (ATH_TXQ_SETUP(sc, i)) {
  1786. txq = &sc->tx.txq[i];
  1787. spin_lock_bh(&txq->axq_lock);
  1788. if (txq->axq_depth) {
  1789. if (txq->axq_tx_inprogress) {
  1790. needreset = true;
  1791. spin_unlock_bh(&txq->axq_lock);
  1792. break;
  1793. } else {
  1794. txq->axq_tx_inprogress = true;
  1795. }
  1796. }
  1797. spin_unlock_bh(&txq->axq_lock);
  1798. }
  1799. if (needreset) {
  1800. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1801. "tx hung, resetting the chip\n");
  1802. ath9k_ps_wakeup(sc);
  1803. ath_reset(sc, false);
  1804. ath9k_ps_restore(sc);
  1805. }
  1806. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1807. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1808. }
  1809. void ath_tx_tasklet(struct ath_softc *sc)
  1810. {
  1811. int i;
  1812. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1813. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1814. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1815. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1816. ath_tx_processq(sc, &sc->tx.txq[i]);
  1817. }
  1818. }
  1819. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1820. {
  1821. struct ath_tx_status txs;
  1822. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1823. struct ath_hw *ah = sc->sc_ah;
  1824. struct ath_txq *txq;
  1825. struct ath_buf *bf, *lastbf;
  1826. struct list_head bf_head;
  1827. int status;
  1828. int txok;
  1829. for (;;) {
  1830. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
  1831. if (status == -EINPROGRESS)
  1832. break;
  1833. if (status == -EIO) {
  1834. ath_print(common, ATH_DBG_XMIT,
  1835. "Error processing tx status\n");
  1836. break;
  1837. }
  1838. /* Skip beacon completions */
  1839. if (txs.qid == sc->beacon.beaconq)
  1840. continue;
  1841. txq = &sc->tx.txq[txs.qid];
  1842. spin_lock_bh(&txq->axq_lock);
  1843. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1844. spin_unlock_bh(&txq->axq_lock);
  1845. return;
  1846. }
  1847. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1848. struct ath_buf, list);
  1849. lastbf = bf->bf_lastbf;
  1850. INIT_LIST_HEAD(&bf_head);
  1851. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1852. &lastbf->list);
  1853. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1854. txq->axq_depth--;
  1855. txq->axq_tx_inprogress = false;
  1856. spin_unlock_bh(&txq->axq_lock);
  1857. txok = !(txs.ts_status & ATH9K_TXERR_MASK);
  1858. if (!bf_isampdu(bf)) {
  1859. if (txs.ts_status & ATH9K_TXERR_XRETRY)
  1860. bf->bf_state.bf_type |= BUF_XRETRY;
  1861. ath_tx_rc_status(bf, &txs, txok ? 0 : 1, txok, true);
  1862. }
  1863. if (bf_isampdu(bf))
  1864. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs, txok);
  1865. else
  1866. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  1867. &txs, txok, 0);
  1868. ath_wake_mac80211_queue(sc, txq);
  1869. spin_lock_bh(&txq->axq_lock);
  1870. if (!list_empty(&txq->txq_fifo_pending)) {
  1871. INIT_LIST_HEAD(&bf_head);
  1872. bf = list_first_entry(&txq->txq_fifo_pending,
  1873. struct ath_buf, list);
  1874. list_cut_position(&bf_head, &txq->txq_fifo_pending,
  1875. &bf->bf_lastbf->list);
  1876. ath_tx_txqaddbuf(sc, txq, &bf_head);
  1877. } else if (sc->sc_flags & SC_OP_TXAGGR)
  1878. ath_txq_schedule(sc, txq);
  1879. spin_unlock_bh(&txq->axq_lock);
  1880. }
  1881. }
  1882. /*****************/
  1883. /* Init, Cleanup */
  1884. /*****************/
  1885. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1886. {
  1887. struct ath_descdma *dd = &sc->txsdma;
  1888. u8 txs_len = sc->sc_ah->caps.txs_len;
  1889. dd->dd_desc_len = size * txs_len;
  1890. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1891. &dd->dd_desc_paddr, GFP_KERNEL);
  1892. if (!dd->dd_desc)
  1893. return -ENOMEM;
  1894. return 0;
  1895. }
  1896. static int ath_tx_edma_init(struct ath_softc *sc)
  1897. {
  1898. int err;
  1899. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1900. if (!err)
  1901. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1902. sc->txsdma.dd_desc_paddr,
  1903. ATH_TXSTATUS_RING_SIZE);
  1904. return err;
  1905. }
  1906. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1907. {
  1908. struct ath_descdma *dd = &sc->txsdma;
  1909. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1910. dd->dd_desc_paddr);
  1911. }
  1912. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1913. {
  1914. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1915. int error = 0;
  1916. spin_lock_init(&sc->tx.txbuflock);
  1917. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1918. "tx", nbufs, 1, 1);
  1919. if (error != 0) {
  1920. ath_print(common, ATH_DBG_FATAL,
  1921. "Failed to allocate tx descriptors: %d\n", error);
  1922. goto err;
  1923. }
  1924. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1925. "beacon", ATH_BCBUF, 1, 1);
  1926. if (error != 0) {
  1927. ath_print(common, ATH_DBG_FATAL,
  1928. "Failed to allocate beacon descriptors: %d\n", error);
  1929. goto err;
  1930. }
  1931. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1932. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1933. error = ath_tx_edma_init(sc);
  1934. if (error)
  1935. goto err;
  1936. }
  1937. err:
  1938. if (error != 0)
  1939. ath_tx_cleanup(sc);
  1940. return error;
  1941. }
  1942. void ath_tx_cleanup(struct ath_softc *sc)
  1943. {
  1944. if (sc->beacon.bdma.dd_desc_len != 0)
  1945. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1946. if (sc->tx.txdma.dd_desc_len != 0)
  1947. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1948. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1949. ath_tx_edma_cleanup(sc);
  1950. }
  1951. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1952. {
  1953. struct ath_atx_tid *tid;
  1954. struct ath_atx_ac *ac;
  1955. int tidno, acno;
  1956. for (tidno = 0, tid = &an->tid[tidno];
  1957. tidno < WME_NUM_TID;
  1958. tidno++, tid++) {
  1959. tid->an = an;
  1960. tid->tidno = tidno;
  1961. tid->seq_start = tid->seq_next = 0;
  1962. tid->baw_size = WME_MAX_BA;
  1963. tid->baw_head = tid->baw_tail = 0;
  1964. tid->sched = false;
  1965. tid->paused = false;
  1966. tid->state &= ~AGGR_CLEANUP;
  1967. INIT_LIST_HEAD(&tid->buf_q);
  1968. acno = TID_TO_WME_AC(tidno);
  1969. tid->ac = &an->ac[acno];
  1970. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1971. tid->state &= ~AGGR_ADDBA_PROGRESS;
  1972. }
  1973. for (acno = 0, ac = &an->ac[acno];
  1974. acno < WME_NUM_AC; acno++, ac++) {
  1975. ac->sched = false;
  1976. ac->qnum = sc->tx.hwq_map[acno];
  1977. INIT_LIST_HEAD(&ac->tid_q);
  1978. }
  1979. }
  1980. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1981. {
  1982. struct ath_atx_ac *ac;
  1983. struct ath_atx_tid *tid;
  1984. struct ath_txq *txq;
  1985. int i, tidno;
  1986. for (tidno = 0, tid = &an->tid[tidno];
  1987. tidno < WME_NUM_TID; tidno++, tid++) {
  1988. i = tid->ac->qnum;
  1989. if (!ATH_TXQ_SETUP(sc, i))
  1990. continue;
  1991. txq = &sc->tx.txq[i];
  1992. ac = tid->ac;
  1993. spin_lock_bh(&txq->axq_lock);
  1994. if (tid->sched) {
  1995. list_del(&tid->list);
  1996. tid->sched = false;
  1997. }
  1998. if (ac->sched) {
  1999. list_del(&ac->list);
  2000. tid->ac->sched = false;
  2001. }
  2002. ath_tid_drain(sc, txq, tid);
  2003. tid->state &= ~AGGR_ADDBA_COMPLETE;
  2004. tid->state &= ~AGGR_CLEANUP;
  2005. spin_unlock_bh(&txq->axq_lock);
  2006. }
  2007. }