hw.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
  48. {
  49. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  50. return priv_ops->macversion_supported(ah->hw_version.macVersion);
  51. }
  52. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  53. struct ath9k_channel *chan)
  54. {
  55. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  56. }
  57. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  58. {
  59. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  60. return;
  61. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  62. }
  63. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  64. {
  65. /* You will not have this callback if using the old ANI */
  66. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  67. return;
  68. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  69. }
  70. /********************/
  71. /* Helper Functions */
  72. /********************/
  73. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  74. {
  75. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  76. struct ath_common *common = ath9k_hw_common(ah);
  77. unsigned int clockrate;
  78. if (!ah->curchan) /* should really check for CCK instead */
  79. clockrate = ATH9K_CLOCK_RATE_CCK;
  80. else if (conf->channel->band == IEEE80211_BAND_2GHZ)
  81. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  82. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  83. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  84. else
  85. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  86. if (conf_is_ht40(conf))
  87. clockrate *= 2;
  88. common->clockrate = clockrate;
  89. }
  90. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  91. {
  92. struct ath_common *common = ath9k_hw_common(ah);
  93. return usecs * common->clockrate;
  94. }
  95. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  96. {
  97. int i;
  98. BUG_ON(timeout < AH_TIME_QUANTUM);
  99. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  100. if ((REG_READ(ah, reg) & mask) == val)
  101. return true;
  102. udelay(AH_TIME_QUANTUM);
  103. }
  104. ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
  105. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  106. timeout, reg, REG_READ(ah, reg), mask, val);
  107. return false;
  108. }
  109. EXPORT_SYMBOL(ath9k_hw_wait);
  110. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  111. {
  112. u32 retval;
  113. int i;
  114. for (i = 0, retval = 0; i < n; i++) {
  115. retval = (retval << 1) | (val & 1);
  116. val >>= 1;
  117. }
  118. return retval;
  119. }
  120. bool ath9k_get_channel_edges(struct ath_hw *ah,
  121. u16 flags, u16 *low,
  122. u16 *high)
  123. {
  124. struct ath9k_hw_capabilities *pCap = &ah->caps;
  125. if (flags & CHANNEL_5GHZ) {
  126. *low = pCap->low_5ghz_chan;
  127. *high = pCap->high_5ghz_chan;
  128. return true;
  129. }
  130. if ((flags & CHANNEL_2GHZ)) {
  131. *low = pCap->low_2ghz_chan;
  132. *high = pCap->high_2ghz_chan;
  133. return true;
  134. }
  135. return false;
  136. }
  137. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  138. u8 phy, int kbps,
  139. u32 frameLen, u16 rateix,
  140. bool shortPreamble)
  141. {
  142. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  143. if (kbps == 0)
  144. return 0;
  145. switch (phy) {
  146. case WLAN_RC_PHY_CCK:
  147. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  148. if (shortPreamble)
  149. phyTime >>= 1;
  150. numBits = frameLen << 3;
  151. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  152. break;
  153. case WLAN_RC_PHY_OFDM:
  154. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  155. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  156. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  157. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  158. txTime = OFDM_SIFS_TIME_QUARTER
  159. + OFDM_PREAMBLE_TIME_QUARTER
  160. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  161. } else if (ah->curchan &&
  162. IS_CHAN_HALF_RATE(ah->curchan)) {
  163. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  164. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  165. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  166. txTime = OFDM_SIFS_TIME_HALF +
  167. OFDM_PREAMBLE_TIME_HALF
  168. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  169. } else {
  170. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  171. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  172. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  173. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  174. + (numSymbols * OFDM_SYMBOL_TIME);
  175. }
  176. break;
  177. default:
  178. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  179. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  180. txTime = 0;
  181. break;
  182. }
  183. return txTime;
  184. }
  185. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  186. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  187. struct ath9k_channel *chan,
  188. struct chan_centers *centers)
  189. {
  190. int8_t extoff;
  191. if (!IS_CHAN_HT40(chan)) {
  192. centers->ctl_center = centers->ext_center =
  193. centers->synth_center = chan->channel;
  194. return;
  195. }
  196. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  197. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  198. centers->synth_center =
  199. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  200. extoff = 1;
  201. } else {
  202. centers->synth_center =
  203. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  204. extoff = -1;
  205. }
  206. centers->ctl_center =
  207. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  208. /* 25 MHz spacing is supported by hw but not on upper layers */
  209. centers->ext_center =
  210. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  211. }
  212. /******************/
  213. /* Chip Revisions */
  214. /******************/
  215. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  216. {
  217. u32 val;
  218. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  219. if (val == 0xFF) {
  220. val = REG_READ(ah, AR_SREV);
  221. ah->hw_version.macVersion =
  222. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  223. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  224. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  225. } else {
  226. if (!AR_SREV_9100(ah))
  227. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  228. ah->hw_version.macRev = val & AR_SREV_REVISION;
  229. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  230. ah->is_pciexpress = true;
  231. }
  232. }
  233. /************************************/
  234. /* HW Attach, Detach, Init Routines */
  235. /************************************/
  236. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  237. {
  238. if (AR_SREV_9100(ah))
  239. return;
  240. ENABLE_REGWRITE_BUFFER(ah);
  241. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  242. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  244. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  245. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  246. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  247. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  248. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  249. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  250. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  251. REGWRITE_BUFFER_FLUSH(ah);
  252. }
  253. /* This should work for all families including legacy */
  254. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  255. {
  256. struct ath_common *common = ath9k_hw_common(ah);
  257. u32 regAddr[2] = { AR_STA_ID0 };
  258. u32 regHold[2];
  259. u32 patternData[4] = { 0x55555555,
  260. 0xaaaaaaaa,
  261. 0x66666666,
  262. 0x99999999 };
  263. int i, j, loop_max;
  264. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  265. loop_max = 2;
  266. regAddr[1] = AR_PHY_BASE + (8 << 2);
  267. } else
  268. loop_max = 1;
  269. for (i = 0; i < loop_max; i++) {
  270. u32 addr = regAddr[i];
  271. u32 wrData, rdData;
  272. regHold[i] = REG_READ(ah, addr);
  273. for (j = 0; j < 0x100; j++) {
  274. wrData = (j << 16) | j;
  275. REG_WRITE(ah, addr, wrData);
  276. rdData = REG_READ(ah, addr);
  277. if (rdData != wrData) {
  278. ath_print(common, ATH_DBG_FATAL,
  279. "address test failed "
  280. "addr: 0x%08x - wr:0x%08x != "
  281. "rd:0x%08x\n",
  282. addr, wrData, rdData);
  283. return false;
  284. }
  285. }
  286. for (j = 0; j < 4; j++) {
  287. wrData = patternData[j];
  288. REG_WRITE(ah, addr, wrData);
  289. rdData = REG_READ(ah, addr);
  290. if (wrData != rdData) {
  291. ath_print(common, ATH_DBG_FATAL,
  292. "address test failed "
  293. "addr: 0x%08x - wr:0x%08x != "
  294. "rd:0x%08x\n",
  295. addr, wrData, rdData);
  296. return false;
  297. }
  298. }
  299. REG_WRITE(ah, regAddr[i], regHold[i]);
  300. }
  301. udelay(100);
  302. return true;
  303. }
  304. static void ath9k_hw_init_config(struct ath_hw *ah)
  305. {
  306. int i;
  307. ah->config.dma_beacon_response_time = 2;
  308. ah->config.sw_beacon_response_time = 10;
  309. ah->config.additional_swba_backoff = 0;
  310. ah->config.ack_6mb = 0x0;
  311. ah->config.cwm_ignore_extcca = 0;
  312. ah->config.pcie_powersave_enable = 0;
  313. ah->config.pcie_clock_req = 0;
  314. ah->config.pcie_waen = 0;
  315. ah->config.analog_shiftreg = 1;
  316. ah->config.enable_ani = true;
  317. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  318. ah->config.spurchans[i][0] = AR_NO_SPUR;
  319. ah->config.spurchans[i][1] = AR_NO_SPUR;
  320. }
  321. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  322. ah->config.ht_enable = 1;
  323. else
  324. ah->config.ht_enable = 0;
  325. ah->config.rx_intr_mitigation = true;
  326. ah->config.pcieSerDesWrite = true;
  327. /*
  328. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  329. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  330. * This means we use it for all AR5416 devices, and the few
  331. * minor PCI AR9280 devices out there.
  332. *
  333. * Serialization is required because these devices do not handle
  334. * well the case of two concurrent reads/writes due to the latency
  335. * involved. During one read/write another read/write can be issued
  336. * on another CPU while the previous read/write may still be working
  337. * on our hardware, if we hit this case the hardware poops in a loop.
  338. * We prevent this by serializing reads and writes.
  339. *
  340. * This issue is not present on PCI-Express devices or pre-AR5416
  341. * devices (legacy, 802.11abg).
  342. */
  343. if (num_possible_cpus() > 1)
  344. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  345. }
  346. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  347. {
  348. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  349. regulatory->country_code = CTRY_DEFAULT;
  350. regulatory->power_limit = MAX_RATE_POWER;
  351. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  352. ah->hw_version.magic = AR5416_MAGIC;
  353. ah->hw_version.subvendorid = 0;
  354. ah->ah_flags = 0;
  355. if (!AR_SREV_9100(ah))
  356. ah->ah_flags = AH_USE_EEPROM;
  357. ah->atim_window = 0;
  358. ah->sta_id1_defaults =
  359. AR_STA_ID1_CRPT_MIC_ENABLE |
  360. AR_STA_ID1_MCAST_KSRCH;
  361. ah->beacon_interval = 100;
  362. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  363. ah->slottime = (u32) -1;
  364. ah->globaltxtimeout = (u32) -1;
  365. ah->power_mode = ATH9K_PM_UNDEFINED;
  366. }
  367. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  368. {
  369. struct ath_common *common = ath9k_hw_common(ah);
  370. u32 sum;
  371. int i;
  372. u16 eeval;
  373. u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  374. sum = 0;
  375. for (i = 0; i < 3; i++) {
  376. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  377. sum += eeval;
  378. common->macaddr[2 * i] = eeval >> 8;
  379. common->macaddr[2 * i + 1] = eeval & 0xff;
  380. }
  381. if (sum == 0 || sum == 0xffff * 3)
  382. return -EADDRNOTAVAIL;
  383. return 0;
  384. }
  385. static int ath9k_hw_post_init(struct ath_hw *ah)
  386. {
  387. int ecode;
  388. if (!AR_SREV_9271(ah)) {
  389. if (!ath9k_hw_chip_test(ah))
  390. return -ENODEV;
  391. }
  392. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  393. ecode = ar9002_hw_rf_claim(ah);
  394. if (ecode != 0)
  395. return ecode;
  396. }
  397. ecode = ath9k_hw_eeprom_init(ah);
  398. if (ecode != 0)
  399. return ecode;
  400. ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  401. "Eeprom VER: %d, REV: %d\n",
  402. ah->eep_ops->get_eeprom_ver(ah),
  403. ah->eep_ops->get_eeprom_rev(ah));
  404. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  405. if (ecode) {
  406. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  407. "Failed allocating banks for "
  408. "external radio\n");
  409. return ecode;
  410. }
  411. if (!AR_SREV_9100(ah)) {
  412. ath9k_hw_ani_setup(ah);
  413. ath9k_hw_ani_init(ah);
  414. }
  415. return 0;
  416. }
  417. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  418. {
  419. if (AR_SREV_9300_20_OR_LATER(ah))
  420. ar9003_hw_attach_ops(ah);
  421. else
  422. ar9002_hw_attach_ops(ah);
  423. }
  424. /* Called for all hardware families */
  425. static int __ath9k_hw_init(struct ath_hw *ah)
  426. {
  427. struct ath_common *common = ath9k_hw_common(ah);
  428. int r = 0;
  429. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  430. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  431. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  432. ath_print(common, ATH_DBG_FATAL,
  433. "Couldn't reset chip\n");
  434. return -EIO;
  435. }
  436. ath9k_hw_init_defaults(ah);
  437. ath9k_hw_init_config(ah);
  438. ath9k_hw_attach_ops(ah);
  439. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  440. ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
  441. return -EIO;
  442. }
  443. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  444. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  445. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  446. !ah->is_pciexpress)) {
  447. ah->config.serialize_regmode =
  448. SER_REG_MODE_ON;
  449. } else {
  450. ah->config.serialize_regmode =
  451. SER_REG_MODE_OFF;
  452. }
  453. }
  454. ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  455. ah->config.serialize_regmode);
  456. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  457. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  458. else
  459. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  460. if (!ath9k_hw_macversion_supported(ah)) {
  461. ath_print(common, ATH_DBG_FATAL,
  462. "Mac Chip Rev 0x%02x.%x is not supported by "
  463. "this driver\n", ah->hw_version.macVersion,
  464. ah->hw_version.macRev);
  465. return -EOPNOTSUPP;
  466. }
  467. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  468. ah->is_pciexpress = false;
  469. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  470. ath9k_hw_init_cal_settings(ah);
  471. ah->ani_function = ATH9K_ANI_ALL;
  472. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  473. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  474. if (!AR_SREV_9300_20_OR_LATER(ah))
  475. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  476. ath9k_hw_init_mode_regs(ah);
  477. /*
  478. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  479. * We need to do this to avoid RMW of this register. We cannot
  480. * read the reg when chip is asleep.
  481. */
  482. ah->WARegVal = REG_READ(ah, AR_WA);
  483. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  484. AR_WA_ASPM_TIMER_BASED_DISABLE);
  485. if (ah->is_pciexpress)
  486. ath9k_hw_configpcipowersave(ah, 0, 0);
  487. else
  488. ath9k_hw_disablepcie(ah);
  489. if (!AR_SREV_9300_20_OR_LATER(ah))
  490. ar9002_hw_cck_chan14_spread(ah);
  491. r = ath9k_hw_post_init(ah);
  492. if (r)
  493. return r;
  494. ath9k_hw_init_mode_gain_regs(ah);
  495. r = ath9k_hw_fill_cap_info(ah);
  496. if (r)
  497. return r;
  498. r = ath9k_hw_init_macaddr(ah);
  499. if (r) {
  500. ath_print(common, ATH_DBG_FATAL,
  501. "Failed to initialize MAC address\n");
  502. return r;
  503. }
  504. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  505. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  506. else
  507. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  508. ah->bb_watchdog_timeout_ms = 25;
  509. common->state = ATH_HW_INITIALIZED;
  510. return 0;
  511. }
  512. int ath9k_hw_init(struct ath_hw *ah)
  513. {
  514. int ret;
  515. struct ath_common *common = ath9k_hw_common(ah);
  516. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  517. switch (ah->hw_version.devid) {
  518. case AR5416_DEVID_PCI:
  519. case AR5416_DEVID_PCIE:
  520. case AR5416_AR9100_DEVID:
  521. case AR9160_DEVID_PCI:
  522. case AR9280_DEVID_PCI:
  523. case AR9280_DEVID_PCIE:
  524. case AR9285_DEVID_PCIE:
  525. case AR9287_DEVID_PCI:
  526. case AR9287_DEVID_PCIE:
  527. case AR2427_DEVID_PCIE:
  528. case AR9300_DEVID_PCIE:
  529. break;
  530. default:
  531. if (common->bus_ops->ath_bus_type == ATH_USB)
  532. break;
  533. ath_print(common, ATH_DBG_FATAL,
  534. "Hardware device ID 0x%04x not supported\n",
  535. ah->hw_version.devid);
  536. return -EOPNOTSUPP;
  537. }
  538. ret = __ath9k_hw_init(ah);
  539. if (ret) {
  540. ath_print(common, ATH_DBG_FATAL,
  541. "Unable to initialize hardware; "
  542. "initialization status: %d\n", ret);
  543. return ret;
  544. }
  545. return 0;
  546. }
  547. EXPORT_SYMBOL(ath9k_hw_init);
  548. static void ath9k_hw_init_qos(struct ath_hw *ah)
  549. {
  550. ENABLE_REGWRITE_BUFFER(ah);
  551. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  552. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  553. REG_WRITE(ah, AR_QOS_NO_ACK,
  554. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  555. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  556. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  557. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  558. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  559. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  560. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  561. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  562. REGWRITE_BUFFER_FLUSH(ah);
  563. }
  564. static void ath9k_hw_init_pll(struct ath_hw *ah,
  565. struct ath9k_channel *chan)
  566. {
  567. u32 pll = ath9k_hw_compute_pll_control(ah, chan);
  568. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  569. /* Switch the core clock for ar9271 to 117Mhz */
  570. if (AR_SREV_9271(ah)) {
  571. udelay(500);
  572. REG_WRITE(ah, 0x50040, 0x304);
  573. }
  574. udelay(RTC_PLL_SETTLE_DELAY);
  575. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  576. }
  577. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  578. enum nl80211_iftype opmode)
  579. {
  580. u32 imr_reg = AR_IMR_TXERR |
  581. AR_IMR_TXURN |
  582. AR_IMR_RXERR |
  583. AR_IMR_RXORN |
  584. AR_IMR_BCNMISC;
  585. if (AR_SREV_9300_20_OR_LATER(ah)) {
  586. imr_reg |= AR_IMR_RXOK_HP;
  587. if (ah->config.rx_intr_mitigation)
  588. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  589. else
  590. imr_reg |= AR_IMR_RXOK_LP;
  591. } else {
  592. if (ah->config.rx_intr_mitigation)
  593. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  594. else
  595. imr_reg |= AR_IMR_RXOK;
  596. }
  597. if (ah->config.tx_intr_mitigation)
  598. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  599. else
  600. imr_reg |= AR_IMR_TXOK;
  601. if (opmode == NL80211_IFTYPE_AP)
  602. imr_reg |= AR_IMR_MIB;
  603. ENABLE_REGWRITE_BUFFER(ah);
  604. REG_WRITE(ah, AR_IMR, imr_reg);
  605. ah->imrs2_reg |= AR_IMR_S2_GTT;
  606. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  607. if (!AR_SREV_9100(ah)) {
  608. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  609. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  610. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  611. }
  612. REGWRITE_BUFFER_FLUSH(ah);
  613. if (AR_SREV_9300_20_OR_LATER(ah)) {
  614. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  615. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  616. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  617. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  618. }
  619. }
  620. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  621. {
  622. u32 val = ath9k_hw_mac_to_clks(ah, us);
  623. val = min(val, (u32) 0xFFFF);
  624. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  625. }
  626. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  627. {
  628. u32 val = ath9k_hw_mac_to_clks(ah, us);
  629. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  630. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  631. }
  632. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  633. {
  634. u32 val = ath9k_hw_mac_to_clks(ah, us);
  635. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  636. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  637. }
  638. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  639. {
  640. if (tu > 0xFFFF) {
  641. ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
  642. "bad global tx timeout %u\n", tu);
  643. ah->globaltxtimeout = (u32) -1;
  644. return false;
  645. } else {
  646. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  647. ah->globaltxtimeout = tu;
  648. return true;
  649. }
  650. }
  651. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  652. {
  653. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  654. int acktimeout;
  655. int slottime;
  656. int sifstime;
  657. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  658. ah->misc_mode);
  659. if (ah->misc_mode != 0)
  660. REG_WRITE(ah, AR_PCU_MISC,
  661. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  662. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  663. sifstime = 16;
  664. else
  665. sifstime = 10;
  666. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  667. slottime = ah->slottime + 3 * ah->coverage_class;
  668. acktimeout = slottime + sifstime;
  669. /*
  670. * Workaround for early ACK timeouts, add an offset to match the
  671. * initval's 64us ack timeout value.
  672. * This was initially only meant to work around an issue with delayed
  673. * BA frames in some implementations, but it has been found to fix ACK
  674. * timeout issues in other cases as well.
  675. */
  676. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  677. acktimeout += 64 - sifstime - ah->slottime;
  678. ath9k_hw_setslottime(ah, slottime);
  679. ath9k_hw_set_ack_timeout(ah, acktimeout);
  680. ath9k_hw_set_cts_timeout(ah, acktimeout);
  681. if (ah->globaltxtimeout != (u32) -1)
  682. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  683. }
  684. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  685. void ath9k_hw_deinit(struct ath_hw *ah)
  686. {
  687. struct ath_common *common = ath9k_hw_common(ah);
  688. if (common->state < ATH_HW_INITIALIZED)
  689. goto free_hw;
  690. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  691. free_hw:
  692. ath9k_hw_rf_free_ext_banks(ah);
  693. }
  694. EXPORT_SYMBOL(ath9k_hw_deinit);
  695. /*******/
  696. /* INI */
  697. /*******/
  698. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  699. {
  700. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  701. if (IS_CHAN_B(chan))
  702. ctl |= CTL_11B;
  703. else if (IS_CHAN_G(chan))
  704. ctl |= CTL_11G;
  705. else
  706. ctl |= CTL_11A;
  707. return ctl;
  708. }
  709. /****************************************/
  710. /* Reset and Channel Switching Routines */
  711. /****************************************/
  712. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  713. {
  714. struct ath_common *common = ath9k_hw_common(ah);
  715. u32 regval;
  716. ENABLE_REGWRITE_BUFFER(ah);
  717. /*
  718. * set AHB_MODE not to do cacheline prefetches
  719. */
  720. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  721. regval = REG_READ(ah, AR_AHB_MODE);
  722. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  723. }
  724. /*
  725. * let mac dma reads be in 128 byte chunks
  726. */
  727. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  728. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  729. REGWRITE_BUFFER_FLUSH(ah);
  730. /*
  731. * Restore TX Trigger Level to its pre-reset value.
  732. * The initial value depends on whether aggregation is enabled, and is
  733. * adjusted whenever underruns are detected.
  734. */
  735. if (!AR_SREV_9300_20_OR_LATER(ah))
  736. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  737. ENABLE_REGWRITE_BUFFER(ah);
  738. /*
  739. * let mac dma writes be in 128 byte chunks
  740. */
  741. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  742. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  743. /*
  744. * Setup receive FIFO threshold to hold off TX activities
  745. */
  746. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  747. if (AR_SREV_9300_20_OR_LATER(ah)) {
  748. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  749. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  750. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  751. ah->caps.rx_status_len);
  752. }
  753. /*
  754. * reduce the number of usable entries in PCU TXBUF to avoid
  755. * wrap around issues.
  756. */
  757. if (AR_SREV_9285(ah)) {
  758. /* For AR9285 the number of Fifos are reduced to half.
  759. * So set the usable tx buf size also to half to
  760. * avoid data/delimiter underruns
  761. */
  762. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  763. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  764. } else if (!AR_SREV_9271(ah)) {
  765. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  766. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  767. }
  768. REGWRITE_BUFFER_FLUSH(ah);
  769. if (AR_SREV_9300_20_OR_LATER(ah))
  770. ath9k_hw_reset_txstatus_ring(ah);
  771. }
  772. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  773. {
  774. u32 val;
  775. val = REG_READ(ah, AR_STA_ID1);
  776. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  777. switch (opmode) {
  778. case NL80211_IFTYPE_AP:
  779. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  780. | AR_STA_ID1_KSRCH_MODE);
  781. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  782. break;
  783. case NL80211_IFTYPE_ADHOC:
  784. case NL80211_IFTYPE_MESH_POINT:
  785. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  786. | AR_STA_ID1_KSRCH_MODE);
  787. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  788. break;
  789. case NL80211_IFTYPE_STATION:
  790. case NL80211_IFTYPE_MONITOR:
  791. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  792. break;
  793. }
  794. }
  795. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  796. u32 *coef_mantissa, u32 *coef_exponent)
  797. {
  798. u32 coef_exp, coef_man;
  799. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  800. if ((coef_scaled >> coef_exp) & 0x1)
  801. break;
  802. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  803. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  804. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  805. *coef_exponent = coef_exp - 16;
  806. }
  807. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  808. {
  809. u32 rst_flags;
  810. u32 tmpReg;
  811. if (AR_SREV_9100(ah)) {
  812. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  813. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  814. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  815. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  816. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  817. }
  818. ENABLE_REGWRITE_BUFFER(ah);
  819. if (AR_SREV_9300_20_OR_LATER(ah)) {
  820. REG_WRITE(ah, AR_WA, ah->WARegVal);
  821. udelay(10);
  822. }
  823. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  824. AR_RTC_FORCE_WAKE_ON_INT);
  825. if (AR_SREV_9100(ah)) {
  826. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  827. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  828. } else {
  829. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  830. if (tmpReg &
  831. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  832. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  833. u32 val;
  834. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  835. val = AR_RC_HOSTIF;
  836. if (!AR_SREV_9300_20_OR_LATER(ah))
  837. val |= AR_RC_AHB;
  838. REG_WRITE(ah, AR_RC, val);
  839. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  840. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  841. rst_flags = AR_RTC_RC_MAC_WARM;
  842. if (type == ATH9K_RESET_COLD)
  843. rst_flags |= AR_RTC_RC_MAC_COLD;
  844. }
  845. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  846. REGWRITE_BUFFER_FLUSH(ah);
  847. udelay(50);
  848. REG_WRITE(ah, AR_RTC_RC, 0);
  849. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  850. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  851. "RTC stuck in MAC reset\n");
  852. return false;
  853. }
  854. if (!AR_SREV_9100(ah))
  855. REG_WRITE(ah, AR_RC, 0);
  856. if (AR_SREV_9100(ah))
  857. udelay(50);
  858. return true;
  859. }
  860. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  861. {
  862. ENABLE_REGWRITE_BUFFER(ah);
  863. if (AR_SREV_9300_20_OR_LATER(ah)) {
  864. REG_WRITE(ah, AR_WA, ah->WARegVal);
  865. udelay(10);
  866. }
  867. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  868. AR_RTC_FORCE_WAKE_ON_INT);
  869. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  870. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  871. REG_WRITE(ah, AR_RTC_RESET, 0);
  872. udelay(2);
  873. REGWRITE_BUFFER_FLUSH(ah);
  874. if (!AR_SREV_9300_20_OR_LATER(ah))
  875. udelay(2);
  876. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  877. REG_WRITE(ah, AR_RC, 0);
  878. REG_WRITE(ah, AR_RTC_RESET, 1);
  879. if (!ath9k_hw_wait(ah,
  880. AR_RTC_STATUS,
  881. AR_RTC_STATUS_M,
  882. AR_RTC_STATUS_ON,
  883. AH_WAIT_TIMEOUT)) {
  884. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  885. "RTC not waking up\n");
  886. return false;
  887. }
  888. ath9k_hw_read_revisions(ah);
  889. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  890. }
  891. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  892. {
  893. if (AR_SREV_9300_20_OR_LATER(ah)) {
  894. REG_WRITE(ah, AR_WA, ah->WARegVal);
  895. udelay(10);
  896. }
  897. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  898. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  899. switch (type) {
  900. case ATH9K_RESET_POWER_ON:
  901. return ath9k_hw_set_reset_power_on(ah);
  902. case ATH9K_RESET_WARM:
  903. case ATH9K_RESET_COLD:
  904. return ath9k_hw_set_reset(ah, type);
  905. default:
  906. return false;
  907. }
  908. }
  909. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  910. struct ath9k_channel *chan)
  911. {
  912. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  913. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  914. return false;
  915. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  916. return false;
  917. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  918. return false;
  919. ah->chip_fullsleep = false;
  920. ath9k_hw_init_pll(ah, chan);
  921. ath9k_hw_set_rfmode(ah, chan);
  922. return true;
  923. }
  924. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  925. struct ath9k_channel *chan)
  926. {
  927. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  928. struct ath_common *common = ath9k_hw_common(ah);
  929. struct ieee80211_channel *channel = chan->chan;
  930. u32 qnum;
  931. int r;
  932. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  933. if (ath9k_hw_numtxpending(ah, qnum)) {
  934. ath_print(common, ATH_DBG_QUEUE,
  935. "Transmit frames pending on "
  936. "queue %d\n", qnum);
  937. return false;
  938. }
  939. }
  940. if (!ath9k_hw_rfbus_req(ah)) {
  941. ath_print(common, ATH_DBG_FATAL,
  942. "Could not kill baseband RX\n");
  943. return false;
  944. }
  945. ath9k_hw_set_channel_regs(ah, chan);
  946. r = ath9k_hw_rf_set_freq(ah, chan);
  947. if (r) {
  948. ath_print(common, ATH_DBG_FATAL,
  949. "Failed to set channel\n");
  950. return false;
  951. }
  952. ath9k_hw_set_clockrate(ah);
  953. ah->eep_ops->set_txpower(ah, chan,
  954. ath9k_regd_get_ctl(regulatory, chan),
  955. channel->max_antenna_gain * 2,
  956. channel->max_power * 2,
  957. min((u32) MAX_RATE_POWER,
  958. (u32) regulatory->power_limit));
  959. ath9k_hw_rfbus_done(ah);
  960. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  961. ath9k_hw_set_delta_slope(ah, chan);
  962. ath9k_hw_spur_mitigate_freq(ah, chan);
  963. return true;
  964. }
  965. bool ath9k_hw_check_alive(struct ath_hw *ah)
  966. {
  967. int count = 50;
  968. u32 reg;
  969. if (AR_SREV_9285_12_OR_LATER(ah))
  970. return true;
  971. do {
  972. reg = REG_READ(ah, AR_OBS_BUS_1);
  973. if ((reg & 0x7E7FFFEF) == 0x00702400)
  974. continue;
  975. switch (reg & 0x7E000B00) {
  976. case 0x1E000000:
  977. case 0x52000B00:
  978. case 0x18000B00:
  979. continue;
  980. default:
  981. return true;
  982. }
  983. } while (count-- > 0);
  984. return false;
  985. }
  986. EXPORT_SYMBOL(ath9k_hw_check_alive);
  987. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  988. struct ath9k_hw_cal_data *caldata, bool bChannelChange)
  989. {
  990. struct ath_common *common = ath9k_hw_common(ah);
  991. u32 saveLedState;
  992. struct ath9k_channel *curchan = ah->curchan;
  993. u32 saveDefAntenna;
  994. u32 macStaId1;
  995. u64 tsf = 0;
  996. int i, r;
  997. ah->txchainmask = common->tx_chainmask;
  998. ah->rxchainmask = common->rx_chainmask;
  999. if (!ah->chip_fullsleep) {
  1000. ath9k_hw_abortpcurecv(ah);
  1001. if (!ath9k_hw_stopdmarecv(ah)) {
  1002. ath_print(common, ATH_DBG_XMIT,
  1003. "Failed to stop receive dma\n");
  1004. bChannelChange = false;
  1005. }
  1006. }
  1007. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1008. return -EIO;
  1009. if (curchan && !ah->chip_fullsleep)
  1010. ath9k_hw_getnf(ah, curchan);
  1011. ah->caldata = caldata;
  1012. if (caldata &&
  1013. (chan->channel != caldata->channel ||
  1014. (chan->channelFlags & ~CHANNEL_CW_INT) !=
  1015. (caldata->channelFlags & ~CHANNEL_CW_INT))) {
  1016. /* Operating channel changed, reset channel calibration data */
  1017. memset(caldata, 0, sizeof(*caldata));
  1018. ath9k_init_nfcal_hist_buffer(ah, chan);
  1019. }
  1020. if (bChannelChange &&
  1021. (ah->chip_fullsleep != true) &&
  1022. (ah->curchan != NULL) &&
  1023. (chan->channel != ah->curchan->channel) &&
  1024. ((chan->channelFlags & CHANNEL_ALL) ==
  1025. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1026. (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
  1027. if (ath9k_hw_channel_change(ah, chan)) {
  1028. ath9k_hw_loadnf(ah, ah->curchan);
  1029. ath9k_hw_start_nfcal(ah, true);
  1030. if (AR_SREV_9271(ah))
  1031. ar9002_hw_load_ani_reg(ah, chan);
  1032. return 0;
  1033. }
  1034. }
  1035. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1036. if (saveDefAntenna == 0)
  1037. saveDefAntenna = 1;
  1038. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1039. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1040. if (AR_SREV_9100(ah) ||
  1041. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1042. tsf = ath9k_hw_gettsf64(ah);
  1043. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1044. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1045. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1046. ath9k_hw_mark_phy_inactive(ah);
  1047. /* Only required on the first reset */
  1048. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1049. REG_WRITE(ah,
  1050. AR9271_RESET_POWER_DOWN_CONTROL,
  1051. AR9271_RADIO_RF_RST);
  1052. udelay(50);
  1053. }
  1054. if (!ath9k_hw_chip_reset(ah, chan)) {
  1055. ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
  1056. return -EINVAL;
  1057. }
  1058. /* Only required on the first reset */
  1059. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1060. ah->htc_reset_init = false;
  1061. REG_WRITE(ah,
  1062. AR9271_RESET_POWER_DOWN_CONTROL,
  1063. AR9271_GATE_MAC_CTL);
  1064. udelay(50);
  1065. }
  1066. /* Restore TSF */
  1067. if (tsf)
  1068. ath9k_hw_settsf64(ah, tsf);
  1069. if (AR_SREV_9280_20_OR_LATER(ah))
  1070. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1071. if (!AR_SREV_9300_20_OR_LATER(ah))
  1072. ar9002_hw_enable_async_fifo(ah);
  1073. r = ath9k_hw_process_ini(ah, chan);
  1074. if (r)
  1075. return r;
  1076. /*
  1077. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1078. * right after the chip reset. When that happens, write a new
  1079. * value after the initvals have been applied, with an offset
  1080. * based on measured time difference
  1081. */
  1082. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1083. tsf += 1500;
  1084. ath9k_hw_settsf64(ah, tsf);
  1085. }
  1086. /* Setup MFP options for CCMP */
  1087. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1088. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1089. * frames when constructing CCMP AAD. */
  1090. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1091. 0xc7ff);
  1092. ah->sw_mgmt_crypto = false;
  1093. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1094. /* Disable hardware crypto for management frames */
  1095. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1096. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1097. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1098. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1099. ah->sw_mgmt_crypto = true;
  1100. } else
  1101. ah->sw_mgmt_crypto = true;
  1102. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1103. ath9k_hw_set_delta_slope(ah, chan);
  1104. ath9k_hw_spur_mitigate_freq(ah, chan);
  1105. ah->eep_ops->set_board_values(ah, chan);
  1106. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1107. ENABLE_REGWRITE_BUFFER(ah);
  1108. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1109. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1110. | macStaId1
  1111. | AR_STA_ID1_RTS_USE_DEF
  1112. | (ah->config.
  1113. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1114. | ah->sta_id1_defaults);
  1115. ath_hw_setbssidmask(common);
  1116. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1117. ath9k_hw_write_associd(ah);
  1118. REG_WRITE(ah, AR_ISR, ~0);
  1119. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1120. REGWRITE_BUFFER_FLUSH(ah);
  1121. r = ath9k_hw_rf_set_freq(ah, chan);
  1122. if (r)
  1123. return r;
  1124. ath9k_hw_set_clockrate(ah);
  1125. ENABLE_REGWRITE_BUFFER(ah);
  1126. for (i = 0; i < AR_NUM_DCU; i++)
  1127. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1128. REGWRITE_BUFFER_FLUSH(ah);
  1129. ah->intr_txqs = 0;
  1130. for (i = 0; i < ah->caps.total_queues; i++)
  1131. ath9k_hw_resettxqueue(ah, i);
  1132. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1133. ath9k_hw_ani_cache_ini_regs(ah);
  1134. ath9k_hw_init_qos(ah);
  1135. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1136. ath9k_enable_rfkill(ah);
  1137. ath9k_hw_init_global_settings(ah);
  1138. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1139. ar9002_hw_update_async_fifo(ah);
  1140. ar9002_hw_enable_wep_aggregation(ah);
  1141. }
  1142. REG_WRITE(ah, AR_STA_ID1,
  1143. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1144. ath9k_hw_set_dma(ah);
  1145. REG_WRITE(ah, AR_OBS, 8);
  1146. if (ah->config.rx_intr_mitigation) {
  1147. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1148. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1149. }
  1150. if (ah->config.tx_intr_mitigation) {
  1151. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1152. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1153. }
  1154. ath9k_hw_init_bb(ah, chan);
  1155. if (!ath9k_hw_init_cal(ah, chan))
  1156. return -EIO;
  1157. ENABLE_REGWRITE_BUFFER(ah);
  1158. ath9k_hw_restore_chainmask(ah);
  1159. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1160. REGWRITE_BUFFER_FLUSH(ah);
  1161. /*
  1162. * For big endian systems turn on swapping for descriptors
  1163. */
  1164. if (AR_SREV_9100(ah)) {
  1165. u32 mask;
  1166. mask = REG_READ(ah, AR_CFG);
  1167. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1168. ath_print(common, ATH_DBG_RESET,
  1169. "CFG Byte Swap Set 0x%x\n", mask);
  1170. } else {
  1171. mask =
  1172. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1173. REG_WRITE(ah, AR_CFG, mask);
  1174. ath_print(common, ATH_DBG_RESET,
  1175. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1176. }
  1177. } else {
  1178. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1179. /* Configure AR9271 target WLAN */
  1180. if (AR_SREV_9271(ah))
  1181. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1182. else
  1183. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1184. }
  1185. #ifdef __BIG_ENDIAN
  1186. else
  1187. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1188. #endif
  1189. }
  1190. if (ah->btcoex_hw.enabled)
  1191. ath9k_hw_btcoex_enable(ah);
  1192. if (AR_SREV_9300_20_OR_LATER(ah))
  1193. ar9003_hw_bb_watchdog_config(ah);
  1194. return 0;
  1195. }
  1196. EXPORT_SYMBOL(ath9k_hw_reset);
  1197. /******************************/
  1198. /* Power Management (Chipset) */
  1199. /******************************/
  1200. /*
  1201. * Notify Power Mgt is disabled in self-generated frames.
  1202. * If requested, force chip to sleep.
  1203. */
  1204. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1205. {
  1206. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1207. if (setChip) {
  1208. /*
  1209. * Clear the RTC force wake bit to allow the
  1210. * mac to go to sleep.
  1211. */
  1212. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1213. AR_RTC_FORCE_WAKE_EN);
  1214. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1215. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1216. /* Shutdown chip. Active low */
  1217. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1218. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1219. AR_RTC_RESET_EN);
  1220. }
  1221. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1222. if (AR_SREV_9300_20_OR_LATER(ah))
  1223. REG_WRITE(ah, AR_WA,
  1224. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1225. }
  1226. /*
  1227. * Notify Power Management is enabled in self-generating
  1228. * frames. If request, set power mode of chip to
  1229. * auto/normal. Duration in units of 128us (1/8 TU).
  1230. */
  1231. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1232. {
  1233. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1234. if (setChip) {
  1235. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1236. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1237. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1238. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1239. AR_RTC_FORCE_WAKE_ON_INT);
  1240. } else {
  1241. /*
  1242. * Clear the RTC force wake bit to allow the
  1243. * mac to go to sleep.
  1244. */
  1245. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1246. AR_RTC_FORCE_WAKE_EN);
  1247. }
  1248. }
  1249. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1250. if (AR_SREV_9300_20_OR_LATER(ah))
  1251. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1252. }
  1253. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1254. {
  1255. u32 val;
  1256. int i;
  1257. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1258. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1259. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1260. udelay(10);
  1261. }
  1262. if (setChip) {
  1263. if ((REG_READ(ah, AR_RTC_STATUS) &
  1264. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1265. if (ath9k_hw_set_reset_reg(ah,
  1266. ATH9K_RESET_POWER_ON) != true) {
  1267. return false;
  1268. }
  1269. if (!AR_SREV_9300_20_OR_LATER(ah))
  1270. ath9k_hw_init_pll(ah, NULL);
  1271. }
  1272. if (AR_SREV_9100(ah))
  1273. REG_SET_BIT(ah, AR_RTC_RESET,
  1274. AR_RTC_RESET_EN);
  1275. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1276. AR_RTC_FORCE_WAKE_EN);
  1277. udelay(50);
  1278. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1279. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1280. if (val == AR_RTC_STATUS_ON)
  1281. break;
  1282. udelay(50);
  1283. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1284. AR_RTC_FORCE_WAKE_EN);
  1285. }
  1286. if (i == 0) {
  1287. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1288. "Failed to wakeup in %uus\n",
  1289. POWER_UP_TIME / 20);
  1290. return false;
  1291. }
  1292. }
  1293. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1294. return true;
  1295. }
  1296. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1297. {
  1298. struct ath_common *common = ath9k_hw_common(ah);
  1299. int status = true, setChip = true;
  1300. static const char *modes[] = {
  1301. "AWAKE",
  1302. "FULL-SLEEP",
  1303. "NETWORK SLEEP",
  1304. "UNDEFINED"
  1305. };
  1306. if (ah->power_mode == mode)
  1307. return status;
  1308. ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
  1309. modes[ah->power_mode], modes[mode]);
  1310. switch (mode) {
  1311. case ATH9K_PM_AWAKE:
  1312. status = ath9k_hw_set_power_awake(ah, setChip);
  1313. break;
  1314. case ATH9K_PM_FULL_SLEEP:
  1315. ath9k_set_power_sleep(ah, setChip);
  1316. ah->chip_fullsleep = true;
  1317. break;
  1318. case ATH9K_PM_NETWORK_SLEEP:
  1319. ath9k_set_power_network_sleep(ah, setChip);
  1320. break;
  1321. default:
  1322. ath_print(common, ATH_DBG_FATAL,
  1323. "Unknown power mode %u\n", mode);
  1324. return false;
  1325. }
  1326. ah->power_mode = mode;
  1327. return status;
  1328. }
  1329. EXPORT_SYMBOL(ath9k_hw_setpower);
  1330. /*******************/
  1331. /* Beacon Handling */
  1332. /*******************/
  1333. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1334. {
  1335. int flags = 0;
  1336. ah->beacon_interval = beacon_period;
  1337. ENABLE_REGWRITE_BUFFER(ah);
  1338. switch (ah->opmode) {
  1339. case NL80211_IFTYPE_STATION:
  1340. case NL80211_IFTYPE_MONITOR:
  1341. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1342. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  1343. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  1344. flags |= AR_TBTT_TIMER_EN;
  1345. break;
  1346. case NL80211_IFTYPE_ADHOC:
  1347. case NL80211_IFTYPE_MESH_POINT:
  1348. REG_SET_BIT(ah, AR_TXCFG,
  1349. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1350. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  1351. TU_TO_USEC(next_beacon +
  1352. (ah->atim_window ? ah->
  1353. atim_window : 1)));
  1354. flags |= AR_NDP_TIMER_EN;
  1355. case NL80211_IFTYPE_AP:
  1356. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1357. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  1358. TU_TO_USEC(next_beacon -
  1359. ah->config.
  1360. dma_beacon_response_time));
  1361. REG_WRITE(ah, AR_NEXT_SWBA,
  1362. TU_TO_USEC(next_beacon -
  1363. ah->config.
  1364. sw_beacon_response_time));
  1365. flags |=
  1366. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1367. break;
  1368. default:
  1369. ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1370. "%s: unsupported opmode: %d\n",
  1371. __func__, ah->opmode);
  1372. return;
  1373. break;
  1374. }
  1375. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1376. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1377. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  1378. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  1379. REGWRITE_BUFFER_FLUSH(ah);
  1380. beacon_period &= ~ATH9K_BEACON_ENA;
  1381. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  1382. ath9k_hw_reset_tsf(ah);
  1383. }
  1384. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1385. }
  1386. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1387. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1388. const struct ath9k_beacon_state *bs)
  1389. {
  1390. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1391. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1392. struct ath_common *common = ath9k_hw_common(ah);
  1393. ENABLE_REGWRITE_BUFFER(ah);
  1394. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1395. REG_WRITE(ah, AR_BEACON_PERIOD,
  1396. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1397. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1398. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1399. REGWRITE_BUFFER_FLUSH(ah);
  1400. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1401. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1402. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1403. if (bs->bs_sleepduration > beaconintval)
  1404. beaconintval = bs->bs_sleepduration;
  1405. dtimperiod = bs->bs_dtimperiod;
  1406. if (bs->bs_sleepduration > dtimperiod)
  1407. dtimperiod = bs->bs_sleepduration;
  1408. if (beaconintval == dtimperiod)
  1409. nextTbtt = bs->bs_nextdtim;
  1410. else
  1411. nextTbtt = bs->bs_nexttbtt;
  1412. ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1413. ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1414. ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1415. ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1416. ENABLE_REGWRITE_BUFFER(ah);
  1417. REG_WRITE(ah, AR_NEXT_DTIM,
  1418. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1419. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1420. REG_WRITE(ah, AR_SLEEP1,
  1421. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1422. | AR_SLEEP1_ASSUME_DTIM);
  1423. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1424. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1425. else
  1426. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1427. REG_WRITE(ah, AR_SLEEP2,
  1428. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1429. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1430. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1431. REGWRITE_BUFFER_FLUSH(ah);
  1432. REG_SET_BIT(ah, AR_TIMER_MODE,
  1433. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1434. AR_DTIM_TIMER_EN);
  1435. /* TSF Out of Range Threshold */
  1436. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1437. }
  1438. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1439. /*******************/
  1440. /* HW Capabilities */
  1441. /*******************/
  1442. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1443. {
  1444. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1445. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1446. struct ath_common *common = ath9k_hw_common(ah);
  1447. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1448. u16 capField = 0, eeval;
  1449. u8 ant_div_ctl1;
  1450. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1451. regulatory->current_rd = eeval;
  1452. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1453. if (AR_SREV_9285_12_OR_LATER(ah))
  1454. eeval |= AR9285_RDEXT_DEFAULT;
  1455. regulatory->current_rd_ext = eeval;
  1456. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1457. if (ah->opmode != NL80211_IFTYPE_AP &&
  1458. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1459. if (regulatory->current_rd == 0x64 ||
  1460. regulatory->current_rd == 0x65)
  1461. regulatory->current_rd += 5;
  1462. else if (regulatory->current_rd == 0x41)
  1463. regulatory->current_rd = 0x43;
  1464. ath_print(common, ATH_DBG_REGULATORY,
  1465. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1466. }
  1467. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1468. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1469. ath_print(common, ATH_DBG_FATAL,
  1470. "no band has been marked as supported in EEPROM.\n");
  1471. return -EINVAL;
  1472. }
  1473. if (eeval & AR5416_OPFLAGS_11A)
  1474. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1475. if (eeval & AR5416_OPFLAGS_11G)
  1476. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1477. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1478. /*
  1479. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1480. * the EEPROM.
  1481. */
  1482. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1483. !(eeval & AR5416_OPFLAGS_11A) &&
  1484. !(AR_SREV_9271(ah)))
  1485. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1486. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1487. else
  1488. /* Use rx_chainmask from EEPROM. */
  1489. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1490. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1491. pCap->low_2ghz_chan = 2312;
  1492. pCap->high_2ghz_chan = 2732;
  1493. pCap->low_5ghz_chan = 4920;
  1494. pCap->high_5ghz_chan = 6100;
  1495. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1496. if (ah->config.ht_enable)
  1497. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1498. else
  1499. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1500. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  1501. pCap->total_queues =
  1502. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  1503. else
  1504. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  1505. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  1506. pCap->keycache_size =
  1507. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  1508. else
  1509. pCap->keycache_size = AR_KEYTABLE_SIZE;
  1510. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  1511. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  1512. else
  1513. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  1514. if (AR_SREV_9271(ah))
  1515. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1516. else if (AR_DEVID_7010(ah))
  1517. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1518. else if (AR_SREV_9285_12_OR_LATER(ah))
  1519. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1520. else if (AR_SREV_9280_20_OR_LATER(ah))
  1521. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1522. else
  1523. pCap->num_gpio_pins = AR_NUM_GPIO;
  1524. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1525. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1526. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1527. } else {
  1528. pCap->rts_aggr_limit = (8 * 1024);
  1529. }
  1530. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  1531. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1532. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1533. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1534. ah->rfkill_gpio =
  1535. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1536. ah->rfkill_polarity =
  1537. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1538. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1539. }
  1540. #endif
  1541. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1542. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1543. else
  1544. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1545. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1546. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1547. else
  1548. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1549. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  1550. pCap->reg_cap =
  1551. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1552. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  1553. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  1554. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  1555. } else {
  1556. pCap->reg_cap =
  1557. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1558. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  1559. }
  1560. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  1561. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  1562. AR_SREV_5416(ah))
  1563. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  1564. pCap->num_antcfg_5ghz =
  1565. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
  1566. pCap->num_antcfg_2ghz =
  1567. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
  1568. if (AR_SREV_9280_20_OR_LATER(ah) &&
  1569. ath9k_hw_btcoex_supported(ah)) {
  1570. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1571. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1572. if (AR_SREV_9285(ah)) {
  1573. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1574. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1575. } else {
  1576. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1577. }
  1578. } else {
  1579. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1580. }
  1581. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1582. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
  1583. ATH9K_HW_CAP_FASTCLOCK;
  1584. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1585. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1586. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1587. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1588. pCap->txs_len = sizeof(struct ar9003_txs);
  1589. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1590. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1591. } else {
  1592. pCap->tx_desc_len = sizeof(struct ath_desc);
  1593. if (AR_SREV_9280_20(ah) &&
  1594. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1595. AR5416_EEP_MINOR_VER_16) ||
  1596. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1597. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1598. }
  1599. if (AR_SREV_9300_20_OR_LATER(ah))
  1600. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1601. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  1602. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1603. if (AR_SREV_9285(ah))
  1604. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  1605. ant_div_ctl1 =
  1606. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1607. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  1608. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  1609. }
  1610. return 0;
  1611. }
  1612. /****************************/
  1613. /* GPIO / RFKILL / Antennae */
  1614. /****************************/
  1615. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1616. u32 gpio, u32 type)
  1617. {
  1618. int addr;
  1619. u32 gpio_shift, tmp;
  1620. if (gpio > 11)
  1621. addr = AR_GPIO_OUTPUT_MUX3;
  1622. else if (gpio > 5)
  1623. addr = AR_GPIO_OUTPUT_MUX2;
  1624. else
  1625. addr = AR_GPIO_OUTPUT_MUX1;
  1626. gpio_shift = (gpio % 6) * 5;
  1627. if (AR_SREV_9280_20_OR_LATER(ah)
  1628. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1629. REG_RMW(ah, addr, (type << gpio_shift),
  1630. (0x1f << gpio_shift));
  1631. } else {
  1632. tmp = REG_READ(ah, addr);
  1633. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1634. tmp &= ~(0x1f << gpio_shift);
  1635. tmp |= (type << gpio_shift);
  1636. REG_WRITE(ah, addr, tmp);
  1637. }
  1638. }
  1639. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1640. {
  1641. u32 gpio_shift;
  1642. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1643. if (AR_DEVID_7010(ah)) {
  1644. gpio_shift = gpio;
  1645. REG_RMW(ah, AR7010_GPIO_OE,
  1646. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1647. (AR7010_GPIO_OE_MASK << gpio_shift));
  1648. return;
  1649. }
  1650. gpio_shift = gpio << 1;
  1651. REG_RMW(ah,
  1652. AR_GPIO_OE_OUT,
  1653. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1654. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1655. }
  1656. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1657. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1658. {
  1659. #define MS_REG_READ(x, y) \
  1660. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1661. if (gpio >= ah->caps.num_gpio_pins)
  1662. return 0xffffffff;
  1663. if (AR_DEVID_7010(ah)) {
  1664. u32 val;
  1665. val = REG_READ(ah, AR7010_GPIO_IN);
  1666. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1667. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1668. return MS_REG_READ(AR9300, gpio) != 0;
  1669. else if (AR_SREV_9271(ah))
  1670. return MS_REG_READ(AR9271, gpio) != 0;
  1671. else if (AR_SREV_9287_11_OR_LATER(ah))
  1672. return MS_REG_READ(AR9287, gpio) != 0;
  1673. else if (AR_SREV_9285_12_OR_LATER(ah))
  1674. return MS_REG_READ(AR9285, gpio) != 0;
  1675. else if (AR_SREV_9280_20_OR_LATER(ah))
  1676. return MS_REG_READ(AR928X, gpio) != 0;
  1677. else
  1678. return MS_REG_READ(AR, gpio) != 0;
  1679. }
  1680. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1681. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1682. u32 ah_signal_type)
  1683. {
  1684. u32 gpio_shift;
  1685. if (AR_DEVID_7010(ah)) {
  1686. gpio_shift = gpio;
  1687. REG_RMW(ah, AR7010_GPIO_OE,
  1688. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1689. (AR7010_GPIO_OE_MASK << gpio_shift));
  1690. return;
  1691. }
  1692. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1693. gpio_shift = 2 * gpio;
  1694. REG_RMW(ah,
  1695. AR_GPIO_OE_OUT,
  1696. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1697. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1698. }
  1699. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1700. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1701. {
  1702. if (AR_DEVID_7010(ah)) {
  1703. val = val ? 0 : 1;
  1704. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1705. AR_GPIO_BIT(gpio));
  1706. return;
  1707. }
  1708. if (AR_SREV_9271(ah))
  1709. val = ~val;
  1710. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1711. AR_GPIO_BIT(gpio));
  1712. }
  1713. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1714. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1715. {
  1716. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1717. }
  1718. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1719. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1720. {
  1721. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1722. }
  1723. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1724. /*********************/
  1725. /* General Operation */
  1726. /*********************/
  1727. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1728. {
  1729. u32 bits = REG_READ(ah, AR_RX_FILTER);
  1730. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  1731. if (phybits & AR_PHY_ERR_RADAR)
  1732. bits |= ATH9K_RX_FILTER_PHYRADAR;
  1733. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  1734. bits |= ATH9K_RX_FILTER_PHYERR;
  1735. return bits;
  1736. }
  1737. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  1738. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  1739. {
  1740. u32 phybits;
  1741. ENABLE_REGWRITE_BUFFER(ah);
  1742. REG_WRITE(ah, AR_RX_FILTER, bits);
  1743. phybits = 0;
  1744. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  1745. phybits |= AR_PHY_ERR_RADAR;
  1746. if (bits & ATH9K_RX_FILTER_PHYERR)
  1747. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  1748. REG_WRITE(ah, AR_PHY_ERR, phybits);
  1749. if (phybits)
  1750. REG_WRITE(ah, AR_RXCFG,
  1751. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  1752. else
  1753. REG_WRITE(ah, AR_RXCFG,
  1754. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  1755. REGWRITE_BUFFER_FLUSH(ah);
  1756. }
  1757. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  1758. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  1759. {
  1760. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1761. return false;
  1762. ath9k_hw_init_pll(ah, NULL);
  1763. return true;
  1764. }
  1765. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  1766. bool ath9k_hw_disable(struct ath_hw *ah)
  1767. {
  1768. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1769. return false;
  1770. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  1771. return false;
  1772. ath9k_hw_init_pll(ah, NULL);
  1773. return true;
  1774. }
  1775. EXPORT_SYMBOL(ath9k_hw_disable);
  1776. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
  1777. {
  1778. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1779. struct ath9k_channel *chan = ah->curchan;
  1780. struct ieee80211_channel *channel = chan->chan;
  1781. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  1782. ah->eep_ops->set_txpower(ah, chan,
  1783. ath9k_regd_get_ctl(regulatory, chan),
  1784. channel->max_antenna_gain * 2,
  1785. channel->max_power * 2,
  1786. min((u32) MAX_RATE_POWER,
  1787. (u32) regulatory->power_limit));
  1788. }
  1789. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  1790. void ath9k_hw_setopmode(struct ath_hw *ah)
  1791. {
  1792. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1793. }
  1794. EXPORT_SYMBOL(ath9k_hw_setopmode);
  1795. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  1796. {
  1797. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  1798. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  1799. }
  1800. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  1801. void ath9k_hw_write_associd(struct ath_hw *ah)
  1802. {
  1803. struct ath_common *common = ath9k_hw_common(ah);
  1804. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  1805. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  1806. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1807. }
  1808. EXPORT_SYMBOL(ath9k_hw_write_associd);
  1809. #define ATH9K_MAX_TSF_READ 10
  1810. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  1811. {
  1812. u32 tsf_lower, tsf_upper1, tsf_upper2;
  1813. int i;
  1814. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  1815. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  1816. tsf_lower = REG_READ(ah, AR_TSF_L32);
  1817. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  1818. if (tsf_upper2 == tsf_upper1)
  1819. break;
  1820. tsf_upper1 = tsf_upper2;
  1821. }
  1822. WARN_ON( i == ATH9K_MAX_TSF_READ );
  1823. return (((u64)tsf_upper1 << 32) | tsf_lower);
  1824. }
  1825. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  1826. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  1827. {
  1828. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  1829. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  1830. }
  1831. EXPORT_SYMBOL(ath9k_hw_settsf64);
  1832. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  1833. {
  1834. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  1835. AH_TSF_WRITE_TIMEOUT))
  1836. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  1837. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  1838. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  1839. }
  1840. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  1841. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  1842. {
  1843. if (setting)
  1844. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  1845. else
  1846. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  1847. }
  1848. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  1849. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  1850. {
  1851. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1852. u32 macmode;
  1853. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  1854. macmode = AR_2040_JOINED_RX_CLEAR;
  1855. else
  1856. macmode = 0;
  1857. REG_WRITE(ah, AR_2040_MODE, macmode);
  1858. }
  1859. /* HW Generic timers configuration */
  1860. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  1861. {
  1862. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1863. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1864. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1865. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1866. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1867. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1868. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1869. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  1870. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  1871. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  1872. AR_NDP2_TIMER_MODE, 0x0002},
  1873. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  1874. AR_NDP2_TIMER_MODE, 0x0004},
  1875. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  1876. AR_NDP2_TIMER_MODE, 0x0008},
  1877. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  1878. AR_NDP2_TIMER_MODE, 0x0010},
  1879. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  1880. AR_NDP2_TIMER_MODE, 0x0020},
  1881. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  1882. AR_NDP2_TIMER_MODE, 0x0040},
  1883. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  1884. AR_NDP2_TIMER_MODE, 0x0080}
  1885. };
  1886. /* HW generic timer primitives */
  1887. /* compute and clear index of rightmost 1 */
  1888. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  1889. {
  1890. u32 b;
  1891. b = *mask;
  1892. b &= (0-b);
  1893. *mask &= ~b;
  1894. b *= debruijn32;
  1895. b >>= 27;
  1896. return timer_table->gen_timer_index[b];
  1897. }
  1898. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  1899. {
  1900. return REG_READ(ah, AR_TSF_L32);
  1901. }
  1902. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  1903. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  1904. void (*trigger)(void *),
  1905. void (*overflow)(void *),
  1906. void *arg,
  1907. u8 timer_index)
  1908. {
  1909. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1910. struct ath_gen_timer *timer;
  1911. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  1912. if (timer == NULL) {
  1913. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1914. "Failed to allocate memory"
  1915. "for hw timer[%d]\n", timer_index);
  1916. return NULL;
  1917. }
  1918. /* allocate a hardware generic timer slot */
  1919. timer_table->timers[timer_index] = timer;
  1920. timer->index = timer_index;
  1921. timer->trigger = trigger;
  1922. timer->overflow = overflow;
  1923. timer->arg = arg;
  1924. return timer;
  1925. }
  1926. EXPORT_SYMBOL(ath_gen_timer_alloc);
  1927. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  1928. struct ath_gen_timer *timer,
  1929. u32 timer_next,
  1930. u32 timer_period)
  1931. {
  1932. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1933. u32 tsf;
  1934. BUG_ON(!timer_period);
  1935. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1936. tsf = ath9k_hw_gettsf32(ah);
  1937. ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  1938. "curent tsf %x period %x"
  1939. "timer_next %x\n", tsf, timer_period, timer_next);
  1940. /*
  1941. * Pull timer_next forward if the current TSF already passed it
  1942. * because of software latency
  1943. */
  1944. if (timer_next < tsf)
  1945. timer_next = tsf + timer_period;
  1946. /*
  1947. * Program generic timer registers
  1948. */
  1949. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  1950. timer_next);
  1951. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  1952. timer_period);
  1953. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1954. gen_tmr_configuration[timer->index].mode_mask);
  1955. /* Enable both trigger and thresh interrupt masks */
  1956. REG_SET_BIT(ah, AR_IMR_S5,
  1957. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1958. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1959. }
  1960. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  1961. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  1962. {
  1963. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1964. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  1965. (timer->index >= ATH_MAX_GEN_TIMER)) {
  1966. return;
  1967. }
  1968. /* Clear generic timer enable bits. */
  1969. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  1970. gen_tmr_configuration[timer->index].mode_mask);
  1971. /* Disable both trigger and thresh interrupt masks */
  1972. REG_CLR_BIT(ah, AR_IMR_S5,
  1973. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  1974. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  1975. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  1976. }
  1977. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  1978. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  1979. {
  1980. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1981. /* free the hardware generic timer slot */
  1982. timer_table->timers[timer->index] = NULL;
  1983. kfree(timer);
  1984. }
  1985. EXPORT_SYMBOL(ath_gen_timer_free);
  1986. /*
  1987. * Generic Timer Interrupts handling
  1988. */
  1989. void ath_gen_timer_isr(struct ath_hw *ah)
  1990. {
  1991. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  1992. struct ath_gen_timer *timer;
  1993. struct ath_common *common = ath9k_hw_common(ah);
  1994. u32 trigger_mask, thresh_mask, index;
  1995. /* get hardware generic timer interrupt status */
  1996. trigger_mask = ah->intr_gen_timer_trigger;
  1997. thresh_mask = ah->intr_gen_timer_thresh;
  1998. trigger_mask &= timer_table->timer_mask.val;
  1999. thresh_mask &= timer_table->timer_mask.val;
  2000. trigger_mask &= ~thresh_mask;
  2001. while (thresh_mask) {
  2002. index = rightmost_index(timer_table, &thresh_mask);
  2003. timer = timer_table->timers[index];
  2004. BUG_ON(!timer);
  2005. ath_print(common, ATH_DBG_HWTIMER,
  2006. "TSF overflow for Gen timer %d\n", index);
  2007. timer->overflow(timer->arg);
  2008. }
  2009. while (trigger_mask) {
  2010. index = rightmost_index(timer_table, &trigger_mask);
  2011. timer = timer_table->timers[index];
  2012. BUG_ON(!timer);
  2013. ath_print(common, ATH_DBG_HWTIMER,
  2014. "Gen timer[%d] trigger\n", index);
  2015. timer->trigger(timer->arg);
  2016. }
  2017. }
  2018. EXPORT_SYMBOL(ath_gen_timer_isr);
  2019. /********/
  2020. /* HTC */
  2021. /********/
  2022. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2023. {
  2024. ah->htc_reset_init = true;
  2025. }
  2026. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2027. static struct {
  2028. u32 version;
  2029. const char * name;
  2030. } ath_mac_bb_names[] = {
  2031. /* Devices with external radios */
  2032. { AR_SREV_VERSION_5416_PCI, "5416" },
  2033. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2034. { AR_SREV_VERSION_9100, "9100" },
  2035. { AR_SREV_VERSION_9160, "9160" },
  2036. /* Single-chip solutions */
  2037. { AR_SREV_VERSION_9280, "9280" },
  2038. { AR_SREV_VERSION_9285, "9285" },
  2039. { AR_SREV_VERSION_9287, "9287" },
  2040. { AR_SREV_VERSION_9271, "9271" },
  2041. { AR_SREV_VERSION_9300, "9300" },
  2042. };
  2043. /* For devices with external radios */
  2044. static struct {
  2045. u16 version;
  2046. const char * name;
  2047. } ath_rf_names[] = {
  2048. { 0, "5133" },
  2049. { AR_RAD5133_SREV_MAJOR, "5133" },
  2050. { AR_RAD5122_SREV_MAJOR, "5122" },
  2051. { AR_RAD2133_SREV_MAJOR, "2133" },
  2052. { AR_RAD2122_SREV_MAJOR, "2122" }
  2053. };
  2054. /*
  2055. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2056. */
  2057. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2058. {
  2059. int i;
  2060. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2061. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2062. return ath_mac_bb_names[i].name;
  2063. }
  2064. }
  2065. return "????";
  2066. }
  2067. /*
  2068. * Return the RF name. "????" is returned if the RF is unknown.
  2069. * Used for devices with external radios.
  2070. */
  2071. static const char *ath9k_hw_rf_name(u16 rf_version)
  2072. {
  2073. int i;
  2074. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2075. if (ath_rf_names[i].version == rf_version) {
  2076. return ath_rf_names[i].name;
  2077. }
  2078. }
  2079. return "????";
  2080. }
  2081. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2082. {
  2083. int used;
  2084. /* chipsets >= AR9280 are single-chip */
  2085. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2086. used = snprintf(hw_name, len,
  2087. "Atheros AR%s Rev:%x",
  2088. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2089. ah->hw_version.macRev);
  2090. }
  2091. else {
  2092. used = snprintf(hw_name, len,
  2093. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2094. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2095. ah->hw_version.macRev,
  2096. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2097. AR_RADIO_SREV_MAJOR)),
  2098. ah->hw_version.phyRev);
  2099. }
  2100. hw_name[used] = '\0';
  2101. }
  2102. EXPORT_SYMBOL(ath9k_hw_name);