qlge_main.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943
  1. /*
  2. * QLogic qlge NIC HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. * See LICENSE.qlge for copyright and licensing details.
  5. * Author: Linux qlge network device driver by
  6. * Ron Mercer <ron.mercer@qlogic.com>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/pagemap.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/kthread.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/in.h>
  26. #include <linux/ip.h>
  27. #include <linux/ipv6.h>
  28. #include <net/ipv6.h>
  29. #include <linux/tcp.h>
  30. #include <linux/udp.h>
  31. #include <linux/if_arp.h>
  32. #include <linux/if_ether.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/delay.h>
  39. #include <linux/mm.h>
  40. #include <linux/vmalloc.h>
  41. #include <net/ip6_checksum.h>
  42. #include "qlge.h"
  43. char qlge_driver_name[] = DRV_NAME;
  44. const char qlge_driver_version[] = DRV_VERSION;
  45. MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
  46. MODULE_DESCRIPTION(DRV_STRING " ");
  47. MODULE_LICENSE("GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. static const u32 default_msg =
  50. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
  51. /* NETIF_MSG_TIMER | */
  52. NETIF_MSG_IFDOWN |
  53. NETIF_MSG_IFUP |
  54. NETIF_MSG_RX_ERR |
  55. NETIF_MSG_TX_ERR |
  56. /* NETIF_MSG_TX_QUEUED | */
  57. /* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
  58. /* NETIF_MSG_PKTDATA | */
  59. NETIF_MSG_HW | NETIF_MSG_WOL | 0;
  60. static int debug = 0x00007fff; /* defaults above */
  61. module_param(debug, int, 0);
  62. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  63. #define MSIX_IRQ 0
  64. #define MSI_IRQ 1
  65. #define LEG_IRQ 2
  66. static int qlge_irq_type = MSIX_IRQ;
  67. module_param(qlge_irq_type, int, MSIX_IRQ);
  68. MODULE_PARM_DESC(qlge_irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
  69. static int qlge_mpi_coredump;
  70. module_param(qlge_mpi_coredump, int, 0);
  71. MODULE_PARM_DESC(qlge_mpi_coredump,
  72. "Option to enable MPI firmware dump. "
  73. "Default is OFF - Do Not allocate memory. ");
  74. static int qlge_force_coredump;
  75. module_param(qlge_force_coredump, int, 0);
  76. MODULE_PARM_DESC(qlge_force_coredump,
  77. "Option to allow force of firmware core dump. "
  78. "Default is OFF - Do not allow.");
  79. static DEFINE_PCI_DEVICE_TABLE(qlge_pci_tbl) = {
  80. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
  81. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
  82. /* required last entry */
  83. {0,}
  84. };
  85. MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
  86. /* This hardware semaphore causes exclusive access to
  87. * resources shared between the NIC driver, MPI firmware,
  88. * FCOE firmware and the FC driver.
  89. */
  90. static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
  91. {
  92. u32 sem_bits = 0;
  93. switch (sem_mask) {
  94. case SEM_XGMAC0_MASK:
  95. sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
  96. break;
  97. case SEM_XGMAC1_MASK:
  98. sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
  99. break;
  100. case SEM_ICB_MASK:
  101. sem_bits = SEM_SET << SEM_ICB_SHIFT;
  102. break;
  103. case SEM_MAC_ADDR_MASK:
  104. sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
  105. break;
  106. case SEM_FLASH_MASK:
  107. sem_bits = SEM_SET << SEM_FLASH_SHIFT;
  108. break;
  109. case SEM_PROBE_MASK:
  110. sem_bits = SEM_SET << SEM_PROBE_SHIFT;
  111. break;
  112. case SEM_RT_IDX_MASK:
  113. sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
  114. break;
  115. case SEM_PROC_REG_MASK:
  116. sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
  117. break;
  118. default:
  119. netif_alert(qdev, probe, qdev->ndev, "bad Semaphore mask!.\n");
  120. return -EINVAL;
  121. }
  122. ql_write32(qdev, SEM, sem_bits | sem_mask);
  123. return !(ql_read32(qdev, SEM) & sem_bits);
  124. }
  125. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
  126. {
  127. unsigned int wait_count = 30;
  128. do {
  129. if (!ql_sem_trylock(qdev, sem_mask))
  130. return 0;
  131. udelay(100);
  132. } while (--wait_count);
  133. return -ETIMEDOUT;
  134. }
  135. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
  136. {
  137. ql_write32(qdev, SEM, sem_mask);
  138. ql_read32(qdev, SEM); /* flush */
  139. }
  140. /* This function waits for a specific bit to come ready
  141. * in a given register. It is used mostly by the initialize
  142. * process, but is also used in kernel thread API such as
  143. * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
  144. */
  145. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
  146. {
  147. u32 temp;
  148. int count = UDELAY_COUNT;
  149. while (count) {
  150. temp = ql_read32(qdev, reg);
  151. /* check for errors */
  152. if (temp & err_bit) {
  153. netif_alert(qdev, probe, qdev->ndev,
  154. "register 0x%.08x access error, value = 0x%.08x!.\n",
  155. reg, temp);
  156. return -EIO;
  157. } else if (temp & bit)
  158. return 0;
  159. udelay(UDELAY_DELAY);
  160. count--;
  161. }
  162. netif_alert(qdev, probe, qdev->ndev,
  163. "Timed out waiting for reg %x to come ready.\n", reg);
  164. return -ETIMEDOUT;
  165. }
  166. /* The CFG register is used to download TX and RX control blocks
  167. * to the chip. This function waits for an operation to complete.
  168. */
  169. static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
  170. {
  171. int count = UDELAY_COUNT;
  172. u32 temp;
  173. while (count) {
  174. temp = ql_read32(qdev, CFG);
  175. if (temp & CFG_LE)
  176. return -EIO;
  177. if (!(temp & bit))
  178. return 0;
  179. udelay(UDELAY_DELAY);
  180. count--;
  181. }
  182. return -ETIMEDOUT;
  183. }
  184. /* Used to issue init control blocks to hw. Maps control block,
  185. * sets address, triggers download, waits for completion.
  186. */
  187. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  188. u16 q_id)
  189. {
  190. u64 map;
  191. int status = 0;
  192. int direction;
  193. u32 mask;
  194. u32 value;
  195. direction =
  196. (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
  197. PCI_DMA_FROMDEVICE;
  198. map = pci_map_single(qdev->pdev, ptr, size, direction);
  199. if (pci_dma_mapping_error(qdev->pdev, map)) {
  200. netif_err(qdev, ifup, qdev->ndev, "Couldn't map DMA area.\n");
  201. return -ENOMEM;
  202. }
  203. status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
  204. if (status)
  205. return status;
  206. status = ql_wait_cfg(qdev, bit);
  207. if (status) {
  208. netif_err(qdev, ifup, qdev->ndev,
  209. "Timed out waiting for CFG to come ready.\n");
  210. goto exit;
  211. }
  212. ql_write32(qdev, ICB_L, (u32) map);
  213. ql_write32(qdev, ICB_H, (u32) (map >> 32));
  214. mask = CFG_Q_MASK | (bit << 16);
  215. value = bit | (q_id << CFG_Q_SHIFT);
  216. ql_write32(qdev, CFG, (mask | value));
  217. /*
  218. * Wait for the bit to clear after signaling hw.
  219. */
  220. status = ql_wait_cfg(qdev, bit);
  221. exit:
  222. ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
  223. pci_unmap_single(qdev->pdev, map, size, direction);
  224. return status;
  225. }
  226. /* Get a specific MAC address from the CAM. Used for debug and reg dump. */
  227. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  228. u32 *value)
  229. {
  230. u32 offset = 0;
  231. int status;
  232. switch (type) {
  233. case MAC_ADDR_TYPE_MULTI_MAC:
  234. case MAC_ADDR_TYPE_CAM_MAC:
  235. {
  236. status =
  237. ql_wait_reg_rdy(qdev,
  238. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  239. if (status)
  240. goto exit;
  241. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  242. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  243. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  244. status =
  245. ql_wait_reg_rdy(qdev,
  246. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  247. if (status)
  248. goto exit;
  249. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  250. status =
  251. ql_wait_reg_rdy(qdev,
  252. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  253. if (status)
  254. goto exit;
  255. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  256. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  257. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  258. status =
  259. ql_wait_reg_rdy(qdev,
  260. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  261. if (status)
  262. goto exit;
  263. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  264. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  265. status =
  266. ql_wait_reg_rdy(qdev,
  267. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  268. if (status)
  269. goto exit;
  270. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  271. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  272. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  273. status =
  274. ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
  275. MAC_ADDR_MR, 0);
  276. if (status)
  277. goto exit;
  278. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  279. }
  280. break;
  281. }
  282. case MAC_ADDR_TYPE_VLAN:
  283. case MAC_ADDR_TYPE_MULTI_FLTR:
  284. default:
  285. netif_crit(qdev, ifup, qdev->ndev,
  286. "Address type %d not yet supported.\n", type);
  287. status = -EPERM;
  288. }
  289. exit:
  290. return status;
  291. }
  292. /* Set up a MAC, multicast or VLAN address for the
  293. * inbound frame matching.
  294. */
  295. static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
  296. u16 index)
  297. {
  298. u32 offset = 0;
  299. int status = 0;
  300. switch (type) {
  301. case MAC_ADDR_TYPE_MULTI_MAC:
  302. {
  303. u32 upper = (addr[0] << 8) | addr[1];
  304. u32 lower = (addr[2] << 24) | (addr[3] << 16) |
  305. (addr[4] << 8) | (addr[5]);
  306. status =
  307. ql_wait_reg_rdy(qdev,
  308. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  309. if (status)
  310. goto exit;
  311. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  312. (index << MAC_ADDR_IDX_SHIFT) |
  313. type | MAC_ADDR_E);
  314. ql_write32(qdev, MAC_ADDR_DATA, lower);
  315. status =
  316. ql_wait_reg_rdy(qdev,
  317. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  318. if (status)
  319. goto exit;
  320. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  321. (index << MAC_ADDR_IDX_SHIFT) |
  322. type | MAC_ADDR_E);
  323. ql_write32(qdev, MAC_ADDR_DATA, upper);
  324. status =
  325. ql_wait_reg_rdy(qdev,
  326. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  327. if (status)
  328. goto exit;
  329. break;
  330. }
  331. case MAC_ADDR_TYPE_CAM_MAC:
  332. {
  333. u32 cam_output;
  334. u32 upper = (addr[0] << 8) | addr[1];
  335. u32 lower =
  336. (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
  337. (addr[5]);
  338. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  339. "Adding %s address %pM at index %d in the CAM.\n",
  340. type == MAC_ADDR_TYPE_MULTI_MAC ?
  341. "MULTICAST" : "UNICAST",
  342. addr, index);
  343. status =
  344. ql_wait_reg_rdy(qdev,
  345. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  346. if (status)
  347. goto exit;
  348. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  349. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  350. type); /* type */
  351. ql_write32(qdev, MAC_ADDR_DATA, lower);
  352. status =
  353. ql_wait_reg_rdy(qdev,
  354. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  355. if (status)
  356. goto exit;
  357. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  358. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  359. type); /* type */
  360. ql_write32(qdev, MAC_ADDR_DATA, upper);
  361. status =
  362. ql_wait_reg_rdy(qdev,
  363. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  364. if (status)
  365. goto exit;
  366. ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
  367. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  368. type); /* type */
  369. /* This field should also include the queue id
  370. and possibly the function id. Right now we hardcode
  371. the route field to NIC core.
  372. */
  373. cam_output = (CAM_OUT_ROUTE_NIC |
  374. (qdev->
  375. func << CAM_OUT_FUNC_SHIFT) |
  376. (0 << CAM_OUT_CQ_ID_SHIFT));
  377. if (qdev->vlgrp)
  378. cam_output |= CAM_OUT_RV;
  379. /* route to NIC core */
  380. ql_write32(qdev, MAC_ADDR_DATA, cam_output);
  381. break;
  382. }
  383. case MAC_ADDR_TYPE_VLAN:
  384. {
  385. u32 enable_bit = *((u32 *) &addr[0]);
  386. /* For VLAN, the addr actually holds a bit that
  387. * either enables or disables the vlan id we are
  388. * addressing. It's either MAC_ADDR_E on or off.
  389. * That's bit-27 we're talking about.
  390. */
  391. netif_info(qdev, ifup, qdev->ndev,
  392. "%s VLAN ID %d %s the CAM.\n",
  393. enable_bit ? "Adding" : "Removing",
  394. index,
  395. enable_bit ? "to" : "from");
  396. status =
  397. ql_wait_reg_rdy(qdev,
  398. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  399. if (status)
  400. goto exit;
  401. ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
  402. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  403. type | /* type */
  404. enable_bit); /* enable/disable */
  405. break;
  406. }
  407. case MAC_ADDR_TYPE_MULTI_FLTR:
  408. default:
  409. netif_crit(qdev, ifup, qdev->ndev,
  410. "Address type %d not yet supported.\n", type);
  411. status = -EPERM;
  412. }
  413. exit:
  414. return status;
  415. }
  416. /* Set or clear MAC address in hardware. We sometimes
  417. * have to clear it to prevent wrong frame routing
  418. * especially in a bonding environment.
  419. */
  420. static int ql_set_mac_addr(struct ql_adapter *qdev, int set)
  421. {
  422. int status;
  423. char zero_mac_addr[ETH_ALEN];
  424. char *addr;
  425. if (set) {
  426. addr = &qdev->current_mac_addr[0];
  427. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  428. "Set Mac addr %pM\n", addr);
  429. } else {
  430. memset(zero_mac_addr, 0, ETH_ALEN);
  431. addr = &zero_mac_addr[0];
  432. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  433. "Clearing MAC address\n");
  434. }
  435. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  436. if (status)
  437. return status;
  438. status = ql_set_mac_addr_reg(qdev, (u8 *) addr,
  439. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  440. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  441. if (status)
  442. netif_err(qdev, ifup, qdev->ndev,
  443. "Failed to init mac address.\n");
  444. return status;
  445. }
  446. void ql_link_on(struct ql_adapter *qdev)
  447. {
  448. netif_err(qdev, link, qdev->ndev, "Link is up.\n");
  449. netif_carrier_on(qdev->ndev);
  450. ql_set_mac_addr(qdev, 1);
  451. }
  452. void ql_link_off(struct ql_adapter *qdev)
  453. {
  454. netif_err(qdev, link, qdev->ndev, "Link is down.\n");
  455. netif_carrier_off(qdev->ndev);
  456. ql_set_mac_addr(qdev, 0);
  457. }
  458. /* Get a specific frame routing value from the CAM.
  459. * Used for debug and reg dump.
  460. */
  461. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
  462. {
  463. int status = 0;
  464. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  465. if (status)
  466. goto exit;
  467. ql_write32(qdev, RT_IDX,
  468. RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
  469. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
  470. if (status)
  471. goto exit;
  472. *value = ql_read32(qdev, RT_DATA);
  473. exit:
  474. return status;
  475. }
  476. /* The NIC function for this chip has 16 routing indexes. Each one can be used
  477. * to route different frame types to various inbound queues. We send broadcast/
  478. * multicast/error frames to the default queue for slow handling,
  479. * and CAM hit/RSS frames to the fast handling queues.
  480. */
  481. static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
  482. int enable)
  483. {
  484. int status = -EINVAL; /* Return error if no mask match. */
  485. u32 value = 0;
  486. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  487. "%s %s mask %s the routing reg.\n",
  488. enable ? "Adding" : "Removing",
  489. index == RT_IDX_ALL_ERR_SLOT ? "MAC ERROR/ALL ERROR" :
  490. index == RT_IDX_IP_CSUM_ERR_SLOT ? "IP CSUM ERROR" :
  491. index == RT_IDX_TCP_UDP_CSUM_ERR_SLOT ? "TCP/UDP CSUM ERROR" :
  492. index == RT_IDX_BCAST_SLOT ? "BROADCAST" :
  493. index == RT_IDX_MCAST_MATCH_SLOT ? "MULTICAST MATCH" :
  494. index == RT_IDX_ALLMULTI_SLOT ? "ALL MULTICAST MATCH" :
  495. index == RT_IDX_UNUSED6_SLOT ? "UNUSED6" :
  496. index == RT_IDX_UNUSED7_SLOT ? "UNUSED7" :
  497. index == RT_IDX_RSS_MATCH_SLOT ? "RSS ALL/IPV4 MATCH" :
  498. index == RT_IDX_RSS_IPV6_SLOT ? "RSS IPV6" :
  499. index == RT_IDX_RSS_TCP4_SLOT ? "RSS TCP4" :
  500. index == RT_IDX_RSS_TCP6_SLOT ? "RSS TCP6" :
  501. index == RT_IDX_CAM_HIT_SLOT ? "CAM HIT" :
  502. index == RT_IDX_UNUSED013 ? "UNUSED13" :
  503. index == RT_IDX_UNUSED014 ? "UNUSED14" :
  504. index == RT_IDX_PROMISCUOUS_SLOT ? "PROMISCUOUS" :
  505. "(Bad index != RT_IDX)",
  506. enable ? "to" : "from");
  507. switch (mask) {
  508. case RT_IDX_CAM_HIT:
  509. {
  510. value = RT_IDX_DST_CAM_Q | /* dest */
  511. RT_IDX_TYPE_NICQ | /* type */
  512. (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
  513. break;
  514. }
  515. case RT_IDX_VALID: /* Promiscuous Mode frames. */
  516. {
  517. value = RT_IDX_DST_DFLT_Q | /* dest */
  518. RT_IDX_TYPE_NICQ | /* type */
  519. (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
  520. break;
  521. }
  522. case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
  523. {
  524. value = RT_IDX_DST_DFLT_Q | /* dest */
  525. RT_IDX_TYPE_NICQ | /* type */
  526. (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
  527. break;
  528. }
  529. case RT_IDX_IP_CSUM_ERR: /* Pass up IP CSUM error frames. */
  530. {
  531. value = RT_IDX_DST_DFLT_Q | /* dest */
  532. RT_IDX_TYPE_NICQ | /* type */
  533. (RT_IDX_IP_CSUM_ERR_SLOT <<
  534. RT_IDX_IDX_SHIFT); /* index */
  535. break;
  536. }
  537. case RT_IDX_TU_CSUM_ERR: /* Pass up TCP/UDP CSUM error frames. */
  538. {
  539. value = RT_IDX_DST_DFLT_Q | /* dest */
  540. RT_IDX_TYPE_NICQ | /* type */
  541. (RT_IDX_TCP_UDP_CSUM_ERR_SLOT <<
  542. RT_IDX_IDX_SHIFT); /* index */
  543. break;
  544. }
  545. case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
  546. {
  547. value = RT_IDX_DST_DFLT_Q | /* dest */
  548. RT_IDX_TYPE_NICQ | /* type */
  549. (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
  550. break;
  551. }
  552. case RT_IDX_MCAST: /* Pass up All Multicast frames. */
  553. {
  554. value = RT_IDX_DST_DFLT_Q | /* dest */
  555. RT_IDX_TYPE_NICQ | /* type */
  556. (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
  557. break;
  558. }
  559. case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
  560. {
  561. value = RT_IDX_DST_DFLT_Q | /* dest */
  562. RT_IDX_TYPE_NICQ | /* type */
  563. (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  564. break;
  565. }
  566. case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
  567. {
  568. value = RT_IDX_DST_RSS | /* dest */
  569. RT_IDX_TYPE_NICQ | /* type */
  570. (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  571. break;
  572. }
  573. case 0: /* Clear the E-bit on an entry. */
  574. {
  575. value = RT_IDX_DST_DFLT_Q | /* dest */
  576. RT_IDX_TYPE_NICQ | /* type */
  577. (index << RT_IDX_IDX_SHIFT);/* index */
  578. break;
  579. }
  580. default:
  581. netif_err(qdev, ifup, qdev->ndev,
  582. "Mask type %d not yet supported.\n", mask);
  583. status = -EPERM;
  584. goto exit;
  585. }
  586. if (value) {
  587. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  588. if (status)
  589. goto exit;
  590. value |= (enable ? RT_IDX_E : 0);
  591. ql_write32(qdev, RT_IDX, value);
  592. ql_write32(qdev, RT_DATA, enable ? mask : 0);
  593. }
  594. exit:
  595. return status;
  596. }
  597. static void ql_enable_interrupts(struct ql_adapter *qdev)
  598. {
  599. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
  600. }
  601. static void ql_disable_interrupts(struct ql_adapter *qdev)
  602. {
  603. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
  604. }
  605. /* If we're running with multiple MSI-X vectors then we enable on the fly.
  606. * Otherwise, we may have multiple outstanding workers and don't want to
  607. * enable until the last one finishes. In this case, the irq_cnt gets
  608. * incremented everytime we queue a worker and decremented everytime
  609. * a worker finishes. Once it hits zero we enable the interrupt.
  610. */
  611. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  612. {
  613. u32 var = 0;
  614. unsigned long hw_flags = 0;
  615. struct intr_context *ctx = qdev->intr_context + intr;
  616. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
  617. /* Always enable if we're MSIX multi interrupts and
  618. * it's not the default (zeroeth) interrupt.
  619. */
  620. ql_write32(qdev, INTR_EN,
  621. ctx->intr_en_mask);
  622. var = ql_read32(qdev, STS);
  623. return var;
  624. }
  625. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  626. if (atomic_dec_and_test(&ctx->irq_cnt)) {
  627. ql_write32(qdev, INTR_EN,
  628. ctx->intr_en_mask);
  629. var = ql_read32(qdev, STS);
  630. }
  631. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  632. return var;
  633. }
  634. static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  635. {
  636. u32 var = 0;
  637. struct intr_context *ctx;
  638. /* HW disables for us if we're MSIX multi interrupts and
  639. * it's not the default (zeroeth) interrupt.
  640. */
  641. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
  642. return 0;
  643. ctx = qdev->intr_context + intr;
  644. spin_lock(&qdev->hw_lock);
  645. if (!atomic_read(&ctx->irq_cnt)) {
  646. ql_write32(qdev, INTR_EN,
  647. ctx->intr_dis_mask);
  648. var = ql_read32(qdev, STS);
  649. }
  650. atomic_inc(&ctx->irq_cnt);
  651. spin_unlock(&qdev->hw_lock);
  652. return var;
  653. }
  654. static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
  655. {
  656. int i;
  657. for (i = 0; i < qdev->intr_count; i++) {
  658. /* The enable call does a atomic_dec_and_test
  659. * and enables only if the result is zero.
  660. * So we precharge it here.
  661. */
  662. if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
  663. i == 0))
  664. atomic_set(&qdev->intr_context[i].irq_cnt, 1);
  665. ql_enable_completion_interrupt(qdev, i);
  666. }
  667. }
  668. static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
  669. {
  670. int status, i;
  671. u16 csum = 0;
  672. __le16 *flash = (__le16 *)&qdev->flash;
  673. status = strncmp((char *)&qdev->flash, str, 4);
  674. if (status) {
  675. netif_err(qdev, ifup, qdev->ndev, "Invalid flash signature.\n");
  676. return status;
  677. }
  678. for (i = 0; i < size; i++)
  679. csum += le16_to_cpu(*flash++);
  680. if (csum)
  681. netif_err(qdev, ifup, qdev->ndev,
  682. "Invalid flash checksum, csum = 0x%.04x.\n", csum);
  683. return csum;
  684. }
  685. static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
  686. {
  687. int status = 0;
  688. /* wait for reg to come ready */
  689. status = ql_wait_reg_rdy(qdev,
  690. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  691. if (status)
  692. goto exit;
  693. /* set up for reg read */
  694. ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
  695. /* wait for reg to come ready */
  696. status = ql_wait_reg_rdy(qdev,
  697. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  698. if (status)
  699. goto exit;
  700. /* This data is stored on flash as an array of
  701. * __le32. Since ql_read32() returns cpu endian
  702. * we need to swap it back.
  703. */
  704. *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
  705. exit:
  706. return status;
  707. }
  708. static int ql_get_8000_flash_params(struct ql_adapter *qdev)
  709. {
  710. u32 i, size;
  711. int status;
  712. __le32 *p = (__le32 *)&qdev->flash;
  713. u32 offset;
  714. u8 mac_addr[6];
  715. /* Get flash offset for function and adjust
  716. * for dword access.
  717. */
  718. if (!qdev->port)
  719. offset = FUNC0_FLASH_OFFSET / sizeof(u32);
  720. else
  721. offset = FUNC1_FLASH_OFFSET / sizeof(u32);
  722. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  723. return -ETIMEDOUT;
  724. size = sizeof(struct flash_params_8000) / sizeof(u32);
  725. for (i = 0; i < size; i++, p++) {
  726. status = ql_read_flash_word(qdev, i+offset, p);
  727. if (status) {
  728. netif_err(qdev, ifup, qdev->ndev,
  729. "Error reading flash.\n");
  730. goto exit;
  731. }
  732. }
  733. status = ql_validate_flash(qdev,
  734. sizeof(struct flash_params_8000) / sizeof(u16),
  735. "8000");
  736. if (status) {
  737. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  738. status = -EINVAL;
  739. goto exit;
  740. }
  741. /* Extract either manufacturer or BOFM modified
  742. * MAC address.
  743. */
  744. if (qdev->flash.flash_params_8000.data_type1 == 2)
  745. memcpy(mac_addr,
  746. qdev->flash.flash_params_8000.mac_addr1,
  747. qdev->ndev->addr_len);
  748. else
  749. memcpy(mac_addr,
  750. qdev->flash.flash_params_8000.mac_addr,
  751. qdev->ndev->addr_len);
  752. if (!is_valid_ether_addr(mac_addr)) {
  753. netif_err(qdev, ifup, qdev->ndev, "Invalid MAC address.\n");
  754. status = -EINVAL;
  755. goto exit;
  756. }
  757. memcpy(qdev->ndev->dev_addr,
  758. mac_addr,
  759. qdev->ndev->addr_len);
  760. exit:
  761. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  762. return status;
  763. }
  764. static int ql_get_8012_flash_params(struct ql_adapter *qdev)
  765. {
  766. int i;
  767. int status;
  768. __le32 *p = (__le32 *)&qdev->flash;
  769. u32 offset = 0;
  770. u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
  771. /* Second function's parameters follow the first
  772. * function's.
  773. */
  774. if (qdev->port)
  775. offset = size;
  776. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  777. return -ETIMEDOUT;
  778. for (i = 0; i < size; i++, p++) {
  779. status = ql_read_flash_word(qdev, i+offset, p);
  780. if (status) {
  781. netif_err(qdev, ifup, qdev->ndev,
  782. "Error reading flash.\n");
  783. goto exit;
  784. }
  785. }
  786. status = ql_validate_flash(qdev,
  787. sizeof(struct flash_params_8012) / sizeof(u16),
  788. "8012");
  789. if (status) {
  790. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  791. status = -EINVAL;
  792. goto exit;
  793. }
  794. if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
  795. status = -EINVAL;
  796. goto exit;
  797. }
  798. memcpy(qdev->ndev->dev_addr,
  799. qdev->flash.flash_params_8012.mac_addr,
  800. qdev->ndev->addr_len);
  801. exit:
  802. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  803. return status;
  804. }
  805. /* xgmac register are located behind the xgmac_addr and xgmac_data
  806. * register pair. Each read/write requires us to wait for the ready
  807. * bit before reading/writing the data.
  808. */
  809. static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
  810. {
  811. int status;
  812. /* wait for reg to come ready */
  813. status = ql_wait_reg_rdy(qdev,
  814. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  815. if (status)
  816. return status;
  817. /* write the data to the data reg */
  818. ql_write32(qdev, XGMAC_DATA, data);
  819. /* trigger the write */
  820. ql_write32(qdev, XGMAC_ADDR, reg);
  821. return status;
  822. }
  823. /* xgmac register are located behind the xgmac_addr and xgmac_data
  824. * register pair. Each read/write requires us to wait for the ready
  825. * bit before reading/writing the data.
  826. */
  827. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
  828. {
  829. int status = 0;
  830. /* wait for reg to come ready */
  831. status = ql_wait_reg_rdy(qdev,
  832. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  833. if (status)
  834. goto exit;
  835. /* set up for reg read */
  836. ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
  837. /* wait for reg to come ready */
  838. status = ql_wait_reg_rdy(qdev,
  839. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  840. if (status)
  841. goto exit;
  842. /* get the data */
  843. *data = ql_read32(qdev, XGMAC_DATA);
  844. exit:
  845. return status;
  846. }
  847. /* This is used for reading the 64-bit statistics regs. */
  848. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
  849. {
  850. int status = 0;
  851. u32 hi = 0;
  852. u32 lo = 0;
  853. status = ql_read_xgmac_reg(qdev, reg, &lo);
  854. if (status)
  855. goto exit;
  856. status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
  857. if (status)
  858. goto exit;
  859. *data = (u64) lo | ((u64) hi << 32);
  860. exit:
  861. return status;
  862. }
  863. static int ql_8000_port_initialize(struct ql_adapter *qdev)
  864. {
  865. int status;
  866. /*
  867. * Get MPI firmware version for driver banner
  868. * and ethool info.
  869. */
  870. status = ql_mb_about_fw(qdev);
  871. if (status)
  872. goto exit;
  873. status = ql_mb_get_fw_state(qdev);
  874. if (status)
  875. goto exit;
  876. /* Wake up a worker to get/set the TX/RX frame sizes. */
  877. queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
  878. exit:
  879. return status;
  880. }
  881. /* Take the MAC Core out of reset.
  882. * Enable statistics counting.
  883. * Take the transmitter/receiver out of reset.
  884. * This functionality may be done in the MPI firmware at a
  885. * later date.
  886. */
  887. static int ql_8012_port_initialize(struct ql_adapter *qdev)
  888. {
  889. int status = 0;
  890. u32 data;
  891. if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
  892. /* Another function has the semaphore, so
  893. * wait for the port init bit to come ready.
  894. */
  895. netif_info(qdev, link, qdev->ndev,
  896. "Another function has the semaphore, so wait for the port init bit to come ready.\n");
  897. status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
  898. if (status) {
  899. netif_crit(qdev, link, qdev->ndev,
  900. "Port initialize timed out.\n");
  901. }
  902. return status;
  903. }
  904. netif_info(qdev, link, qdev->ndev, "Got xgmac semaphore!.\n");
  905. /* Set the core reset. */
  906. status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
  907. if (status)
  908. goto end;
  909. data |= GLOBAL_CFG_RESET;
  910. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  911. if (status)
  912. goto end;
  913. /* Clear the core reset and turn on jumbo for receiver. */
  914. data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
  915. data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
  916. data |= GLOBAL_CFG_TX_STAT_EN;
  917. data |= GLOBAL_CFG_RX_STAT_EN;
  918. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  919. if (status)
  920. goto end;
  921. /* Enable transmitter, and clear it's reset. */
  922. status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
  923. if (status)
  924. goto end;
  925. data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
  926. data |= TX_CFG_EN; /* Enable the transmitter. */
  927. status = ql_write_xgmac_reg(qdev, TX_CFG, data);
  928. if (status)
  929. goto end;
  930. /* Enable receiver and clear it's reset. */
  931. status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
  932. if (status)
  933. goto end;
  934. data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
  935. data |= RX_CFG_EN; /* Enable the receiver. */
  936. status = ql_write_xgmac_reg(qdev, RX_CFG, data);
  937. if (status)
  938. goto end;
  939. /* Turn on jumbo. */
  940. status =
  941. ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
  942. if (status)
  943. goto end;
  944. status =
  945. ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
  946. if (status)
  947. goto end;
  948. /* Signal to the world that the port is enabled. */
  949. ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
  950. end:
  951. ql_sem_unlock(qdev, qdev->xg_sem_mask);
  952. return status;
  953. }
  954. static inline unsigned int ql_lbq_block_size(struct ql_adapter *qdev)
  955. {
  956. return PAGE_SIZE << qdev->lbq_buf_order;
  957. }
  958. /* Get the next large buffer. */
  959. static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
  960. {
  961. struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
  962. rx_ring->lbq_curr_idx++;
  963. if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
  964. rx_ring->lbq_curr_idx = 0;
  965. rx_ring->lbq_free_cnt++;
  966. return lbq_desc;
  967. }
  968. static struct bq_desc *ql_get_curr_lchunk(struct ql_adapter *qdev,
  969. struct rx_ring *rx_ring)
  970. {
  971. struct bq_desc *lbq_desc = ql_get_curr_lbuf(rx_ring);
  972. pci_dma_sync_single_for_cpu(qdev->pdev,
  973. dma_unmap_addr(lbq_desc, mapaddr),
  974. rx_ring->lbq_buf_size,
  975. PCI_DMA_FROMDEVICE);
  976. /* If it's the last chunk of our master page then
  977. * we unmap it.
  978. */
  979. if ((lbq_desc->p.pg_chunk.offset + rx_ring->lbq_buf_size)
  980. == ql_lbq_block_size(qdev))
  981. pci_unmap_page(qdev->pdev,
  982. lbq_desc->p.pg_chunk.map,
  983. ql_lbq_block_size(qdev),
  984. PCI_DMA_FROMDEVICE);
  985. return lbq_desc;
  986. }
  987. /* Get the next small buffer. */
  988. static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
  989. {
  990. struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
  991. rx_ring->sbq_curr_idx++;
  992. if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
  993. rx_ring->sbq_curr_idx = 0;
  994. rx_ring->sbq_free_cnt++;
  995. return sbq_desc;
  996. }
  997. /* Update an rx ring index. */
  998. static void ql_update_cq(struct rx_ring *rx_ring)
  999. {
  1000. rx_ring->cnsmr_idx++;
  1001. rx_ring->curr_entry++;
  1002. if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
  1003. rx_ring->cnsmr_idx = 0;
  1004. rx_ring->curr_entry = rx_ring->cq_base;
  1005. }
  1006. }
  1007. static void ql_write_cq_idx(struct rx_ring *rx_ring)
  1008. {
  1009. ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
  1010. }
  1011. static int ql_get_next_chunk(struct ql_adapter *qdev, struct rx_ring *rx_ring,
  1012. struct bq_desc *lbq_desc)
  1013. {
  1014. if (!rx_ring->pg_chunk.page) {
  1015. u64 map;
  1016. rx_ring->pg_chunk.page = alloc_pages(__GFP_COLD | __GFP_COMP |
  1017. GFP_ATOMIC,
  1018. qdev->lbq_buf_order);
  1019. if (unlikely(!rx_ring->pg_chunk.page)) {
  1020. netif_err(qdev, drv, qdev->ndev,
  1021. "page allocation failed.\n");
  1022. return -ENOMEM;
  1023. }
  1024. rx_ring->pg_chunk.offset = 0;
  1025. map = pci_map_page(qdev->pdev, rx_ring->pg_chunk.page,
  1026. 0, ql_lbq_block_size(qdev),
  1027. PCI_DMA_FROMDEVICE);
  1028. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1029. __free_pages(rx_ring->pg_chunk.page,
  1030. qdev->lbq_buf_order);
  1031. netif_err(qdev, drv, qdev->ndev,
  1032. "PCI mapping failed.\n");
  1033. return -ENOMEM;
  1034. }
  1035. rx_ring->pg_chunk.map = map;
  1036. rx_ring->pg_chunk.va = page_address(rx_ring->pg_chunk.page);
  1037. }
  1038. /* Copy the current master pg_chunk info
  1039. * to the current descriptor.
  1040. */
  1041. lbq_desc->p.pg_chunk = rx_ring->pg_chunk;
  1042. /* Adjust the master page chunk for next
  1043. * buffer get.
  1044. */
  1045. rx_ring->pg_chunk.offset += rx_ring->lbq_buf_size;
  1046. if (rx_ring->pg_chunk.offset == ql_lbq_block_size(qdev)) {
  1047. rx_ring->pg_chunk.page = NULL;
  1048. lbq_desc->p.pg_chunk.last_flag = 1;
  1049. } else {
  1050. rx_ring->pg_chunk.va += rx_ring->lbq_buf_size;
  1051. get_page(rx_ring->pg_chunk.page);
  1052. lbq_desc->p.pg_chunk.last_flag = 0;
  1053. }
  1054. return 0;
  1055. }
  1056. /* Process (refill) a large buffer queue. */
  1057. static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1058. {
  1059. u32 clean_idx = rx_ring->lbq_clean_idx;
  1060. u32 start_idx = clean_idx;
  1061. struct bq_desc *lbq_desc;
  1062. u64 map;
  1063. int i;
  1064. while (rx_ring->lbq_free_cnt > 32) {
  1065. for (i = 0; i < 16; i++) {
  1066. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1067. "lbq: try cleaning clean_idx = %d.\n",
  1068. clean_idx);
  1069. lbq_desc = &rx_ring->lbq[clean_idx];
  1070. if (ql_get_next_chunk(qdev, rx_ring, lbq_desc)) {
  1071. netif_err(qdev, ifup, qdev->ndev,
  1072. "Could not get a page chunk.\n");
  1073. return;
  1074. }
  1075. map = lbq_desc->p.pg_chunk.map +
  1076. lbq_desc->p.pg_chunk.offset;
  1077. dma_unmap_addr_set(lbq_desc, mapaddr, map);
  1078. dma_unmap_len_set(lbq_desc, maplen,
  1079. rx_ring->lbq_buf_size);
  1080. *lbq_desc->addr = cpu_to_le64(map);
  1081. pci_dma_sync_single_for_device(qdev->pdev, map,
  1082. rx_ring->lbq_buf_size,
  1083. PCI_DMA_FROMDEVICE);
  1084. clean_idx++;
  1085. if (clean_idx == rx_ring->lbq_len)
  1086. clean_idx = 0;
  1087. }
  1088. rx_ring->lbq_clean_idx = clean_idx;
  1089. rx_ring->lbq_prod_idx += 16;
  1090. if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
  1091. rx_ring->lbq_prod_idx = 0;
  1092. rx_ring->lbq_free_cnt -= 16;
  1093. }
  1094. if (start_idx != clean_idx) {
  1095. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1096. "lbq: updating prod idx = %d.\n",
  1097. rx_ring->lbq_prod_idx);
  1098. ql_write_db_reg(rx_ring->lbq_prod_idx,
  1099. rx_ring->lbq_prod_idx_db_reg);
  1100. }
  1101. }
  1102. /* Process (refill) a small buffer queue. */
  1103. static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1104. {
  1105. u32 clean_idx = rx_ring->sbq_clean_idx;
  1106. u32 start_idx = clean_idx;
  1107. struct bq_desc *sbq_desc;
  1108. u64 map;
  1109. int i;
  1110. while (rx_ring->sbq_free_cnt > 16) {
  1111. for (i = 0; i < 16; i++) {
  1112. sbq_desc = &rx_ring->sbq[clean_idx];
  1113. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1114. "sbq: try cleaning clean_idx = %d.\n",
  1115. clean_idx);
  1116. if (sbq_desc->p.skb == NULL) {
  1117. netif_printk(qdev, rx_status, KERN_DEBUG,
  1118. qdev->ndev,
  1119. "sbq: getting new skb for index %d.\n",
  1120. sbq_desc->index);
  1121. sbq_desc->p.skb =
  1122. netdev_alloc_skb(qdev->ndev,
  1123. SMALL_BUFFER_SIZE);
  1124. if (sbq_desc->p.skb == NULL) {
  1125. netif_err(qdev, probe, qdev->ndev,
  1126. "Couldn't get an skb.\n");
  1127. rx_ring->sbq_clean_idx = clean_idx;
  1128. return;
  1129. }
  1130. skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
  1131. map = pci_map_single(qdev->pdev,
  1132. sbq_desc->p.skb->data,
  1133. rx_ring->sbq_buf_size,
  1134. PCI_DMA_FROMDEVICE);
  1135. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1136. netif_err(qdev, ifup, qdev->ndev,
  1137. "PCI mapping failed.\n");
  1138. rx_ring->sbq_clean_idx = clean_idx;
  1139. dev_kfree_skb_any(sbq_desc->p.skb);
  1140. sbq_desc->p.skb = NULL;
  1141. return;
  1142. }
  1143. dma_unmap_addr_set(sbq_desc, mapaddr, map);
  1144. dma_unmap_len_set(sbq_desc, maplen,
  1145. rx_ring->sbq_buf_size);
  1146. *sbq_desc->addr = cpu_to_le64(map);
  1147. }
  1148. clean_idx++;
  1149. if (clean_idx == rx_ring->sbq_len)
  1150. clean_idx = 0;
  1151. }
  1152. rx_ring->sbq_clean_idx = clean_idx;
  1153. rx_ring->sbq_prod_idx += 16;
  1154. if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
  1155. rx_ring->sbq_prod_idx = 0;
  1156. rx_ring->sbq_free_cnt -= 16;
  1157. }
  1158. if (start_idx != clean_idx) {
  1159. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1160. "sbq: updating prod idx = %d.\n",
  1161. rx_ring->sbq_prod_idx);
  1162. ql_write_db_reg(rx_ring->sbq_prod_idx,
  1163. rx_ring->sbq_prod_idx_db_reg);
  1164. }
  1165. }
  1166. static void ql_update_buffer_queues(struct ql_adapter *qdev,
  1167. struct rx_ring *rx_ring)
  1168. {
  1169. ql_update_sbq(qdev, rx_ring);
  1170. ql_update_lbq(qdev, rx_ring);
  1171. }
  1172. /* Unmaps tx buffers. Can be called from send() if a pci mapping
  1173. * fails at some stage, or from the interrupt when a tx completes.
  1174. */
  1175. static void ql_unmap_send(struct ql_adapter *qdev,
  1176. struct tx_ring_desc *tx_ring_desc, int mapped)
  1177. {
  1178. int i;
  1179. for (i = 0; i < mapped; i++) {
  1180. if (i == 0 || (i == 7 && mapped > 7)) {
  1181. /*
  1182. * Unmap the skb->data area, or the
  1183. * external sglist (AKA the Outbound
  1184. * Address List (OAL)).
  1185. * If its the zeroeth element, then it's
  1186. * the skb->data area. If it's the 7th
  1187. * element and there is more than 6 frags,
  1188. * then its an OAL.
  1189. */
  1190. if (i == 7) {
  1191. netif_printk(qdev, tx_done, KERN_DEBUG,
  1192. qdev->ndev,
  1193. "unmapping OAL area.\n");
  1194. }
  1195. pci_unmap_single(qdev->pdev,
  1196. dma_unmap_addr(&tx_ring_desc->map[i],
  1197. mapaddr),
  1198. dma_unmap_len(&tx_ring_desc->map[i],
  1199. maplen),
  1200. PCI_DMA_TODEVICE);
  1201. } else {
  1202. netif_printk(qdev, tx_done, KERN_DEBUG, qdev->ndev,
  1203. "unmapping frag %d.\n", i);
  1204. pci_unmap_page(qdev->pdev,
  1205. dma_unmap_addr(&tx_ring_desc->map[i],
  1206. mapaddr),
  1207. dma_unmap_len(&tx_ring_desc->map[i],
  1208. maplen), PCI_DMA_TODEVICE);
  1209. }
  1210. }
  1211. }
  1212. /* Map the buffers for this transmit. This will return
  1213. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  1214. */
  1215. static int ql_map_send(struct ql_adapter *qdev,
  1216. struct ob_mac_iocb_req *mac_iocb_ptr,
  1217. struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
  1218. {
  1219. int len = skb_headlen(skb);
  1220. dma_addr_t map;
  1221. int frag_idx, err, map_idx = 0;
  1222. struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
  1223. int frag_cnt = skb_shinfo(skb)->nr_frags;
  1224. if (frag_cnt) {
  1225. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  1226. "frag_cnt = %d.\n", frag_cnt);
  1227. }
  1228. /*
  1229. * Map the skb buffer first.
  1230. */
  1231. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1232. err = pci_dma_mapping_error(qdev->pdev, map);
  1233. if (err) {
  1234. netif_err(qdev, tx_queued, qdev->ndev,
  1235. "PCI mapping failed with error: %d\n", err);
  1236. return NETDEV_TX_BUSY;
  1237. }
  1238. tbd->len = cpu_to_le32(len);
  1239. tbd->addr = cpu_to_le64(map);
  1240. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1241. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
  1242. map_idx++;
  1243. /*
  1244. * This loop fills the remainder of the 8 address descriptors
  1245. * in the IOCB. If there are more than 7 fragments, then the
  1246. * eighth address desc will point to an external list (OAL).
  1247. * When this happens, the remainder of the frags will be stored
  1248. * in this list.
  1249. */
  1250. for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
  1251. skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
  1252. tbd++;
  1253. if (frag_idx == 6 && frag_cnt > 7) {
  1254. /* Let's tack on an sglist.
  1255. * Our control block will now
  1256. * look like this:
  1257. * iocb->seg[0] = skb->data
  1258. * iocb->seg[1] = frag[0]
  1259. * iocb->seg[2] = frag[1]
  1260. * iocb->seg[3] = frag[2]
  1261. * iocb->seg[4] = frag[3]
  1262. * iocb->seg[5] = frag[4]
  1263. * iocb->seg[6] = frag[5]
  1264. * iocb->seg[7] = ptr to OAL (external sglist)
  1265. * oal->seg[0] = frag[6]
  1266. * oal->seg[1] = frag[7]
  1267. * oal->seg[2] = frag[8]
  1268. * oal->seg[3] = frag[9]
  1269. * oal->seg[4] = frag[10]
  1270. * etc...
  1271. */
  1272. /* Tack on the OAL in the eighth segment of IOCB. */
  1273. map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
  1274. sizeof(struct oal),
  1275. PCI_DMA_TODEVICE);
  1276. err = pci_dma_mapping_error(qdev->pdev, map);
  1277. if (err) {
  1278. netif_err(qdev, tx_queued, qdev->ndev,
  1279. "PCI mapping outbound address list with error: %d\n",
  1280. err);
  1281. goto map_error;
  1282. }
  1283. tbd->addr = cpu_to_le64(map);
  1284. /*
  1285. * The length is the number of fragments
  1286. * that remain to be mapped times the length
  1287. * of our sglist (OAL).
  1288. */
  1289. tbd->len =
  1290. cpu_to_le32((sizeof(struct tx_buf_desc) *
  1291. (frag_cnt - frag_idx)) | TX_DESC_C);
  1292. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
  1293. map);
  1294. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1295. sizeof(struct oal));
  1296. tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
  1297. map_idx++;
  1298. }
  1299. map =
  1300. pci_map_page(qdev->pdev, frag->page,
  1301. frag->page_offset, frag->size,
  1302. PCI_DMA_TODEVICE);
  1303. err = pci_dma_mapping_error(qdev->pdev, map);
  1304. if (err) {
  1305. netif_err(qdev, tx_queued, qdev->ndev,
  1306. "PCI mapping frags failed with error: %d.\n",
  1307. err);
  1308. goto map_error;
  1309. }
  1310. tbd->addr = cpu_to_le64(map);
  1311. tbd->len = cpu_to_le32(frag->size);
  1312. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1313. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1314. frag->size);
  1315. }
  1316. /* Save the number of segments we've mapped. */
  1317. tx_ring_desc->map_cnt = map_idx;
  1318. /* Terminate the last segment. */
  1319. tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
  1320. return NETDEV_TX_OK;
  1321. map_error:
  1322. /*
  1323. * If the first frag mapping failed, then i will be zero.
  1324. * This causes the unmap of the skb->data area. Otherwise
  1325. * we pass in the number of frags that mapped successfully
  1326. * so they can be umapped.
  1327. */
  1328. ql_unmap_send(qdev, tx_ring_desc, map_idx);
  1329. return NETDEV_TX_BUSY;
  1330. }
  1331. /* Process an inbound completion from an rx ring. */
  1332. static void ql_process_mac_rx_gro_page(struct ql_adapter *qdev,
  1333. struct rx_ring *rx_ring,
  1334. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1335. u32 length,
  1336. u16 vlan_id)
  1337. {
  1338. struct sk_buff *skb;
  1339. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1340. struct skb_frag_struct *rx_frag;
  1341. int nr_frags;
  1342. struct napi_struct *napi = &rx_ring->napi;
  1343. napi->dev = qdev->ndev;
  1344. skb = napi_get_frags(napi);
  1345. if (!skb) {
  1346. netif_err(qdev, drv, qdev->ndev,
  1347. "Couldn't get an skb, exiting.\n");
  1348. rx_ring->rx_dropped++;
  1349. put_page(lbq_desc->p.pg_chunk.page);
  1350. return;
  1351. }
  1352. prefetch(lbq_desc->p.pg_chunk.va);
  1353. rx_frag = skb_shinfo(skb)->frags;
  1354. nr_frags = skb_shinfo(skb)->nr_frags;
  1355. rx_frag += nr_frags;
  1356. rx_frag->page = lbq_desc->p.pg_chunk.page;
  1357. rx_frag->page_offset = lbq_desc->p.pg_chunk.offset;
  1358. rx_frag->size = length;
  1359. skb->len += length;
  1360. skb->data_len += length;
  1361. skb->truesize += length;
  1362. skb_shinfo(skb)->nr_frags++;
  1363. rx_ring->rx_packets++;
  1364. rx_ring->rx_bytes += length;
  1365. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1366. skb_record_rx_queue(skb, rx_ring->cq_id);
  1367. if (qdev->vlgrp && (vlan_id != 0xffff))
  1368. vlan_gro_frags(&rx_ring->napi, qdev->vlgrp, vlan_id);
  1369. else
  1370. napi_gro_frags(napi);
  1371. }
  1372. /* Process an inbound completion from an rx ring. */
  1373. static void ql_process_mac_rx_page(struct ql_adapter *qdev,
  1374. struct rx_ring *rx_ring,
  1375. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1376. u32 length,
  1377. u16 vlan_id)
  1378. {
  1379. struct net_device *ndev = qdev->ndev;
  1380. struct sk_buff *skb = NULL;
  1381. void *addr;
  1382. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1383. struct napi_struct *napi = &rx_ring->napi;
  1384. skb = netdev_alloc_skb(ndev, length);
  1385. if (!skb) {
  1386. netif_err(qdev, drv, qdev->ndev,
  1387. "Couldn't get an skb, need to unwind!.\n");
  1388. rx_ring->rx_dropped++;
  1389. put_page(lbq_desc->p.pg_chunk.page);
  1390. return;
  1391. }
  1392. addr = lbq_desc->p.pg_chunk.va;
  1393. prefetch(addr);
  1394. /* Frame error, so drop the packet. */
  1395. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1396. netif_info(qdev, drv, qdev->ndev,
  1397. "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2);
  1398. rx_ring->rx_errors++;
  1399. goto err_out;
  1400. }
  1401. /* The max framesize filter on this chip is set higher than
  1402. * MTU since FCoE uses 2k frames.
  1403. */
  1404. if (skb->len > ndev->mtu + ETH_HLEN) {
  1405. netif_err(qdev, drv, qdev->ndev,
  1406. "Segment too small, dropping.\n");
  1407. rx_ring->rx_dropped++;
  1408. goto err_out;
  1409. }
  1410. memcpy(skb_put(skb, ETH_HLEN), addr, ETH_HLEN);
  1411. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1412. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1413. length);
  1414. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1415. lbq_desc->p.pg_chunk.offset+ETH_HLEN,
  1416. length-ETH_HLEN);
  1417. skb->len += length-ETH_HLEN;
  1418. skb->data_len += length-ETH_HLEN;
  1419. skb->truesize += length-ETH_HLEN;
  1420. rx_ring->rx_packets++;
  1421. rx_ring->rx_bytes += skb->len;
  1422. skb->protocol = eth_type_trans(skb, ndev);
  1423. skb_checksum_none_assert(skb);
  1424. if (qdev->rx_csum &&
  1425. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1426. /* TCP frame. */
  1427. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1428. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1429. "TCP checksum done!\n");
  1430. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1431. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1432. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1433. /* Unfragmented ipv4 UDP frame. */
  1434. struct iphdr *iph = (struct iphdr *) skb->data;
  1435. if (!(iph->frag_off &
  1436. cpu_to_be16(IP_MF|IP_OFFSET))) {
  1437. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1438. netif_printk(qdev, rx_status, KERN_DEBUG,
  1439. qdev->ndev,
  1440. "TCP checksum done!\n");
  1441. }
  1442. }
  1443. }
  1444. skb_record_rx_queue(skb, rx_ring->cq_id);
  1445. if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
  1446. if (qdev->vlgrp && (vlan_id != 0xffff))
  1447. vlan_gro_receive(napi, qdev->vlgrp, vlan_id, skb);
  1448. else
  1449. napi_gro_receive(napi, skb);
  1450. } else {
  1451. if (qdev->vlgrp && (vlan_id != 0xffff))
  1452. vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
  1453. else
  1454. netif_receive_skb(skb);
  1455. }
  1456. return;
  1457. err_out:
  1458. dev_kfree_skb_any(skb);
  1459. put_page(lbq_desc->p.pg_chunk.page);
  1460. }
  1461. /* Process an inbound completion from an rx ring. */
  1462. static void ql_process_mac_rx_skb(struct ql_adapter *qdev,
  1463. struct rx_ring *rx_ring,
  1464. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1465. u32 length,
  1466. u16 vlan_id)
  1467. {
  1468. struct net_device *ndev = qdev->ndev;
  1469. struct sk_buff *skb = NULL;
  1470. struct sk_buff *new_skb = NULL;
  1471. struct bq_desc *sbq_desc = ql_get_curr_sbuf(rx_ring);
  1472. skb = sbq_desc->p.skb;
  1473. /* Allocate new_skb and copy */
  1474. new_skb = netdev_alloc_skb(qdev->ndev, length + NET_IP_ALIGN);
  1475. if (new_skb == NULL) {
  1476. netif_err(qdev, probe, qdev->ndev,
  1477. "No skb available, drop the packet.\n");
  1478. rx_ring->rx_dropped++;
  1479. return;
  1480. }
  1481. skb_reserve(new_skb, NET_IP_ALIGN);
  1482. memcpy(skb_put(new_skb, length), skb->data, length);
  1483. skb = new_skb;
  1484. /* Frame error, so drop the packet. */
  1485. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1486. netif_info(qdev, drv, qdev->ndev,
  1487. "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2);
  1488. dev_kfree_skb_any(skb);
  1489. rx_ring->rx_errors++;
  1490. return;
  1491. }
  1492. /* loopback self test for ethtool */
  1493. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1494. ql_check_lb_frame(qdev, skb);
  1495. dev_kfree_skb_any(skb);
  1496. return;
  1497. }
  1498. /* The max framesize filter on this chip is set higher than
  1499. * MTU since FCoE uses 2k frames.
  1500. */
  1501. if (skb->len > ndev->mtu + ETH_HLEN) {
  1502. dev_kfree_skb_any(skb);
  1503. rx_ring->rx_dropped++;
  1504. return;
  1505. }
  1506. prefetch(skb->data);
  1507. skb->dev = ndev;
  1508. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1509. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1510. "%s Multicast.\n",
  1511. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1512. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1513. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1514. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1515. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1516. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1517. }
  1518. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P)
  1519. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1520. "Promiscuous Packet.\n");
  1521. rx_ring->rx_packets++;
  1522. rx_ring->rx_bytes += skb->len;
  1523. skb->protocol = eth_type_trans(skb, ndev);
  1524. skb_checksum_none_assert(skb);
  1525. /* If rx checksum is on, and there are no
  1526. * csum or frame errors.
  1527. */
  1528. if (qdev->rx_csum &&
  1529. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1530. /* TCP frame. */
  1531. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1532. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1533. "TCP checksum done!\n");
  1534. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1535. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1536. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1537. /* Unfragmented ipv4 UDP frame. */
  1538. struct iphdr *iph = (struct iphdr *) skb->data;
  1539. if (!(iph->frag_off &
  1540. ntohs(IP_MF|IP_OFFSET))) {
  1541. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1542. netif_printk(qdev, rx_status, KERN_DEBUG,
  1543. qdev->ndev,
  1544. "TCP checksum done!\n");
  1545. }
  1546. }
  1547. }
  1548. skb_record_rx_queue(skb, rx_ring->cq_id);
  1549. if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
  1550. if (qdev->vlgrp && (vlan_id != 0xffff))
  1551. vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
  1552. vlan_id, skb);
  1553. else
  1554. napi_gro_receive(&rx_ring->napi, skb);
  1555. } else {
  1556. if (qdev->vlgrp && (vlan_id != 0xffff))
  1557. vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
  1558. else
  1559. netif_receive_skb(skb);
  1560. }
  1561. }
  1562. static void ql_realign_skb(struct sk_buff *skb, int len)
  1563. {
  1564. void *temp_addr = skb->data;
  1565. /* Undo the skb_reserve(skb,32) we did before
  1566. * giving to hardware, and realign data on
  1567. * a 2-byte boundary.
  1568. */
  1569. skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
  1570. skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
  1571. skb_copy_to_linear_data(skb, temp_addr,
  1572. (unsigned int)len);
  1573. }
  1574. /*
  1575. * This function builds an skb for the given inbound
  1576. * completion. It will be rewritten for readability in the near
  1577. * future, but for not it works well.
  1578. */
  1579. static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
  1580. struct rx_ring *rx_ring,
  1581. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1582. {
  1583. struct bq_desc *lbq_desc;
  1584. struct bq_desc *sbq_desc;
  1585. struct sk_buff *skb = NULL;
  1586. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1587. u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
  1588. /*
  1589. * Handle the header buffer if present.
  1590. */
  1591. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
  1592. ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1593. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1594. "Header of %d bytes in small buffer.\n", hdr_len);
  1595. /*
  1596. * Headers fit nicely into a small buffer.
  1597. */
  1598. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1599. pci_unmap_single(qdev->pdev,
  1600. dma_unmap_addr(sbq_desc, mapaddr),
  1601. dma_unmap_len(sbq_desc, maplen),
  1602. PCI_DMA_FROMDEVICE);
  1603. skb = sbq_desc->p.skb;
  1604. ql_realign_skb(skb, hdr_len);
  1605. skb_put(skb, hdr_len);
  1606. sbq_desc->p.skb = NULL;
  1607. }
  1608. /*
  1609. * Handle the data buffer(s).
  1610. */
  1611. if (unlikely(!length)) { /* Is there data too? */
  1612. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1613. "No Data buffer in this packet.\n");
  1614. return skb;
  1615. }
  1616. if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1617. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1618. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1619. "Headers in small, data of %d bytes in small, combine them.\n",
  1620. length);
  1621. /*
  1622. * Data is less than small buffer size so it's
  1623. * stuffed in a small buffer.
  1624. * For this case we append the data
  1625. * from the "data" small buffer to the "header" small
  1626. * buffer.
  1627. */
  1628. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1629. pci_dma_sync_single_for_cpu(qdev->pdev,
  1630. dma_unmap_addr
  1631. (sbq_desc, mapaddr),
  1632. dma_unmap_len
  1633. (sbq_desc, maplen),
  1634. PCI_DMA_FROMDEVICE);
  1635. memcpy(skb_put(skb, length),
  1636. sbq_desc->p.skb->data, length);
  1637. pci_dma_sync_single_for_device(qdev->pdev,
  1638. dma_unmap_addr
  1639. (sbq_desc,
  1640. mapaddr),
  1641. dma_unmap_len
  1642. (sbq_desc,
  1643. maplen),
  1644. PCI_DMA_FROMDEVICE);
  1645. } else {
  1646. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1647. "%d bytes in a single small buffer.\n",
  1648. length);
  1649. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1650. skb = sbq_desc->p.skb;
  1651. ql_realign_skb(skb, length);
  1652. skb_put(skb, length);
  1653. pci_unmap_single(qdev->pdev,
  1654. dma_unmap_addr(sbq_desc,
  1655. mapaddr),
  1656. dma_unmap_len(sbq_desc,
  1657. maplen),
  1658. PCI_DMA_FROMDEVICE);
  1659. sbq_desc->p.skb = NULL;
  1660. }
  1661. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1662. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1663. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1664. "Header in small, %d bytes in large. Chain large to small!\n",
  1665. length);
  1666. /*
  1667. * The data is in a single large buffer. We
  1668. * chain it to the header buffer's skb and let
  1669. * it rip.
  1670. */
  1671. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1672. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1673. "Chaining page at offset = %d, for %d bytes to skb.\n",
  1674. lbq_desc->p.pg_chunk.offset, length);
  1675. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1676. lbq_desc->p.pg_chunk.offset,
  1677. length);
  1678. skb->len += length;
  1679. skb->data_len += length;
  1680. skb->truesize += length;
  1681. } else {
  1682. /*
  1683. * The headers and data are in a single large buffer. We
  1684. * copy it to a new skb and let it go. This can happen with
  1685. * jumbo mtu on a non-TCP/UDP frame.
  1686. */
  1687. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1688. skb = netdev_alloc_skb(qdev->ndev, length);
  1689. if (skb == NULL) {
  1690. netif_printk(qdev, probe, KERN_DEBUG, qdev->ndev,
  1691. "No skb available, drop the packet.\n");
  1692. return NULL;
  1693. }
  1694. pci_unmap_page(qdev->pdev,
  1695. dma_unmap_addr(lbq_desc,
  1696. mapaddr),
  1697. dma_unmap_len(lbq_desc, maplen),
  1698. PCI_DMA_FROMDEVICE);
  1699. skb_reserve(skb, NET_IP_ALIGN);
  1700. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1701. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1702. length);
  1703. skb_fill_page_desc(skb, 0,
  1704. lbq_desc->p.pg_chunk.page,
  1705. lbq_desc->p.pg_chunk.offset,
  1706. length);
  1707. skb->len += length;
  1708. skb->data_len += length;
  1709. skb->truesize += length;
  1710. length -= length;
  1711. __pskb_pull_tail(skb,
  1712. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1713. VLAN_ETH_HLEN : ETH_HLEN);
  1714. }
  1715. } else {
  1716. /*
  1717. * The data is in a chain of large buffers
  1718. * pointed to by a small buffer. We loop
  1719. * thru and chain them to the our small header
  1720. * buffer's skb.
  1721. * frags: There are 18 max frags and our small
  1722. * buffer will hold 32 of them. The thing is,
  1723. * we'll use 3 max for our 9000 byte jumbo
  1724. * frames. If the MTU goes up we could
  1725. * eventually be in trouble.
  1726. */
  1727. int size, i = 0;
  1728. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1729. pci_unmap_single(qdev->pdev,
  1730. dma_unmap_addr(sbq_desc, mapaddr),
  1731. dma_unmap_len(sbq_desc, maplen),
  1732. PCI_DMA_FROMDEVICE);
  1733. if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
  1734. /*
  1735. * This is an non TCP/UDP IP frame, so
  1736. * the headers aren't split into a small
  1737. * buffer. We have to use the small buffer
  1738. * that contains our sg list as our skb to
  1739. * send upstairs. Copy the sg list here to
  1740. * a local buffer and use it to find the
  1741. * pages to chain.
  1742. */
  1743. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1744. "%d bytes of headers & data in chain of large.\n",
  1745. length);
  1746. skb = sbq_desc->p.skb;
  1747. sbq_desc->p.skb = NULL;
  1748. skb_reserve(skb, NET_IP_ALIGN);
  1749. }
  1750. while (length > 0) {
  1751. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1752. size = (length < rx_ring->lbq_buf_size) ? length :
  1753. rx_ring->lbq_buf_size;
  1754. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1755. "Adding page %d to skb for %d bytes.\n",
  1756. i, size);
  1757. skb_fill_page_desc(skb, i,
  1758. lbq_desc->p.pg_chunk.page,
  1759. lbq_desc->p.pg_chunk.offset,
  1760. size);
  1761. skb->len += size;
  1762. skb->data_len += size;
  1763. skb->truesize += size;
  1764. length -= size;
  1765. i++;
  1766. }
  1767. __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1768. VLAN_ETH_HLEN : ETH_HLEN);
  1769. }
  1770. return skb;
  1771. }
  1772. /* Process an inbound completion from an rx ring. */
  1773. static void ql_process_mac_split_rx_intr(struct ql_adapter *qdev,
  1774. struct rx_ring *rx_ring,
  1775. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1776. u16 vlan_id)
  1777. {
  1778. struct net_device *ndev = qdev->ndev;
  1779. struct sk_buff *skb = NULL;
  1780. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1781. skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
  1782. if (unlikely(!skb)) {
  1783. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1784. "No skb available, drop packet.\n");
  1785. rx_ring->rx_dropped++;
  1786. return;
  1787. }
  1788. /* Frame error, so drop the packet. */
  1789. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1790. netif_info(qdev, drv, qdev->ndev,
  1791. "Receive error, flags2 = 0x%x\n", ib_mac_rsp->flags2);
  1792. dev_kfree_skb_any(skb);
  1793. rx_ring->rx_errors++;
  1794. return;
  1795. }
  1796. /* The max framesize filter on this chip is set higher than
  1797. * MTU since FCoE uses 2k frames.
  1798. */
  1799. if (skb->len > ndev->mtu + ETH_HLEN) {
  1800. dev_kfree_skb_any(skb);
  1801. rx_ring->rx_dropped++;
  1802. return;
  1803. }
  1804. /* loopback self test for ethtool */
  1805. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1806. ql_check_lb_frame(qdev, skb);
  1807. dev_kfree_skb_any(skb);
  1808. return;
  1809. }
  1810. prefetch(skb->data);
  1811. skb->dev = ndev;
  1812. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1813. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, "%s Multicast.\n",
  1814. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1815. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1816. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1817. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1818. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1819. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1820. rx_ring->rx_multicast++;
  1821. }
  1822. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
  1823. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1824. "Promiscuous Packet.\n");
  1825. }
  1826. skb->protocol = eth_type_trans(skb, ndev);
  1827. skb_checksum_none_assert(skb);
  1828. /* If rx checksum is on, and there are no
  1829. * csum or frame errors.
  1830. */
  1831. if (qdev->rx_csum &&
  1832. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1833. /* TCP frame. */
  1834. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1835. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1836. "TCP checksum done!\n");
  1837. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1838. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1839. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1840. /* Unfragmented ipv4 UDP frame. */
  1841. struct iphdr *iph = (struct iphdr *) skb->data;
  1842. if (!(iph->frag_off &
  1843. ntohs(IP_MF|IP_OFFSET))) {
  1844. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1845. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1846. "TCP checksum done!\n");
  1847. }
  1848. }
  1849. }
  1850. rx_ring->rx_packets++;
  1851. rx_ring->rx_bytes += skb->len;
  1852. skb_record_rx_queue(skb, rx_ring->cq_id);
  1853. if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
  1854. if (qdev->vlgrp &&
  1855. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1856. (vlan_id != 0))
  1857. vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
  1858. vlan_id, skb);
  1859. else
  1860. napi_gro_receive(&rx_ring->napi, skb);
  1861. } else {
  1862. if (qdev->vlgrp &&
  1863. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1864. (vlan_id != 0))
  1865. vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
  1866. else
  1867. netif_receive_skb(skb);
  1868. }
  1869. }
  1870. /* Process an inbound completion from an rx ring. */
  1871. static unsigned long ql_process_mac_rx_intr(struct ql_adapter *qdev,
  1872. struct rx_ring *rx_ring,
  1873. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1874. {
  1875. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1876. u16 vlan_id = (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1877. ((le16_to_cpu(ib_mac_rsp->vlan_id) &
  1878. IB_MAC_IOCB_RSP_VLAN_MASK)) : 0xffff;
  1879. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1880. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV) {
  1881. /* The data and headers are split into
  1882. * separate buffers.
  1883. */
  1884. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1885. vlan_id);
  1886. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1887. /* The data fit in a single small buffer.
  1888. * Allocate a new skb, copy the data and
  1889. * return the buffer to the free pool.
  1890. */
  1891. ql_process_mac_rx_skb(qdev, rx_ring, ib_mac_rsp,
  1892. length, vlan_id);
  1893. } else if ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) &&
  1894. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK) &&
  1895. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T)) {
  1896. /* TCP packet in a page chunk that's been checksummed.
  1897. * Tack it on to our GRO skb and let it go.
  1898. */
  1899. ql_process_mac_rx_gro_page(qdev, rx_ring, ib_mac_rsp,
  1900. length, vlan_id);
  1901. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1902. /* Non-TCP packet in a page chunk. Allocate an
  1903. * skb, tack it on frags, and send it up.
  1904. */
  1905. ql_process_mac_rx_page(qdev, rx_ring, ib_mac_rsp,
  1906. length, vlan_id);
  1907. } else {
  1908. /* Non-TCP/UDP large frames that span multiple buffers
  1909. * can be processed corrrectly by the split frame logic.
  1910. */
  1911. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1912. vlan_id);
  1913. }
  1914. return (unsigned long)length;
  1915. }
  1916. /* Process an outbound completion from an rx ring. */
  1917. static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
  1918. struct ob_mac_iocb_rsp *mac_rsp)
  1919. {
  1920. struct tx_ring *tx_ring;
  1921. struct tx_ring_desc *tx_ring_desc;
  1922. QL_DUMP_OB_MAC_RSP(mac_rsp);
  1923. tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
  1924. tx_ring_desc = &tx_ring->q[mac_rsp->tid];
  1925. ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
  1926. tx_ring->tx_bytes += (tx_ring_desc->skb)->len;
  1927. tx_ring->tx_packets++;
  1928. dev_kfree_skb(tx_ring_desc->skb);
  1929. tx_ring_desc->skb = NULL;
  1930. if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
  1931. OB_MAC_IOCB_RSP_S |
  1932. OB_MAC_IOCB_RSP_L |
  1933. OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
  1934. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
  1935. netif_warn(qdev, tx_done, qdev->ndev,
  1936. "Total descriptor length did not match transfer length.\n");
  1937. }
  1938. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
  1939. netif_warn(qdev, tx_done, qdev->ndev,
  1940. "Frame too short to be valid, not sent.\n");
  1941. }
  1942. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
  1943. netif_warn(qdev, tx_done, qdev->ndev,
  1944. "Frame too long, but sent anyway.\n");
  1945. }
  1946. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
  1947. netif_warn(qdev, tx_done, qdev->ndev,
  1948. "PCI backplane error. Frame not sent.\n");
  1949. }
  1950. }
  1951. atomic_inc(&tx_ring->tx_count);
  1952. }
  1953. /* Fire up a handler to reset the MPI processor. */
  1954. void ql_queue_fw_error(struct ql_adapter *qdev)
  1955. {
  1956. ql_link_off(qdev);
  1957. queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
  1958. }
  1959. void ql_queue_asic_error(struct ql_adapter *qdev)
  1960. {
  1961. ql_link_off(qdev);
  1962. ql_disable_interrupts(qdev);
  1963. /* Clear adapter up bit to signal the recovery
  1964. * process that it shouldn't kill the reset worker
  1965. * thread
  1966. */
  1967. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  1968. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  1969. }
  1970. static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
  1971. struct ib_ae_iocb_rsp *ib_ae_rsp)
  1972. {
  1973. switch (ib_ae_rsp->event) {
  1974. case MGMT_ERR_EVENT:
  1975. netif_err(qdev, rx_err, qdev->ndev,
  1976. "Management Processor Fatal Error.\n");
  1977. ql_queue_fw_error(qdev);
  1978. return;
  1979. case CAM_LOOKUP_ERR_EVENT:
  1980. netif_err(qdev, link, qdev->ndev,
  1981. "Multiple CAM hits lookup occurred.\n");
  1982. netif_err(qdev, drv, qdev->ndev,
  1983. "This event shouldn't occur.\n");
  1984. ql_queue_asic_error(qdev);
  1985. return;
  1986. case SOFT_ECC_ERROR_EVENT:
  1987. netif_err(qdev, rx_err, qdev->ndev,
  1988. "Soft ECC error detected.\n");
  1989. ql_queue_asic_error(qdev);
  1990. break;
  1991. case PCI_ERR_ANON_BUF_RD:
  1992. netif_err(qdev, rx_err, qdev->ndev,
  1993. "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
  1994. ib_ae_rsp->q_id);
  1995. ql_queue_asic_error(qdev);
  1996. break;
  1997. default:
  1998. netif_err(qdev, drv, qdev->ndev, "Unexpected event %d.\n",
  1999. ib_ae_rsp->event);
  2000. ql_queue_asic_error(qdev);
  2001. break;
  2002. }
  2003. }
  2004. static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
  2005. {
  2006. struct ql_adapter *qdev = rx_ring->qdev;
  2007. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2008. struct ob_mac_iocb_rsp *net_rsp = NULL;
  2009. int count = 0;
  2010. struct tx_ring *tx_ring;
  2011. /* While there are entries in the completion queue. */
  2012. while (prod != rx_ring->cnsmr_idx) {
  2013. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2014. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2015. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2016. net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
  2017. rmb();
  2018. switch (net_rsp->opcode) {
  2019. case OPCODE_OB_MAC_TSO_IOCB:
  2020. case OPCODE_OB_MAC_IOCB:
  2021. ql_process_mac_tx_intr(qdev, net_rsp);
  2022. break;
  2023. default:
  2024. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2025. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2026. net_rsp->opcode);
  2027. }
  2028. count++;
  2029. ql_update_cq(rx_ring);
  2030. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2031. }
  2032. if (!net_rsp)
  2033. return 0;
  2034. ql_write_cq_idx(rx_ring);
  2035. tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
  2036. if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id)) {
  2037. if (atomic_read(&tx_ring->queue_stopped) &&
  2038. (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  2039. /*
  2040. * The queue got stopped because the tx_ring was full.
  2041. * Wake it up, because it's now at least 25% empty.
  2042. */
  2043. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  2044. }
  2045. return count;
  2046. }
  2047. static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
  2048. {
  2049. struct ql_adapter *qdev = rx_ring->qdev;
  2050. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2051. struct ql_net_rsp_iocb *net_rsp;
  2052. int count = 0;
  2053. /* While there are entries in the completion queue. */
  2054. while (prod != rx_ring->cnsmr_idx) {
  2055. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2056. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2057. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2058. net_rsp = rx_ring->curr_entry;
  2059. rmb();
  2060. switch (net_rsp->opcode) {
  2061. case OPCODE_IB_MAC_IOCB:
  2062. ql_process_mac_rx_intr(qdev, rx_ring,
  2063. (struct ib_mac_iocb_rsp *)
  2064. net_rsp);
  2065. break;
  2066. case OPCODE_IB_AE_IOCB:
  2067. ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
  2068. net_rsp);
  2069. break;
  2070. default:
  2071. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2072. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2073. net_rsp->opcode);
  2074. break;
  2075. }
  2076. count++;
  2077. ql_update_cq(rx_ring);
  2078. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2079. if (count == budget)
  2080. break;
  2081. }
  2082. ql_update_buffer_queues(qdev, rx_ring);
  2083. ql_write_cq_idx(rx_ring);
  2084. return count;
  2085. }
  2086. static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
  2087. {
  2088. struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
  2089. struct ql_adapter *qdev = rx_ring->qdev;
  2090. struct rx_ring *trx_ring;
  2091. int i, work_done = 0;
  2092. struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id];
  2093. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2094. "Enter, NAPI POLL cq_id = %d.\n", rx_ring->cq_id);
  2095. /* Service the TX rings first. They start
  2096. * right after the RSS rings. */
  2097. for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) {
  2098. trx_ring = &qdev->rx_ring[i];
  2099. /* If this TX completion ring belongs to this vector and
  2100. * it's not empty then service it.
  2101. */
  2102. if ((ctx->irq_mask & (1 << trx_ring->cq_id)) &&
  2103. (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) !=
  2104. trx_ring->cnsmr_idx)) {
  2105. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2106. "%s: Servicing TX completion ring %d.\n",
  2107. __func__, trx_ring->cq_id);
  2108. ql_clean_outbound_rx_ring(trx_ring);
  2109. }
  2110. }
  2111. /*
  2112. * Now service the RSS ring if it's active.
  2113. */
  2114. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
  2115. rx_ring->cnsmr_idx) {
  2116. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2117. "%s: Servicing RX completion ring %d.\n",
  2118. __func__, rx_ring->cq_id);
  2119. work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
  2120. }
  2121. if (work_done < budget) {
  2122. napi_complete(napi);
  2123. ql_enable_completion_interrupt(qdev, rx_ring->irq);
  2124. }
  2125. return work_done;
  2126. }
  2127. static void qlge_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
  2128. {
  2129. struct ql_adapter *qdev = netdev_priv(ndev);
  2130. qdev->vlgrp = grp;
  2131. if (grp) {
  2132. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2133. "Turning on VLAN in NIC_RCV_CFG.\n");
  2134. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
  2135. NIC_RCV_CFG_VLAN_MATCH_AND_NON);
  2136. } else {
  2137. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2138. "Turning off VLAN in NIC_RCV_CFG.\n");
  2139. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
  2140. }
  2141. }
  2142. static void qlge_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
  2143. {
  2144. struct ql_adapter *qdev = netdev_priv(ndev);
  2145. u32 enable_bit = MAC_ADDR_E;
  2146. int status;
  2147. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2148. if (status)
  2149. return;
  2150. if (ql_set_mac_addr_reg
  2151. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  2152. netif_err(qdev, ifup, qdev->ndev,
  2153. "Failed to init vlan address.\n");
  2154. }
  2155. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2156. }
  2157. static void qlge_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
  2158. {
  2159. struct ql_adapter *qdev = netdev_priv(ndev);
  2160. u32 enable_bit = 0;
  2161. int status;
  2162. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2163. if (status)
  2164. return;
  2165. if (ql_set_mac_addr_reg
  2166. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  2167. netif_err(qdev, ifup, qdev->ndev,
  2168. "Failed to clear vlan address.\n");
  2169. }
  2170. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2171. }
  2172. /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
  2173. static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
  2174. {
  2175. struct rx_ring *rx_ring = dev_id;
  2176. napi_schedule(&rx_ring->napi);
  2177. return IRQ_HANDLED;
  2178. }
  2179. /* This handles a fatal error, MPI activity, and the default
  2180. * rx_ring in an MSI-X multiple vector environment.
  2181. * In MSI/Legacy environment it also process the rest of
  2182. * the rx_rings.
  2183. */
  2184. static irqreturn_t qlge_isr(int irq, void *dev_id)
  2185. {
  2186. struct rx_ring *rx_ring = dev_id;
  2187. struct ql_adapter *qdev = rx_ring->qdev;
  2188. struct intr_context *intr_context = &qdev->intr_context[0];
  2189. u32 var;
  2190. int work_done = 0;
  2191. spin_lock(&qdev->hw_lock);
  2192. if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
  2193. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2194. "Shared Interrupt, Not ours!\n");
  2195. spin_unlock(&qdev->hw_lock);
  2196. return IRQ_NONE;
  2197. }
  2198. spin_unlock(&qdev->hw_lock);
  2199. var = ql_disable_completion_interrupt(qdev, intr_context->intr);
  2200. /*
  2201. * Check for fatal error.
  2202. */
  2203. if (var & STS_FE) {
  2204. ql_queue_asic_error(qdev);
  2205. netif_err(qdev, intr, qdev->ndev,
  2206. "Got fatal error, STS = %x.\n", var);
  2207. var = ql_read32(qdev, ERR_STS);
  2208. netif_err(qdev, intr, qdev->ndev,
  2209. "Resetting chip. Error Status Register = 0x%x\n", var);
  2210. return IRQ_HANDLED;
  2211. }
  2212. /*
  2213. * Check MPI processor activity.
  2214. */
  2215. if ((var & STS_PI) &&
  2216. (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) {
  2217. /*
  2218. * We've got an async event or mailbox completion.
  2219. * Handle it and clear the source of the interrupt.
  2220. */
  2221. netif_err(qdev, intr, qdev->ndev,
  2222. "Got MPI processor interrupt.\n");
  2223. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2224. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16));
  2225. queue_delayed_work_on(smp_processor_id(),
  2226. qdev->workqueue, &qdev->mpi_work, 0);
  2227. work_done++;
  2228. }
  2229. /*
  2230. * Get the bit-mask that shows the active queues for this
  2231. * pass. Compare it to the queues that this irq services
  2232. * and call napi if there's a match.
  2233. */
  2234. var = ql_read32(qdev, ISR1);
  2235. if (var & intr_context->irq_mask) {
  2236. netif_info(qdev, intr, qdev->ndev,
  2237. "Waking handler for rx_ring[0].\n");
  2238. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2239. napi_schedule(&rx_ring->napi);
  2240. work_done++;
  2241. }
  2242. ql_enable_completion_interrupt(qdev, intr_context->intr);
  2243. return work_done ? IRQ_HANDLED : IRQ_NONE;
  2244. }
  2245. static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2246. {
  2247. if (skb_is_gso(skb)) {
  2248. int err;
  2249. if (skb_header_cloned(skb)) {
  2250. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2251. if (err)
  2252. return err;
  2253. }
  2254. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2255. mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
  2256. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2257. mac_iocb_ptr->total_hdrs_len =
  2258. cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2259. mac_iocb_ptr->net_trans_offset =
  2260. cpu_to_le16(skb_network_offset(skb) |
  2261. skb_transport_offset(skb)
  2262. << OB_MAC_TRANSPORT_HDR_SHIFT);
  2263. mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
  2264. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
  2265. if (likely(skb->protocol == htons(ETH_P_IP))) {
  2266. struct iphdr *iph = ip_hdr(skb);
  2267. iph->check = 0;
  2268. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2269. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2270. iph->daddr, 0,
  2271. IPPROTO_TCP,
  2272. 0);
  2273. } else if (skb->protocol == htons(ETH_P_IPV6)) {
  2274. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
  2275. tcp_hdr(skb)->check =
  2276. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2277. &ipv6_hdr(skb)->daddr,
  2278. 0, IPPROTO_TCP, 0);
  2279. }
  2280. return 1;
  2281. }
  2282. return 0;
  2283. }
  2284. static void ql_hw_csum_setup(struct sk_buff *skb,
  2285. struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2286. {
  2287. int len;
  2288. struct iphdr *iph = ip_hdr(skb);
  2289. __sum16 *check;
  2290. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2291. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2292. mac_iocb_ptr->net_trans_offset =
  2293. cpu_to_le16(skb_network_offset(skb) |
  2294. skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
  2295. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2296. len = (ntohs(iph->tot_len) - (iph->ihl << 2));
  2297. if (likely(iph->protocol == IPPROTO_TCP)) {
  2298. check = &(tcp_hdr(skb)->check);
  2299. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
  2300. mac_iocb_ptr->total_hdrs_len =
  2301. cpu_to_le16(skb_transport_offset(skb) +
  2302. (tcp_hdr(skb)->doff << 2));
  2303. } else {
  2304. check = &(udp_hdr(skb)->check);
  2305. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
  2306. mac_iocb_ptr->total_hdrs_len =
  2307. cpu_to_le16(skb_transport_offset(skb) +
  2308. sizeof(struct udphdr));
  2309. }
  2310. *check = ~csum_tcpudp_magic(iph->saddr,
  2311. iph->daddr, len, iph->protocol, 0);
  2312. }
  2313. static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev)
  2314. {
  2315. struct tx_ring_desc *tx_ring_desc;
  2316. struct ob_mac_iocb_req *mac_iocb_ptr;
  2317. struct ql_adapter *qdev = netdev_priv(ndev);
  2318. int tso;
  2319. struct tx_ring *tx_ring;
  2320. u32 tx_ring_idx = (u32) skb->queue_mapping;
  2321. tx_ring = &qdev->tx_ring[tx_ring_idx];
  2322. if (skb_padto(skb, ETH_ZLEN))
  2323. return NETDEV_TX_OK;
  2324. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2325. netif_info(qdev, tx_queued, qdev->ndev,
  2326. "%s: shutting down tx queue %d du to lack of resources.\n",
  2327. __func__, tx_ring_idx);
  2328. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2329. atomic_inc(&tx_ring->queue_stopped);
  2330. tx_ring->tx_errors++;
  2331. return NETDEV_TX_BUSY;
  2332. }
  2333. tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
  2334. mac_iocb_ptr = tx_ring_desc->queue_entry;
  2335. memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr));
  2336. mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
  2337. mac_iocb_ptr->tid = tx_ring_desc->index;
  2338. /* We use the upper 32-bits to store the tx queue for this IO.
  2339. * When we get the completion we can use it to establish the context.
  2340. */
  2341. mac_iocb_ptr->txq_idx = tx_ring_idx;
  2342. tx_ring_desc->skb = skb;
  2343. mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
  2344. if (vlan_tx_tag_present(skb)) {
  2345. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2346. "Adding a vlan tag %d.\n", vlan_tx_tag_get(skb));
  2347. mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
  2348. mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
  2349. }
  2350. tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2351. if (tso < 0) {
  2352. dev_kfree_skb_any(skb);
  2353. return NETDEV_TX_OK;
  2354. } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
  2355. ql_hw_csum_setup(skb,
  2356. (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2357. }
  2358. if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
  2359. NETDEV_TX_OK) {
  2360. netif_err(qdev, tx_queued, qdev->ndev,
  2361. "Could not map the segments.\n");
  2362. tx_ring->tx_errors++;
  2363. return NETDEV_TX_BUSY;
  2364. }
  2365. QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
  2366. tx_ring->prod_idx++;
  2367. if (tx_ring->prod_idx == tx_ring->wq_len)
  2368. tx_ring->prod_idx = 0;
  2369. wmb();
  2370. ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
  2371. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2372. "tx queued, slot %d, len %d\n",
  2373. tx_ring->prod_idx, skb->len);
  2374. atomic_dec(&tx_ring->tx_count);
  2375. return NETDEV_TX_OK;
  2376. }
  2377. static void ql_free_shadow_space(struct ql_adapter *qdev)
  2378. {
  2379. if (qdev->rx_ring_shadow_reg_area) {
  2380. pci_free_consistent(qdev->pdev,
  2381. PAGE_SIZE,
  2382. qdev->rx_ring_shadow_reg_area,
  2383. qdev->rx_ring_shadow_reg_dma);
  2384. qdev->rx_ring_shadow_reg_area = NULL;
  2385. }
  2386. if (qdev->tx_ring_shadow_reg_area) {
  2387. pci_free_consistent(qdev->pdev,
  2388. PAGE_SIZE,
  2389. qdev->tx_ring_shadow_reg_area,
  2390. qdev->tx_ring_shadow_reg_dma);
  2391. qdev->tx_ring_shadow_reg_area = NULL;
  2392. }
  2393. }
  2394. static int ql_alloc_shadow_space(struct ql_adapter *qdev)
  2395. {
  2396. qdev->rx_ring_shadow_reg_area =
  2397. pci_alloc_consistent(qdev->pdev,
  2398. PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
  2399. if (qdev->rx_ring_shadow_reg_area == NULL) {
  2400. netif_err(qdev, ifup, qdev->ndev,
  2401. "Allocation of RX shadow space failed.\n");
  2402. return -ENOMEM;
  2403. }
  2404. memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE);
  2405. qdev->tx_ring_shadow_reg_area =
  2406. pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
  2407. &qdev->tx_ring_shadow_reg_dma);
  2408. if (qdev->tx_ring_shadow_reg_area == NULL) {
  2409. netif_err(qdev, ifup, qdev->ndev,
  2410. "Allocation of TX shadow space failed.\n");
  2411. goto err_wqp_sh_area;
  2412. }
  2413. memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE);
  2414. return 0;
  2415. err_wqp_sh_area:
  2416. pci_free_consistent(qdev->pdev,
  2417. PAGE_SIZE,
  2418. qdev->rx_ring_shadow_reg_area,
  2419. qdev->rx_ring_shadow_reg_dma);
  2420. return -ENOMEM;
  2421. }
  2422. static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2423. {
  2424. struct tx_ring_desc *tx_ring_desc;
  2425. int i;
  2426. struct ob_mac_iocb_req *mac_iocb_ptr;
  2427. mac_iocb_ptr = tx_ring->wq_base;
  2428. tx_ring_desc = tx_ring->q;
  2429. for (i = 0; i < tx_ring->wq_len; i++) {
  2430. tx_ring_desc->index = i;
  2431. tx_ring_desc->skb = NULL;
  2432. tx_ring_desc->queue_entry = mac_iocb_ptr;
  2433. mac_iocb_ptr++;
  2434. tx_ring_desc++;
  2435. }
  2436. atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
  2437. atomic_set(&tx_ring->queue_stopped, 0);
  2438. }
  2439. static void ql_free_tx_resources(struct ql_adapter *qdev,
  2440. struct tx_ring *tx_ring)
  2441. {
  2442. if (tx_ring->wq_base) {
  2443. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2444. tx_ring->wq_base, tx_ring->wq_base_dma);
  2445. tx_ring->wq_base = NULL;
  2446. }
  2447. kfree(tx_ring->q);
  2448. tx_ring->q = NULL;
  2449. }
  2450. static int ql_alloc_tx_resources(struct ql_adapter *qdev,
  2451. struct tx_ring *tx_ring)
  2452. {
  2453. tx_ring->wq_base =
  2454. pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
  2455. &tx_ring->wq_base_dma);
  2456. if ((tx_ring->wq_base == NULL) ||
  2457. tx_ring->wq_base_dma & WQ_ADDR_ALIGN) {
  2458. netif_err(qdev, ifup, qdev->ndev, "tx_ring alloc failed.\n");
  2459. return -ENOMEM;
  2460. }
  2461. tx_ring->q =
  2462. kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
  2463. if (tx_ring->q == NULL)
  2464. goto err;
  2465. return 0;
  2466. err:
  2467. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2468. tx_ring->wq_base, tx_ring->wq_base_dma);
  2469. return -ENOMEM;
  2470. }
  2471. static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2472. {
  2473. struct bq_desc *lbq_desc;
  2474. uint32_t curr_idx, clean_idx;
  2475. curr_idx = rx_ring->lbq_curr_idx;
  2476. clean_idx = rx_ring->lbq_clean_idx;
  2477. while (curr_idx != clean_idx) {
  2478. lbq_desc = &rx_ring->lbq[curr_idx];
  2479. if (lbq_desc->p.pg_chunk.last_flag) {
  2480. pci_unmap_page(qdev->pdev,
  2481. lbq_desc->p.pg_chunk.map,
  2482. ql_lbq_block_size(qdev),
  2483. PCI_DMA_FROMDEVICE);
  2484. lbq_desc->p.pg_chunk.last_flag = 0;
  2485. }
  2486. put_page(lbq_desc->p.pg_chunk.page);
  2487. lbq_desc->p.pg_chunk.page = NULL;
  2488. if (++curr_idx == rx_ring->lbq_len)
  2489. curr_idx = 0;
  2490. }
  2491. }
  2492. static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2493. {
  2494. int i;
  2495. struct bq_desc *sbq_desc;
  2496. for (i = 0; i < rx_ring->sbq_len; i++) {
  2497. sbq_desc = &rx_ring->sbq[i];
  2498. if (sbq_desc == NULL) {
  2499. netif_err(qdev, ifup, qdev->ndev,
  2500. "sbq_desc %d is NULL.\n", i);
  2501. return;
  2502. }
  2503. if (sbq_desc->p.skb) {
  2504. pci_unmap_single(qdev->pdev,
  2505. dma_unmap_addr(sbq_desc, mapaddr),
  2506. dma_unmap_len(sbq_desc, maplen),
  2507. PCI_DMA_FROMDEVICE);
  2508. dev_kfree_skb(sbq_desc->p.skb);
  2509. sbq_desc->p.skb = NULL;
  2510. }
  2511. }
  2512. }
  2513. /* Free all large and small rx buffers associated
  2514. * with the completion queues for this device.
  2515. */
  2516. static void ql_free_rx_buffers(struct ql_adapter *qdev)
  2517. {
  2518. int i;
  2519. struct rx_ring *rx_ring;
  2520. for (i = 0; i < qdev->rx_ring_count; i++) {
  2521. rx_ring = &qdev->rx_ring[i];
  2522. if (rx_ring->lbq)
  2523. ql_free_lbq_buffers(qdev, rx_ring);
  2524. if (rx_ring->sbq)
  2525. ql_free_sbq_buffers(qdev, rx_ring);
  2526. }
  2527. }
  2528. static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
  2529. {
  2530. struct rx_ring *rx_ring;
  2531. int i;
  2532. for (i = 0; i < qdev->rx_ring_count; i++) {
  2533. rx_ring = &qdev->rx_ring[i];
  2534. if (rx_ring->type != TX_Q)
  2535. ql_update_buffer_queues(qdev, rx_ring);
  2536. }
  2537. }
  2538. static void ql_init_lbq_ring(struct ql_adapter *qdev,
  2539. struct rx_ring *rx_ring)
  2540. {
  2541. int i;
  2542. struct bq_desc *lbq_desc;
  2543. __le64 *bq = rx_ring->lbq_base;
  2544. memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
  2545. for (i = 0; i < rx_ring->lbq_len; i++) {
  2546. lbq_desc = &rx_ring->lbq[i];
  2547. memset(lbq_desc, 0, sizeof(*lbq_desc));
  2548. lbq_desc->index = i;
  2549. lbq_desc->addr = bq;
  2550. bq++;
  2551. }
  2552. }
  2553. static void ql_init_sbq_ring(struct ql_adapter *qdev,
  2554. struct rx_ring *rx_ring)
  2555. {
  2556. int i;
  2557. struct bq_desc *sbq_desc;
  2558. __le64 *bq = rx_ring->sbq_base;
  2559. memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
  2560. for (i = 0; i < rx_ring->sbq_len; i++) {
  2561. sbq_desc = &rx_ring->sbq[i];
  2562. memset(sbq_desc, 0, sizeof(*sbq_desc));
  2563. sbq_desc->index = i;
  2564. sbq_desc->addr = bq;
  2565. bq++;
  2566. }
  2567. }
  2568. static void ql_free_rx_resources(struct ql_adapter *qdev,
  2569. struct rx_ring *rx_ring)
  2570. {
  2571. /* Free the small buffer queue. */
  2572. if (rx_ring->sbq_base) {
  2573. pci_free_consistent(qdev->pdev,
  2574. rx_ring->sbq_size,
  2575. rx_ring->sbq_base, rx_ring->sbq_base_dma);
  2576. rx_ring->sbq_base = NULL;
  2577. }
  2578. /* Free the small buffer queue control blocks. */
  2579. kfree(rx_ring->sbq);
  2580. rx_ring->sbq = NULL;
  2581. /* Free the large buffer queue. */
  2582. if (rx_ring->lbq_base) {
  2583. pci_free_consistent(qdev->pdev,
  2584. rx_ring->lbq_size,
  2585. rx_ring->lbq_base, rx_ring->lbq_base_dma);
  2586. rx_ring->lbq_base = NULL;
  2587. }
  2588. /* Free the large buffer queue control blocks. */
  2589. kfree(rx_ring->lbq);
  2590. rx_ring->lbq = NULL;
  2591. /* Free the rx queue. */
  2592. if (rx_ring->cq_base) {
  2593. pci_free_consistent(qdev->pdev,
  2594. rx_ring->cq_size,
  2595. rx_ring->cq_base, rx_ring->cq_base_dma);
  2596. rx_ring->cq_base = NULL;
  2597. }
  2598. }
  2599. /* Allocate queues and buffers for this completions queue based
  2600. * on the values in the parameter structure. */
  2601. static int ql_alloc_rx_resources(struct ql_adapter *qdev,
  2602. struct rx_ring *rx_ring)
  2603. {
  2604. /*
  2605. * Allocate the completion queue for this rx_ring.
  2606. */
  2607. rx_ring->cq_base =
  2608. pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
  2609. &rx_ring->cq_base_dma);
  2610. if (rx_ring->cq_base == NULL) {
  2611. netif_err(qdev, ifup, qdev->ndev, "rx_ring alloc failed.\n");
  2612. return -ENOMEM;
  2613. }
  2614. if (rx_ring->sbq_len) {
  2615. /*
  2616. * Allocate small buffer queue.
  2617. */
  2618. rx_ring->sbq_base =
  2619. pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
  2620. &rx_ring->sbq_base_dma);
  2621. if (rx_ring->sbq_base == NULL) {
  2622. netif_err(qdev, ifup, qdev->ndev,
  2623. "Small buffer queue allocation failed.\n");
  2624. goto err_mem;
  2625. }
  2626. /*
  2627. * Allocate small buffer queue control blocks.
  2628. */
  2629. rx_ring->sbq =
  2630. kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
  2631. GFP_KERNEL);
  2632. if (rx_ring->sbq == NULL) {
  2633. netif_err(qdev, ifup, qdev->ndev,
  2634. "Small buffer queue control block allocation failed.\n");
  2635. goto err_mem;
  2636. }
  2637. ql_init_sbq_ring(qdev, rx_ring);
  2638. }
  2639. if (rx_ring->lbq_len) {
  2640. /*
  2641. * Allocate large buffer queue.
  2642. */
  2643. rx_ring->lbq_base =
  2644. pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
  2645. &rx_ring->lbq_base_dma);
  2646. if (rx_ring->lbq_base == NULL) {
  2647. netif_err(qdev, ifup, qdev->ndev,
  2648. "Large buffer queue allocation failed.\n");
  2649. goto err_mem;
  2650. }
  2651. /*
  2652. * Allocate large buffer queue control blocks.
  2653. */
  2654. rx_ring->lbq =
  2655. kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
  2656. GFP_KERNEL);
  2657. if (rx_ring->lbq == NULL) {
  2658. netif_err(qdev, ifup, qdev->ndev,
  2659. "Large buffer queue control block allocation failed.\n");
  2660. goto err_mem;
  2661. }
  2662. ql_init_lbq_ring(qdev, rx_ring);
  2663. }
  2664. return 0;
  2665. err_mem:
  2666. ql_free_rx_resources(qdev, rx_ring);
  2667. return -ENOMEM;
  2668. }
  2669. static void ql_tx_ring_clean(struct ql_adapter *qdev)
  2670. {
  2671. struct tx_ring *tx_ring;
  2672. struct tx_ring_desc *tx_ring_desc;
  2673. int i, j;
  2674. /*
  2675. * Loop through all queues and free
  2676. * any resources.
  2677. */
  2678. for (j = 0; j < qdev->tx_ring_count; j++) {
  2679. tx_ring = &qdev->tx_ring[j];
  2680. for (i = 0; i < tx_ring->wq_len; i++) {
  2681. tx_ring_desc = &tx_ring->q[i];
  2682. if (tx_ring_desc && tx_ring_desc->skb) {
  2683. netif_err(qdev, ifdown, qdev->ndev,
  2684. "Freeing lost SKB %p, from queue %d, index %d.\n",
  2685. tx_ring_desc->skb, j,
  2686. tx_ring_desc->index);
  2687. ql_unmap_send(qdev, tx_ring_desc,
  2688. tx_ring_desc->map_cnt);
  2689. dev_kfree_skb(tx_ring_desc->skb);
  2690. tx_ring_desc->skb = NULL;
  2691. }
  2692. }
  2693. }
  2694. }
  2695. static void ql_free_mem_resources(struct ql_adapter *qdev)
  2696. {
  2697. int i;
  2698. for (i = 0; i < qdev->tx_ring_count; i++)
  2699. ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
  2700. for (i = 0; i < qdev->rx_ring_count; i++)
  2701. ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
  2702. ql_free_shadow_space(qdev);
  2703. }
  2704. static int ql_alloc_mem_resources(struct ql_adapter *qdev)
  2705. {
  2706. int i;
  2707. /* Allocate space for our shadow registers and such. */
  2708. if (ql_alloc_shadow_space(qdev))
  2709. return -ENOMEM;
  2710. for (i = 0; i < qdev->rx_ring_count; i++) {
  2711. if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
  2712. netif_err(qdev, ifup, qdev->ndev,
  2713. "RX resource allocation failed.\n");
  2714. goto err_mem;
  2715. }
  2716. }
  2717. /* Allocate tx queue resources */
  2718. for (i = 0; i < qdev->tx_ring_count; i++) {
  2719. if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
  2720. netif_err(qdev, ifup, qdev->ndev,
  2721. "TX resource allocation failed.\n");
  2722. goto err_mem;
  2723. }
  2724. }
  2725. return 0;
  2726. err_mem:
  2727. ql_free_mem_resources(qdev);
  2728. return -ENOMEM;
  2729. }
  2730. /* Set up the rx ring control block and pass it to the chip.
  2731. * The control block is defined as
  2732. * "Completion Queue Initialization Control Block", or cqicb.
  2733. */
  2734. static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2735. {
  2736. struct cqicb *cqicb = &rx_ring->cqicb;
  2737. void *shadow_reg = qdev->rx_ring_shadow_reg_area +
  2738. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2739. u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
  2740. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2741. void __iomem *doorbell_area =
  2742. qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
  2743. int err = 0;
  2744. u16 bq_len;
  2745. u64 tmp;
  2746. __le64 *base_indirect_ptr;
  2747. int page_entries;
  2748. /* Set up the shadow registers for this ring. */
  2749. rx_ring->prod_idx_sh_reg = shadow_reg;
  2750. rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
  2751. *rx_ring->prod_idx_sh_reg = 0;
  2752. shadow_reg += sizeof(u64);
  2753. shadow_reg_dma += sizeof(u64);
  2754. rx_ring->lbq_base_indirect = shadow_reg;
  2755. rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
  2756. shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2757. shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2758. rx_ring->sbq_base_indirect = shadow_reg;
  2759. rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
  2760. /* PCI doorbell mem area + 0x00 for consumer index register */
  2761. rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
  2762. rx_ring->cnsmr_idx = 0;
  2763. rx_ring->curr_entry = rx_ring->cq_base;
  2764. /* PCI doorbell mem area + 0x04 for valid register */
  2765. rx_ring->valid_db_reg = doorbell_area + 0x04;
  2766. /* PCI doorbell mem area + 0x18 for large buffer consumer */
  2767. rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
  2768. /* PCI doorbell mem area + 0x1c */
  2769. rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
  2770. memset((void *)cqicb, 0, sizeof(struct cqicb));
  2771. cqicb->msix_vect = rx_ring->irq;
  2772. bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
  2773. cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
  2774. cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
  2775. cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
  2776. /*
  2777. * Set up the control block load flags.
  2778. */
  2779. cqicb->flags = FLAGS_LC | /* Load queue base address */
  2780. FLAGS_LV | /* Load MSI-X vector */
  2781. FLAGS_LI; /* Load irq delay values */
  2782. if (rx_ring->lbq_len) {
  2783. cqicb->flags |= FLAGS_LL; /* Load lbq values */
  2784. tmp = (u64)rx_ring->lbq_base_dma;
  2785. base_indirect_ptr = (__le64 *) rx_ring->lbq_base_indirect;
  2786. page_entries = 0;
  2787. do {
  2788. *base_indirect_ptr = cpu_to_le64(tmp);
  2789. tmp += DB_PAGE_SIZE;
  2790. base_indirect_ptr++;
  2791. page_entries++;
  2792. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2793. cqicb->lbq_addr =
  2794. cpu_to_le64(rx_ring->lbq_base_indirect_dma);
  2795. bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
  2796. (u16) rx_ring->lbq_buf_size;
  2797. cqicb->lbq_buf_size = cpu_to_le16(bq_len);
  2798. bq_len = (rx_ring->lbq_len == 65536) ? 0 :
  2799. (u16) rx_ring->lbq_len;
  2800. cqicb->lbq_len = cpu_to_le16(bq_len);
  2801. rx_ring->lbq_prod_idx = 0;
  2802. rx_ring->lbq_curr_idx = 0;
  2803. rx_ring->lbq_clean_idx = 0;
  2804. rx_ring->lbq_free_cnt = rx_ring->lbq_len;
  2805. }
  2806. if (rx_ring->sbq_len) {
  2807. cqicb->flags |= FLAGS_LS; /* Load sbq values */
  2808. tmp = (u64)rx_ring->sbq_base_dma;
  2809. base_indirect_ptr = (__le64 *) rx_ring->sbq_base_indirect;
  2810. page_entries = 0;
  2811. do {
  2812. *base_indirect_ptr = cpu_to_le64(tmp);
  2813. tmp += DB_PAGE_SIZE;
  2814. base_indirect_ptr++;
  2815. page_entries++;
  2816. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len));
  2817. cqicb->sbq_addr =
  2818. cpu_to_le64(rx_ring->sbq_base_indirect_dma);
  2819. cqicb->sbq_buf_size =
  2820. cpu_to_le16((u16)(rx_ring->sbq_buf_size));
  2821. bq_len = (rx_ring->sbq_len == 65536) ? 0 :
  2822. (u16) rx_ring->sbq_len;
  2823. cqicb->sbq_len = cpu_to_le16(bq_len);
  2824. rx_ring->sbq_prod_idx = 0;
  2825. rx_ring->sbq_curr_idx = 0;
  2826. rx_ring->sbq_clean_idx = 0;
  2827. rx_ring->sbq_free_cnt = rx_ring->sbq_len;
  2828. }
  2829. switch (rx_ring->type) {
  2830. case TX_Q:
  2831. cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
  2832. cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
  2833. break;
  2834. case RX_Q:
  2835. /* Inbound completion handling rx_rings run in
  2836. * separate NAPI contexts.
  2837. */
  2838. netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
  2839. 64);
  2840. cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
  2841. cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
  2842. break;
  2843. default:
  2844. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2845. "Invalid rx_ring->type = %d.\n", rx_ring->type);
  2846. }
  2847. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2848. "Initializing rx work queue.\n");
  2849. err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
  2850. CFG_LCQ, rx_ring->cq_id);
  2851. if (err) {
  2852. netif_err(qdev, ifup, qdev->ndev, "Failed to load CQICB.\n");
  2853. return err;
  2854. }
  2855. return err;
  2856. }
  2857. static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2858. {
  2859. struct wqicb *wqicb = (struct wqicb *)tx_ring;
  2860. void __iomem *doorbell_area =
  2861. qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
  2862. void *shadow_reg = qdev->tx_ring_shadow_reg_area +
  2863. (tx_ring->wq_id * sizeof(u64));
  2864. u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
  2865. (tx_ring->wq_id * sizeof(u64));
  2866. int err = 0;
  2867. /*
  2868. * Assign doorbell registers for this tx_ring.
  2869. */
  2870. /* TX PCI doorbell mem area for tx producer index */
  2871. tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
  2872. tx_ring->prod_idx = 0;
  2873. /* TX PCI doorbell mem area + 0x04 */
  2874. tx_ring->valid_db_reg = doorbell_area + 0x04;
  2875. /*
  2876. * Assign shadow registers for this tx_ring.
  2877. */
  2878. tx_ring->cnsmr_idx_sh_reg = shadow_reg;
  2879. tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
  2880. wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
  2881. wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
  2882. Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
  2883. wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
  2884. wqicb->rid = 0;
  2885. wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
  2886. wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
  2887. ql_init_tx_ring(qdev, tx_ring);
  2888. err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ,
  2889. (u16) tx_ring->wq_id);
  2890. if (err) {
  2891. netif_err(qdev, ifup, qdev->ndev, "Failed to load tx_ring.\n");
  2892. return err;
  2893. }
  2894. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2895. "Successfully loaded WQICB.\n");
  2896. return err;
  2897. }
  2898. static void ql_disable_msix(struct ql_adapter *qdev)
  2899. {
  2900. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2901. pci_disable_msix(qdev->pdev);
  2902. clear_bit(QL_MSIX_ENABLED, &qdev->flags);
  2903. kfree(qdev->msi_x_entry);
  2904. qdev->msi_x_entry = NULL;
  2905. } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2906. pci_disable_msi(qdev->pdev);
  2907. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2908. }
  2909. }
  2910. /* We start by trying to get the number of vectors
  2911. * stored in qdev->intr_count. If we don't get that
  2912. * many then we reduce the count and try again.
  2913. */
  2914. static void ql_enable_msix(struct ql_adapter *qdev)
  2915. {
  2916. int i, err;
  2917. /* Get the MSIX vectors. */
  2918. if (qlge_irq_type == MSIX_IRQ) {
  2919. /* Try to alloc space for the msix struct,
  2920. * if it fails then go to MSI/legacy.
  2921. */
  2922. qdev->msi_x_entry = kcalloc(qdev->intr_count,
  2923. sizeof(struct msix_entry),
  2924. GFP_KERNEL);
  2925. if (!qdev->msi_x_entry) {
  2926. qlge_irq_type = MSI_IRQ;
  2927. goto msi;
  2928. }
  2929. for (i = 0; i < qdev->intr_count; i++)
  2930. qdev->msi_x_entry[i].entry = i;
  2931. /* Loop to get our vectors. We start with
  2932. * what we want and settle for what we get.
  2933. */
  2934. do {
  2935. err = pci_enable_msix(qdev->pdev,
  2936. qdev->msi_x_entry, qdev->intr_count);
  2937. if (err > 0)
  2938. qdev->intr_count = err;
  2939. } while (err > 0);
  2940. if (err < 0) {
  2941. kfree(qdev->msi_x_entry);
  2942. qdev->msi_x_entry = NULL;
  2943. netif_warn(qdev, ifup, qdev->ndev,
  2944. "MSI-X Enable failed, trying MSI.\n");
  2945. qdev->intr_count = 1;
  2946. qlge_irq_type = MSI_IRQ;
  2947. } else if (err == 0) {
  2948. set_bit(QL_MSIX_ENABLED, &qdev->flags);
  2949. netif_info(qdev, ifup, qdev->ndev,
  2950. "MSI-X Enabled, got %d vectors.\n",
  2951. qdev->intr_count);
  2952. return;
  2953. }
  2954. }
  2955. msi:
  2956. qdev->intr_count = 1;
  2957. if (qlge_irq_type == MSI_IRQ) {
  2958. if (!pci_enable_msi(qdev->pdev)) {
  2959. set_bit(QL_MSI_ENABLED, &qdev->flags);
  2960. netif_info(qdev, ifup, qdev->ndev,
  2961. "Running with MSI interrupts.\n");
  2962. return;
  2963. }
  2964. }
  2965. qlge_irq_type = LEG_IRQ;
  2966. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2967. "Running with legacy interrupts.\n");
  2968. }
  2969. /* Each vector services 1 RSS ring and and 1 or more
  2970. * TX completion rings. This function loops through
  2971. * the TX completion rings and assigns the vector that
  2972. * will service it. An example would be if there are
  2973. * 2 vectors (so 2 RSS rings) and 8 TX completion rings.
  2974. * This would mean that vector 0 would service RSS ring 0
  2975. * and TX competion rings 0,1,2 and 3. Vector 1 would
  2976. * service RSS ring 1 and TX completion rings 4,5,6 and 7.
  2977. */
  2978. static void ql_set_tx_vect(struct ql_adapter *qdev)
  2979. {
  2980. int i, j, vect;
  2981. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  2982. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  2983. /* Assign irq vectors to TX rx_rings.*/
  2984. for (vect = 0, j = 0, i = qdev->rss_ring_count;
  2985. i < qdev->rx_ring_count; i++) {
  2986. if (j == tx_rings_per_vector) {
  2987. vect++;
  2988. j = 0;
  2989. }
  2990. qdev->rx_ring[i].irq = vect;
  2991. j++;
  2992. }
  2993. } else {
  2994. /* For single vector all rings have an irq
  2995. * of zero.
  2996. */
  2997. for (i = 0; i < qdev->rx_ring_count; i++)
  2998. qdev->rx_ring[i].irq = 0;
  2999. }
  3000. }
  3001. /* Set the interrupt mask for this vector. Each vector
  3002. * will service 1 RSS ring and 1 or more TX completion
  3003. * rings. This function sets up a bit mask per vector
  3004. * that indicates which rings it services.
  3005. */
  3006. static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx)
  3007. {
  3008. int j, vect = ctx->intr;
  3009. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  3010. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3011. /* Add the RSS ring serviced by this vector
  3012. * to the mask.
  3013. */
  3014. ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id);
  3015. /* Add the TX ring(s) serviced by this vector
  3016. * to the mask. */
  3017. for (j = 0; j < tx_rings_per_vector; j++) {
  3018. ctx->irq_mask |=
  3019. (1 << qdev->rx_ring[qdev->rss_ring_count +
  3020. (vect * tx_rings_per_vector) + j].cq_id);
  3021. }
  3022. } else {
  3023. /* For single vector we just shift each queue's
  3024. * ID into the mask.
  3025. */
  3026. for (j = 0; j < qdev->rx_ring_count; j++)
  3027. ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id);
  3028. }
  3029. }
  3030. /*
  3031. * Here we build the intr_context structures based on
  3032. * our rx_ring count and intr vector count.
  3033. * The intr_context structure is used to hook each vector
  3034. * to possibly different handlers.
  3035. */
  3036. static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
  3037. {
  3038. int i = 0;
  3039. struct intr_context *intr_context = &qdev->intr_context[0];
  3040. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3041. /* Each rx_ring has it's
  3042. * own intr_context since we have separate
  3043. * vectors for each queue.
  3044. */
  3045. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3046. qdev->rx_ring[i].irq = i;
  3047. intr_context->intr = i;
  3048. intr_context->qdev = qdev;
  3049. /* Set up this vector's bit-mask that indicates
  3050. * which queues it services.
  3051. */
  3052. ql_set_irq_mask(qdev, intr_context);
  3053. /*
  3054. * We set up each vectors enable/disable/read bits so
  3055. * there's no bit/mask calculations in the critical path.
  3056. */
  3057. intr_context->intr_en_mask =
  3058. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3059. INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
  3060. | i;
  3061. intr_context->intr_dis_mask =
  3062. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3063. INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
  3064. INTR_EN_IHD | i;
  3065. intr_context->intr_read_mask =
  3066. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3067. INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
  3068. i;
  3069. if (i == 0) {
  3070. /* The first vector/queue handles
  3071. * broadcast/multicast, fatal errors,
  3072. * and firmware events. This in addition
  3073. * to normal inbound NAPI processing.
  3074. */
  3075. intr_context->handler = qlge_isr;
  3076. sprintf(intr_context->name, "%s-rx-%d",
  3077. qdev->ndev->name, i);
  3078. } else {
  3079. /*
  3080. * Inbound queues handle unicast frames only.
  3081. */
  3082. intr_context->handler = qlge_msix_rx_isr;
  3083. sprintf(intr_context->name, "%s-rx-%d",
  3084. qdev->ndev->name, i);
  3085. }
  3086. }
  3087. } else {
  3088. /*
  3089. * All rx_rings use the same intr_context since
  3090. * there is only one vector.
  3091. */
  3092. intr_context->intr = 0;
  3093. intr_context->qdev = qdev;
  3094. /*
  3095. * We set up each vectors enable/disable/read bits so
  3096. * there's no bit/mask calculations in the critical path.
  3097. */
  3098. intr_context->intr_en_mask =
  3099. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
  3100. intr_context->intr_dis_mask =
  3101. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3102. INTR_EN_TYPE_DISABLE;
  3103. intr_context->intr_read_mask =
  3104. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
  3105. /*
  3106. * Single interrupt means one handler for all rings.
  3107. */
  3108. intr_context->handler = qlge_isr;
  3109. sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
  3110. /* Set up this vector's bit-mask that indicates
  3111. * which queues it services. In this case there is
  3112. * a single vector so it will service all RSS and
  3113. * TX completion rings.
  3114. */
  3115. ql_set_irq_mask(qdev, intr_context);
  3116. }
  3117. /* Tell the TX completion rings which MSIx vector
  3118. * they will be using.
  3119. */
  3120. ql_set_tx_vect(qdev);
  3121. }
  3122. static void ql_free_irq(struct ql_adapter *qdev)
  3123. {
  3124. int i;
  3125. struct intr_context *intr_context = &qdev->intr_context[0];
  3126. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3127. if (intr_context->hooked) {
  3128. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3129. free_irq(qdev->msi_x_entry[i].vector,
  3130. &qdev->rx_ring[i]);
  3131. netif_printk(qdev, ifdown, KERN_DEBUG, qdev->ndev,
  3132. "freeing msix interrupt %d.\n", i);
  3133. } else {
  3134. free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
  3135. netif_printk(qdev, ifdown, KERN_DEBUG, qdev->ndev,
  3136. "freeing msi interrupt %d.\n", i);
  3137. }
  3138. }
  3139. }
  3140. ql_disable_msix(qdev);
  3141. }
  3142. static int ql_request_irq(struct ql_adapter *qdev)
  3143. {
  3144. int i;
  3145. int status = 0;
  3146. struct pci_dev *pdev = qdev->pdev;
  3147. struct intr_context *intr_context = &qdev->intr_context[0];
  3148. ql_resolve_queues_to_irqs(qdev);
  3149. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3150. atomic_set(&intr_context->irq_cnt, 0);
  3151. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3152. status = request_irq(qdev->msi_x_entry[i].vector,
  3153. intr_context->handler,
  3154. 0,
  3155. intr_context->name,
  3156. &qdev->rx_ring[i]);
  3157. if (status) {
  3158. netif_err(qdev, ifup, qdev->ndev,
  3159. "Failed request for MSIX interrupt %d.\n",
  3160. i);
  3161. goto err_irq;
  3162. } else {
  3163. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3164. "Hooked intr %d, queue type %s, with name %s.\n",
  3165. i,
  3166. qdev->rx_ring[i].type == DEFAULT_Q ?
  3167. "DEFAULT_Q" :
  3168. qdev->rx_ring[i].type == TX_Q ?
  3169. "TX_Q" :
  3170. qdev->rx_ring[i].type == RX_Q ?
  3171. "RX_Q" : "",
  3172. intr_context->name);
  3173. }
  3174. } else {
  3175. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3176. "trying msi or legacy interrupts.\n");
  3177. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3178. "%s: irq = %d.\n", __func__, pdev->irq);
  3179. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3180. "%s: context->name = %s.\n", __func__,
  3181. intr_context->name);
  3182. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3183. "%s: dev_id = 0x%p.\n", __func__,
  3184. &qdev->rx_ring[0]);
  3185. status =
  3186. request_irq(pdev->irq, qlge_isr,
  3187. test_bit(QL_MSI_ENABLED,
  3188. &qdev->
  3189. flags) ? 0 : IRQF_SHARED,
  3190. intr_context->name, &qdev->rx_ring[0]);
  3191. if (status)
  3192. goto err_irq;
  3193. netif_err(qdev, ifup, qdev->ndev,
  3194. "Hooked intr %d, queue type %s, with name %s.\n",
  3195. i,
  3196. qdev->rx_ring[0].type == DEFAULT_Q ?
  3197. "DEFAULT_Q" :
  3198. qdev->rx_ring[0].type == TX_Q ? "TX_Q" :
  3199. qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
  3200. intr_context->name);
  3201. }
  3202. intr_context->hooked = 1;
  3203. }
  3204. return status;
  3205. err_irq:
  3206. netif_err(qdev, ifup, qdev->ndev, "Failed to get the interrupts!!!/n");
  3207. ql_free_irq(qdev);
  3208. return status;
  3209. }
  3210. static int ql_start_rss(struct ql_adapter *qdev)
  3211. {
  3212. u8 init_hash_seed[] = {0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
  3213. 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f,
  3214. 0xb0, 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b,
  3215. 0x30, 0xb4, 0x77, 0xcb, 0x2d, 0xa3, 0x80,
  3216. 0x30, 0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b,
  3217. 0xbe, 0xac, 0x01, 0xfa};
  3218. struct ricb *ricb = &qdev->ricb;
  3219. int status = 0;
  3220. int i;
  3221. u8 *hash_id = (u8 *) ricb->hash_cq_id;
  3222. memset((void *)ricb, 0, sizeof(*ricb));
  3223. ricb->base_cq = RSS_L4K;
  3224. ricb->flags =
  3225. (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RT4 | RSS_RT6);
  3226. ricb->mask = cpu_to_le16((u16)(0x3ff));
  3227. /*
  3228. * Fill out the Indirection Table.
  3229. */
  3230. for (i = 0; i < 1024; i++)
  3231. hash_id[i] = (i & (qdev->rss_ring_count - 1));
  3232. memcpy((void *)&ricb->ipv6_hash_key[0], init_hash_seed, 40);
  3233. memcpy((void *)&ricb->ipv4_hash_key[0], init_hash_seed, 16);
  3234. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev, "Initializing RSS.\n");
  3235. status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0);
  3236. if (status) {
  3237. netif_err(qdev, ifup, qdev->ndev, "Failed to load RICB.\n");
  3238. return status;
  3239. }
  3240. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3241. "Successfully loaded RICB.\n");
  3242. return status;
  3243. }
  3244. static int ql_clear_routing_entries(struct ql_adapter *qdev)
  3245. {
  3246. int i, status = 0;
  3247. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3248. if (status)
  3249. return status;
  3250. /* Clear all the entries in the routing table. */
  3251. for (i = 0; i < 16; i++) {
  3252. status = ql_set_routing_reg(qdev, i, 0, 0);
  3253. if (status) {
  3254. netif_err(qdev, ifup, qdev->ndev,
  3255. "Failed to init routing register for CAM packets.\n");
  3256. break;
  3257. }
  3258. }
  3259. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3260. return status;
  3261. }
  3262. /* Initialize the frame-to-queue routing. */
  3263. static int ql_route_initialize(struct ql_adapter *qdev)
  3264. {
  3265. int status = 0;
  3266. /* Clear all the entries in the routing table. */
  3267. status = ql_clear_routing_entries(qdev);
  3268. if (status)
  3269. return status;
  3270. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3271. if (status)
  3272. return status;
  3273. status = ql_set_routing_reg(qdev, RT_IDX_IP_CSUM_ERR_SLOT,
  3274. RT_IDX_IP_CSUM_ERR, 1);
  3275. if (status) {
  3276. netif_err(qdev, ifup, qdev->ndev,
  3277. "Failed to init routing register "
  3278. "for IP CSUM error packets.\n");
  3279. goto exit;
  3280. }
  3281. status = ql_set_routing_reg(qdev, RT_IDX_TCP_UDP_CSUM_ERR_SLOT,
  3282. RT_IDX_TU_CSUM_ERR, 1);
  3283. if (status) {
  3284. netif_err(qdev, ifup, qdev->ndev,
  3285. "Failed to init routing register "
  3286. "for TCP/UDP CSUM error packets.\n");
  3287. goto exit;
  3288. }
  3289. status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
  3290. if (status) {
  3291. netif_err(qdev, ifup, qdev->ndev,
  3292. "Failed to init routing register for broadcast packets.\n");
  3293. goto exit;
  3294. }
  3295. /* If we have more than one inbound queue, then turn on RSS in the
  3296. * routing block.
  3297. */
  3298. if (qdev->rss_ring_count > 1) {
  3299. status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
  3300. RT_IDX_RSS_MATCH, 1);
  3301. if (status) {
  3302. netif_err(qdev, ifup, qdev->ndev,
  3303. "Failed to init routing register for MATCH RSS packets.\n");
  3304. goto exit;
  3305. }
  3306. }
  3307. status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
  3308. RT_IDX_CAM_HIT, 1);
  3309. if (status)
  3310. netif_err(qdev, ifup, qdev->ndev,
  3311. "Failed to init routing register for CAM packets.\n");
  3312. exit:
  3313. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3314. return status;
  3315. }
  3316. int ql_cam_route_initialize(struct ql_adapter *qdev)
  3317. {
  3318. int status, set;
  3319. /* If check if the link is up and use to
  3320. * determine if we are setting or clearing
  3321. * the MAC address in the CAM.
  3322. */
  3323. set = ql_read32(qdev, STS);
  3324. set &= qdev->port_link_up;
  3325. status = ql_set_mac_addr(qdev, set);
  3326. if (status) {
  3327. netif_err(qdev, ifup, qdev->ndev, "Failed to init mac address.\n");
  3328. return status;
  3329. }
  3330. status = ql_route_initialize(qdev);
  3331. if (status)
  3332. netif_err(qdev, ifup, qdev->ndev, "Failed to init routing table.\n");
  3333. return status;
  3334. }
  3335. static int ql_adapter_initialize(struct ql_adapter *qdev)
  3336. {
  3337. u32 value, mask;
  3338. int i;
  3339. int status = 0;
  3340. /*
  3341. * Set up the System register to halt on errors.
  3342. */
  3343. value = SYS_EFE | SYS_FAE;
  3344. mask = value << 16;
  3345. ql_write32(qdev, SYS, mask | value);
  3346. /* Set the default queue, and VLAN behavior. */
  3347. value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV;
  3348. mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16);
  3349. ql_write32(qdev, NIC_RCV_CFG, (mask | value));
  3350. /* Set the MPI interrupt to enabled. */
  3351. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
  3352. /* Enable the function, set pagesize, enable error checking. */
  3353. value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
  3354. FSC_EC | FSC_VM_PAGE_4K;
  3355. value |= SPLT_SETTING;
  3356. /* Set/clear header splitting. */
  3357. mask = FSC_VM_PAGESIZE_MASK |
  3358. FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
  3359. ql_write32(qdev, FSC, mask | value);
  3360. ql_write32(qdev, SPLT_HDR, SPLT_LEN);
  3361. /* Set RX packet routing to use port/pci function on which the
  3362. * packet arrived on in addition to usual frame routing.
  3363. * This is helpful on bonding where both interfaces can have
  3364. * the same MAC address.
  3365. */
  3366. ql_write32(qdev, RST_FO, RST_FO_RR_MASK | RST_FO_RR_RCV_FUNC_CQ);
  3367. /* Reroute all packets to our Interface.
  3368. * They may have been routed to MPI firmware
  3369. * due to WOL.
  3370. */
  3371. value = ql_read32(qdev, MGMT_RCV_CFG);
  3372. value &= ~MGMT_RCV_CFG_RM;
  3373. mask = 0xffff0000;
  3374. /* Sticky reg needs clearing due to WOL. */
  3375. ql_write32(qdev, MGMT_RCV_CFG, mask);
  3376. ql_write32(qdev, MGMT_RCV_CFG, mask | value);
  3377. /* Default WOL is enable on Mezz cards */
  3378. if (qdev->pdev->subsystem_device == 0x0068 ||
  3379. qdev->pdev->subsystem_device == 0x0180)
  3380. qdev->wol = WAKE_MAGIC;
  3381. /* Start up the rx queues. */
  3382. for (i = 0; i < qdev->rx_ring_count; i++) {
  3383. status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
  3384. if (status) {
  3385. netif_err(qdev, ifup, qdev->ndev,
  3386. "Failed to start rx ring[%d].\n", i);
  3387. return status;
  3388. }
  3389. }
  3390. /* If there is more than one inbound completion queue
  3391. * then download a RICB to configure RSS.
  3392. */
  3393. if (qdev->rss_ring_count > 1) {
  3394. status = ql_start_rss(qdev);
  3395. if (status) {
  3396. netif_err(qdev, ifup, qdev->ndev, "Failed to start RSS.\n");
  3397. return status;
  3398. }
  3399. }
  3400. /* Start up the tx queues. */
  3401. for (i = 0; i < qdev->tx_ring_count; i++) {
  3402. status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
  3403. if (status) {
  3404. netif_err(qdev, ifup, qdev->ndev,
  3405. "Failed to start tx ring[%d].\n", i);
  3406. return status;
  3407. }
  3408. }
  3409. /* Initialize the port and set the max framesize. */
  3410. status = qdev->nic_ops->port_initialize(qdev);
  3411. if (status)
  3412. netif_err(qdev, ifup, qdev->ndev, "Failed to start port.\n");
  3413. /* Set up the MAC address and frame routing filter. */
  3414. status = ql_cam_route_initialize(qdev);
  3415. if (status) {
  3416. netif_err(qdev, ifup, qdev->ndev,
  3417. "Failed to init CAM/Routing tables.\n");
  3418. return status;
  3419. }
  3420. /* Start NAPI for the RSS queues. */
  3421. for (i = 0; i < qdev->rss_ring_count; i++) {
  3422. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3423. "Enabling NAPI for rx_ring[%d].\n", i);
  3424. napi_enable(&qdev->rx_ring[i].napi);
  3425. }
  3426. return status;
  3427. }
  3428. /* Issue soft reset to chip. */
  3429. static int ql_adapter_reset(struct ql_adapter *qdev)
  3430. {
  3431. u32 value;
  3432. int status = 0;
  3433. unsigned long end_jiffies;
  3434. /* Clear all the entries in the routing table. */
  3435. status = ql_clear_routing_entries(qdev);
  3436. if (status) {
  3437. netif_err(qdev, ifup, qdev->ndev, "Failed to clear routing bits.\n");
  3438. return status;
  3439. }
  3440. end_jiffies = jiffies +
  3441. max((unsigned long)1, usecs_to_jiffies(30));
  3442. /* Stop management traffic. */
  3443. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_STOP);
  3444. /* Wait for the NIC and MGMNT FIFOs to empty. */
  3445. ql_wait_fifo_empty(qdev);
  3446. ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
  3447. do {
  3448. value = ql_read32(qdev, RST_FO);
  3449. if ((value & RST_FO_FR) == 0)
  3450. break;
  3451. cpu_relax();
  3452. } while (time_before(jiffies, end_jiffies));
  3453. if (value & RST_FO_FR) {
  3454. netif_err(qdev, ifdown, qdev->ndev,
  3455. "ETIMEDOUT!!! errored out of resetting the chip!\n");
  3456. status = -ETIMEDOUT;
  3457. }
  3458. /* Resume management traffic. */
  3459. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_RESUME);
  3460. return status;
  3461. }
  3462. static void ql_display_dev_info(struct net_device *ndev)
  3463. {
  3464. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3465. netif_info(qdev, probe, qdev->ndev,
  3466. "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, "
  3467. "XG Roll = %d, XG Rev = %d.\n",
  3468. qdev->func,
  3469. qdev->port,
  3470. qdev->chip_rev_id & 0x0000000f,
  3471. qdev->chip_rev_id >> 4 & 0x0000000f,
  3472. qdev->chip_rev_id >> 8 & 0x0000000f,
  3473. qdev->chip_rev_id >> 12 & 0x0000000f);
  3474. netif_info(qdev, probe, qdev->ndev,
  3475. "MAC address %pM\n", ndev->dev_addr);
  3476. }
  3477. int ql_wol(struct ql_adapter *qdev)
  3478. {
  3479. int status = 0;
  3480. u32 wol = MB_WOL_DISABLE;
  3481. /* The CAM is still intact after a reset, but if we
  3482. * are doing WOL, then we may need to program the
  3483. * routing regs. We would also need to issue the mailbox
  3484. * commands to instruct the MPI what to do per the ethtool
  3485. * settings.
  3486. */
  3487. if (qdev->wol & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_PHY | WAKE_UCAST |
  3488. WAKE_MCAST | WAKE_BCAST)) {
  3489. netif_err(qdev, ifdown, qdev->ndev,
  3490. "Unsupported WOL paramter. qdev->wol = 0x%x.\n",
  3491. qdev->wol);
  3492. return -EINVAL;
  3493. }
  3494. if (qdev->wol & WAKE_MAGIC) {
  3495. status = ql_mb_wol_set_magic(qdev, 1);
  3496. if (status) {
  3497. netif_err(qdev, ifdown, qdev->ndev,
  3498. "Failed to set magic packet on %s.\n",
  3499. qdev->ndev->name);
  3500. return status;
  3501. } else
  3502. netif_info(qdev, drv, qdev->ndev,
  3503. "Enabled magic packet successfully on %s.\n",
  3504. qdev->ndev->name);
  3505. wol |= MB_WOL_MAGIC_PKT;
  3506. }
  3507. if (qdev->wol) {
  3508. wol |= MB_WOL_MODE_ON;
  3509. status = ql_mb_wol_mode(qdev, wol);
  3510. netif_err(qdev, drv, qdev->ndev,
  3511. "WOL %s (wol code 0x%x) on %s\n",
  3512. (status == 0) ? "Successfully set" : "Failed",
  3513. wol, qdev->ndev->name);
  3514. }
  3515. return status;
  3516. }
  3517. static void ql_cancel_all_work_sync(struct ql_adapter *qdev)
  3518. {
  3519. /* Don't kill the reset worker thread if we
  3520. * are in the process of recovery.
  3521. */
  3522. if (test_bit(QL_ADAPTER_UP, &qdev->flags))
  3523. cancel_delayed_work_sync(&qdev->asic_reset_work);
  3524. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  3525. cancel_delayed_work_sync(&qdev->mpi_work);
  3526. cancel_delayed_work_sync(&qdev->mpi_idc_work);
  3527. cancel_delayed_work_sync(&qdev->mpi_core_to_log);
  3528. cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
  3529. }
  3530. static int ql_adapter_down(struct ql_adapter *qdev)
  3531. {
  3532. int i, status = 0;
  3533. ql_link_off(qdev);
  3534. ql_cancel_all_work_sync(qdev);
  3535. for (i = 0; i < qdev->rss_ring_count; i++)
  3536. napi_disable(&qdev->rx_ring[i].napi);
  3537. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  3538. ql_disable_interrupts(qdev);
  3539. ql_tx_ring_clean(qdev);
  3540. /* Call netif_napi_del() from common point.
  3541. */
  3542. for (i = 0; i < qdev->rss_ring_count; i++)
  3543. netif_napi_del(&qdev->rx_ring[i].napi);
  3544. status = ql_adapter_reset(qdev);
  3545. if (status)
  3546. netif_err(qdev, ifdown, qdev->ndev, "reset(func #%d) FAILED!\n",
  3547. qdev->func);
  3548. ql_free_rx_buffers(qdev);
  3549. return status;
  3550. }
  3551. static int ql_adapter_up(struct ql_adapter *qdev)
  3552. {
  3553. int err = 0;
  3554. err = ql_adapter_initialize(qdev);
  3555. if (err) {
  3556. netif_info(qdev, ifup, qdev->ndev, "Unable to initialize adapter.\n");
  3557. goto err_init;
  3558. }
  3559. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3560. ql_alloc_rx_buffers(qdev);
  3561. /* If the port is initialized and the
  3562. * link is up the turn on the carrier.
  3563. */
  3564. if ((ql_read32(qdev, STS) & qdev->port_init) &&
  3565. (ql_read32(qdev, STS) & qdev->port_link_up))
  3566. ql_link_on(qdev);
  3567. /* Restore rx mode. */
  3568. clear_bit(QL_ALLMULTI, &qdev->flags);
  3569. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3570. qlge_set_multicast_list(qdev->ndev);
  3571. ql_enable_interrupts(qdev);
  3572. ql_enable_all_completion_interrupts(qdev);
  3573. netif_tx_start_all_queues(qdev->ndev);
  3574. return 0;
  3575. err_init:
  3576. ql_adapter_reset(qdev);
  3577. return err;
  3578. }
  3579. static void ql_release_adapter_resources(struct ql_adapter *qdev)
  3580. {
  3581. ql_free_mem_resources(qdev);
  3582. ql_free_irq(qdev);
  3583. }
  3584. static int ql_get_adapter_resources(struct ql_adapter *qdev)
  3585. {
  3586. int status = 0;
  3587. if (ql_alloc_mem_resources(qdev)) {
  3588. netif_err(qdev, ifup, qdev->ndev, "Unable to allocate memory.\n");
  3589. return -ENOMEM;
  3590. }
  3591. status = ql_request_irq(qdev);
  3592. return status;
  3593. }
  3594. static int qlge_close(struct net_device *ndev)
  3595. {
  3596. struct ql_adapter *qdev = netdev_priv(ndev);
  3597. /* If we hit pci_channel_io_perm_failure
  3598. * failure condition, then we already
  3599. * brought the adapter down.
  3600. */
  3601. if (test_bit(QL_EEH_FATAL, &qdev->flags)) {
  3602. netif_err(qdev, drv, qdev->ndev, "EEH fatal did unload.\n");
  3603. clear_bit(QL_EEH_FATAL, &qdev->flags);
  3604. return 0;
  3605. }
  3606. /*
  3607. * Wait for device to recover from a reset.
  3608. * (Rarely happens, but possible.)
  3609. */
  3610. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  3611. msleep(1);
  3612. ql_adapter_down(qdev);
  3613. ql_release_adapter_resources(qdev);
  3614. return 0;
  3615. }
  3616. static int ql_configure_rings(struct ql_adapter *qdev)
  3617. {
  3618. int i;
  3619. struct rx_ring *rx_ring;
  3620. struct tx_ring *tx_ring;
  3621. int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus());
  3622. unsigned int lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3623. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3624. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3625. /* In a perfect world we have one RSS ring for each CPU
  3626. * and each has it's own vector. To do that we ask for
  3627. * cpu_cnt vectors. ql_enable_msix() will adjust the
  3628. * vector count to what we actually get. We then
  3629. * allocate an RSS ring for each.
  3630. * Essentially, we are doing min(cpu_count, msix_vector_count).
  3631. */
  3632. qdev->intr_count = cpu_cnt;
  3633. ql_enable_msix(qdev);
  3634. /* Adjust the RSS ring count to the actual vector count. */
  3635. qdev->rss_ring_count = qdev->intr_count;
  3636. qdev->tx_ring_count = cpu_cnt;
  3637. qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count;
  3638. for (i = 0; i < qdev->tx_ring_count; i++) {
  3639. tx_ring = &qdev->tx_ring[i];
  3640. memset((void *)tx_ring, 0, sizeof(*tx_ring));
  3641. tx_ring->qdev = qdev;
  3642. tx_ring->wq_id = i;
  3643. tx_ring->wq_len = qdev->tx_ring_size;
  3644. tx_ring->wq_size =
  3645. tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
  3646. /*
  3647. * The completion queue ID for the tx rings start
  3648. * immediately after the rss rings.
  3649. */
  3650. tx_ring->cq_id = qdev->rss_ring_count + i;
  3651. }
  3652. for (i = 0; i < qdev->rx_ring_count; i++) {
  3653. rx_ring = &qdev->rx_ring[i];
  3654. memset((void *)rx_ring, 0, sizeof(*rx_ring));
  3655. rx_ring->qdev = qdev;
  3656. rx_ring->cq_id = i;
  3657. rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
  3658. if (i < qdev->rss_ring_count) {
  3659. /*
  3660. * Inbound (RSS) queues.
  3661. */
  3662. rx_ring->cq_len = qdev->rx_ring_size;
  3663. rx_ring->cq_size =
  3664. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3665. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3666. rx_ring->lbq_size =
  3667. rx_ring->lbq_len * sizeof(__le64);
  3668. rx_ring->lbq_buf_size = (u16)lbq_buf_len;
  3669. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3670. "lbq_buf_size %d, order = %d\n",
  3671. rx_ring->lbq_buf_size,
  3672. qdev->lbq_buf_order);
  3673. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3674. rx_ring->sbq_size =
  3675. rx_ring->sbq_len * sizeof(__le64);
  3676. rx_ring->sbq_buf_size = SMALL_BUF_MAP_SIZE;
  3677. rx_ring->type = RX_Q;
  3678. } else {
  3679. /*
  3680. * Outbound queue handles outbound completions only.
  3681. */
  3682. /* outbound cq is same size as tx_ring it services. */
  3683. rx_ring->cq_len = qdev->tx_ring_size;
  3684. rx_ring->cq_size =
  3685. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3686. rx_ring->lbq_len = 0;
  3687. rx_ring->lbq_size = 0;
  3688. rx_ring->lbq_buf_size = 0;
  3689. rx_ring->sbq_len = 0;
  3690. rx_ring->sbq_size = 0;
  3691. rx_ring->sbq_buf_size = 0;
  3692. rx_ring->type = TX_Q;
  3693. }
  3694. }
  3695. return 0;
  3696. }
  3697. static int qlge_open(struct net_device *ndev)
  3698. {
  3699. int err = 0;
  3700. struct ql_adapter *qdev = netdev_priv(ndev);
  3701. err = ql_adapter_reset(qdev);
  3702. if (err)
  3703. return err;
  3704. err = ql_configure_rings(qdev);
  3705. if (err)
  3706. return err;
  3707. err = ql_get_adapter_resources(qdev);
  3708. if (err)
  3709. goto error_up;
  3710. err = ql_adapter_up(qdev);
  3711. if (err)
  3712. goto error_up;
  3713. return err;
  3714. error_up:
  3715. ql_release_adapter_resources(qdev);
  3716. return err;
  3717. }
  3718. static int ql_change_rx_buffers(struct ql_adapter *qdev)
  3719. {
  3720. struct rx_ring *rx_ring;
  3721. int i, status;
  3722. u32 lbq_buf_len;
  3723. /* Wait for an oustanding reset to complete. */
  3724. if (!test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3725. int i = 3;
  3726. while (i-- && !test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3727. netif_err(qdev, ifup, qdev->ndev,
  3728. "Waiting for adapter UP...\n");
  3729. ssleep(1);
  3730. }
  3731. if (!i) {
  3732. netif_err(qdev, ifup, qdev->ndev,
  3733. "Timed out waiting for adapter UP\n");
  3734. return -ETIMEDOUT;
  3735. }
  3736. }
  3737. status = ql_adapter_down(qdev);
  3738. if (status)
  3739. goto error;
  3740. /* Get the new rx buffer size. */
  3741. lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3742. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3743. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3744. for (i = 0; i < qdev->rss_ring_count; i++) {
  3745. rx_ring = &qdev->rx_ring[i];
  3746. /* Set the new size. */
  3747. rx_ring->lbq_buf_size = lbq_buf_len;
  3748. }
  3749. status = ql_adapter_up(qdev);
  3750. if (status)
  3751. goto error;
  3752. return status;
  3753. error:
  3754. netif_alert(qdev, ifup, qdev->ndev,
  3755. "Driver up/down cycle failed, closing device.\n");
  3756. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3757. dev_close(qdev->ndev);
  3758. return status;
  3759. }
  3760. static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
  3761. {
  3762. struct ql_adapter *qdev = netdev_priv(ndev);
  3763. int status;
  3764. if (ndev->mtu == 1500 && new_mtu == 9000) {
  3765. netif_err(qdev, ifup, qdev->ndev, "Changing to jumbo MTU.\n");
  3766. } else if (ndev->mtu == 9000 && new_mtu == 1500) {
  3767. netif_err(qdev, ifup, qdev->ndev, "Changing to normal MTU.\n");
  3768. } else
  3769. return -EINVAL;
  3770. queue_delayed_work(qdev->workqueue,
  3771. &qdev->mpi_port_cfg_work, 3*HZ);
  3772. ndev->mtu = new_mtu;
  3773. if (!netif_running(qdev->ndev)) {
  3774. return 0;
  3775. }
  3776. status = ql_change_rx_buffers(qdev);
  3777. if (status) {
  3778. netif_err(qdev, ifup, qdev->ndev,
  3779. "Changing MTU failed.\n");
  3780. }
  3781. return status;
  3782. }
  3783. static struct net_device_stats *qlge_get_stats(struct net_device
  3784. *ndev)
  3785. {
  3786. struct ql_adapter *qdev = netdev_priv(ndev);
  3787. struct rx_ring *rx_ring = &qdev->rx_ring[0];
  3788. struct tx_ring *tx_ring = &qdev->tx_ring[0];
  3789. unsigned long pkts, mcast, dropped, errors, bytes;
  3790. int i;
  3791. /* Get RX stats. */
  3792. pkts = mcast = dropped = errors = bytes = 0;
  3793. for (i = 0; i < qdev->rss_ring_count; i++, rx_ring++) {
  3794. pkts += rx_ring->rx_packets;
  3795. bytes += rx_ring->rx_bytes;
  3796. dropped += rx_ring->rx_dropped;
  3797. errors += rx_ring->rx_errors;
  3798. mcast += rx_ring->rx_multicast;
  3799. }
  3800. ndev->stats.rx_packets = pkts;
  3801. ndev->stats.rx_bytes = bytes;
  3802. ndev->stats.rx_dropped = dropped;
  3803. ndev->stats.rx_errors = errors;
  3804. ndev->stats.multicast = mcast;
  3805. /* Get TX stats. */
  3806. pkts = errors = bytes = 0;
  3807. for (i = 0; i < qdev->tx_ring_count; i++, tx_ring++) {
  3808. pkts += tx_ring->tx_packets;
  3809. bytes += tx_ring->tx_bytes;
  3810. errors += tx_ring->tx_errors;
  3811. }
  3812. ndev->stats.tx_packets = pkts;
  3813. ndev->stats.tx_bytes = bytes;
  3814. ndev->stats.tx_errors = errors;
  3815. return &ndev->stats;
  3816. }
  3817. void qlge_set_multicast_list(struct net_device *ndev)
  3818. {
  3819. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3820. struct netdev_hw_addr *ha;
  3821. int i, status;
  3822. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3823. if (status)
  3824. return;
  3825. /*
  3826. * Set or clear promiscuous mode if a
  3827. * transition is taking place.
  3828. */
  3829. if (ndev->flags & IFF_PROMISC) {
  3830. if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3831. if (ql_set_routing_reg
  3832. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
  3833. netif_err(qdev, hw, qdev->ndev,
  3834. "Failed to set promiscous mode.\n");
  3835. } else {
  3836. set_bit(QL_PROMISCUOUS, &qdev->flags);
  3837. }
  3838. }
  3839. } else {
  3840. if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3841. if (ql_set_routing_reg
  3842. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
  3843. netif_err(qdev, hw, qdev->ndev,
  3844. "Failed to clear promiscous mode.\n");
  3845. } else {
  3846. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3847. }
  3848. }
  3849. }
  3850. /*
  3851. * Set or clear all multicast mode if a
  3852. * transition is taking place.
  3853. */
  3854. if ((ndev->flags & IFF_ALLMULTI) ||
  3855. (netdev_mc_count(ndev) > MAX_MULTICAST_ENTRIES)) {
  3856. if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
  3857. if (ql_set_routing_reg
  3858. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
  3859. netif_err(qdev, hw, qdev->ndev,
  3860. "Failed to set all-multi mode.\n");
  3861. } else {
  3862. set_bit(QL_ALLMULTI, &qdev->flags);
  3863. }
  3864. }
  3865. } else {
  3866. if (test_bit(QL_ALLMULTI, &qdev->flags)) {
  3867. if (ql_set_routing_reg
  3868. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
  3869. netif_err(qdev, hw, qdev->ndev,
  3870. "Failed to clear all-multi mode.\n");
  3871. } else {
  3872. clear_bit(QL_ALLMULTI, &qdev->flags);
  3873. }
  3874. }
  3875. }
  3876. if (!netdev_mc_empty(ndev)) {
  3877. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3878. if (status)
  3879. goto exit;
  3880. i = 0;
  3881. netdev_for_each_mc_addr(ha, ndev) {
  3882. if (ql_set_mac_addr_reg(qdev, (u8 *) ha->addr,
  3883. MAC_ADDR_TYPE_MULTI_MAC, i)) {
  3884. netif_err(qdev, hw, qdev->ndev,
  3885. "Failed to loadmulticast address.\n");
  3886. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3887. goto exit;
  3888. }
  3889. i++;
  3890. }
  3891. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3892. if (ql_set_routing_reg
  3893. (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
  3894. netif_err(qdev, hw, qdev->ndev,
  3895. "Failed to set multicast match mode.\n");
  3896. } else {
  3897. set_bit(QL_ALLMULTI, &qdev->flags);
  3898. }
  3899. }
  3900. exit:
  3901. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3902. }
  3903. static int qlge_set_mac_address(struct net_device *ndev, void *p)
  3904. {
  3905. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3906. struct sockaddr *addr = p;
  3907. int status;
  3908. if (!is_valid_ether_addr(addr->sa_data))
  3909. return -EADDRNOTAVAIL;
  3910. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3911. /* Update local copy of current mac address. */
  3912. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  3913. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3914. if (status)
  3915. return status;
  3916. status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
  3917. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  3918. if (status)
  3919. netif_err(qdev, hw, qdev->ndev, "Failed to load MAC address.\n");
  3920. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3921. return status;
  3922. }
  3923. static void qlge_tx_timeout(struct net_device *ndev)
  3924. {
  3925. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3926. ql_queue_asic_error(qdev);
  3927. }
  3928. static void ql_asic_reset_work(struct work_struct *work)
  3929. {
  3930. struct ql_adapter *qdev =
  3931. container_of(work, struct ql_adapter, asic_reset_work.work);
  3932. int status;
  3933. rtnl_lock();
  3934. status = ql_adapter_down(qdev);
  3935. if (status)
  3936. goto error;
  3937. status = ql_adapter_up(qdev);
  3938. if (status)
  3939. goto error;
  3940. /* Restore rx mode. */
  3941. clear_bit(QL_ALLMULTI, &qdev->flags);
  3942. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3943. qlge_set_multicast_list(qdev->ndev);
  3944. rtnl_unlock();
  3945. return;
  3946. error:
  3947. netif_alert(qdev, ifup, qdev->ndev,
  3948. "Driver up/down cycle failed, closing device\n");
  3949. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3950. dev_close(qdev->ndev);
  3951. rtnl_unlock();
  3952. }
  3953. static struct nic_operations qla8012_nic_ops = {
  3954. .get_flash = ql_get_8012_flash_params,
  3955. .port_initialize = ql_8012_port_initialize,
  3956. };
  3957. static struct nic_operations qla8000_nic_ops = {
  3958. .get_flash = ql_get_8000_flash_params,
  3959. .port_initialize = ql_8000_port_initialize,
  3960. };
  3961. /* Find the pcie function number for the other NIC
  3962. * on this chip. Since both NIC functions share a
  3963. * common firmware we have the lowest enabled function
  3964. * do any common work. Examples would be resetting
  3965. * after a fatal firmware error, or doing a firmware
  3966. * coredump.
  3967. */
  3968. static int ql_get_alt_pcie_func(struct ql_adapter *qdev)
  3969. {
  3970. int status = 0;
  3971. u32 temp;
  3972. u32 nic_func1, nic_func2;
  3973. status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG,
  3974. &temp);
  3975. if (status)
  3976. return status;
  3977. nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) &
  3978. MPI_TEST_NIC_FUNC_MASK);
  3979. nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) &
  3980. MPI_TEST_NIC_FUNC_MASK);
  3981. if (qdev->func == nic_func1)
  3982. qdev->alt_func = nic_func2;
  3983. else if (qdev->func == nic_func2)
  3984. qdev->alt_func = nic_func1;
  3985. else
  3986. status = -EIO;
  3987. return status;
  3988. }
  3989. static int ql_get_board_info(struct ql_adapter *qdev)
  3990. {
  3991. int status;
  3992. qdev->func =
  3993. (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
  3994. if (qdev->func > 3)
  3995. return -EIO;
  3996. status = ql_get_alt_pcie_func(qdev);
  3997. if (status)
  3998. return status;
  3999. qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1;
  4000. if (qdev->port) {
  4001. qdev->xg_sem_mask = SEM_XGMAC1_MASK;
  4002. qdev->port_link_up = STS_PL1;
  4003. qdev->port_init = STS_PI1;
  4004. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
  4005. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
  4006. } else {
  4007. qdev->xg_sem_mask = SEM_XGMAC0_MASK;
  4008. qdev->port_link_up = STS_PL0;
  4009. qdev->port_init = STS_PI0;
  4010. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
  4011. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
  4012. }
  4013. qdev->chip_rev_id = ql_read32(qdev, REV_ID);
  4014. qdev->device_id = qdev->pdev->device;
  4015. if (qdev->device_id == QLGE_DEVICE_ID_8012)
  4016. qdev->nic_ops = &qla8012_nic_ops;
  4017. else if (qdev->device_id == QLGE_DEVICE_ID_8000)
  4018. qdev->nic_ops = &qla8000_nic_ops;
  4019. return status;
  4020. }
  4021. static void ql_release_all(struct pci_dev *pdev)
  4022. {
  4023. struct net_device *ndev = pci_get_drvdata(pdev);
  4024. struct ql_adapter *qdev = netdev_priv(ndev);
  4025. if (qdev->workqueue) {
  4026. destroy_workqueue(qdev->workqueue);
  4027. qdev->workqueue = NULL;
  4028. }
  4029. if (qdev->reg_base)
  4030. iounmap(qdev->reg_base);
  4031. if (qdev->doorbell_area)
  4032. iounmap(qdev->doorbell_area);
  4033. vfree(qdev->mpi_coredump);
  4034. pci_release_regions(pdev);
  4035. pci_set_drvdata(pdev, NULL);
  4036. }
  4037. static int __devinit ql_init_device(struct pci_dev *pdev,
  4038. struct net_device *ndev, int cards_found)
  4039. {
  4040. struct ql_adapter *qdev = netdev_priv(ndev);
  4041. int err = 0;
  4042. memset((void *)qdev, 0, sizeof(*qdev));
  4043. err = pci_enable_device(pdev);
  4044. if (err) {
  4045. dev_err(&pdev->dev, "PCI device enable failed.\n");
  4046. return err;
  4047. }
  4048. qdev->ndev = ndev;
  4049. qdev->pdev = pdev;
  4050. pci_set_drvdata(pdev, ndev);
  4051. /* Set PCIe read request size */
  4052. err = pcie_set_readrq(pdev, 4096);
  4053. if (err) {
  4054. dev_err(&pdev->dev, "Set readrq failed.\n");
  4055. goto err_out1;
  4056. }
  4057. err = pci_request_regions(pdev, DRV_NAME);
  4058. if (err) {
  4059. dev_err(&pdev->dev, "PCI region request failed.\n");
  4060. return err;
  4061. }
  4062. pci_set_master(pdev);
  4063. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  4064. set_bit(QL_DMA64, &qdev->flags);
  4065. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  4066. } else {
  4067. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  4068. if (!err)
  4069. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  4070. }
  4071. if (err) {
  4072. dev_err(&pdev->dev, "No usable DMA configuration.\n");
  4073. goto err_out2;
  4074. }
  4075. /* Set PCIe reset type for EEH to fundamental. */
  4076. pdev->needs_freset = 1;
  4077. pci_save_state(pdev);
  4078. qdev->reg_base =
  4079. ioremap_nocache(pci_resource_start(pdev, 1),
  4080. pci_resource_len(pdev, 1));
  4081. if (!qdev->reg_base) {
  4082. dev_err(&pdev->dev, "Register mapping failed.\n");
  4083. err = -ENOMEM;
  4084. goto err_out2;
  4085. }
  4086. qdev->doorbell_area_size = pci_resource_len(pdev, 3);
  4087. qdev->doorbell_area =
  4088. ioremap_nocache(pci_resource_start(pdev, 3),
  4089. pci_resource_len(pdev, 3));
  4090. if (!qdev->doorbell_area) {
  4091. dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
  4092. err = -ENOMEM;
  4093. goto err_out2;
  4094. }
  4095. err = ql_get_board_info(qdev);
  4096. if (err) {
  4097. dev_err(&pdev->dev, "Register access failed.\n");
  4098. err = -EIO;
  4099. goto err_out2;
  4100. }
  4101. qdev->msg_enable = netif_msg_init(debug, default_msg);
  4102. spin_lock_init(&qdev->hw_lock);
  4103. spin_lock_init(&qdev->stats_lock);
  4104. if (qlge_mpi_coredump) {
  4105. qdev->mpi_coredump =
  4106. vmalloc(sizeof(struct ql_mpi_coredump));
  4107. if (qdev->mpi_coredump == NULL) {
  4108. dev_err(&pdev->dev, "Coredump alloc failed.\n");
  4109. err = -ENOMEM;
  4110. goto err_out2;
  4111. }
  4112. if (qlge_force_coredump)
  4113. set_bit(QL_FRC_COREDUMP, &qdev->flags);
  4114. }
  4115. /* make sure the EEPROM is good */
  4116. err = qdev->nic_ops->get_flash(qdev);
  4117. if (err) {
  4118. dev_err(&pdev->dev, "Invalid FLASH.\n");
  4119. goto err_out2;
  4120. }
  4121. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  4122. /* Keep local copy of current mac address. */
  4123. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  4124. /* Set up the default ring sizes. */
  4125. qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
  4126. qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
  4127. /* Set up the coalescing parameters. */
  4128. qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4129. qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4130. qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4131. qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4132. /*
  4133. * Set up the operating parameters.
  4134. */
  4135. qdev->rx_csum = 1;
  4136. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  4137. INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
  4138. INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
  4139. INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
  4140. INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
  4141. INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
  4142. INIT_DELAYED_WORK(&qdev->mpi_core_to_log, ql_mpi_core_to_log);
  4143. init_completion(&qdev->ide_completion);
  4144. if (!cards_found) {
  4145. dev_info(&pdev->dev, "%s\n", DRV_STRING);
  4146. dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
  4147. DRV_NAME, DRV_VERSION);
  4148. }
  4149. return 0;
  4150. err_out2:
  4151. ql_release_all(pdev);
  4152. err_out1:
  4153. pci_disable_device(pdev);
  4154. return err;
  4155. }
  4156. static const struct net_device_ops qlge_netdev_ops = {
  4157. .ndo_open = qlge_open,
  4158. .ndo_stop = qlge_close,
  4159. .ndo_start_xmit = qlge_send,
  4160. .ndo_change_mtu = qlge_change_mtu,
  4161. .ndo_get_stats = qlge_get_stats,
  4162. .ndo_set_multicast_list = qlge_set_multicast_list,
  4163. .ndo_set_mac_address = qlge_set_mac_address,
  4164. .ndo_validate_addr = eth_validate_addr,
  4165. .ndo_tx_timeout = qlge_tx_timeout,
  4166. .ndo_vlan_rx_register = qlge_vlan_rx_register,
  4167. .ndo_vlan_rx_add_vid = qlge_vlan_rx_add_vid,
  4168. .ndo_vlan_rx_kill_vid = qlge_vlan_rx_kill_vid,
  4169. };
  4170. static void ql_timer(unsigned long data)
  4171. {
  4172. struct ql_adapter *qdev = (struct ql_adapter *)data;
  4173. u32 var = 0;
  4174. var = ql_read32(qdev, STS);
  4175. if (pci_channel_offline(qdev->pdev)) {
  4176. netif_err(qdev, ifup, qdev->ndev, "EEH STS = 0x%.08x.\n", var);
  4177. return;
  4178. }
  4179. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4180. }
  4181. static int __devinit qlge_probe(struct pci_dev *pdev,
  4182. const struct pci_device_id *pci_entry)
  4183. {
  4184. struct net_device *ndev = NULL;
  4185. struct ql_adapter *qdev = NULL;
  4186. static int cards_found = 0;
  4187. int err = 0;
  4188. ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
  4189. min(MAX_CPUS, (int)num_online_cpus()));
  4190. if (!ndev)
  4191. return -ENOMEM;
  4192. err = ql_init_device(pdev, ndev, cards_found);
  4193. if (err < 0) {
  4194. free_netdev(ndev);
  4195. return err;
  4196. }
  4197. qdev = netdev_priv(ndev);
  4198. SET_NETDEV_DEV(ndev, &pdev->dev);
  4199. ndev->features = (0
  4200. | NETIF_F_IP_CSUM
  4201. | NETIF_F_SG
  4202. | NETIF_F_TSO
  4203. | NETIF_F_TSO6
  4204. | NETIF_F_TSO_ECN
  4205. | NETIF_F_HW_VLAN_TX
  4206. | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
  4207. ndev->features |= NETIF_F_GRO;
  4208. if (test_bit(QL_DMA64, &qdev->flags))
  4209. ndev->features |= NETIF_F_HIGHDMA;
  4210. /*
  4211. * Set up net_device structure.
  4212. */
  4213. ndev->tx_queue_len = qdev->tx_ring_size;
  4214. ndev->irq = pdev->irq;
  4215. ndev->netdev_ops = &qlge_netdev_ops;
  4216. SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
  4217. ndev->watchdog_timeo = 10 * HZ;
  4218. err = register_netdev(ndev);
  4219. if (err) {
  4220. dev_err(&pdev->dev, "net device registration failed.\n");
  4221. ql_release_all(pdev);
  4222. pci_disable_device(pdev);
  4223. return err;
  4224. }
  4225. /* Start up the timer to trigger EEH if
  4226. * the bus goes dead
  4227. */
  4228. init_timer_deferrable(&qdev->timer);
  4229. qdev->timer.data = (unsigned long)qdev;
  4230. qdev->timer.function = ql_timer;
  4231. qdev->timer.expires = jiffies + (5*HZ);
  4232. add_timer(&qdev->timer);
  4233. ql_link_off(qdev);
  4234. ql_display_dev_info(ndev);
  4235. atomic_set(&qdev->lb_count, 0);
  4236. cards_found++;
  4237. return 0;
  4238. }
  4239. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev)
  4240. {
  4241. return qlge_send(skb, ndev);
  4242. }
  4243. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget)
  4244. {
  4245. return ql_clean_inbound_rx_ring(rx_ring, budget);
  4246. }
  4247. static void __devexit qlge_remove(struct pci_dev *pdev)
  4248. {
  4249. struct net_device *ndev = pci_get_drvdata(pdev);
  4250. struct ql_adapter *qdev = netdev_priv(ndev);
  4251. del_timer_sync(&qdev->timer);
  4252. ql_cancel_all_work_sync(qdev);
  4253. unregister_netdev(ndev);
  4254. ql_release_all(pdev);
  4255. pci_disable_device(pdev);
  4256. free_netdev(ndev);
  4257. }
  4258. /* Clean up resources without touching hardware. */
  4259. static void ql_eeh_close(struct net_device *ndev)
  4260. {
  4261. int i;
  4262. struct ql_adapter *qdev = netdev_priv(ndev);
  4263. if (netif_carrier_ok(ndev)) {
  4264. netif_carrier_off(ndev);
  4265. netif_stop_queue(ndev);
  4266. }
  4267. /* Disabling the timer */
  4268. del_timer_sync(&qdev->timer);
  4269. ql_cancel_all_work_sync(qdev);
  4270. for (i = 0; i < qdev->rss_ring_count; i++)
  4271. netif_napi_del(&qdev->rx_ring[i].napi);
  4272. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  4273. ql_tx_ring_clean(qdev);
  4274. ql_free_rx_buffers(qdev);
  4275. ql_release_adapter_resources(qdev);
  4276. }
  4277. /*
  4278. * This callback is called by the PCI subsystem whenever
  4279. * a PCI bus error is detected.
  4280. */
  4281. static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
  4282. enum pci_channel_state state)
  4283. {
  4284. struct net_device *ndev = pci_get_drvdata(pdev);
  4285. struct ql_adapter *qdev = netdev_priv(ndev);
  4286. switch (state) {
  4287. case pci_channel_io_normal:
  4288. return PCI_ERS_RESULT_CAN_RECOVER;
  4289. case pci_channel_io_frozen:
  4290. netif_device_detach(ndev);
  4291. if (netif_running(ndev))
  4292. ql_eeh_close(ndev);
  4293. pci_disable_device(pdev);
  4294. return PCI_ERS_RESULT_NEED_RESET;
  4295. case pci_channel_io_perm_failure:
  4296. dev_err(&pdev->dev,
  4297. "%s: pci_channel_io_perm_failure.\n", __func__);
  4298. ql_eeh_close(ndev);
  4299. set_bit(QL_EEH_FATAL, &qdev->flags);
  4300. return PCI_ERS_RESULT_DISCONNECT;
  4301. }
  4302. /* Request a slot reset. */
  4303. return PCI_ERS_RESULT_NEED_RESET;
  4304. }
  4305. /*
  4306. * This callback is called after the PCI buss has been reset.
  4307. * Basically, this tries to restart the card from scratch.
  4308. * This is a shortened version of the device probe/discovery code,
  4309. * it resembles the first-half of the () routine.
  4310. */
  4311. static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
  4312. {
  4313. struct net_device *ndev = pci_get_drvdata(pdev);
  4314. struct ql_adapter *qdev = netdev_priv(ndev);
  4315. pdev->error_state = pci_channel_io_normal;
  4316. pci_restore_state(pdev);
  4317. if (pci_enable_device(pdev)) {
  4318. netif_err(qdev, ifup, qdev->ndev,
  4319. "Cannot re-enable PCI device after reset.\n");
  4320. return PCI_ERS_RESULT_DISCONNECT;
  4321. }
  4322. pci_set_master(pdev);
  4323. if (ql_adapter_reset(qdev)) {
  4324. netif_err(qdev, drv, qdev->ndev, "reset FAILED!\n");
  4325. set_bit(QL_EEH_FATAL, &qdev->flags);
  4326. return PCI_ERS_RESULT_DISCONNECT;
  4327. }
  4328. return PCI_ERS_RESULT_RECOVERED;
  4329. }
  4330. static void qlge_io_resume(struct pci_dev *pdev)
  4331. {
  4332. struct net_device *ndev = pci_get_drvdata(pdev);
  4333. struct ql_adapter *qdev = netdev_priv(ndev);
  4334. int err = 0;
  4335. if (netif_running(ndev)) {
  4336. err = qlge_open(ndev);
  4337. if (err) {
  4338. netif_err(qdev, ifup, qdev->ndev,
  4339. "Device initialization failed after reset.\n");
  4340. return;
  4341. }
  4342. } else {
  4343. netif_err(qdev, ifup, qdev->ndev,
  4344. "Device was not running prior to EEH.\n");
  4345. }
  4346. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4347. netif_device_attach(ndev);
  4348. }
  4349. static struct pci_error_handlers qlge_err_handler = {
  4350. .error_detected = qlge_io_error_detected,
  4351. .slot_reset = qlge_io_slot_reset,
  4352. .resume = qlge_io_resume,
  4353. };
  4354. static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
  4355. {
  4356. struct net_device *ndev = pci_get_drvdata(pdev);
  4357. struct ql_adapter *qdev = netdev_priv(ndev);
  4358. int err;
  4359. netif_device_detach(ndev);
  4360. del_timer_sync(&qdev->timer);
  4361. if (netif_running(ndev)) {
  4362. err = ql_adapter_down(qdev);
  4363. if (!err)
  4364. return err;
  4365. }
  4366. ql_wol(qdev);
  4367. err = pci_save_state(pdev);
  4368. if (err)
  4369. return err;
  4370. pci_disable_device(pdev);
  4371. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  4372. return 0;
  4373. }
  4374. #ifdef CONFIG_PM
  4375. static int qlge_resume(struct pci_dev *pdev)
  4376. {
  4377. struct net_device *ndev = pci_get_drvdata(pdev);
  4378. struct ql_adapter *qdev = netdev_priv(ndev);
  4379. int err;
  4380. pci_set_power_state(pdev, PCI_D0);
  4381. pci_restore_state(pdev);
  4382. err = pci_enable_device(pdev);
  4383. if (err) {
  4384. netif_err(qdev, ifup, qdev->ndev, "Cannot enable PCI device from suspend\n");
  4385. return err;
  4386. }
  4387. pci_set_master(pdev);
  4388. pci_enable_wake(pdev, PCI_D3hot, 0);
  4389. pci_enable_wake(pdev, PCI_D3cold, 0);
  4390. if (netif_running(ndev)) {
  4391. err = ql_adapter_up(qdev);
  4392. if (err)
  4393. return err;
  4394. }
  4395. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4396. netif_device_attach(ndev);
  4397. return 0;
  4398. }
  4399. #endif /* CONFIG_PM */
  4400. static void qlge_shutdown(struct pci_dev *pdev)
  4401. {
  4402. qlge_suspend(pdev, PMSG_SUSPEND);
  4403. }
  4404. static struct pci_driver qlge_driver = {
  4405. .name = DRV_NAME,
  4406. .id_table = qlge_pci_tbl,
  4407. .probe = qlge_probe,
  4408. .remove = __devexit_p(qlge_remove),
  4409. #ifdef CONFIG_PM
  4410. .suspend = qlge_suspend,
  4411. .resume = qlge_resume,
  4412. #endif
  4413. .shutdown = qlge_shutdown,
  4414. .err_handler = &qlge_err_handler
  4415. };
  4416. static int __init qlge_init_module(void)
  4417. {
  4418. return pci_register_driver(&qlge_driver);
  4419. }
  4420. static void __exit qlge_exit(void)
  4421. {
  4422. pci_unregister_driver(&qlge_driver);
  4423. }
  4424. module_init(qlge_init_module);
  4425. module_exit(qlge_exit);