setup.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * linux/arch/sh/boards/se/7724/setup.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mmc/host.h>
  17. #include <linux/mmc/sh_mobile_sdhi.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/delay.h>
  20. #include <linux/smc91x.h>
  21. #include <linux/gpio.h>
  22. #include <linux/input.h>
  23. #include <linux/input/sh_keysc.h>
  24. #include <linux/usb/r8a66597.h>
  25. #include <linux/sh_eth.h>
  26. #include <linux/videodev2.h>
  27. #include <video/sh_mobile_lcdc.h>
  28. #include <media/sh_mobile_ceu.h>
  29. #include <sound/sh_fsi.h>
  30. #include <asm/io.h>
  31. #include <asm/heartbeat.h>
  32. #include <asm/clock.h>
  33. #include <asm/suspend.h>
  34. #include <cpu/sh7724.h>
  35. #include <mach-se/mach/se7724.h>
  36. /*
  37. * SWx 1234 5678
  38. * ------------------------------------
  39. * SW31 : 1001 1100 : default
  40. * SW32 : 0111 1111 : use on board flash
  41. *
  42. * SW41 : abxx xxxx -> a = 0 : Analog monitor
  43. * 1 : Digital monitor
  44. * b = 0 : VGA
  45. * 1 : 720p
  46. */
  47. /*
  48. * about 720p
  49. *
  50. * When you use 1280 x 720 lcdc output,
  51. * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
  52. * and change SW41 to use 720p
  53. */
  54. /*
  55. * about sound
  56. *
  57. * This setup.c supports FSI slave mode.
  58. * Please change J20, J21, J22 pin to 1-2 connection.
  59. */
  60. /* Heartbeat */
  61. static struct resource heartbeat_resource = {
  62. .start = PA_LED,
  63. .end = PA_LED,
  64. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  65. };
  66. static struct platform_device heartbeat_device = {
  67. .name = "heartbeat",
  68. .id = -1,
  69. .num_resources = 1,
  70. .resource = &heartbeat_resource,
  71. };
  72. /* LAN91C111 */
  73. static struct smc91x_platdata smc91x_info = {
  74. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  75. };
  76. static struct resource smc91x_eth_resources[] = {
  77. [0] = {
  78. .name = "SMC91C111" ,
  79. .start = 0x1a300300,
  80. .end = 0x1a30030f,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. [1] = {
  84. .start = IRQ0_SMC,
  85. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  86. },
  87. };
  88. static struct platform_device smc91x_eth_device = {
  89. .name = "smc91x",
  90. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  91. .resource = smc91x_eth_resources,
  92. .dev = {
  93. .platform_data = &smc91x_info,
  94. },
  95. };
  96. /* MTD */
  97. static struct mtd_partition nor_flash_partitions[] = {
  98. {
  99. .name = "uboot",
  100. .offset = 0,
  101. .size = (1 * 1024 * 1024),
  102. .mask_flags = MTD_WRITEABLE, /* Read-only */
  103. }, {
  104. .name = "kernel",
  105. .offset = MTDPART_OFS_APPEND,
  106. .size = (2 * 1024 * 1024),
  107. }, {
  108. .name = "free-area",
  109. .offset = MTDPART_OFS_APPEND,
  110. .size = MTDPART_SIZ_FULL,
  111. },
  112. };
  113. static struct physmap_flash_data nor_flash_data = {
  114. .width = 2,
  115. .parts = nor_flash_partitions,
  116. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  117. };
  118. static struct resource nor_flash_resources[] = {
  119. [0] = {
  120. .name = "NOR Flash",
  121. .start = 0x00000000,
  122. .end = 0x01ffffff,
  123. .flags = IORESOURCE_MEM,
  124. }
  125. };
  126. static struct platform_device nor_flash_device = {
  127. .name = "physmap-flash",
  128. .resource = nor_flash_resources,
  129. .num_resources = ARRAY_SIZE(nor_flash_resources),
  130. .dev = {
  131. .platform_data = &nor_flash_data,
  132. },
  133. };
  134. /* LCDC */
  135. static const struct fb_videomode lcdc_720p_modes[] = {
  136. {
  137. .name = "LB070WV1",
  138. .sync = 0, /* hsync and vsync are active low */
  139. .xres = 1280,
  140. .yres = 720,
  141. .left_margin = 220,
  142. .right_margin = 110,
  143. .hsync_len = 40,
  144. .upper_margin = 20,
  145. .lower_margin = 5,
  146. .vsync_len = 5,
  147. },
  148. };
  149. static const struct fb_videomode lcdc_vga_modes[] = {
  150. {
  151. .name = "LB070WV1",
  152. .sync = 0, /* hsync and vsync are active low */
  153. .xres = 640,
  154. .yres = 480,
  155. .left_margin = 105,
  156. .right_margin = 50,
  157. .hsync_len = 96,
  158. .upper_margin = 33,
  159. .lower_margin = 10,
  160. .vsync_len = 2,
  161. },
  162. };
  163. static struct sh_mobile_lcdc_info lcdc_info = {
  164. .clock_source = LCDC_CLK_EXTERNAL,
  165. .ch[0] = {
  166. .chan = LCDC_CHAN_MAINLCD,
  167. .fourcc = V4L2_PIX_FMT_RGB565,
  168. .clock_divider = 1,
  169. .lcd_size_cfg = { /* 7.0 inch */
  170. .width = 152,
  171. .height = 91,
  172. },
  173. .board_cfg = {
  174. },
  175. }
  176. };
  177. static struct resource lcdc_resources[] = {
  178. [0] = {
  179. .name = "LCDC",
  180. .start = 0xfe940000,
  181. .end = 0xfe942fff,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. [1] = {
  185. .start = 106,
  186. .flags = IORESOURCE_IRQ,
  187. },
  188. };
  189. static struct platform_device lcdc_device = {
  190. .name = "sh_mobile_lcdc_fb",
  191. .num_resources = ARRAY_SIZE(lcdc_resources),
  192. .resource = lcdc_resources,
  193. .dev = {
  194. .platform_data = &lcdc_info,
  195. },
  196. };
  197. /* CEU0 */
  198. static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
  199. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  200. };
  201. static struct resource ceu0_resources[] = {
  202. [0] = {
  203. .name = "CEU0",
  204. .start = 0xfe910000,
  205. .end = 0xfe91009f,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. [1] = {
  209. .start = 52,
  210. .flags = IORESOURCE_IRQ,
  211. },
  212. [2] = {
  213. /* place holder for contiguous memory */
  214. },
  215. };
  216. static struct platform_device ceu0_device = {
  217. .name = "sh_mobile_ceu",
  218. .id = 0, /* "ceu0" clock */
  219. .num_resources = ARRAY_SIZE(ceu0_resources),
  220. .resource = ceu0_resources,
  221. .dev = {
  222. .platform_data = &sh_mobile_ceu0_info,
  223. },
  224. };
  225. /* CEU1 */
  226. static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
  227. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  228. };
  229. static struct resource ceu1_resources[] = {
  230. [0] = {
  231. .name = "CEU1",
  232. .start = 0xfe914000,
  233. .end = 0xfe91409f,
  234. .flags = IORESOURCE_MEM,
  235. },
  236. [1] = {
  237. .start = 63,
  238. .flags = IORESOURCE_IRQ,
  239. },
  240. [2] = {
  241. /* place holder for contiguous memory */
  242. },
  243. };
  244. static struct platform_device ceu1_device = {
  245. .name = "sh_mobile_ceu",
  246. .id = 1, /* "ceu1" clock */
  247. .num_resources = ARRAY_SIZE(ceu1_resources),
  248. .resource = ceu1_resources,
  249. .dev = {
  250. .platform_data = &sh_mobile_ceu1_info,
  251. },
  252. };
  253. /* FSI */
  254. /* change J20, J21, J22 pin to 1-2 connection to use slave mode */
  255. static struct sh_fsi_platform_info fsi_info = {
  256. .port_a = {
  257. .flags = SH_FSI_BRS_INV,
  258. },
  259. };
  260. static struct resource fsi_resources[] = {
  261. [0] = {
  262. .name = "FSI",
  263. .start = 0xFE3C0000,
  264. .end = 0xFE3C021d,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. [1] = {
  268. .start = 108,
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. };
  272. static struct platform_device fsi_device = {
  273. .name = "sh_fsi",
  274. .id = 0,
  275. .num_resources = ARRAY_SIZE(fsi_resources),
  276. .resource = fsi_resources,
  277. .dev = {
  278. .platform_data = &fsi_info,
  279. },
  280. };
  281. static struct fsi_ak4642_info fsi_ak4642_info = {
  282. .name = "AK4642",
  283. .card = "FSIA-AK4642",
  284. .cpu_dai = "fsia-dai",
  285. .codec = "ak4642-codec.0-0012",
  286. .platform = "sh_fsi.0",
  287. .id = FSI_PORT_A,
  288. };
  289. static struct platform_device fsi_ak4642_device = {
  290. .name = "fsi-ak4642-audio",
  291. .dev = {
  292. .platform_data = &fsi_ak4642_info,
  293. },
  294. };
  295. /* KEYSC in SoC (Needs SW33-2 set to ON) */
  296. static struct sh_keysc_info keysc_info = {
  297. .mode = SH_KEYSC_MODE_1,
  298. .scan_timing = 3,
  299. .delay = 50,
  300. .keycodes = {
  301. KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
  302. KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
  303. KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
  304. KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
  305. KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
  306. KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
  307. },
  308. };
  309. static struct resource keysc_resources[] = {
  310. [0] = {
  311. .name = "KEYSC",
  312. .start = 0x044b0000,
  313. .end = 0x044b000f,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = 79,
  318. .flags = IORESOURCE_IRQ,
  319. },
  320. };
  321. static struct platform_device keysc_device = {
  322. .name = "sh_keysc",
  323. .id = 0, /* "keysc0" clock */
  324. .num_resources = ARRAY_SIZE(keysc_resources),
  325. .resource = keysc_resources,
  326. .dev = {
  327. .platform_data = &keysc_info,
  328. },
  329. };
  330. /* SH Eth */
  331. static struct resource sh_eth_resources[] = {
  332. [0] = {
  333. .start = SH_ETH_ADDR,
  334. .end = SH_ETH_ADDR + 0x1FC,
  335. .flags = IORESOURCE_MEM,
  336. },
  337. [1] = {
  338. .start = 91,
  339. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  340. },
  341. };
  342. static struct sh_eth_plat_data sh_eth_plat = {
  343. .phy = 0x1f, /* SMSC LAN8187 */
  344. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  345. };
  346. static struct platform_device sh_eth_device = {
  347. .name = "sh-eth",
  348. .id = 0,
  349. .dev = {
  350. .platform_data = &sh_eth_plat,
  351. },
  352. .num_resources = ARRAY_SIZE(sh_eth_resources),
  353. .resource = sh_eth_resources,
  354. };
  355. static struct r8a66597_platdata sh7724_usb0_host_data = {
  356. .on_chip = 1,
  357. };
  358. static struct resource sh7724_usb0_host_resources[] = {
  359. [0] = {
  360. .start = 0xa4d80000,
  361. .end = 0xa4d80124 - 1,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. [1] = {
  365. .start = 65,
  366. .end = 65,
  367. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  368. },
  369. };
  370. static struct platform_device sh7724_usb0_host_device = {
  371. .name = "r8a66597_hcd",
  372. .id = 0,
  373. .dev = {
  374. .dma_mask = NULL, /* not use dma */
  375. .coherent_dma_mask = 0xffffffff,
  376. .platform_data = &sh7724_usb0_host_data,
  377. },
  378. .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
  379. .resource = sh7724_usb0_host_resources,
  380. };
  381. static struct r8a66597_platdata sh7724_usb1_gadget_data = {
  382. .on_chip = 1,
  383. };
  384. static struct resource sh7724_usb1_gadget_resources[] = {
  385. [0] = {
  386. .start = 0xa4d90000,
  387. .end = 0xa4d90123,
  388. .flags = IORESOURCE_MEM,
  389. },
  390. [1] = {
  391. .start = 66,
  392. .end = 66,
  393. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  394. },
  395. };
  396. static struct platform_device sh7724_usb1_gadget_device = {
  397. .name = "r8a66597_udc",
  398. .id = 1, /* USB1 */
  399. .dev = {
  400. .dma_mask = NULL, /* not use dma */
  401. .coherent_dma_mask = 0xffffffff,
  402. .platform_data = &sh7724_usb1_gadget_data,
  403. },
  404. .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
  405. .resource = sh7724_usb1_gadget_resources,
  406. };
  407. static struct resource sdhi0_cn7_resources[] = {
  408. [0] = {
  409. .name = "SDHI0",
  410. .start = 0x04ce0000,
  411. .end = 0x04ce00ff,
  412. .flags = IORESOURCE_MEM,
  413. },
  414. [1] = {
  415. .start = 100,
  416. .flags = IORESOURCE_IRQ,
  417. },
  418. };
  419. static struct sh_mobile_sdhi_info sh7724_sdhi0_data = {
  420. .dma_slave_tx = SHDMA_SLAVE_SDHI0_TX,
  421. .dma_slave_rx = SHDMA_SLAVE_SDHI0_RX,
  422. .tmio_caps = MMC_CAP_SDIO_IRQ,
  423. };
  424. static struct platform_device sdhi0_cn7_device = {
  425. .name = "sh_mobile_sdhi",
  426. .id = 0,
  427. .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
  428. .resource = sdhi0_cn7_resources,
  429. .dev = {
  430. .platform_data = &sh7724_sdhi0_data,
  431. },
  432. };
  433. static struct resource sdhi1_cn8_resources[] = {
  434. [0] = {
  435. .name = "SDHI1",
  436. .start = 0x04cf0000,
  437. .end = 0x04cf00ff,
  438. .flags = IORESOURCE_MEM,
  439. },
  440. [1] = {
  441. .start = 23,
  442. .flags = IORESOURCE_IRQ,
  443. },
  444. };
  445. static struct sh_mobile_sdhi_info sh7724_sdhi1_data = {
  446. .dma_slave_tx = SHDMA_SLAVE_SDHI1_TX,
  447. .dma_slave_rx = SHDMA_SLAVE_SDHI1_RX,
  448. .tmio_caps = MMC_CAP_SDIO_IRQ,
  449. };
  450. static struct platform_device sdhi1_cn8_device = {
  451. .name = "sh_mobile_sdhi",
  452. .id = 1,
  453. .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
  454. .resource = sdhi1_cn8_resources,
  455. .dev = {
  456. .platform_data = &sh7724_sdhi1_data,
  457. },
  458. };
  459. /* IrDA */
  460. static struct resource irda_resources[] = {
  461. [0] = {
  462. .name = "IrDA",
  463. .start = 0xA45D0000,
  464. .end = 0xA45D0049,
  465. .flags = IORESOURCE_MEM,
  466. },
  467. [1] = {
  468. .start = 20,
  469. .flags = IORESOURCE_IRQ,
  470. },
  471. };
  472. static struct platform_device irda_device = {
  473. .name = "sh_sir",
  474. .num_resources = ARRAY_SIZE(irda_resources),
  475. .resource = irda_resources,
  476. };
  477. #include <media/ak881x.h>
  478. #include <media/sh_vou.h>
  479. static struct ak881x_pdata ak881x_pdata = {
  480. .flags = AK881X_IF_MODE_SLAVE,
  481. };
  482. static struct i2c_board_info ak8813 = {
  483. /* With open J18 jumper address is 0x21 */
  484. I2C_BOARD_INFO("ak8813", 0x20),
  485. .platform_data = &ak881x_pdata,
  486. };
  487. static struct sh_vou_pdata sh_vou_pdata = {
  488. .bus_fmt = SH_VOU_BUS_8BIT,
  489. .flags = SH_VOU_HSYNC_LOW | SH_VOU_VSYNC_LOW,
  490. .board_info = &ak8813,
  491. .i2c_adap = 0,
  492. };
  493. static struct resource sh_vou_resources[] = {
  494. [0] = {
  495. .start = 0xfe960000,
  496. .end = 0xfe962043,
  497. .flags = IORESOURCE_MEM,
  498. },
  499. [1] = {
  500. .start = 55,
  501. .flags = IORESOURCE_IRQ,
  502. },
  503. };
  504. static struct platform_device vou_device = {
  505. .name = "sh-vou",
  506. .id = -1,
  507. .num_resources = ARRAY_SIZE(sh_vou_resources),
  508. .resource = sh_vou_resources,
  509. .dev = {
  510. .platform_data = &sh_vou_pdata,
  511. },
  512. };
  513. static struct platform_device *ms7724se_devices[] __initdata = {
  514. &heartbeat_device,
  515. &smc91x_eth_device,
  516. &lcdc_device,
  517. &nor_flash_device,
  518. &ceu0_device,
  519. &ceu1_device,
  520. &keysc_device,
  521. &sh_eth_device,
  522. &sh7724_usb0_host_device,
  523. &sh7724_usb1_gadget_device,
  524. &fsi_device,
  525. &fsi_ak4642_device,
  526. &sdhi0_cn7_device,
  527. &sdhi1_cn8_device,
  528. &irda_device,
  529. &vou_device,
  530. };
  531. /* I2C device */
  532. static struct i2c_board_info i2c0_devices[] = {
  533. {
  534. I2C_BOARD_INFO("ak4642", 0x12),
  535. },
  536. };
  537. #define EEPROM_OP 0xBA206000
  538. #define EEPROM_ADR 0xBA206004
  539. #define EEPROM_DATA 0xBA20600C
  540. #define EEPROM_STAT 0xBA206010
  541. #define EEPROM_STRT 0xBA206014
  542. static int __init sh_eth_is_eeprom_ready(void)
  543. {
  544. int t = 10000;
  545. while (t--) {
  546. if (!__raw_readw(EEPROM_STAT))
  547. return 1;
  548. udelay(1);
  549. }
  550. printk(KERN_ERR "ms7724se can not access to eeprom\n");
  551. return 0;
  552. }
  553. static void __init sh_eth_init(void)
  554. {
  555. int i;
  556. u16 mac;
  557. /* check EEPROM status */
  558. if (!sh_eth_is_eeprom_ready())
  559. return;
  560. /* read MAC addr from EEPROM */
  561. for (i = 0 ; i < 3 ; i++) {
  562. __raw_writew(0x0, EEPROM_OP); /* read */
  563. __raw_writew(i*2, EEPROM_ADR);
  564. __raw_writew(0x1, EEPROM_STRT);
  565. if (!sh_eth_is_eeprom_ready())
  566. return;
  567. mac = __raw_readw(EEPROM_DATA);
  568. sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
  569. sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
  570. }
  571. }
  572. #define SW4140 0xBA201000
  573. #define FPGA_OUT 0xBA200400
  574. #define PORT_HIZA 0xA4050158
  575. #define PORT_MSELCRB 0xA4050182
  576. #define SW41_A 0x0100
  577. #define SW41_B 0x0200
  578. #define SW41_C 0x0400
  579. #define SW41_D 0x0800
  580. #define SW41_E 0x1000
  581. #define SW41_F 0x2000
  582. #define SW41_G 0x4000
  583. #define SW41_H 0x8000
  584. extern char ms7724se_sdram_enter_start;
  585. extern char ms7724se_sdram_enter_end;
  586. extern char ms7724se_sdram_leave_start;
  587. extern char ms7724se_sdram_leave_end;
  588. static int __init arch_setup(void)
  589. {
  590. /* enable I2C device */
  591. i2c_register_board_info(0, i2c0_devices,
  592. ARRAY_SIZE(i2c0_devices));
  593. return 0;
  594. }
  595. arch_initcall(arch_setup);
  596. static int __init devices_setup(void)
  597. {
  598. u16 sw = __raw_readw(SW4140); /* select camera, monitor */
  599. struct clk *clk;
  600. u16 fpga_out;
  601. /* register board specific self-refresh code */
  602. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF |
  603. SUSP_SH_RSTANDBY,
  604. &ms7724se_sdram_enter_start,
  605. &ms7724se_sdram_enter_end,
  606. &ms7724se_sdram_leave_start,
  607. &ms7724se_sdram_leave_end);
  608. /* Reset Release */
  609. fpga_out = __raw_readw(FPGA_OUT);
  610. /* bit4: NTSC_PDN, bit5: NTSC_RESET */
  611. fpga_out &= ~((1 << 1) | /* LAN */
  612. (1 << 4) | /* AK8813 PDN */
  613. (1 << 5) | /* AK8813 RESET */
  614. (1 << 6) | /* VIDEO DAC */
  615. (1 << 7) | /* AK4643 */
  616. (1 << 8) | /* IrDA */
  617. (1 << 12) | /* USB0 */
  618. (1 << 14)); /* RMII */
  619. __raw_writew(fpga_out | (1 << 4), FPGA_OUT);
  620. udelay(10);
  621. /* AK8813 RESET */
  622. __raw_writew(fpga_out | (1 << 5), FPGA_OUT);
  623. udelay(10);
  624. __raw_writew(fpga_out, FPGA_OUT);
  625. /* turn on USB clocks, use external clock */
  626. __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
  627. /* Let LED9 show STATUS2 */
  628. gpio_request(GPIO_FN_STATUS2, NULL);
  629. /* Lit LED10 show STATUS0 */
  630. gpio_request(GPIO_FN_STATUS0, NULL);
  631. /* Lit LED11 show PDSTATUS */
  632. gpio_request(GPIO_FN_PDSTATUS, NULL);
  633. /* enable USB0 port */
  634. __raw_writew(0x0600, 0xa40501d4);
  635. /* enable USB1 port */
  636. __raw_writew(0x0600, 0xa4050192);
  637. /* enable IRQ 0,1,2 */
  638. gpio_request(GPIO_FN_INTC_IRQ0, NULL);
  639. gpio_request(GPIO_FN_INTC_IRQ1, NULL);
  640. gpio_request(GPIO_FN_INTC_IRQ2, NULL);
  641. /* enable SCIFA3 */
  642. gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
  643. gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
  644. gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
  645. gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
  646. gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
  647. /* enable LCDC */
  648. gpio_request(GPIO_FN_LCDD23, NULL);
  649. gpio_request(GPIO_FN_LCDD22, NULL);
  650. gpio_request(GPIO_FN_LCDD21, NULL);
  651. gpio_request(GPIO_FN_LCDD20, NULL);
  652. gpio_request(GPIO_FN_LCDD19, NULL);
  653. gpio_request(GPIO_FN_LCDD18, NULL);
  654. gpio_request(GPIO_FN_LCDD17, NULL);
  655. gpio_request(GPIO_FN_LCDD16, NULL);
  656. gpio_request(GPIO_FN_LCDD15, NULL);
  657. gpio_request(GPIO_FN_LCDD14, NULL);
  658. gpio_request(GPIO_FN_LCDD13, NULL);
  659. gpio_request(GPIO_FN_LCDD12, NULL);
  660. gpio_request(GPIO_FN_LCDD11, NULL);
  661. gpio_request(GPIO_FN_LCDD10, NULL);
  662. gpio_request(GPIO_FN_LCDD9, NULL);
  663. gpio_request(GPIO_FN_LCDD8, NULL);
  664. gpio_request(GPIO_FN_LCDD7, NULL);
  665. gpio_request(GPIO_FN_LCDD6, NULL);
  666. gpio_request(GPIO_FN_LCDD5, NULL);
  667. gpio_request(GPIO_FN_LCDD4, NULL);
  668. gpio_request(GPIO_FN_LCDD3, NULL);
  669. gpio_request(GPIO_FN_LCDD2, NULL);
  670. gpio_request(GPIO_FN_LCDD1, NULL);
  671. gpio_request(GPIO_FN_LCDD0, NULL);
  672. gpio_request(GPIO_FN_LCDDISP, NULL);
  673. gpio_request(GPIO_FN_LCDHSYN, NULL);
  674. gpio_request(GPIO_FN_LCDDCK, NULL);
  675. gpio_request(GPIO_FN_LCDVSYN, NULL);
  676. gpio_request(GPIO_FN_LCDDON, NULL);
  677. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  678. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  679. gpio_request(GPIO_FN_LCDRD, NULL);
  680. gpio_request(GPIO_FN_LCDLCLK, NULL);
  681. __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
  682. /* enable CEU0 */
  683. gpio_request(GPIO_FN_VIO0_D15, NULL);
  684. gpio_request(GPIO_FN_VIO0_D14, NULL);
  685. gpio_request(GPIO_FN_VIO0_D13, NULL);
  686. gpio_request(GPIO_FN_VIO0_D12, NULL);
  687. gpio_request(GPIO_FN_VIO0_D11, NULL);
  688. gpio_request(GPIO_FN_VIO0_D10, NULL);
  689. gpio_request(GPIO_FN_VIO0_D9, NULL);
  690. gpio_request(GPIO_FN_VIO0_D8, NULL);
  691. gpio_request(GPIO_FN_VIO0_D7, NULL);
  692. gpio_request(GPIO_FN_VIO0_D6, NULL);
  693. gpio_request(GPIO_FN_VIO0_D5, NULL);
  694. gpio_request(GPIO_FN_VIO0_D4, NULL);
  695. gpio_request(GPIO_FN_VIO0_D3, NULL);
  696. gpio_request(GPIO_FN_VIO0_D2, NULL);
  697. gpio_request(GPIO_FN_VIO0_D1, NULL);
  698. gpio_request(GPIO_FN_VIO0_D0, NULL);
  699. gpio_request(GPIO_FN_VIO0_VD, NULL);
  700. gpio_request(GPIO_FN_VIO0_CLK, NULL);
  701. gpio_request(GPIO_FN_VIO0_FLD, NULL);
  702. gpio_request(GPIO_FN_VIO0_HD, NULL);
  703. platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
  704. /* enable CEU1 */
  705. gpio_request(GPIO_FN_VIO1_D7, NULL);
  706. gpio_request(GPIO_FN_VIO1_D6, NULL);
  707. gpio_request(GPIO_FN_VIO1_D5, NULL);
  708. gpio_request(GPIO_FN_VIO1_D4, NULL);
  709. gpio_request(GPIO_FN_VIO1_D3, NULL);
  710. gpio_request(GPIO_FN_VIO1_D2, NULL);
  711. gpio_request(GPIO_FN_VIO1_D1, NULL);
  712. gpio_request(GPIO_FN_VIO1_D0, NULL);
  713. gpio_request(GPIO_FN_VIO1_FLD, NULL);
  714. gpio_request(GPIO_FN_VIO1_HD, NULL);
  715. gpio_request(GPIO_FN_VIO1_VD, NULL);
  716. gpio_request(GPIO_FN_VIO1_CLK, NULL);
  717. platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
  718. /* KEYSC */
  719. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  720. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  721. gpio_request(GPIO_FN_KEYIN4, NULL);
  722. gpio_request(GPIO_FN_KEYIN3, NULL);
  723. gpio_request(GPIO_FN_KEYIN2, NULL);
  724. gpio_request(GPIO_FN_KEYIN1, NULL);
  725. gpio_request(GPIO_FN_KEYIN0, NULL);
  726. gpio_request(GPIO_FN_KEYOUT3, NULL);
  727. gpio_request(GPIO_FN_KEYOUT2, NULL);
  728. gpio_request(GPIO_FN_KEYOUT1, NULL);
  729. gpio_request(GPIO_FN_KEYOUT0, NULL);
  730. /* enable FSI */
  731. gpio_request(GPIO_FN_FSIMCKA, NULL);
  732. gpio_request(GPIO_FN_FSIIASD, NULL);
  733. gpio_request(GPIO_FN_FSIOASD, NULL);
  734. gpio_request(GPIO_FN_FSIIABCK, NULL);
  735. gpio_request(GPIO_FN_FSIIALRCK, NULL);
  736. gpio_request(GPIO_FN_FSIOABCK, NULL);
  737. gpio_request(GPIO_FN_FSIOALRCK, NULL);
  738. gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
  739. /* set SPU2 clock to 83.4 MHz */
  740. clk = clk_get(NULL, "spu_clk");
  741. if (!IS_ERR(clk)) {
  742. clk_set_rate(clk, clk_round_rate(clk, 83333333));
  743. clk_put(clk);
  744. }
  745. /* change parent of FSI A */
  746. clk = clk_get(NULL, "fsia_clk");
  747. if (!IS_ERR(clk)) {
  748. /* 48kHz dummy clock was used to make sure 1/1 divide */
  749. clk_set_rate(&sh7724_fsimcka_clk, 48000);
  750. clk_set_parent(clk, &sh7724_fsimcka_clk);
  751. clk_set_rate(clk, 48000);
  752. clk_put(clk);
  753. }
  754. /* SDHI0 connected to cn7 */
  755. gpio_request(GPIO_FN_SDHI0CD, NULL);
  756. gpio_request(GPIO_FN_SDHI0WP, NULL);
  757. gpio_request(GPIO_FN_SDHI0D3, NULL);
  758. gpio_request(GPIO_FN_SDHI0D2, NULL);
  759. gpio_request(GPIO_FN_SDHI0D1, NULL);
  760. gpio_request(GPIO_FN_SDHI0D0, NULL);
  761. gpio_request(GPIO_FN_SDHI0CMD, NULL);
  762. gpio_request(GPIO_FN_SDHI0CLK, NULL);
  763. /* SDHI1 connected to cn8 */
  764. gpio_request(GPIO_FN_SDHI1CD, NULL);
  765. gpio_request(GPIO_FN_SDHI1WP, NULL);
  766. gpio_request(GPIO_FN_SDHI1D3, NULL);
  767. gpio_request(GPIO_FN_SDHI1D2, NULL);
  768. gpio_request(GPIO_FN_SDHI1D1, NULL);
  769. gpio_request(GPIO_FN_SDHI1D0, NULL);
  770. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  771. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  772. /* enable IrDA */
  773. gpio_request(GPIO_FN_IRDA_OUT, NULL);
  774. gpio_request(GPIO_FN_IRDA_IN, NULL);
  775. /*
  776. * enable SH-Eth
  777. *
  778. * please remove J33 pin from your board !!
  779. *
  780. * ms7724 board should not use GPIO_FN_LNKSTA pin
  781. * So, This time PTX5 is set to input pin
  782. */
  783. gpio_request(GPIO_FN_RMII_RXD0, NULL);
  784. gpio_request(GPIO_FN_RMII_RXD1, NULL);
  785. gpio_request(GPIO_FN_RMII_TXD0, NULL);
  786. gpio_request(GPIO_FN_RMII_TXD1, NULL);
  787. gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
  788. gpio_request(GPIO_FN_RMII_TX_EN, NULL);
  789. gpio_request(GPIO_FN_RMII_RX_ER, NULL);
  790. gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
  791. gpio_request(GPIO_FN_MDIO, NULL);
  792. gpio_request(GPIO_FN_MDC, NULL);
  793. gpio_request(GPIO_PTX5, NULL);
  794. gpio_direction_input(GPIO_PTX5);
  795. sh_eth_init();
  796. if (sw & SW41_B) {
  797. /* 720p */
  798. lcdc_info.ch[0].lcd_cfg = lcdc_720p_modes;
  799. lcdc_info.ch[0].num_cfg = ARRAY_SIZE(lcdc_720p_modes);
  800. } else {
  801. /* VGA */
  802. lcdc_info.ch[0].lcd_cfg = lcdc_vga_modes;
  803. lcdc_info.ch[0].num_cfg = ARRAY_SIZE(lcdc_vga_modes);
  804. }
  805. if (sw & SW41_A) {
  806. /* Digital monitor */
  807. lcdc_info.ch[0].interface_type = RGB18;
  808. lcdc_info.ch[0].flags = 0;
  809. } else {
  810. /* Analog monitor */
  811. lcdc_info.ch[0].interface_type = RGB24;
  812. lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
  813. }
  814. /* VOU */
  815. gpio_request(GPIO_FN_DV_D15, NULL);
  816. gpio_request(GPIO_FN_DV_D14, NULL);
  817. gpio_request(GPIO_FN_DV_D13, NULL);
  818. gpio_request(GPIO_FN_DV_D12, NULL);
  819. gpio_request(GPIO_FN_DV_D11, NULL);
  820. gpio_request(GPIO_FN_DV_D10, NULL);
  821. gpio_request(GPIO_FN_DV_D9, NULL);
  822. gpio_request(GPIO_FN_DV_D8, NULL);
  823. gpio_request(GPIO_FN_DV_CLKI, NULL);
  824. gpio_request(GPIO_FN_DV_CLK, NULL);
  825. gpio_request(GPIO_FN_DV_VSYNC, NULL);
  826. gpio_request(GPIO_FN_DV_HSYNC, NULL);
  827. return platform_add_devices(ms7724se_devices,
  828. ARRAY_SIZE(ms7724se_devices));
  829. }
  830. device_initcall(devices_setup);
  831. static struct sh_machine_vector mv_ms7724se __initmv = {
  832. .mv_name = "ms7724se",
  833. .mv_init_irq = init_se7724_IRQ,
  834. .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
  835. };