qlcnic_ctx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. u32
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  24. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  25. {
  26. u32 rsp;
  27. u32 signature;
  28. u32 rcode = QLCNIC_RCODE_SUCCESS;
  29. struct pci_dev *pdev = adapter->pdev;
  30. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter))
  33. return QLCNIC_RCODE_TIMEOUT;
  34. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  35. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  36. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  37. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  38. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  39. rsp = qlcnic_poll_rsp(adapter);
  40. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  41. dev_err(&pdev->dev, "card response timeout.\n");
  42. rcode = QLCNIC_RCODE_TIMEOUT;
  43. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  44. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  45. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  46. rcode);
  47. }
  48. /* Release semaphore */
  49. qlcnic_api_unlock(adapter);
  50. return rcode;
  51. }
  52. int
  53. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  54. {
  55. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  56. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  57. if (qlcnic_issue_cmd(adapter,
  58. adapter->ahw->pci_func,
  59. adapter->fw_hal_version,
  60. recv_ctx->context_id,
  61. mtu,
  62. 0,
  63. QLCNIC_CDRP_CMD_SET_MTU)) {
  64. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  65. return -EIO;
  66. }
  67. }
  68. return 0;
  69. }
  70. static int
  71. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  72. {
  73. void *addr;
  74. struct qlcnic_hostrq_rx_ctx *prq;
  75. struct qlcnic_cardrsp_rx_ctx *prsp;
  76. struct qlcnic_hostrq_rds_ring *prq_rds;
  77. struct qlcnic_hostrq_sds_ring *prq_sds;
  78. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  79. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  80. struct qlcnic_host_rds_ring *rds_ring;
  81. struct qlcnic_host_sds_ring *sds_ring;
  82. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  83. u64 phys_addr;
  84. u8 i, nrds_rings, nsds_rings;
  85. size_t rq_size, rsp_size;
  86. u32 cap, reg, val, reg2;
  87. int err;
  88. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  89. nrds_rings = adapter->max_rds_rings;
  90. nsds_rings = adapter->max_sds_rings;
  91. rq_size =
  92. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  93. nsds_rings);
  94. rsp_size =
  95. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  96. nsds_rings);
  97. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  98. &hostrq_phys_addr, GFP_KERNEL);
  99. if (addr == NULL)
  100. return -ENOMEM;
  101. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  102. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  103. &cardrsp_phys_addr, GFP_KERNEL);
  104. if (addr == NULL) {
  105. err = -ENOMEM;
  106. goto out_free_rq;
  107. }
  108. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  109. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  110. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  111. | QLCNIC_CAP0_VALIDOFF);
  112. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  113. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  114. msix_handler);
  115. prq->txrx_sds_binding = nsds_rings - 1;
  116. prq->capabilities[0] = cpu_to_le32(cap);
  117. prq->host_int_crb_mode =
  118. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  119. prq->host_rds_crb_mode =
  120. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  121. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  122. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  123. prq->rds_ring_offset = 0;
  124. val = le32_to_cpu(prq->rds_ring_offset) +
  125. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  126. prq->sds_ring_offset = cpu_to_le32(val);
  127. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  128. le32_to_cpu(prq->rds_ring_offset));
  129. for (i = 0; i < nrds_rings; i++) {
  130. rds_ring = &recv_ctx->rds_rings[i];
  131. rds_ring->producer = 0;
  132. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  133. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  134. prq_rds[i].ring_kind = cpu_to_le32(i);
  135. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  136. }
  137. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  138. le32_to_cpu(prq->sds_ring_offset));
  139. for (i = 0; i < nsds_rings; i++) {
  140. sds_ring = &recv_ctx->sds_rings[i];
  141. sds_ring->consumer = 0;
  142. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  143. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  144. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  145. prq_sds[i].msi_index = cpu_to_le16(i);
  146. }
  147. phys_addr = hostrq_phys_addr;
  148. err = qlcnic_issue_cmd(adapter,
  149. adapter->ahw->pci_func,
  150. adapter->fw_hal_version,
  151. (u32)(phys_addr >> 32),
  152. (u32)(phys_addr & 0xffffffff),
  153. rq_size,
  154. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  155. if (err) {
  156. dev_err(&adapter->pdev->dev,
  157. "Failed to create rx ctx in firmware%d\n", err);
  158. goto out_free_rsp;
  159. }
  160. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  161. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  162. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  163. rds_ring = &recv_ctx->rds_rings[i];
  164. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  165. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  166. }
  167. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  168. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  169. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  170. sds_ring = &recv_ctx->sds_rings[i];
  171. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  172. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  173. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  174. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  175. }
  176. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  177. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  178. recv_ctx->virt_port = prsp->virt_port;
  179. out_free_rsp:
  180. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  181. cardrsp_phys_addr);
  182. out_free_rq:
  183. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  184. return err;
  185. }
  186. static void
  187. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  188. {
  189. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  190. if (qlcnic_issue_cmd(adapter,
  191. adapter->ahw->pci_func,
  192. adapter->fw_hal_version,
  193. recv_ctx->context_id,
  194. QLCNIC_DESTROY_CTX_RESET,
  195. 0,
  196. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  197. dev_err(&adapter->pdev->dev,
  198. "Failed to destroy rx ctx in firmware\n");
  199. }
  200. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  201. }
  202. static int
  203. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  204. {
  205. struct qlcnic_hostrq_tx_ctx *prq;
  206. struct qlcnic_hostrq_cds_ring *prq_cds;
  207. struct qlcnic_cardrsp_tx_ctx *prsp;
  208. void *rq_addr, *rsp_addr;
  209. size_t rq_size, rsp_size;
  210. u32 temp;
  211. int err;
  212. u64 phys_addr;
  213. dma_addr_t rq_phys_addr, rsp_phys_addr;
  214. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  215. /* reset host resources */
  216. tx_ring->producer = 0;
  217. tx_ring->sw_consumer = 0;
  218. *(tx_ring->hw_consumer) = 0;
  219. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  220. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  221. &rq_phys_addr, GFP_KERNEL);
  222. if (!rq_addr)
  223. return -ENOMEM;
  224. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  225. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  226. &rsp_phys_addr, GFP_KERNEL);
  227. if (!rsp_addr) {
  228. err = -ENOMEM;
  229. goto out_free_rq;
  230. }
  231. memset(rq_addr, 0, rq_size);
  232. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  233. memset(rsp_addr, 0, rsp_size);
  234. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  235. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  236. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  237. QLCNIC_CAP0_LSO);
  238. prq->capabilities[0] = cpu_to_le32(temp);
  239. prq->host_int_crb_mode =
  240. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  241. prq->interrupt_ctl = 0;
  242. prq->msi_index = 0;
  243. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  244. prq_cds = &prq->cds_ring;
  245. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  246. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  247. phys_addr = rq_phys_addr;
  248. err = qlcnic_issue_cmd(adapter,
  249. adapter->ahw->pci_func,
  250. adapter->fw_hal_version,
  251. (u32)(phys_addr >> 32),
  252. ((u32)phys_addr & 0xffffffff),
  253. rq_size,
  254. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  255. if (err == QLCNIC_RCODE_SUCCESS) {
  256. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  257. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  258. adapter->tx_context_id =
  259. le16_to_cpu(prsp->context_id);
  260. } else {
  261. dev_err(&adapter->pdev->dev,
  262. "Failed to create tx ctx in firmware%d\n", err);
  263. err = -EIO;
  264. }
  265. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  266. rsp_phys_addr);
  267. out_free_rq:
  268. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  269. return err;
  270. }
  271. static void
  272. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  273. {
  274. if (qlcnic_issue_cmd(adapter,
  275. adapter->ahw->pci_func,
  276. adapter->fw_hal_version,
  277. adapter->tx_context_id,
  278. QLCNIC_DESTROY_CTX_RESET,
  279. 0,
  280. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  281. dev_err(&adapter->pdev->dev,
  282. "Failed to destroy tx ctx in firmware\n");
  283. }
  284. }
  285. int
  286. qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val)
  287. {
  288. if (qlcnic_issue_cmd(adapter,
  289. adapter->ahw->pci_func,
  290. adapter->fw_hal_version,
  291. reg,
  292. 0,
  293. 0,
  294. QLCNIC_CDRP_CMD_READ_PHY)) {
  295. return -EIO;
  296. }
  297. return QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  298. }
  299. int
  300. qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val)
  301. {
  302. return qlcnic_issue_cmd(adapter,
  303. adapter->ahw->pci_func,
  304. adapter->fw_hal_version,
  305. reg,
  306. val,
  307. 0,
  308. QLCNIC_CDRP_CMD_WRITE_PHY);
  309. }
  310. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  311. {
  312. void *addr;
  313. int err;
  314. int ring;
  315. struct qlcnic_recv_context *recv_ctx;
  316. struct qlcnic_host_rds_ring *rds_ring;
  317. struct qlcnic_host_sds_ring *sds_ring;
  318. struct qlcnic_host_tx_ring *tx_ring;
  319. struct pci_dev *pdev = adapter->pdev;
  320. recv_ctx = adapter->recv_ctx;
  321. tx_ring = adapter->tx_ring;
  322. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  323. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  324. if (tx_ring->hw_consumer == NULL) {
  325. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  326. return -ENOMEM;
  327. }
  328. /* cmd desc ring */
  329. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  330. &tx_ring->phys_addr, GFP_KERNEL);
  331. if (addr == NULL) {
  332. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  333. err = -ENOMEM;
  334. goto err_out_free;
  335. }
  336. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  337. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  338. rds_ring = &recv_ctx->rds_rings[ring];
  339. addr = dma_alloc_coherent(&adapter->pdev->dev,
  340. RCV_DESC_RINGSIZE(rds_ring),
  341. &rds_ring->phys_addr, GFP_KERNEL);
  342. if (addr == NULL) {
  343. dev_err(&pdev->dev,
  344. "failed to allocate rds ring [%d]\n", ring);
  345. err = -ENOMEM;
  346. goto err_out_free;
  347. }
  348. rds_ring->desc_head = (struct rcv_desc *)addr;
  349. }
  350. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  351. sds_ring = &recv_ctx->sds_rings[ring];
  352. addr = dma_alloc_coherent(&adapter->pdev->dev,
  353. STATUS_DESC_RINGSIZE(sds_ring),
  354. &sds_ring->phys_addr, GFP_KERNEL);
  355. if (addr == NULL) {
  356. dev_err(&pdev->dev,
  357. "failed to allocate sds ring [%d]\n", ring);
  358. err = -ENOMEM;
  359. goto err_out_free;
  360. }
  361. sds_ring->desc_head = (struct status_desc *)addr;
  362. }
  363. return 0;
  364. err_out_free:
  365. qlcnic_free_hw_resources(adapter);
  366. return err;
  367. }
  368. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  369. {
  370. int err;
  371. if (adapter->flags & QLCNIC_NEED_FLR) {
  372. pci_reset_function(adapter->pdev);
  373. adapter->flags &= ~QLCNIC_NEED_FLR;
  374. }
  375. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  376. if (err)
  377. return err;
  378. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  379. if (err) {
  380. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  381. return err;
  382. }
  383. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  384. return 0;
  385. }
  386. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  387. {
  388. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  389. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  390. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  391. /* Allow dma queues to drain after context reset */
  392. msleep(20);
  393. }
  394. }
  395. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  396. {
  397. struct qlcnic_recv_context *recv_ctx;
  398. struct qlcnic_host_rds_ring *rds_ring;
  399. struct qlcnic_host_sds_ring *sds_ring;
  400. struct qlcnic_host_tx_ring *tx_ring;
  401. int ring;
  402. recv_ctx = adapter->recv_ctx;
  403. tx_ring = adapter->tx_ring;
  404. if (tx_ring->hw_consumer != NULL) {
  405. dma_free_coherent(&adapter->pdev->dev,
  406. sizeof(u32),
  407. tx_ring->hw_consumer,
  408. tx_ring->hw_cons_phys_addr);
  409. tx_ring->hw_consumer = NULL;
  410. }
  411. if (tx_ring->desc_head != NULL) {
  412. dma_free_coherent(&adapter->pdev->dev,
  413. TX_DESC_RINGSIZE(tx_ring),
  414. tx_ring->desc_head, tx_ring->phys_addr);
  415. tx_ring->desc_head = NULL;
  416. }
  417. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  418. rds_ring = &recv_ctx->rds_rings[ring];
  419. if (rds_ring->desc_head != NULL) {
  420. dma_free_coherent(&adapter->pdev->dev,
  421. RCV_DESC_RINGSIZE(rds_ring),
  422. rds_ring->desc_head,
  423. rds_ring->phys_addr);
  424. rds_ring->desc_head = NULL;
  425. }
  426. }
  427. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  428. sds_ring = &recv_ctx->sds_rings[ring];
  429. if (sds_ring->desc_head != NULL) {
  430. dma_free_coherent(&adapter->pdev->dev,
  431. STATUS_DESC_RINGSIZE(sds_ring),
  432. sds_ring->desc_head,
  433. sds_ring->phys_addr);
  434. sds_ring->desc_head = NULL;
  435. }
  436. }
  437. }
  438. /* Get MAC address of a NIC partition */
  439. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  440. {
  441. int err;
  442. u32 arg1;
  443. arg1 = adapter->ahw->pci_func | BIT_8;
  444. err = qlcnic_issue_cmd(adapter,
  445. adapter->ahw->pci_func,
  446. adapter->fw_hal_version,
  447. arg1,
  448. 0,
  449. 0,
  450. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  451. if (err == QLCNIC_RCODE_SUCCESS)
  452. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  453. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  454. else {
  455. dev_err(&adapter->pdev->dev,
  456. "Failed to get mac address%d\n", err);
  457. err = -EIO;
  458. }
  459. return err;
  460. }
  461. /* Get info of a NIC partition */
  462. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  463. struct qlcnic_info *npar_info, u8 func_id)
  464. {
  465. int err;
  466. dma_addr_t nic_dma_t;
  467. struct qlcnic_info *nic_info;
  468. void *nic_info_addr;
  469. size_t nic_size = sizeof(struct qlcnic_info);
  470. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  471. &nic_dma_t, GFP_KERNEL);
  472. if (!nic_info_addr)
  473. return -ENOMEM;
  474. memset(nic_info_addr, 0, nic_size);
  475. nic_info = (struct qlcnic_info *) nic_info_addr;
  476. err = qlcnic_issue_cmd(adapter,
  477. adapter->ahw->pci_func,
  478. adapter->fw_hal_version,
  479. MSD(nic_dma_t),
  480. LSD(nic_dma_t),
  481. (func_id << 16 | nic_size),
  482. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  483. if (err == QLCNIC_RCODE_SUCCESS) {
  484. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  485. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  486. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  487. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  488. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  489. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  490. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  491. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  492. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  493. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  494. dev_info(&adapter->pdev->dev,
  495. "phy port: %d switch_mode: %d,\n"
  496. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  497. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  498. npar_info->phys_port, npar_info->switch_mode,
  499. npar_info->max_tx_ques, npar_info->max_rx_ques,
  500. npar_info->min_tx_bw, npar_info->max_tx_bw,
  501. npar_info->max_mtu, npar_info->capabilities);
  502. } else {
  503. dev_err(&adapter->pdev->dev,
  504. "Failed to get nic info%d\n", err);
  505. err = -EIO;
  506. }
  507. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  508. nic_dma_t);
  509. return err;
  510. }
  511. /* Configure a NIC partition */
  512. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  513. {
  514. int err = -EIO;
  515. dma_addr_t nic_dma_t;
  516. void *nic_info_addr;
  517. struct qlcnic_info *nic_info;
  518. size_t nic_size = sizeof(struct qlcnic_info);
  519. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  520. return err;
  521. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  522. &nic_dma_t, GFP_KERNEL);
  523. if (!nic_info_addr)
  524. return -ENOMEM;
  525. memset(nic_info_addr, 0, nic_size);
  526. nic_info = (struct qlcnic_info *)nic_info_addr;
  527. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  528. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  529. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  530. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  531. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  532. nic_info->max_mac_filters = nic->max_mac_filters;
  533. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  534. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  535. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  536. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  537. err = qlcnic_issue_cmd(adapter,
  538. adapter->ahw->pci_func,
  539. adapter->fw_hal_version,
  540. MSD(nic_dma_t),
  541. LSD(nic_dma_t),
  542. ((nic->pci_func << 16) | nic_size),
  543. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  544. if (err != QLCNIC_RCODE_SUCCESS) {
  545. dev_err(&adapter->pdev->dev,
  546. "Failed to set nic info%d\n", err);
  547. err = -EIO;
  548. }
  549. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  550. nic_dma_t);
  551. return err;
  552. }
  553. /* Get PCI Info of a partition */
  554. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  555. struct qlcnic_pci_info *pci_info)
  556. {
  557. int err = 0, i;
  558. dma_addr_t pci_info_dma_t;
  559. struct qlcnic_pci_info *npar;
  560. void *pci_info_addr;
  561. size_t npar_size = sizeof(struct qlcnic_pci_info);
  562. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  563. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  564. &pci_info_dma_t, GFP_KERNEL);
  565. if (!pci_info_addr)
  566. return -ENOMEM;
  567. memset(pci_info_addr, 0, pci_size);
  568. npar = (struct qlcnic_pci_info *) pci_info_addr;
  569. err = qlcnic_issue_cmd(adapter,
  570. adapter->ahw->pci_func,
  571. adapter->fw_hal_version,
  572. MSD(pci_info_dma_t),
  573. LSD(pci_info_dma_t),
  574. pci_size,
  575. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  576. if (err == QLCNIC_RCODE_SUCCESS) {
  577. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  578. pci_info->id = le16_to_cpu(npar->id);
  579. pci_info->active = le16_to_cpu(npar->active);
  580. pci_info->type = le16_to_cpu(npar->type);
  581. pci_info->default_port =
  582. le16_to_cpu(npar->default_port);
  583. pci_info->tx_min_bw =
  584. le16_to_cpu(npar->tx_min_bw);
  585. pci_info->tx_max_bw =
  586. le16_to_cpu(npar->tx_max_bw);
  587. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  588. }
  589. } else {
  590. dev_err(&adapter->pdev->dev,
  591. "Failed to get PCI Info%d\n", err);
  592. err = -EIO;
  593. }
  594. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  595. pci_info_dma_t);
  596. return err;
  597. }
  598. /* Configure eSwitch for port mirroring */
  599. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  600. u8 enable_mirroring, u8 pci_func)
  601. {
  602. int err = -EIO;
  603. u32 arg1;
  604. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  605. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  606. return err;
  607. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  608. arg1 |= pci_func << 8;
  609. err = qlcnic_issue_cmd(adapter,
  610. adapter->ahw->pci_func,
  611. adapter->fw_hal_version,
  612. arg1,
  613. 0,
  614. 0,
  615. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  616. if (err != QLCNIC_RCODE_SUCCESS) {
  617. dev_err(&adapter->pdev->dev,
  618. "Failed to configure port mirroring%d on eswitch:%d\n",
  619. pci_func, id);
  620. } else {
  621. dev_info(&adapter->pdev->dev,
  622. "Configured eSwitch %d for port mirroring:%d\n",
  623. id, pci_func);
  624. }
  625. return err;
  626. }
  627. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  628. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  629. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  630. struct __qlcnic_esw_statistics *stats;
  631. dma_addr_t stats_dma_t;
  632. void *stats_addr;
  633. u32 arg1;
  634. int err;
  635. if (esw_stats == NULL)
  636. return -ENOMEM;
  637. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  638. func != adapter->ahw->pci_func) {
  639. dev_err(&adapter->pdev->dev,
  640. "Not privilege to query stats for func=%d", func);
  641. return -EIO;
  642. }
  643. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  644. &stats_dma_t, GFP_KERNEL);
  645. if (!stats_addr) {
  646. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  647. return -ENOMEM;
  648. }
  649. memset(stats_addr, 0, stats_size);
  650. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  651. arg1 |= rx_tx << 15 | stats_size << 16;
  652. err = qlcnic_issue_cmd(adapter,
  653. adapter->ahw->pci_func,
  654. adapter->fw_hal_version,
  655. arg1,
  656. MSD(stats_dma_t),
  657. LSD(stats_dma_t),
  658. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  659. if (!err) {
  660. stats = (struct __qlcnic_esw_statistics *)stats_addr;
  661. esw_stats->context_id = le16_to_cpu(stats->context_id);
  662. esw_stats->version = le16_to_cpu(stats->version);
  663. esw_stats->size = le16_to_cpu(stats->size);
  664. esw_stats->multicast_frames =
  665. le64_to_cpu(stats->multicast_frames);
  666. esw_stats->broadcast_frames =
  667. le64_to_cpu(stats->broadcast_frames);
  668. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  669. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  670. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  671. esw_stats->errors = le64_to_cpu(stats->errors);
  672. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  673. }
  674. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  675. stats_dma_t);
  676. return err;
  677. }
  678. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  679. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  680. struct __qlcnic_esw_statistics port_stats;
  681. u8 i;
  682. int ret = -EIO;
  683. if (esw_stats == NULL)
  684. return -ENOMEM;
  685. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  686. return -EIO;
  687. if (adapter->npars == NULL)
  688. return -EIO;
  689. memset(esw_stats, 0, sizeof(u64));
  690. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  691. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  692. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  693. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  694. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  695. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  696. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  697. esw_stats->context_id = eswitch;
  698. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  699. if (adapter->npars[i].phy_port != eswitch)
  700. continue;
  701. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  702. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  703. continue;
  704. esw_stats->size = port_stats.size;
  705. esw_stats->version = port_stats.version;
  706. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  707. port_stats.unicast_frames);
  708. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  709. port_stats.multicast_frames);
  710. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  711. port_stats.broadcast_frames);
  712. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  713. port_stats.dropped_frames);
  714. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  715. port_stats.errors);
  716. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  717. port_stats.local_frames);
  718. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  719. port_stats.numbytes);
  720. ret = 0;
  721. }
  722. return ret;
  723. }
  724. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  725. const u8 port, const u8 rx_tx)
  726. {
  727. u32 arg1;
  728. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  729. return -EIO;
  730. if (func_esw == QLCNIC_STATS_PORT) {
  731. if (port >= QLCNIC_MAX_PCI_FUNC)
  732. goto err_ret;
  733. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  734. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  735. goto err_ret;
  736. } else {
  737. goto err_ret;
  738. }
  739. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  740. goto err_ret;
  741. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  742. arg1 |= BIT_14 | rx_tx << 15;
  743. return qlcnic_issue_cmd(adapter,
  744. adapter->ahw->pci_func,
  745. adapter->fw_hal_version,
  746. arg1,
  747. 0,
  748. 0,
  749. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  750. err_ret:
  751. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  752. "rx_ctx=%d\n", func_esw, port, rx_tx);
  753. return -EIO;
  754. }
  755. static int
  756. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  757. u32 *arg1, u32 *arg2)
  758. {
  759. int err = -EIO;
  760. u8 pci_func;
  761. pci_func = (*arg1 >> 8);
  762. err = qlcnic_issue_cmd(adapter,
  763. adapter->ahw->pci_func,
  764. adapter->fw_hal_version,
  765. *arg1,
  766. 0,
  767. 0,
  768. QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG);
  769. if (err == QLCNIC_RCODE_SUCCESS) {
  770. *arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  771. *arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  772. dev_info(&adapter->pdev->dev,
  773. "eSwitch port config for pci func %d\n", pci_func);
  774. } else {
  775. dev_err(&adapter->pdev->dev,
  776. "Failed to get eswitch port config for pci func %d\n",
  777. pci_func);
  778. }
  779. return err;
  780. }
  781. /* Configure eSwitch port
  782. op_mode = 0 for setting default port behavior
  783. op_mode = 1 for setting vlan id
  784. op_mode = 2 for deleting vlan id
  785. op_type = 0 for vlan_id
  786. op_type = 1 for port vlan_id
  787. */
  788. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  789. struct qlcnic_esw_func_cfg *esw_cfg)
  790. {
  791. int err = -EIO;
  792. u32 arg1, arg2 = 0;
  793. u8 pci_func;
  794. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  795. return err;
  796. pci_func = esw_cfg->pci_func;
  797. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  798. arg1 |= (pci_func << 8);
  799. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  800. return err;
  801. arg1 &= ~(0x0ff << 8);
  802. arg1 |= (pci_func << 8);
  803. arg1 &= ~(BIT_2 | BIT_3);
  804. switch (esw_cfg->op_mode) {
  805. case QLCNIC_PORT_DEFAULTS:
  806. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  807. arg2 |= (BIT_0 | BIT_1);
  808. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  809. arg2 |= (BIT_2 | BIT_3);
  810. if (!(esw_cfg->discard_tagged))
  811. arg1 &= ~BIT_4;
  812. if (!(esw_cfg->promisc_mode))
  813. arg1 &= ~BIT_6;
  814. if (!(esw_cfg->mac_override))
  815. arg1 &= ~BIT_7;
  816. if (!(esw_cfg->mac_anti_spoof))
  817. arg2 &= ~BIT_0;
  818. if (!(esw_cfg->offload_flags & BIT_0))
  819. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  820. if (!(esw_cfg->offload_flags & BIT_1))
  821. arg2 &= ~BIT_2;
  822. if (!(esw_cfg->offload_flags & BIT_2))
  823. arg2 &= ~BIT_3;
  824. break;
  825. case QLCNIC_ADD_VLAN:
  826. arg1 |= (BIT_2 | BIT_5);
  827. arg1 |= (esw_cfg->vlan_id << 16);
  828. break;
  829. case QLCNIC_DEL_VLAN:
  830. arg1 |= (BIT_3 | BIT_5);
  831. arg1 &= ~(0x0ffff << 16);
  832. break;
  833. default:
  834. return err;
  835. }
  836. err = qlcnic_issue_cmd(adapter,
  837. adapter->ahw->pci_func,
  838. adapter->fw_hal_version,
  839. arg1,
  840. arg2,
  841. 0,
  842. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  843. if (err != QLCNIC_RCODE_SUCCESS) {
  844. dev_err(&adapter->pdev->dev,
  845. "Failed to configure eswitch pci func %d\n", pci_func);
  846. } else {
  847. dev_info(&adapter->pdev->dev,
  848. "Configured eSwitch for pci func %d\n", pci_func);
  849. }
  850. return err;
  851. }
  852. int
  853. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  854. struct qlcnic_esw_func_cfg *esw_cfg)
  855. {
  856. u32 arg1, arg2;
  857. u8 phy_port;
  858. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  859. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  860. else
  861. phy_port = adapter->physical_port;
  862. arg1 = phy_port;
  863. arg1 |= (esw_cfg->pci_func << 8);
  864. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  865. return -EIO;
  866. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  867. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  868. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  869. esw_cfg->mac_override = !!(arg1 & BIT_7);
  870. esw_cfg->vlan_id = LSW(arg1 >> 16);
  871. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  872. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  873. return 0;
  874. }