qlcnic_83xx_hw.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. };
  68. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  69. 0x38CC, /* Global Reset */
  70. 0x38F0, /* Wildcard */
  71. 0x38FC, /* Informant */
  72. 0x3038, /* Host MBX ctrl */
  73. 0x303C, /* FW MBX ctrl */
  74. 0x355C, /* BOOT LOADER ADDRESS REG */
  75. 0x3560, /* BOOT LOADER SIZE REG */
  76. 0x3564, /* FW IMAGE ADDR REG */
  77. 0x1000, /* MBX intr enable */
  78. 0x1200, /* Default Intr mask */
  79. 0x1204, /* Default Interrupt ID */
  80. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  81. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  82. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  83. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  84. 0x3790, /* QLC_83XX_IDC_CTRL */
  85. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  86. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  87. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  88. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  89. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  90. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  91. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  92. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  93. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  94. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  95. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  96. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  97. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  98. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  99. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  100. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  101. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  102. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  103. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  104. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  105. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  106. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  107. 0x37F4, /* QLC_83XX_VNIC_STATE */
  108. 0x3868, /* QLC_83XX_DRV_LOCK */
  109. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  110. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  111. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  112. };
  113. const u32 qlcnic_83xx_reg_tbl[] = {
  114. 0x34A8, /* PEG_HALT_STAT1 */
  115. 0x34AC, /* PEG_HALT_STAT2 */
  116. 0x34B0, /* FW_HEARTBEAT */
  117. 0x3500, /* FLASH LOCK_ID */
  118. 0x3528, /* FW_CAPABILITIES */
  119. 0x3538, /* Driver active, DRV_REG0 */
  120. 0x3540, /* Device state, DRV_REG1 */
  121. 0x3544, /* Driver state, DRV_REG2 */
  122. 0x3548, /* Driver scratch, DRV_REG3 */
  123. 0x354C, /* Device partiton info, DRV_REG4 */
  124. 0x3524, /* Driver IDC ver, DRV_REG5 */
  125. 0x3550, /* FW_VER_MAJOR */
  126. 0x3554, /* FW_VER_MINOR */
  127. 0x3558, /* FW_VER_SUB */
  128. 0x359C, /* NPAR STATE */
  129. 0x35FC, /* FW_IMG_VALID */
  130. 0x3650, /* CMD_PEG_STATE */
  131. 0x373C, /* RCV_PEG_STATE */
  132. 0x37B4, /* ASIC TEMP */
  133. 0x356C, /* FW API */
  134. 0x3570, /* DRV OP MODE */
  135. 0x3850, /* FLASH LOCK */
  136. 0x3854, /* FLASH UNLOCK */
  137. };
  138. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  139. .read_crb = qlcnic_83xx_read_crb,
  140. .write_crb = qlcnic_83xx_write_crb,
  141. .read_reg = qlcnic_83xx_rd_reg_indirect,
  142. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  143. .get_mac_address = qlcnic_83xx_get_mac_address,
  144. .setup_intr = qlcnic_83xx_setup_intr,
  145. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  146. .mbx_cmd = qlcnic_83xx_mbx_op,
  147. .get_func_no = qlcnic_83xx_get_func_no,
  148. .api_lock = qlcnic_83xx_cam_lock,
  149. .api_unlock = qlcnic_83xx_cam_unlock,
  150. .add_sysfs = qlcnic_83xx_add_sysfs,
  151. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  152. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  153. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  154. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  155. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  156. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  157. .setup_link_event = qlcnic_83xx_setup_link_event,
  158. .get_nic_info = qlcnic_83xx_get_nic_info,
  159. .get_pci_info = qlcnic_83xx_get_pci_info,
  160. .set_nic_info = qlcnic_83xx_set_nic_info,
  161. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  162. .napi_enable = qlcnic_83xx_napi_enable,
  163. .napi_disable = qlcnic_83xx_napi_disable,
  164. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  165. .config_rss = qlcnic_83xx_config_rss,
  166. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  167. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  168. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  169. .get_board_info = qlcnic_83xx_get_port_info,
  170. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  171. .free_mac_list = qlcnic_82xx_free_mac_list,
  172. };
  173. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  174. .config_bridged_mode = qlcnic_config_bridged_mode,
  175. .config_led = qlcnic_config_led,
  176. .request_reset = qlcnic_83xx_idc_request_reset,
  177. .cancel_idc_work = qlcnic_83xx_idc_exit,
  178. .napi_add = qlcnic_83xx_napi_add,
  179. .napi_del = qlcnic_83xx_napi_del,
  180. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  181. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  182. .shutdown = qlcnic_83xx_shutdown,
  183. .resume = qlcnic_83xx_resume,
  184. };
  185. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  186. {
  187. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  188. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  189. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  190. }
  191. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  192. {
  193. u32 fw_major, fw_minor, fw_build;
  194. struct pci_dev *pdev = adapter->pdev;
  195. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  196. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  197. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  198. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  199. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  200. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  201. return adapter->fw_version;
  202. }
  203. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  204. {
  205. void __iomem *base;
  206. u32 val;
  207. base = adapter->ahw->pci_base0 +
  208. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  209. writel(addr, base);
  210. val = readl(base);
  211. if (val != addr)
  212. return -EIO;
  213. return 0;
  214. }
  215. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  216. {
  217. int ret;
  218. struct qlcnic_hardware_context *ahw = adapter->ahw;
  219. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  220. if (!ret) {
  221. return QLCRDX(ahw, QLCNIC_WILDCARD);
  222. } else {
  223. dev_err(&adapter->pdev->dev,
  224. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  225. return -EIO;
  226. }
  227. }
  228. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  229. u32 data)
  230. {
  231. int err;
  232. struct qlcnic_hardware_context *ahw = adapter->ahw;
  233. err = __qlcnic_set_win_base(adapter, (u32) addr);
  234. if (!err) {
  235. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  236. return 0;
  237. } else {
  238. dev_err(&adapter->pdev->dev,
  239. "%s failed, addr = 0x%x data = 0x%x\n",
  240. __func__, (int)addr, data);
  241. return err;
  242. }
  243. }
  244. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  245. {
  246. int err, i, num_msix;
  247. struct qlcnic_hardware_context *ahw = adapter->ahw;
  248. if (!num_intr)
  249. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  250. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  251. num_intr));
  252. /* account for AEN interrupt MSI-X based interrupts */
  253. num_msix += 1;
  254. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  255. num_msix += adapter->max_drv_tx_rings;
  256. err = qlcnic_enable_msix(adapter, num_msix);
  257. if (err == -ENOMEM)
  258. return err;
  259. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  260. num_msix = adapter->ahw->num_msix;
  261. else {
  262. if (qlcnic_sriov_vf_check(adapter))
  263. return -EINVAL;
  264. num_msix = 1;
  265. }
  266. /* setup interrupt mapping table for fw */
  267. ahw->intr_tbl = vzalloc(num_msix *
  268. sizeof(struct qlcnic_intrpt_config));
  269. if (!ahw->intr_tbl)
  270. return -ENOMEM;
  271. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  272. /* MSI-X enablement failed, use legacy interrupt */
  273. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  274. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  275. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  276. adapter->msix_entries[0].vector = adapter->pdev->irq;
  277. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  278. }
  279. for (i = 0; i < num_msix; i++) {
  280. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  281. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  282. else
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  284. ahw->intr_tbl[i].id = i;
  285. ahw->intr_tbl[i].src = 0;
  286. }
  287. return 0;
  288. }
  289. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  290. {
  291. writel(0, adapter->tgt_mask_reg);
  292. }
  293. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  294. {
  295. writel(1, adapter->tgt_mask_reg);
  296. }
  297. /* Enable MSI-x and INT-x interrupts */
  298. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  299. struct qlcnic_host_sds_ring *sds_ring)
  300. {
  301. writel(0, sds_ring->crb_intr_mask);
  302. }
  303. /* Disable MSI-x and INT-x interrupts */
  304. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  305. struct qlcnic_host_sds_ring *sds_ring)
  306. {
  307. writel(1, sds_ring->crb_intr_mask);
  308. }
  309. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  310. *adapter)
  311. {
  312. u32 mask;
  313. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  314. * source register. We could be here before contexts are created
  315. * and sds_ring->crb_intr_mask has not been initialized, calculate
  316. * BAR offset for Interrupt Source Register
  317. */
  318. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  319. writel(0, adapter->ahw->pci_base0 + mask);
  320. }
  321. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  322. {
  323. u32 mask;
  324. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  325. writel(1, adapter->ahw->pci_base0 + mask);
  326. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  327. }
  328. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  329. struct qlcnic_cmd_args *cmd)
  330. {
  331. int i;
  332. for (i = 0; i < cmd->rsp.num; i++)
  333. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  334. }
  335. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  336. {
  337. u32 intr_val;
  338. struct qlcnic_hardware_context *ahw = adapter->ahw;
  339. int retries = 0;
  340. intr_val = readl(adapter->tgt_status_reg);
  341. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  342. return IRQ_NONE;
  343. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  344. adapter->stats.spurious_intr++;
  345. return IRQ_NONE;
  346. }
  347. /* The barrier is required to ensure writes to the registers */
  348. wmb();
  349. /* clear the interrupt trigger control register */
  350. writel(0, adapter->isr_int_vec);
  351. intr_val = readl(adapter->isr_int_vec);
  352. do {
  353. intr_val = readl(adapter->tgt_status_reg);
  354. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  355. break;
  356. retries++;
  357. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  358. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  359. return IRQ_HANDLED;
  360. }
  361. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  362. {
  363. u32 resp, event;
  364. unsigned long flags;
  365. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  366. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  367. if (!(resp & QLCNIC_SET_OWNER))
  368. goto out;
  369. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  370. if (event & QLCNIC_MBX_ASYNC_EVENT)
  371. __qlcnic_83xx_process_aen(adapter);
  372. out:
  373. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  374. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  375. }
  376. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  377. {
  378. struct qlcnic_adapter *adapter = data;
  379. struct qlcnic_host_sds_ring *sds_ring;
  380. struct qlcnic_hardware_context *ahw = adapter->ahw;
  381. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  382. return IRQ_NONE;
  383. qlcnic_83xx_poll_process_aen(adapter);
  384. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  385. ahw->diag_cnt++;
  386. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  387. return IRQ_HANDLED;
  388. }
  389. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  390. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  391. } else {
  392. sds_ring = &adapter->recv_ctx->sds_rings[0];
  393. napi_schedule(&sds_ring->napi);
  394. }
  395. return IRQ_HANDLED;
  396. }
  397. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  398. {
  399. struct qlcnic_host_sds_ring *sds_ring = data;
  400. struct qlcnic_adapter *adapter = sds_ring->adapter;
  401. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  402. goto done;
  403. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  404. return IRQ_NONE;
  405. done:
  406. adapter->ahw->diag_cnt++;
  407. qlcnic_83xx_enable_intr(adapter, sds_ring);
  408. return IRQ_HANDLED;
  409. }
  410. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  411. {
  412. u32 num_msix;
  413. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  414. qlcnic_83xx_set_legacy_intr_mask(adapter);
  415. qlcnic_83xx_disable_mbx_intr(adapter);
  416. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  417. num_msix = adapter->ahw->num_msix - 1;
  418. else
  419. num_msix = 0;
  420. msleep(20);
  421. synchronize_irq(adapter->msix_entries[num_msix].vector);
  422. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  423. }
  424. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  425. {
  426. irq_handler_t handler;
  427. u32 val;
  428. int err = 0;
  429. unsigned long flags = 0;
  430. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  431. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  432. flags |= IRQF_SHARED;
  433. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  434. handler = qlcnic_83xx_handle_aen;
  435. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  436. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  437. if (err) {
  438. dev_err(&adapter->pdev->dev,
  439. "failed to register MBX interrupt\n");
  440. return err;
  441. }
  442. } else {
  443. handler = qlcnic_83xx_intr;
  444. val = adapter->msix_entries[0].vector;
  445. err = request_irq(val, handler, flags, "qlcnic", adapter);
  446. if (err) {
  447. dev_err(&adapter->pdev->dev,
  448. "failed to register INTx interrupt\n");
  449. return err;
  450. }
  451. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  452. }
  453. /* Enable mailbox interrupt */
  454. qlcnic_83xx_enable_mbx_intrpt(adapter);
  455. return err;
  456. }
  457. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  458. {
  459. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  460. adapter->ahw->pci_func = (val >> 24) & 0xff;
  461. }
  462. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  463. {
  464. void __iomem *addr;
  465. u32 val, limit = 0;
  466. struct qlcnic_hardware_context *ahw = adapter->ahw;
  467. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  468. do {
  469. val = readl(addr);
  470. if (val) {
  471. /* write the function number to register */
  472. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  473. ahw->pci_func);
  474. return 0;
  475. }
  476. usleep_range(1000, 2000);
  477. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  478. return -EIO;
  479. }
  480. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  481. {
  482. void __iomem *addr;
  483. u32 val;
  484. struct qlcnic_hardware_context *ahw = adapter->ahw;
  485. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  486. val = readl(addr);
  487. }
  488. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  489. loff_t offset, size_t size)
  490. {
  491. int ret;
  492. u32 data;
  493. if (qlcnic_api_lock(adapter)) {
  494. dev_err(&adapter->pdev->dev,
  495. "%s: failed to acquire lock. addr offset 0x%x\n",
  496. __func__, (u32)offset);
  497. return;
  498. }
  499. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  500. qlcnic_api_unlock(adapter);
  501. if (ret == -EIO) {
  502. dev_err(&adapter->pdev->dev,
  503. "%s: failed. addr offset 0x%x\n",
  504. __func__, (u32)offset);
  505. return;
  506. }
  507. data = ret;
  508. memcpy(buf, &data, size);
  509. }
  510. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  511. loff_t offset, size_t size)
  512. {
  513. u32 data;
  514. memcpy(&data, buf, size);
  515. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  516. }
  517. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  518. {
  519. int status;
  520. status = qlcnic_83xx_get_port_config(adapter);
  521. if (status) {
  522. dev_err(&adapter->pdev->dev,
  523. "Get Port Info failed\n");
  524. } else {
  525. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  526. adapter->ahw->port_type = QLCNIC_XGBE;
  527. else
  528. adapter->ahw->port_type = QLCNIC_GBE;
  529. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  530. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  531. }
  532. return status;
  533. }
  534. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  535. {
  536. struct qlcnic_hardware_context *ahw = adapter->ahw;
  537. u16 act_pci_fn = ahw->act_pci_func;
  538. u16 count;
  539. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  540. if (act_pci_fn <= 2)
  541. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  542. act_pci_fn;
  543. else
  544. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  545. act_pci_fn;
  546. ahw->max_uc_count = count;
  547. }
  548. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  549. {
  550. u32 val;
  551. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  552. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  553. else
  554. val = BIT_2;
  555. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  556. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  557. }
  558. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  559. const struct pci_device_id *ent)
  560. {
  561. u32 op_mode, priv_level;
  562. struct qlcnic_hardware_context *ahw = adapter->ahw;
  563. ahw->fw_hal_version = 2;
  564. qlcnic_get_func_no(adapter);
  565. if (qlcnic_sriov_vf_check(adapter)) {
  566. qlcnic_sriov_vf_set_ops(adapter);
  567. return;
  568. }
  569. /* Determine function privilege level */
  570. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  571. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  572. priv_level = QLCNIC_MGMT_FUNC;
  573. else
  574. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  575. ahw->pci_func);
  576. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  577. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  578. dev_info(&adapter->pdev->dev,
  579. "HAL Version: %d Non Privileged function\n",
  580. ahw->fw_hal_version);
  581. adapter->nic_ops = &qlcnic_vf_ops;
  582. } else {
  583. if (pci_find_ext_capability(adapter->pdev,
  584. PCI_EXT_CAP_ID_SRIOV))
  585. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  586. adapter->nic_ops = &qlcnic_83xx_ops;
  587. }
  588. }
  589. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  590. u32 data[]);
  591. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  592. u32 data[]);
  593. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  594. struct qlcnic_cmd_args *cmd)
  595. {
  596. int i;
  597. dev_info(&adapter->pdev->dev,
  598. "Host MBX regs(%d)\n", cmd->req.num);
  599. for (i = 0; i < cmd->req.num; i++) {
  600. if (i && !(i % 8))
  601. pr_info("\n");
  602. pr_info("%08x ", cmd->req.arg[i]);
  603. }
  604. pr_info("\n");
  605. dev_info(&adapter->pdev->dev,
  606. "FW MBX regs(%d)\n", cmd->rsp.num);
  607. for (i = 0; i < cmd->rsp.num; i++) {
  608. if (i && !(i % 8))
  609. pr_info("\n");
  610. pr_info("%08x ", cmd->rsp.arg[i]);
  611. }
  612. pr_info("\n");
  613. }
  614. /* Mailbox response for mac rcode */
  615. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  616. {
  617. u32 fw_data;
  618. u8 mac_cmd_rcode;
  619. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  620. mac_cmd_rcode = (u8)fw_data;
  621. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  622. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  623. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  624. return QLCNIC_RCODE_SUCCESS;
  625. return 1;
  626. }
  627. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter, u32 *wait_time)
  628. {
  629. u32 data;
  630. struct qlcnic_hardware_context *ahw = adapter->ahw;
  631. /* wait for mailbox completion */
  632. do {
  633. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  634. if (++(*wait_time) > QLCNIC_MBX_TIMEOUT) {
  635. data = QLCNIC_RCODE_TIMEOUT;
  636. break;
  637. }
  638. mdelay(1);
  639. } while (!data);
  640. return data;
  641. }
  642. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  643. struct qlcnic_cmd_args *cmd)
  644. {
  645. int i;
  646. u16 opcode;
  647. u8 mbx_err_code;
  648. unsigned long flags;
  649. struct qlcnic_hardware_context *ahw = adapter->ahw;
  650. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, wait_time = 0;
  651. opcode = LSW(cmd->req.arg[0]);
  652. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  653. dev_info(&adapter->pdev->dev,
  654. "Mailbox cmd attempted, 0x%x\n", opcode);
  655. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  656. return 0;
  657. }
  658. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  659. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  660. if (mbx_val) {
  661. QLCDB(adapter, DRV,
  662. "Mailbox cmd attempted, 0x%x\n", opcode);
  663. QLCDB(adapter, DRV,
  664. "Mailbox not available, 0x%x, collect FW dump\n",
  665. mbx_val);
  666. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  667. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  668. return cmd->rsp.arg[0];
  669. }
  670. /* Fill in mailbox registers */
  671. mbx_cmd = cmd->req.arg[0];
  672. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  673. for (i = 1; i < cmd->req.num; i++)
  674. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  675. /* Signal FW about the impending command */
  676. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  677. poll:
  678. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  679. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  680. /* Get the FW response data */
  681. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  682. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  683. __qlcnic_83xx_process_aen(adapter);
  684. goto poll;
  685. }
  686. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  687. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  688. opcode = QLCNIC_MBX_RSP(fw_data);
  689. qlcnic_83xx_get_mbx_data(adapter, cmd);
  690. switch (mbx_err_code) {
  691. case QLCNIC_MBX_RSP_OK:
  692. case QLCNIC_MBX_PORT_RSP_OK:
  693. rsp = QLCNIC_RCODE_SUCCESS;
  694. break;
  695. default:
  696. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  697. rsp = qlcnic_83xx_mac_rcode(adapter);
  698. if (!rsp)
  699. goto out;
  700. }
  701. dev_err(&adapter->pdev->dev,
  702. "MBX command 0x%x failed with err:0x%x\n",
  703. opcode, mbx_err_code);
  704. rsp = mbx_err_code;
  705. qlcnic_dump_mbx(adapter, cmd);
  706. break;
  707. }
  708. goto out;
  709. }
  710. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  711. QLCNIC_MBX_RSP(mbx_cmd));
  712. rsp = QLCNIC_RCODE_TIMEOUT;
  713. out:
  714. /* clear fw mbx control register */
  715. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  716. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  717. return rsp;
  718. }
  719. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  720. struct qlcnic_adapter *adapter, u32 type)
  721. {
  722. int i, size;
  723. u32 temp;
  724. const struct qlcnic_mailbox_metadata *mbx_tbl;
  725. mbx_tbl = qlcnic_83xx_mbx_tbl;
  726. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  727. for (i = 0; i < size; i++) {
  728. if (type == mbx_tbl[i].cmd) {
  729. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  730. mbx->req.num = mbx_tbl[i].in_args;
  731. mbx->rsp.num = mbx_tbl[i].out_args;
  732. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  733. GFP_ATOMIC);
  734. if (!mbx->req.arg)
  735. return -ENOMEM;
  736. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  737. GFP_ATOMIC);
  738. if (!mbx->rsp.arg) {
  739. kfree(mbx->req.arg);
  740. mbx->req.arg = NULL;
  741. return -ENOMEM;
  742. }
  743. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  744. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  745. temp = adapter->ahw->fw_hal_version << 29;
  746. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  747. return 0;
  748. }
  749. }
  750. return -EINVAL;
  751. }
  752. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  753. {
  754. struct qlcnic_adapter *adapter;
  755. struct qlcnic_cmd_args cmd;
  756. int i, err = 0;
  757. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  758. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  759. if (err)
  760. return;
  761. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  762. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  763. err = qlcnic_issue_cmd(adapter, &cmd);
  764. if (err)
  765. dev_info(&adapter->pdev->dev,
  766. "%s: Mailbox IDC ACK failed.\n", __func__);
  767. qlcnic_free_mbx_args(&cmd);
  768. }
  769. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  770. u32 data[])
  771. {
  772. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  773. QLCNIC_MBX_RSP(data[0]));
  774. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  775. return;
  776. }
  777. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  778. {
  779. u32 event[QLC_83XX_MBX_AEN_CNT];
  780. int i;
  781. struct qlcnic_hardware_context *ahw = adapter->ahw;
  782. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  783. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  784. switch (QLCNIC_MBX_RSP(event[0])) {
  785. case QLCNIC_MBX_LINK_EVENT:
  786. qlcnic_83xx_handle_link_aen(adapter, event);
  787. break;
  788. case QLCNIC_MBX_COMP_EVENT:
  789. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  790. break;
  791. case QLCNIC_MBX_REQUEST_EVENT:
  792. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  793. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  794. queue_delayed_work(adapter->qlcnic_wq,
  795. &adapter->idc_aen_work, 0);
  796. break;
  797. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  798. break;
  799. case QLCNIC_MBX_BC_EVENT:
  800. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  801. break;
  802. case QLCNIC_MBX_SFP_INSERT_EVENT:
  803. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  804. QLCNIC_MBX_RSP(event[0]));
  805. break;
  806. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  807. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  808. QLCNIC_MBX_RSP(event[0]));
  809. break;
  810. default:
  811. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  812. QLCNIC_MBX_RSP(event[0]));
  813. break;
  814. }
  815. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  816. }
  817. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  818. {
  819. struct qlcnic_hardware_context *ahw = adapter->ahw;
  820. u32 resp, event;
  821. unsigned long flags;
  822. spin_lock_irqsave(&ahw->mbx_lock, flags);
  823. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  824. if (resp & QLCNIC_SET_OWNER) {
  825. event = readl(QLCNIC_MBX_FW(ahw, 0));
  826. if (event & QLCNIC_MBX_ASYNC_EVENT)
  827. __qlcnic_83xx_process_aen(adapter);
  828. }
  829. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  830. }
  831. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  832. {
  833. struct qlcnic_adapter *adapter;
  834. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  835. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  836. return;
  837. qlcnic_83xx_process_aen(adapter);
  838. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  839. (HZ / 10));
  840. }
  841. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  842. {
  843. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  844. return;
  845. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  846. }
  847. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  848. {
  849. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  850. return;
  851. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  852. }
  853. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  854. {
  855. int index, i, err, sds_mbx_size;
  856. u32 *buf, intrpt_id, intr_mask;
  857. u16 context_id;
  858. u8 num_sds;
  859. struct qlcnic_cmd_args cmd;
  860. struct qlcnic_host_sds_ring *sds;
  861. struct qlcnic_sds_mbx sds_mbx;
  862. struct qlcnic_add_rings_mbx_out *mbx_out;
  863. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  864. struct qlcnic_hardware_context *ahw = adapter->ahw;
  865. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  866. context_id = recv_ctx->context_id;
  867. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  868. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  869. QLCNIC_CMD_ADD_RCV_RINGS);
  870. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  871. /* set up status rings, mbx 2-81 */
  872. index = 2;
  873. for (i = 8; i < adapter->max_sds_rings; i++) {
  874. memset(&sds_mbx, 0, sds_mbx_size);
  875. sds = &recv_ctx->sds_rings[i];
  876. sds->consumer = 0;
  877. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  878. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  879. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  880. sds_mbx.sds_ring_size = sds->num_desc;
  881. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  882. intrpt_id = ahw->intr_tbl[i].id;
  883. else
  884. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  885. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  886. sds_mbx.intrpt_id = intrpt_id;
  887. else
  888. sds_mbx.intrpt_id = 0xffff;
  889. sds_mbx.intrpt_val = 0;
  890. buf = &cmd.req.arg[index];
  891. memcpy(buf, &sds_mbx, sds_mbx_size);
  892. index += sds_mbx_size / sizeof(u32);
  893. }
  894. /* send the mailbox command */
  895. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  896. if (err) {
  897. dev_err(&adapter->pdev->dev,
  898. "Failed to add rings %d\n", err);
  899. goto out;
  900. }
  901. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  902. index = 0;
  903. /* status descriptor ring */
  904. for (i = 8; i < adapter->max_sds_rings; i++) {
  905. sds = &recv_ctx->sds_rings[i];
  906. sds->crb_sts_consumer = ahw->pci_base0 +
  907. mbx_out->host_csmr[index];
  908. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  909. intr_mask = ahw->intr_tbl[i].src;
  910. else
  911. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  912. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  913. index++;
  914. }
  915. out:
  916. qlcnic_free_mbx_args(&cmd);
  917. return err;
  918. }
  919. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  920. {
  921. int err;
  922. u32 temp = 0;
  923. struct qlcnic_cmd_args cmd;
  924. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  925. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  926. return;
  927. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  928. cmd.req.arg[0] |= (0x3 << 29);
  929. if (qlcnic_sriov_pf_check(adapter))
  930. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  931. cmd.req.arg[1] = recv_ctx->context_id | temp;
  932. err = qlcnic_issue_cmd(adapter, &cmd);
  933. if (err)
  934. dev_err(&adapter->pdev->dev,
  935. "Failed to destroy rx ctx in firmware\n");
  936. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  937. qlcnic_free_mbx_args(&cmd);
  938. }
  939. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  940. {
  941. int i, err, index, sds_mbx_size, rds_mbx_size;
  942. u8 num_sds, num_rds;
  943. u32 *buf, intrpt_id, intr_mask, cap = 0;
  944. struct qlcnic_host_sds_ring *sds;
  945. struct qlcnic_host_rds_ring *rds;
  946. struct qlcnic_sds_mbx sds_mbx;
  947. struct qlcnic_rds_mbx rds_mbx;
  948. struct qlcnic_cmd_args cmd;
  949. struct qlcnic_rcv_mbx_out *mbx_out;
  950. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  951. struct qlcnic_hardware_context *ahw = adapter->ahw;
  952. num_rds = adapter->max_rds_rings;
  953. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  954. num_sds = adapter->max_sds_rings;
  955. else
  956. num_sds = QLCNIC_MAX_RING_SETS;
  957. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  958. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  959. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  960. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  961. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  962. /* set mailbox hdr and capabilities */
  963. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  964. QLCNIC_CMD_CREATE_RX_CTX);
  965. if (err)
  966. return err;
  967. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  968. cmd.req.arg[0] |= (0x3 << 29);
  969. cmd.req.arg[1] = cap;
  970. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  971. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  972. if (qlcnic_sriov_pf_check(adapter))
  973. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  974. &cmd.req.arg[6]);
  975. /* set up status rings, mbx 8-57/87 */
  976. index = QLC_83XX_HOST_SDS_MBX_IDX;
  977. for (i = 0; i < num_sds; i++) {
  978. memset(&sds_mbx, 0, sds_mbx_size);
  979. sds = &recv_ctx->sds_rings[i];
  980. sds->consumer = 0;
  981. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  982. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  983. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  984. sds_mbx.sds_ring_size = sds->num_desc;
  985. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  986. intrpt_id = ahw->intr_tbl[i].id;
  987. else
  988. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  989. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  990. sds_mbx.intrpt_id = intrpt_id;
  991. else
  992. sds_mbx.intrpt_id = 0xffff;
  993. sds_mbx.intrpt_val = 0;
  994. buf = &cmd.req.arg[index];
  995. memcpy(buf, &sds_mbx, sds_mbx_size);
  996. index += sds_mbx_size / sizeof(u32);
  997. }
  998. /* set up receive rings, mbx 88-111/135 */
  999. index = QLCNIC_HOST_RDS_MBX_IDX;
  1000. rds = &recv_ctx->rds_rings[0];
  1001. rds->producer = 0;
  1002. memset(&rds_mbx, 0, rds_mbx_size);
  1003. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1004. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1005. rds_mbx.reg_ring_sz = rds->dma_size;
  1006. rds_mbx.reg_ring_len = rds->num_desc;
  1007. /* Jumbo ring */
  1008. rds = &recv_ctx->rds_rings[1];
  1009. rds->producer = 0;
  1010. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1011. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1012. rds_mbx.jmb_ring_sz = rds->dma_size;
  1013. rds_mbx.jmb_ring_len = rds->num_desc;
  1014. buf = &cmd.req.arg[index];
  1015. memcpy(buf, &rds_mbx, rds_mbx_size);
  1016. /* send the mailbox command */
  1017. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1018. if (err) {
  1019. dev_err(&adapter->pdev->dev,
  1020. "Failed to create Rx ctx in firmware%d\n", err);
  1021. goto out;
  1022. }
  1023. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1024. recv_ctx->context_id = mbx_out->ctx_id;
  1025. recv_ctx->state = mbx_out->state;
  1026. recv_ctx->virt_port = mbx_out->vport_id;
  1027. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1028. recv_ctx->context_id, recv_ctx->state);
  1029. /* Receive descriptor ring */
  1030. /* Standard ring */
  1031. rds = &recv_ctx->rds_rings[0];
  1032. rds->crb_rcv_producer = ahw->pci_base0 +
  1033. mbx_out->host_prod[0].reg_buf;
  1034. /* Jumbo ring */
  1035. rds = &recv_ctx->rds_rings[1];
  1036. rds->crb_rcv_producer = ahw->pci_base0 +
  1037. mbx_out->host_prod[0].jmb_buf;
  1038. /* status descriptor ring */
  1039. for (i = 0; i < num_sds; i++) {
  1040. sds = &recv_ctx->sds_rings[i];
  1041. sds->crb_sts_consumer = ahw->pci_base0 +
  1042. mbx_out->host_csmr[i];
  1043. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1044. intr_mask = ahw->intr_tbl[i].src;
  1045. else
  1046. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1047. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1048. }
  1049. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1050. err = qlcnic_83xx_add_rings(adapter);
  1051. out:
  1052. qlcnic_free_mbx_args(&cmd);
  1053. return err;
  1054. }
  1055. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1056. struct qlcnic_host_tx_ring *tx_ring)
  1057. {
  1058. struct qlcnic_cmd_args cmd;
  1059. u32 temp = 0;
  1060. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1061. return;
  1062. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1063. cmd.req.arg[0] |= (0x3 << 29);
  1064. if (qlcnic_sriov_pf_check(adapter))
  1065. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1066. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1067. if (qlcnic_issue_cmd(adapter, &cmd))
  1068. dev_err(&adapter->pdev->dev,
  1069. "Failed to destroy tx ctx in firmware\n");
  1070. qlcnic_free_mbx_args(&cmd);
  1071. }
  1072. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1073. struct qlcnic_host_tx_ring *tx, int ring)
  1074. {
  1075. int err;
  1076. u16 msix_id;
  1077. u32 *buf, intr_mask, temp = 0;
  1078. struct qlcnic_cmd_args cmd;
  1079. struct qlcnic_tx_mbx mbx;
  1080. struct qlcnic_tx_mbx_out *mbx_out;
  1081. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1082. u32 msix_vector;
  1083. /* Reset host resources */
  1084. tx->producer = 0;
  1085. tx->sw_consumer = 0;
  1086. *(tx->hw_consumer) = 0;
  1087. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1088. /* setup mailbox inbox registerss */
  1089. mbx.phys_addr_low = LSD(tx->phys_addr);
  1090. mbx.phys_addr_high = MSD(tx->phys_addr);
  1091. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1092. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1093. mbx.size = tx->num_desc;
  1094. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1095. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1096. msix_vector = adapter->max_sds_rings + ring;
  1097. else
  1098. msix_vector = adapter->max_sds_rings - 1;
  1099. msix_id = ahw->intr_tbl[msix_vector].id;
  1100. } else {
  1101. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1102. }
  1103. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1104. mbx.intr_id = msix_id;
  1105. else
  1106. mbx.intr_id = 0xffff;
  1107. mbx.src = 0;
  1108. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1109. if (err)
  1110. return err;
  1111. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1112. cmd.req.arg[0] |= (0x3 << 29);
  1113. if (qlcnic_sriov_pf_check(adapter))
  1114. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1115. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1116. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1117. buf = &cmd.req.arg[6];
  1118. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1119. /* send the mailbox command*/
  1120. err = qlcnic_issue_cmd(adapter, &cmd);
  1121. if (err) {
  1122. dev_err(&adapter->pdev->dev,
  1123. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1124. goto out;
  1125. }
  1126. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1127. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1128. tx->ctx_id = mbx_out->ctx_id;
  1129. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1130. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1131. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1132. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1133. }
  1134. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1135. tx->ctx_id, mbx_out->state);
  1136. out:
  1137. qlcnic_free_mbx_args(&cmd);
  1138. return err;
  1139. }
  1140. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1141. int num_sds_ring)
  1142. {
  1143. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1144. struct qlcnic_host_sds_ring *sds_ring;
  1145. struct qlcnic_host_rds_ring *rds_ring;
  1146. u16 adapter_state = adapter->is_up;
  1147. u8 ring;
  1148. int ret;
  1149. netif_device_detach(netdev);
  1150. if (netif_running(netdev))
  1151. __qlcnic_down(adapter, netdev);
  1152. qlcnic_detach(adapter);
  1153. adapter->max_sds_rings = 1;
  1154. adapter->ahw->diag_test = test;
  1155. adapter->ahw->linkup = 0;
  1156. ret = qlcnic_attach(adapter);
  1157. if (ret) {
  1158. netif_device_attach(netdev);
  1159. return ret;
  1160. }
  1161. ret = qlcnic_fw_create_ctx(adapter);
  1162. if (ret) {
  1163. qlcnic_detach(adapter);
  1164. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1165. adapter->max_sds_rings = num_sds_ring;
  1166. qlcnic_attach(adapter);
  1167. }
  1168. netif_device_attach(netdev);
  1169. return ret;
  1170. }
  1171. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1172. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1173. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1174. }
  1175. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1176. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1177. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1178. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1179. }
  1180. }
  1181. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1182. /* disable and free mailbox interrupt */
  1183. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1184. qlcnic_83xx_free_mbx_intr(adapter);
  1185. adapter->ahw->loopback_state = 0;
  1186. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1187. }
  1188. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1189. return 0;
  1190. }
  1191. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1192. int max_sds_rings)
  1193. {
  1194. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1195. struct qlcnic_host_sds_ring *sds_ring;
  1196. int ring, err;
  1197. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1198. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1199. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1200. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1201. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1202. }
  1203. }
  1204. qlcnic_fw_destroy_ctx(adapter);
  1205. qlcnic_detach(adapter);
  1206. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1207. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1208. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1209. if (err) {
  1210. dev_err(&adapter->pdev->dev,
  1211. "%s: failed to setup mbx interrupt\n",
  1212. __func__);
  1213. goto out;
  1214. }
  1215. }
  1216. }
  1217. adapter->ahw->diag_test = 0;
  1218. adapter->max_sds_rings = max_sds_rings;
  1219. if (qlcnic_attach(adapter))
  1220. goto out;
  1221. if (netif_running(netdev))
  1222. __qlcnic_up(adapter, netdev);
  1223. out:
  1224. netif_device_attach(netdev);
  1225. }
  1226. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1227. u32 beacon)
  1228. {
  1229. struct qlcnic_cmd_args cmd;
  1230. u32 mbx_in;
  1231. int i, status = 0;
  1232. if (state) {
  1233. /* Get LED configuration */
  1234. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1235. QLCNIC_CMD_GET_LED_CONFIG);
  1236. if (status)
  1237. return status;
  1238. status = qlcnic_issue_cmd(adapter, &cmd);
  1239. if (status) {
  1240. dev_err(&adapter->pdev->dev,
  1241. "Get led config failed.\n");
  1242. goto mbx_err;
  1243. } else {
  1244. for (i = 0; i < 4; i++)
  1245. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1246. }
  1247. qlcnic_free_mbx_args(&cmd);
  1248. /* Set LED Configuration */
  1249. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1250. LSW(QLC_83XX_LED_CONFIG);
  1251. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1252. QLCNIC_CMD_SET_LED_CONFIG);
  1253. if (status)
  1254. return status;
  1255. cmd.req.arg[1] = mbx_in;
  1256. cmd.req.arg[2] = mbx_in;
  1257. cmd.req.arg[3] = mbx_in;
  1258. if (beacon)
  1259. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1260. status = qlcnic_issue_cmd(adapter, &cmd);
  1261. if (status) {
  1262. dev_err(&adapter->pdev->dev,
  1263. "Set led config failed.\n");
  1264. }
  1265. mbx_err:
  1266. qlcnic_free_mbx_args(&cmd);
  1267. return status;
  1268. } else {
  1269. /* Restoring default LED configuration */
  1270. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1271. QLCNIC_CMD_SET_LED_CONFIG);
  1272. if (status)
  1273. return status;
  1274. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1275. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1276. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1277. if (beacon)
  1278. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1279. status = qlcnic_issue_cmd(adapter, &cmd);
  1280. if (status)
  1281. dev_err(&adapter->pdev->dev,
  1282. "Restoring led config failed.\n");
  1283. qlcnic_free_mbx_args(&cmd);
  1284. return status;
  1285. }
  1286. }
  1287. int qlcnic_83xx_set_led(struct net_device *netdev,
  1288. enum ethtool_phys_id_state state)
  1289. {
  1290. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1291. int err = -EIO, active = 1;
  1292. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1293. netdev_warn(netdev,
  1294. "LED test is not supported in non-privileged mode\n");
  1295. return -EOPNOTSUPP;
  1296. }
  1297. switch (state) {
  1298. case ETHTOOL_ID_ACTIVE:
  1299. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1300. return -EBUSY;
  1301. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1302. break;
  1303. err = qlcnic_83xx_config_led(adapter, active, 0);
  1304. if (err)
  1305. netdev_err(netdev, "Failed to set LED blink state\n");
  1306. break;
  1307. case ETHTOOL_ID_INACTIVE:
  1308. active = 0;
  1309. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1310. break;
  1311. err = qlcnic_83xx_config_led(adapter, active, 0);
  1312. if (err)
  1313. netdev_err(netdev, "Failed to reset LED blink state\n");
  1314. break;
  1315. default:
  1316. return -EINVAL;
  1317. }
  1318. if (!active || err)
  1319. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1320. return err;
  1321. }
  1322. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1323. int enable)
  1324. {
  1325. struct qlcnic_cmd_args cmd;
  1326. int status;
  1327. if (qlcnic_sriov_vf_check(adapter))
  1328. return;
  1329. if (enable) {
  1330. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1331. QLCNIC_CMD_INIT_NIC_FUNC);
  1332. if (status)
  1333. return;
  1334. cmd.req.arg[1] = BIT_0 | BIT_31;
  1335. } else {
  1336. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1337. QLCNIC_CMD_STOP_NIC_FUNC);
  1338. if (status)
  1339. return;
  1340. cmd.req.arg[1] = BIT_0 | BIT_31;
  1341. }
  1342. status = qlcnic_issue_cmd(adapter, &cmd);
  1343. if (status)
  1344. dev_err(&adapter->pdev->dev,
  1345. "Failed to %s in NIC IDC function event.\n",
  1346. (enable ? "register" : "unregister"));
  1347. qlcnic_free_mbx_args(&cmd);
  1348. }
  1349. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1350. {
  1351. struct qlcnic_cmd_args cmd;
  1352. int err;
  1353. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1354. if (err)
  1355. return err;
  1356. cmd.req.arg[1] = adapter->ahw->port_config;
  1357. err = qlcnic_issue_cmd(adapter, &cmd);
  1358. if (err)
  1359. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1360. qlcnic_free_mbx_args(&cmd);
  1361. return err;
  1362. }
  1363. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1364. {
  1365. struct qlcnic_cmd_args cmd;
  1366. int err;
  1367. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1368. if (err)
  1369. return err;
  1370. err = qlcnic_issue_cmd(adapter, &cmd);
  1371. if (err)
  1372. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1373. else
  1374. adapter->ahw->port_config = cmd.rsp.arg[1];
  1375. qlcnic_free_mbx_args(&cmd);
  1376. return err;
  1377. }
  1378. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1379. {
  1380. int err;
  1381. u32 temp;
  1382. struct qlcnic_cmd_args cmd;
  1383. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1384. if (err)
  1385. return err;
  1386. temp = adapter->recv_ctx->context_id << 16;
  1387. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1388. err = qlcnic_issue_cmd(adapter, &cmd);
  1389. if (err)
  1390. dev_info(&adapter->pdev->dev,
  1391. "Setup linkevent mailbox failed\n");
  1392. qlcnic_free_mbx_args(&cmd);
  1393. return err;
  1394. }
  1395. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1396. u32 *interface_id)
  1397. {
  1398. if (qlcnic_sriov_pf_check(adapter)) {
  1399. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1400. } else {
  1401. if (!qlcnic_sriov_vf_check(adapter))
  1402. *interface_id = adapter->recv_ctx->context_id << 16;
  1403. }
  1404. }
  1405. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1406. {
  1407. int err;
  1408. u32 temp = 0;
  1409. struct qlcnic_cmd_args cmd;
  1410. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1411. return -EIO;
  1412. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1413. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1414. if (err)
  1415. return err;
  1416. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1417. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1418. err = qlcnic_issue_cmd(adapter, &cmd);
  1419. if (err)
  1420. dev_info(&adapter->pdev->dev,
  1421. "Promiscous mode config failed\n");
  1422. qlcnic_free_mbx_args(&cmd);
  1423. return err;
  1424. }
  1425. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1426. {
  1427. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1428. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1429. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1430. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1431. netdev_warn(netdev,
  1432. "Loopback test not supported in non privileged mode\n");
  1433. return ret;
  1434. }
  1435. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1436. netdev_info(netdev, "Device is resetting\n");
  1437. return -EBUSY;
  1438. }
  1439. if (qlcnic_get_diag_lock(adapter)) {
  1440. netdev_info(netdev, "Device is in diagnostics mode\n");
  1441. return -EBUSY;
  1442. }
  1443. netdev_info(netdev, "%s loopback test in progress\n",
  1444. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1445. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1446. max_sds_rings);
  1447. if (ret)
  1448. goto fail_diag_alloc;
  1449. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1450. if (ret)
  1451. goto free_diag_res;
  1452. /* Poll for link up event before running traffic */
  1453. do {
  1454. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1455. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1456. qlcnic_83xx_process_aen(adapter);
  1457. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1458. netdev_info(netdev,
  1459. "Device is resetting, free LB test resources\n");
  1460. ret = -EIO;
  1461. goto free_diag_res;
  1462. }
  1463. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1464. netdev_info(netdev,
  1465. "Firmware didn't sent link up event to loopback request\n");
  1466. ret = -QLCNIC_FW_NOT_RESPOND;
  1467. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1468. goto free_diag_res;
  1469. }
  1470. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1471. /* Make sure carrier is off and queue is stopped during loopback */
  1472. if (netif_running(netdev)) {
  1473. netif_carrier_off(netdev);
  1474. netif_stop_queue(netdev);
  1475. }
  1476. ret = qlcnic_do_lb_test(adapter, mode);
  1477. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1478. free_diag_res:
  1479. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1480. fail_diag_alloc:
  1481. adapter->max_sds_rings = max_sds_rings;
  1482. qlcnic_release_diag_lock(adapter);
  1483. return ret;
  1484. }
  1485. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1486. {
  1487. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1488. struct net_device *netdev = adapter->netdev;
  1489. int status = 0, loop = 0;
  1490. u32 config;
  1491. status = qlcnic_83xx_get_port_config(adapter);
  1492. if (status)
  1493. return status;
  1494. config = ahw->port_config;
  1495. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1496. if (mode == QLCNIC_ILB_MODE)
  1497. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1498. if (mode == QLCNIC_ELB_MODE)
  1499. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1500. status = qlcnic_83xx_set_port_config(adapter);
  1501. if (status) {
  1502. netdev_err(netdev,
  1503. "Failed to Set Loopback Mode = 0x%x.\n",
  1504. ahw->port_config);
  1505. ahw->port_config = config;
  1506. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1507. return status;
  1508. }
  1509. /* Wait for Link and IDC Completion AEN */
  1510. do {
  1511. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1512. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1513. qlcnic_83xx_process_aen(adapter);
  1514. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1515. netdev_info(netdev,
  1516. "Device is resetting, free LB test resources\n");
  1517. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1518. return -EIO;
  1519. }
  1520. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1521. netdev_err(netdev,
  1522. "Did not receive IDC completion AEN\n");
  1523. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1524. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1525. return -EIO;
  1526. }
  1527. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1528. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1529. QLCNIC_MAC_ADD);
  1530. return status;
  1531. }
  1532. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1533. {
  1534. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1535. struct net_device *netdev = adapter->netdev;
  1536. int status = 0, loop = 0;
  1537. u32 config = ahw->port_config;
  1538. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1539. if (mode == QLCNIC_ILB_MODE)
  1540. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1541. if (mode == QLCNIC_ELB_MODE)
  1542. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1543. status = qlcnic_83xx_set_port_config(adapter);
  1544. if (status) {
  1545. netdev_err(netdev,
  1546. "Failed to Clear Loopback Mode = 0x%x.\n",
  1547. ahw->port_config);
  1548. ahw->port_config = config;
  1549. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1550. return status;
  1551. }
  1552. /* Wait for Link and IDC Completion AEN */
  1553. do {
  1554. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1555. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1556. qlcnic_83xx_process_aen(adapter);
  1557. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1558. netdev_info(netdev,
  1559. "Device is resetting, free LB test resources\n");
  1560. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1561. return -EIO;
  1562. }
  1563. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1564. netdev_err(netdev,
  1565. "Did not receive IDC completion AEN\n");
  1566. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1567. return -EIO;
  1568. }
  1569. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1570. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1571. QLCNIC_MAC_DEL);
  1572. return status;
  1573. }
  1574. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1575. u32 *interface_id)
  1576. {
  1577. if (qlcnic_sriov_pf_check(adapter)) {
  1578. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1579. } else {
  1580. if (!qlcnic_sriov_vf_check(adapter))
  1581. *interface_id = adapter->recv_ctx->context_id << 16;
  1582. }
  1583. }
  1584. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1585. int mode)
  1586. {
  1587. int err;
  1588. u32 temp = 0, temp_ip;
  1589. struct qlcnic_cmd_args cmd;
  1590. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1591. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1592. if (err)
  1593. return;
  1594. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1595. if (mode == QLCNIC_IP_UP)
  1596. cmd.req.arg[1] = 1 | temp;
  1597. else
  1598. cmd.req.arg[1] = 2 | temp;
  1599. /*
  1600. * Adapter needs IP address in network byte order.
  1601. * But hardware mailbox registers go through writel(), hence IP address
  1602. * gets swapped on big endian architecture.
  1603. * To negate swapping of writel() on big endian architecture
  1604. * use swab32(value).
  1605. */
  1606. temp_ip = swab32(ntohl(ip));
  1607. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1608. err = qlcnic_issue_cmd(adapter, &cmd);
  1609. if (err != QLCNIC_RCODE_SUCCESS)
  1610. dev_err(&adapter->netdev->dev,
  1611. "could not notify %s IP 0x%x request\n",
  1612. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1613. qlcnic_free_mbx_args(&cmd);
  1614. }
  1615. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1616. {
  1617. int err;
  1618. u32 temp, arg1;
  1619. struct qlcnic_cmd_args cmd;
  1620. int lro_bit_mask;
  1621. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1622. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1623. return 0;
  1624. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1625. if (err)
  1626. return err;
  1627. temp = adapter->recv_ctx->context_id << 16;
  1628. arg1 = lro_bit_mask | temp;
  1629. cmd.req.arg[1] = arg1;
  1630. err = qlcnic_issue_cmd(adapter, &cmd);
  1631. if (err)
  1632. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1633. qlcnic_free_mbx_args(&cmd);
  1634. return err;
  1635. }
  1636. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1637. {
  1638. int err;
  1639. u32 word;
  1640. struct qlcnic_cmd_args cmd;
  1641. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1642. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1643. 0x255b0ec26d5a56daULL };
  1644. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1645. if (err)
  1646. return err;
  1647. /*
  1648. * RSS request:
  1649. * bits 3-0: Rsvd
  1650. * 5-4: hash_type_ipv4
  1651. * 7-6: hash_type_ipv6
  1652. * 8: enable
  1653. * 9: use indirection table
  1654. * 16-31: indirection table mask
  1655. */
  1656. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1657. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1658. ((u32)(enable & 0x1) << 8) |
  1659. ((0x7ULL) << 16);
  1660. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1661. cmd.req.arg[2] = word;
  1662. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1663. err = qlcnic_issue_cmd(adapter, &cmd);
  1664. if (err)
  1665. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1666. qlcnic_free_mbx_args(&cmd);
  1667. return err;
  1668. }
  1669. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1670. u32 *interface_id)
  1671. {
  1672. if (qlcnic_sriov_pf_check(adapter)) {
  1673. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1674. } else {
  1675. if (!qlcnic_sriov_vf_check(adapter))
  1676. *interface_id = adapter->recv_ctx->context_id << 16;
  1677. }
  1678. }
  1679. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1680. u16 vlan_id, u8 op)
  1681. {
  1682. int err;
  1683. u32 *buf, temp = 0;
  1684. struct qlcnic_cmd_args cmd;
  1685. struct qlcnic_macvlan_mbx mv;
  1686. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1687. return -EIO;
  1688. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1689. if (err)
  1690. return err;
  1691. if (vlan_id)
  1692. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1693. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1694. cmd.req.arg[1] = op | (1 << 8);
  1695. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1696. cmd.req.arg[1] |= temp;
  1697. mv.vlan = vlan_id;
  1698. mv.mac_addr0 = addr[0];
  1699. mv.mac_addr1 = addr[1];
  1700. mv.mac_addr2 = addr[2];
  1701. mv.mac_addr3 = addr[3];
  1702. mv.mac_addr4 = addr[4];
  1703. mv.mac_addr5 = addr[5];
  1704. buf = &cmd.req.arg[2];
  1705. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1706. err = qlcnic_issue_cmd(adapter, &cmd);
  1707. if (err)
  1708. dev_err(&adapter->pdev->dev,
  1709. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1710. ((op == 1) ? "add " : "delete "), err);
  1711. qlcnic_free_mbx_args(&cmd);
  1712. return err;
  1713. }
  1714. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1715. u16 vlan_id)
  1716. {
  1717. u8 mac[ETH_ALEN];
  1718. memcpy(&mac, addr, ETH_ALEN);
  1719. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1720. }
  1721. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1722. u8 type, struct qlcnic_cmd_args *cmd)
  1723. {
  1724. switch (type) {
  1725. case QLCNIC_SET_STATION_MAC:
  1726. case QLCNIC_SET_FAC_DEF_MAC:
  1727. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1728. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1729. break;
  1730. }
  1731. cmd->req.arg[1] = type;
  1732. }
  1733. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1734. {
  1735. int err, i;
  1736. struct qlcnic_cmd_args cmd;
  1737. u32 mac_low, mac_high;
  1738. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1739. if (err)
  1740. return err;
  1741. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1742. err = qlcnic_issue_cmd(adapter, &cmd);
  1743. if (err == QLCNIC_RCODE_SUCCESS) {
  1744. mac_low = cmd.rsp.arg[1];
  1745. mac_high = cmd.rsp.arg[2];
  1746. for (i = 0; i < 2; i++)
  1747. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1748. for (i = 2; i < 6; i++)
  1749. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1750. } else {
  1751. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1752. err);
  1753. err = -EIO;
  1754. }
  1755. qlcnic_free_mbx_args(&cmd);
  1756. return err;
  1757. }
  1758. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1759. {
  1760. int err;
  1761. u16 temp;
  1762. struct qlcnic_cmd_args cmd;
  1763. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1764. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1765. return;
  1766. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1767. if (err)
  1768. return;
  1769. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1770. temp = adapter->recv_ctx->context_id;
  1771. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1772. temp = coal->rx_time_us;
  1773. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1774. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1775. temp = adapter->tx_ring->ctx_id;
  1776. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1777. temp = coal->tx_time_us;
  1778. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1779. }
  1780. cmd.req.arg[3] = coal->flag;
  1781. err = qlcnic_issue_cmd(adapter, &cmd);
  1782. if (err != QLCNIC_RCODE_SUCCESS)
  1783. dev_info(&adapter->pdev->dev,
  1784. "Failed to send interrupt coalescence parameters\n");
  1785. qlcnic_free_mbx_args(&cmd);
  1786. }
  1787. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1788. u32 data[])
  1789. {
  1790. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1791. u8 link_status, duplex;
  1792. /* link speed */
  1793. link_status = LSB(data[3]) & 1;
  1794. if (link_status) {
  1795. ahw->link_speed = MSW(data[2]);
  1796. duplex = LSB(MSW(data[3]));
  1797. if (duplex)
  1798. ahw->link_duplex = DUPLEX_FULL;
  1799. else
  1800. ahw->link_duplex = DUPLEX_HALF;
  1801. } else {
  1802. ahw->link_speed = SPEED_UNKNOWN;
  1803. ahw->link_duplex = DUPLEX_UNKNOWN;
  1804. }
  1805. ahw->link_autoneg = MSB(MSW(data[3]));
  1806. ahw->module_type = MSB(LSW(data[3]));
  1807. ahw->has_link_events = 1;
  1808. qlcnic_advert_link_change(adapter, link_status);
  1809. }
  1810. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1811. {
  1812. struct qlcnic_adapter *adapter = data;
  1813. unsigned long flags;
  1814. u32 mask, resp, event;
  1815. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1816. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1817. if (!(resp & QLCNIC_SET_OWNER))
  1818. goto out;
  1819. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1820. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1821. __qlcnic_83xx_process_aen(adapter);
  1822. out:
  1823. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1824. writel(0, adapter->ahw->pci_base0 + mask);
  1825. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1826. return IRQ_HANDLED;
  1827. }
  1828. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1829. {
  1830. int err = -EIO;
  1831. struct qlcnic_cmd_args cmd;
  1832. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1833. dev_err(&adapter->pdev->dev,
  1834. "%s: Error, invoked by non management func\n",
  1835. __func__);
  1836. return err;
  1837. }
  1838. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1839. if (err)
  1840. return err;
  1841. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1842. err = qlcnic_issue_cmd(adapter, &cmd);
  1843. if (err != QLCNIC_RCODE_SUCCESS) {
  1844. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1845. err);
  1846. err = -EIO;
  1847. }
  1848. qlcnic_free_mbx_args(&cmd);
  1849. return err;
  1850. }
  1851. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1852. struct qlcnic_info *nic)
  1853. {
  1854. int i, err = -EIO;
  1855. struct qlcnic_cmd_args cmd;
  1856. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1857. dev_err(&adapter->pdev->dev,
  1858. "%s: Error, invoked by non management func\n",
  1859. __func__);
  1860. return err;
  1861. }
  1862. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1863. if (err)
  1864. return err;
  1865. cmd.req.arg[1] = (nic->pci_func << 16);
  1866. cmd.req.arg[2] = 0x1 << 16;
  1867. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1868. cmd.req.arg[4] = nic->capabilities;
  1869. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1870. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1871. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1872. for (i = 8; i < 32; i++)
  1873. cmd.req.arg[i] = 0;
  1874. err = qlcnic_issue_cmd(adapter, &cmd);
  1875. if (err != QLCNIC_RCODE_SUCCESS) {
  1876. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1877. err);
  1878. err = -EIO;
  1879. }
  1880. qlcnic_free_mbx_args(&cmd);
  1881. return err;
  1882. }
  1883. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1884. struct qlcnic_info *npar_info, u8 func_id)
  1885. {
  1886. int err;
  1887. u32 temp;
  1888. u8 op = 0;
  1889. struct qlcnic_cmd_args cmd;
  1890. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1891. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1892. if (err)
  1893. return err;
  1894. if (func_id != ahw->pci_func) {
  1895. temp = func_id << 16;
  1896. cmd.req.arg[1] = op | BIT_31 | temp;
  1897. } else {
  1898. cmd.req.arg[1] = ahw->pci_func << 16;
  1899. }
  1900. err = qlcnic_issue_cmd(adapter, &cmd);
  1901. if (err) {
  1902. dev_info(&adapter->pdev->dev,
  1903. "Failed to get nic info %d\n", err);
  1904. goto out;
  1905. }
  1906. npar_info->op_type = cmd.rsp.arg[1];
  1907. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1908. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1909. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1910. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1911. npar_info->capabilities = cmd.rsp.arg[4];
  1912. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1913. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1914. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1915. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1916. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1917. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1918. if (cmd.rsp.arg[8] & 0x1)
  1919. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1920. if (cmd.rsp.arg[8] & 0x10000) {
  1921. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1922. npar_info->max_linkspeed_reg_offset = temp;
  1923. }
  1924. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1925. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1926. sizeof(ahw->extra_capability));
  1927. out:
  1928. qlcnic_free_mbx_args(&cmd);
  1929. return err;
  1930. }
  1931. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1932. struct qlcnic_pci_info *pci_info)
  1933. {
  1934. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1935. struct device *dev = &adapter->pdev->dev;
  1936. struct qlcnic_cmd_args cmd;
  1937. int i, err = 0, j = 0;
  1938. u32 temp;
  1939. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1940. if (err)
  1941. return err;
  1942. err = qlcnic_issue_cmd(adapter, &cmd);
  1943. ahw->act_pci_func = 0;
  1944. if (err == QLCNIC_RCODE_SUCCESS) {
  1945. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1946. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1947. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1948. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1949. i++;
  1950. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1951. if (pci_info->type == QLCNIC_TYPE_NIC)
  1952. ahw->act_pci_func++;
  1953. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1954. pci_info->default_port = temp;
  1955. i++;
  1956. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1957. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1958. pci_info->tx_max_bw = temp;
  1959. i = i + 2;
  1960. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1961. i++;
  1962. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1963. i = i + 3;
  1964. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1965. dev_info(dev, "id = %d active = %d type = %d\n"
  1966. "\tport = %d min bw = %d max bw = %d\n"
  1967. "\tmac_addr = %pM\n", pci_info->id,
  1968. pci_info->active, pci_info->type,
  1969. pci_info->default_port,
  1970. pci_info->tx_min_bw,
  1971. pci_info->tx_max_bw, pci_info->mac);
  1972. }
  1973. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1974. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1975. ahw->max_pci_func, ahw->act_pci_func);
  1976. } else {
  1977. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  1978. err = -EIO;
  1979. }
  1980. qlcnic_free_mbx_args(&cmd);
  1981. return err;
  1982. }
  1983. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1984. {
  1985. int i, index, err;
  1986. u8 max_ints;
  1987. u32 val, temp, type;
  1988. struct qlcnic_cmd_args cmd;
  1989. max_ints = adapter->ahw->num_msix - 1;
  1990. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1991. if (err)
  1992. return err;
  1993. cmd.req.arg[1] = max_ints;
  1994. if (qlcnic_sriov_vf_check(adapter))
  1995. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1996. for (i = 0, index = 2; i < max_ints; i++) {
  1997. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1998. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1999. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2000. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2001. cmd.req.arg[index++] = val;
  2002. }
  2003. err = qlcnic_issue_cmd(adapter, &cmd);
  2004. if (err) {
  2005. dev_err(&adapter->pdev->dev,
  2006. "Failed to configure interrupts 0x%x\n", err);
  2007. goto out;
  2008. }
  2009. max_ints = cmd.rsp.arg[1];
  2010. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2011. val = cmd.rsp.arg[index];
  2012. if (LSB(val)) {
  2013. dev_info(&adapter->pdev->dev,
  2014. "Can't configure interrupt %d\n",
  2015. adapter->ahw->intr_tbl[i].id);
  2016. continue;
  2017. }
  2018. if (op_type) {
  2019. adapter->ahw->intr_tbl[i].id = MSW(val);
  2020. adapter->ahw->intr_tbl[i].enabled = 1;
  2021. temp = cmd.rsp.arg[index + 1];
  2022. adapter->ahw->intr_tbl[i].src = temp;
  2023. } else {
  2024. adapter->ahw->intr_tbl[i].id = i;
  2025. adapter->ahw->intr_tbl[i].enabled = 0;
  2026. adapter->ahw->intr_tbl[i].src = 0;
  2027. }
  2028. }
  2029. out:
  2030. qlcnic_free_mbx_args(&cmd);
  2031. return err;
  2032. }
  2033. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2034. {
  2035. int id, timeout = 0;
  2036. u32 status = 0;
  2037. while (status == 0) {
  2038. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2039. if (status)
  2040. break;
  2041. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2042. id = QLC_SHARED_REG_RD32(adapter,
  2043. QLCNIC_FLASH_LOCK_OWNER);
  2044. dev_err(&adapter->pdev->dev,
  2045. "%s: failed, lock held by %d\n", __func__, id);
  2046. return -EIO;
  2047. }
  2048. usleep_range(1000, 2000);
  2049. }
  2050. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2051. return 0;
  2052. }
  2053. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2054. {
  2055. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2056. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2057. }
  2058. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2059. u32 flash_addr, u8 *p_data,
  2060. int count)
  2061. {
  2062. int i, ret;
  2063. u32 word, range, flash_offset, addr = flash_addr;
  2064. ulong indirect_add, direct_window;
  2065. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2066. if (addr & 0x3) {
  2067. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2068. return -EIO;
  2069. }
  2070. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2071. (addr));
  2072. range = flash_offset + (count * sizeof(u32));
  2073. /* Check if data is spread across multiple sectors */
  2074. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2075. /* Multi sector read */
  2076. for (i = 0; i < count; i++) {
  2077. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2078. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2079. indirect_add);
  2080. if (ret == -EIO)
  2081. return -EIO;
  2082. word = ret;
  2083. *(u32 *)p_data = word;
  2084. p_data = p_data + 4;
  2085. addr = addr + 4;
  2086. flash_offset = flash_offset + 4;
  2087. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2088. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2089. /* This write is needed once for each sector */
  2090. qlcnic_83xx_wrt_reg_indirect(adapter,
  2091. direct_window,
  2092. (addr));
  2093. flash_offset = 0;
  2094. }
  2095. }
  2096. } else {
  2097. /* Single sector read */
  2098. for (i = 0; i < count; i++) {
  2099. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2100. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2101. indirect_add);
  2102. if (ret == -EIO)
  2103. return -EIO;
  2104. word = ret;
  2105. *(u32 *)p_data = word;
  2106. p_data = p_data + 4;
  2107. addr = addr + 4;
  2108. }
  2109. }
  2110. return 0;
  2111. }
  2112. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2113. {
  2114. u32 status;
  2115. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2116. do {
  2117. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2118. QLC_83XX_FLASH_STATUS);
  2119. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2120. QLC_83XX_FLASH_STATUS_READY)
  2121. break;
  2122. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2123. } while (--retries);
  2124. if (!retries)
  2125. return -EIO;
  2126. return 0;
  2127. }
  2128. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2129. {
  2130. int ret;
  2131. u32 cmd;
  2132. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2133. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2134. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2135. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2136. adapter->ahw->fdt.write_enable_bits);
  2137. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2138. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2139. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2140. if (ret)
  2141. return -EIO;
  2142. return 0;
  2143. }
  2144. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2145. {
  2146. int ret;
  2147. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2148. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2149. adapter->ahw->fdt.write_statusreg_cmd));
  2150. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2151. adapter->ahw->fdt.write_disable_bits);
  2152. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2153. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2154. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2155. if (ret)
  2156. return -EIO;
  2157. return 0;
  2158. }
  2159. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2160. {
  2161. int ret, mfg_id;
  2162. if (qlcnic_83xx_lock_flash(adapter))
  2163. return -EIO;
  2164. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2165. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2166. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2167. QLC_83XX_FLASH_READ_CTRL);
  2168. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2169. if (ret) {
  2170. qlcnic_83xx_unlock_flash(adapter);
  2171. return -EIO;
  2172. }
  2173. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2174. if (mfg_id == -EIO)
  2175. return -EIO;
  2176. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2177. qlcnic_83xx_unlock_flash(adapter);
  2178. return 0;
  2179. }
  2180. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2181. {
  2182. int count, fdt_size, ret = 0;
  2183. fdt_size = sizeof(struct qlcnic_fdt);
  2184. count = fdt_size / sizeof(u32);
  2185. if (qlcnic_83xx_lock_flash(adapter))
  2186. return -EIO;
  2187. memset(&adapter->ahw->fdt, 0, fdt_size);
  2188. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2189. (u8 *)&adapter->ahw->fdt,
  2190. count);
  2191. qlcnic_83xx_unlock_flash(adapter);
  2192. return ret;
  2193. }
  2194. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2195. u32 sector_start_addr)
  2196. {
  2197. u32 reversed_addr, addr1, addr2, cmd;
  2198. int ret = -EIO;
  2199. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2200. return -EIO;
  2201. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2202. ret = qlcnic_83xx_enable_flash_write(adapter);
  2203. if (ret) {
  2204. qlcnic_83xx_unlock_flash(adapter);
  2205. dev_err(&adapter->pdev->dev,
  2206. "%s failed at %d\n",
  2207. __func__, __LINE__);
  2208. return ret;
  2209. }
  2210. }
  2211. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2212. if (ret) {
  2213. qlcnic_83xx_unlock_flash(adapter);
  2214. dev_err(&adapter->pdev->dev,
  2215. "%s: failed at %d\n", __func__, __LINE__);
  2216. return -EIO;
  2217. }
  2218. addr1 = (sector_start_addr & 0xFF) << 16;
  2219. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2220. reversed_addr = addr1 | addr2;
  2221. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2222. reversed_addr);
  2223. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2224. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2225. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2226. else
  2227. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2228. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2229. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2230. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2231. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2232. if (ret) {
  2233. qlcnic_83xx_unlock_flash(adapter);
  2234. dev_err(&adapter->pdev->dev,
  2235. "%s: failed at %d\n", __func__, __LINE__);
  2236. return -EIO;
  2237. }
  2238. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2239. ret = qlcnic_83xx_disable_flash_write(adapter);
  2240. if (ret) {
  2241. qlcnic_83xx_unlock_flash(adapter);
  2242. dev_err(&adapter->pdev->dev,
  2243. "%s: failed at %d\n", __func__, __LINE__);
  2244. return ret;
  2245. }
  2246. }
  2247. qlcnic_83xx_unlock_flash(adapter);
  2248. return 0;
  2249. }
  2250. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2251. u32 *p_data)
  2252. {
  2253. int ret = -EIO;
  2254. u32 addr1 = 0x00800000 | (addr >> 2);
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2256. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2257. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2258. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2259. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2260. if (ret) {
  2261. dev_err(&adapter->pdev->dev,
  2262. "%s: failed at %d\n", __func__, __LINE__);
  2263. return -EIO;
  2264. }
  2265. return 0;
  2266. }
  2267. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2268. u32 *p_data, int count)
  2269. {
  2270. u32 temp;
  2271. int ret = -EIO;
  2272. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2273. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2274. dev_err(&adapter->pdev->dev,
  2275. "%s: Invalid word count\n", __func__);
  2276. return -EIO;
  2277. }
  2278. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2279. QLC_83XX_FLASH_SPI_CONTROL);
  2280. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2281. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2283. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2284. /* First DWORD write */
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2286. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2287. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2288. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2289. if (ret) {
  2290. dev_err(&adapter->pdev->dev,
  2291. "%s: failed at %d\n", __func__, __LINE__);
  2292. return -EIO;
  2293. }
  2294. count--;
  2295. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2296. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2297. /* Second to N-1 DWORD writes */
  2298. while (count != 1) {
  2299. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2300. *p_data++);
  2301. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2302. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2303. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2304. if (ret) {
  2305. dev_err(&adapter->pdev->dev,
  2306. "%s: failed at %d\n", __func__, __LINE__);
  2307. return -EIO;
  2308. }
  2309. count--;
  2310. }
  2311. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2312. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2313. (addr >> 2));
  2314. /* Last DWORD write */
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2316. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2317. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2318. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2319. if (ret) {
  2320. dev_err(&adapter->pdev->dev,
  2321. "%s: failed at %d\n", __func__, __LINE__);
  2322. return -EIO;
  2323. }
  2324. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2325. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2326. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2327. __func__, __LINE__);
  2328. /* Operation failed, clear error bit */
  2329. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2330. QLC_83XX_FLASH_SPI_CONTROL);
  2331. qlcnic_83xx_wrt_reg_indirect(adapter,
  2332. QLC_83XX_FLASH_SPI_CONTROL,
  2333. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2334. }
  2335. return 0;
  2336. }
  2337. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2338. {
  2339. u32 val, id;
  2340. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2341. /* Check if recovery need to be performed by the calling function */
  2342. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2343. val = val & ~0x3F;
  2344. val = val | ((adapter->portnum << 2) |
  2345. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2346. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2347. dev_info(&adapter->pdev->dev,
  2348. "%s: lock recovery initiated\n", __func__);
  2349. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2350. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2351. id = ((val >> 2) & 0xF);
  2352. if (id == adapter->portnum) {
  2353. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2354. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2355. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2356. /* Force release the lock */
  2357. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2358. /* Clear recovery bits */
  2359. val = val & ~0x3F;
  2360. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2361. dev_info(&adapter->pdev->dev,
  2362. "%s: lock recovery completed\n", __func__);
  2363. } else {
  2364. dev_info(&adapter->pdev->dev,
  2365. "%s: func %d to resume lock recovery process\n",
  2366. __func__, id);
  2367. }
  2368. } else {
  2369. dev_info(&adapter->pdev->dev,
  2370. "%s: lock recovery initiated by other functions\n",
  2371. __func__);
  2372. }
  2373. }
  2374. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2375. {
  2376. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2377. int max_attempt = 0;
  2378. while (status == 0) {
  2379. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2380. if (status)
  2381. break;
  2382. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2383. i++;
  2384. if (i == 1)
  2385. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2386. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2387. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2388. if (val == temp) {
  2389. id = val & 0xFF;
  2390. dev_info(&adapter->pdev->dev,
  2391. "%s: lock to be recovered from %d\n",
  2392. __func__, id);
  2393. qlcnic_83xx_recover_driver_lock(adapter);
  2394. i = 0;
  2395. max_attempt++;
  2396. } else {
  2397. dev_err(&adapter->pdev->dev,
  2398. "%s: failed to get lock\n", __func__);
  2399. return -EIO;
  2400. }
  2401. }
  2402. /* Force exit from while loop after few attempts */
  2403. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2404. dev_err(&adapter->pdev->dev,
  2405. "%s: failed to get lock\n", __func__);
  2406. return -EIO;
  2407. }
  2408. }
  2409. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2410. lock_alive_counter = val >> 8;
  2411. lock_alive_counter++;
  2412. val = lock_alive_counter << 8 | adapter->portnum;
  2413. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2414. return 0;
  2415. }
  2416. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2417. {
  2418. u32 val, lock_alive_counter, id;
  2419. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2420. id = val & 0xFF;
  2421. lock_alive_counter = val >> 8;
  2422. if (id != adapter->portnum)
  2423. dev_err(&adapter->pdev->dev,
  2424. "%s:Warning func %d is unlocking lock owned by %d\n",
  2425. __func__, adapter->portnum, id);
  2426. val = (lock_alive_counter << 8) | 0xFF;
  2427. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2428. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2429. }
  2430. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2431. u32 *data, u32 count)
  2432. {
  2433. int i, j, ret = 0;
  2434. u32 temp;
  2435. /* Check alignment */
  2436. if (addr & 0xF)
  2437. return -EIO;
  2438. mutex_lock(&adapter->ahw->mem_lock);
  2439. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2440. for (i = 0; i < count; i++, addr += 16) {
  2441. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2442. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2443. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2444. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2445. mutex_unlock(&adapter->ahw->mem_lock);
  2446. return -EIO;
  2447. }
  2448. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2449. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2450. *data++);
  2451. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2452. *data++);
  2453. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2454. *data++);
  2455. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2456. *data++);
  2457. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2458. QLCNIC_TA_WRITE_ENABLE);
  2459. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2460. QLCNIC_TA_WRITE_START);
  2461. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2462. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2463. QLCNIC_MS_CTRL);
  2464. if ((temp & TA_CTL_BUSY) == 0)
  2465. break;
  2466. }
  2467. /* Status check failure */
  2468. if (j >= MAX_CTL_CHECK) {
  2469. printk_ratelimited(KERN_WARNING
  2470. "MS memory write failed\n");
  2471. mutex_unlock(&adapter->ahw->mem_lock);
  2472. return -EIO;
  2473. }
  2474. }
  2475. mutex_unlock(&adapter->ahw->mem_lock);
  2476. return ret;
  2477. }
  2478. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2479. u8 *p_data, int count)
  2480. {
  2481. int i, ret;
  2482. u32 word, addr = flash_addr;
  2483. ulong indirect_addr;
  2484. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2485. return -EIO;
  2486. if (addr & 0x3) {
  2487. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2488. qlcnic_83xx_unlock_flash(adapter);
  2489. return -EIO;
  2490. }
  2491. for (i = 0; i < count; i++) {
  2492. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2493. QLC_83XX_FLASH_DIRECT_WINDOW,
  2494. (addr))) {
  2495. qlcnic_83xx_unlock_flash(adapter);
  2496. return -EIO;
  2497. }
  2498. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2499. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2500. indirect_addr);
  2501. if (ret == -EIO)
  2502. return -EIO;
  2503. word = ret;
  2504. *(u32 *)p_data = word;
  2505. p_data = p_data + 4;
  2506. addr = addr + 4;
  2507. }
  2508. qlcnic_83xx_unlock_flash(adapter);
  2509. return 0;
  2510. }
  2511. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2512. {
  2513. u8 pci_func;
  2514. int err;
  2515. u32 config = 0, state;
  2516. struct qlcnic_cmd_args cmd;
  2517. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2518. if (qlcnic_sriov_vf_check(adapter))
  2519. pci_func = adapter->portnum;
  2520. else
  2521. pci_func = ahw->pci_func;
  2522. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2523. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2524. dev_info(&adapter->pdev->dev, "link state down\n");
  2525. return config;
  2526. }
  2527. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2528. if (err)
  2529. return err;
  2530. err = qlcnic_issue_cmd(adapter, &cmd);
  2531. if (err) {
  2532. dev_info(&adapter->pdev->dev,
  2533. "Get Link Status Command failed: 0x%x\n", err);
  2534. goto out;
  2535. } else {
  2536. config = cmd.rsp.arg[1];
  2537. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2538. case QLC_83XX_10M_LINK:
  2539. ahw->link_speed = SPEED_10;
  2540. break;
  2541. case QLC_83XX_100M_LINK:
  2542. ahw->link_speed = SPEED_100;
  2543. break;
  2544. case QLC_83XX_1G_LINK:
  2545. ahw->link_speed = SPEED_1000;
  2546. break;
  2547. case QLC_83XX_10G_LINK:
  2548. ahw->link_speed = SPEED_10000;
  2549. break;
  2550. default:
  2551. ahw->link_speed = 0;
  2552. break;
  2553. }
  2554. config = cmd.rsp.arg[3];
  2555. if (QLC_83XX_SFP_PRESENT(config)) {
  2556. switch (ahw->module_type) {
  2557. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2558. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2559. case LINKEVENT_MODULE_OPTICAL_LRM:
  2560. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2561. ahw->supported_type = PORT_FIBRE;
  2562. break;
  2563. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2564. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2565. case LINKEVENT_MODULE_TWINAX:
  2566. ahw->supported_type = PORT_TP;
  2567. break;
  2568. default:
  2569. ahw->supported_type = PORT_OTHER;
  2570. }
  2571. }
  2572. if (config & 1)
  2573. err = 1;
  2574. }
  2575. out:
  2576. qlcnic_free_mbx_args(&cmd);
  2577. return config;
  2578. }
  2579. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2580. struct ethtool_cmd *ecmd)
  2581. {
  2582. u32 config = 0;
  2583. int status = 0;
  2584. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2585. /* Get port configuration info */
  2586. status = qlcnic_83xx_get_port_info(adapter);
  2587. /* Get Link Status related info */
  2588. config = qlcnic_83xx_test_link(adapter);
  2589. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2590. /* hard code until there is a way to get it from flash */
  2591. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2592. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2593. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2594. ecmd->duplex = ahw->link_duplex;
  2595. ecmd->autoneg = ahw->link_autoneg;
  2596. } else {
  2597. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2598. ecmd->duplex = DUPLEX_UNKNOWN;
  2599. ecmd->autoneg = AUTONEG_DISABLE;
  2600. }
  2601. if (ahw->port_type == QLCNIC_XGBE) {
  2602. ecmd->supported = SUPPORTED_10000baseT_Full;
  2603. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2604. } else {
  2605. ecmd->supported = (SUPPORTED_10baseT_Half |
  2606. SUPPORTED_10baseT_Full |
  2607. SUPPORTED_100baseT_Half |
  2608. SUPPORTED_100baseT_Full |
  2609. SUPPORTED_1000baseT_Half |
  2610. SUPPORTED_1000baseT_Full);
  2611. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2612. ADVERTISED_100baseT_Full |
  2613. ADVERTISED_1000baseT_Half |
  2614. ADVERTISED_1000baseT_Full);
  2615. }
  2616. switch (ahw->supported_type) {
  2617. case PORT_FIBRE:
  2618. ecmd->supported |= SUPPORTED_FIBRE;
  2619. ecmd->advertising |= ADVERTISED_FIBRE;
  2620. ecmd->port = PORT_FIBRE;
  2621. ecmd->transceiver = XCVR_EXTERNAL;
  2622. break;
  2623. case PORT_TP:
  2624. ecmd->supported |= SUPPORTED_TP;
  2625. ecmd->advertising |= ADVERTISED_TP;
  2626. ecmd->port = PORT_TP;
  2627. ecmd->transceiver = XCVR_INTERNAL;
  2628. break;
  2629. default:
  2630. ecmd->supported |= SUPPORTED_FIBRE;
  2631. ecmd->advertising |= ADVERTISED_FIBRE;
  2632. ecmd->port = PORT_OTHER;
  2633. ecmd->transceiver = XCVR_EXTERNAL;
  2634. break;
  2635. }
  2636. ecmd->phy_address = ahw->physical_port;
  2637. return status;
  2638. }
  2639. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2640. struct ethtool_cmd *ecmd)
  2641. {
  2642. int status = 0;
  2643. u32 config = adapter->ahw->port_config;
  2644. if (ecmd->autoneg)
  2645. adapter->ahw->port_config |= BIT_15;
  2646. switch (ethtool_cmd_speed(ecmd)) {
  2647. case SPEED_10:
  2648. adapter->ahw->port_config |= BIT_8;
  2649. break;
  2650. case SPEED_100:
  2651. adapter->ahw->port_config |= BIT_9;
  2652. break;
  2653. case SPEED_1000:
  2654. adapter->ahw->port_config |= BIT_10;
  2655. break;
  2656. case SPEED_10000:
  2657. adapter->ahw->port_config |= BIT_11;
  2658. break;
  2659. default:
  2660. return -EINVAL;
  2661. }
  2662. status = qlcnic_83xx_set_port_config(adapter);
  2663. if (status) {
  2664. dev_info(&adapter->pdev->dev,
  2665. "Faild to Set Link Speed and autoneg.\n");
  2666. adapter->ahw->port_config = config;
  2667. }
  2668. return status;
  2669. }
  2670. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2671. u64 *data, int index)
  2672. {
  2673. u32 low, hi;
  2674. u64 val;
  2675. low = cmd->rsp.arg[index];
  2676. hi = cmd->rsp.arg[index + 1];
  2677. val = (((u64) low) | (((u64) hi) << 32));
  2678. *data++ = val;
  2679. return data;
  2680. }
  2681. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2682. struct qlcnic_cmd_args *cmd, u64 *data,
  2683. int type, int *ret)
  2684. {
  2685. int err, k, total_regs;
  2686. *ret = 0;
  2687. err = qlcnic_issue_cmd(adapter, cmd);
  2688. if (err != QLCNIC_RCODE_SUCCESS) {
  2689. dev_info(&adapter->pdev->dev,
  2690. "Error in get statistics mailbox command\n");
  2691. *ret = -EIO;
  2692. return data;
  2693. }
  2694. total_regs = cmd->rsp.num;
  2695. switch (type) {
  2696. case QLC_83XX_STAT_MAC:
  2697. /* fill in MAC tx counters */
  2698. for (k = 2; k < 28; k += 2)
  2699. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2700. /* skip 24 bytes of reserved area */
  2701. /* fill in MAC rx counters */
  2702. for (k += 6; k < 60; k += 2)
  2703. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2704. /* skip 24 bytes of reserved area */
  2705. /* fill in MAC rx frame stats */
  2706. for (k += 6; k < 80; k += 2)
  2707. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2708. /* fill in eSwitch stats */
  2709. for (; k < total_regs; k += 2)
  2710. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2711. break;
  2712. case QLC_83XX_STAT_RX:
  2713. for (k = 2; k < 8; k += 2)
  2714. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2715. /* skip 8 bytes of reserved data */
  2716. for (k += 2; k < 24; k += 2)
  2717. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2718. /* skip 8 bytes containing RE1FBQ error data */
  2719. for (k += 2; k < total_regs; k += 2)
  2720. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2721. break;
  2722. case QLC_83XX_STAT_TX:
  2723. for (k = 2; k < 10; k += 2)
  2724. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2725. /* skip 8 bytes of reserved data */
  2726. for (k += 2; k < total_regs; k += 2)
  2727. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2728. break;
  2729. default:
  2730. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2731. *ret = -EIO;
  2732. }
  2733. return data;
  2734. }
  2735. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2736. {
  2737. struct qlcnic_cmd_args cmd;
  2738. struct net_device *netdev = adapter->netdev;
  2739. int ret = 0;
  2740. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2741. if (ret)
  2742. return;
  2743. /* Get Tx stats */
  2744. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2745. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2746. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2747. QLC_83XX_STAT_TX, &ret);
  2748. if (ret) {
  2749. netdev_err(netdev, "Error getting Tx stats\n");
  2750. goto out;
  2751. }
  2752. /* Get MAC stats */
  2753. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2754. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2755. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2756. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2757. QLC_83XX_STAT_MAC, &ret);
  2758. if (ret) {
  2759. netdev_err(netdev, "Error getting MAC stats\n");
  2760. goto out;
  2761. }
  2762. /* Get Rx stats */
  2763. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2764. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2765. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2766. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2767. QLC_83XX_STAT_RX, &ret);
  2768. if (ret)
  2769. netdev_err(netdev, "Error getting Rx stats\n");
  2770. out:
  2771. qlcnic_free_mbx_args(&cmd);
  2772. }
  2773. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2774. {
  2775. u32 major, minor, sub;
  2776. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2777. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2778. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2779. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2780. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2781. __func__);
  2782. return 1;
  2783. }
  2784. return 0;
  2785. }
  2786. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2787. {
  2788. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2789. sizeof(adapter->ahw->ext_reg_tbl)) +
  2790. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2791. sizeof(adapter->ahw->reg_tbl));
  2792. }
  2793. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2794. {
  2795. int i, j = 0;
  2796. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2797. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2798. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2799. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2800. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2801. return i;
  2802. }
  2803. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2804. {
  2805. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2806. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2807. struct qlcnic_cmd_args cmd;
  2808. u32 data;
  2809. u16 intrpt_id, id;
  2810. u8 val;
  2811. int ret, max_sds_rings = adapter->max_sds_rings;
  2812. if (qlcnic_get_diag_lock(adapter)) {
  2813. netdev_info(netdev, "Device in diagnostics mode\n");
  2814. return -EBUSY;
  2815. }
  2816. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2817. max_sds_rings);
  2818. if (ret)
  2819. goto fail_diag_irq;
  2820. ahw->diag_cnt = 0;
  2821. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2822. if (ret)
  2823. goto fail_diag_irq;
  2824. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2825. intrpt_id = ahw->intr_tbl[0].id;
  2826. else
  2827. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2828. cmd.req.arg[1] = 1;
  2829. cmd.req.arg[2] = intrpt_id;
  2830. cmd.req.arg[3] = BIT_0;
  2831. ret = qlcnic_issue_cmd(adapter, &cmd);
  2832. data = cmd.rsp.arg[2];
  2833. id = LSW(data);
  2834. val = LSB(MSW(data));
  2835. if (id != intrpt_id)
  2836. dev_info(&adapter->pdev->dev,
  2837. "Interrupt generated: 0x%x, requested:0x%x\n",
  2838. id, intrpt_id);
  2839. if (val)
  2840. dev_err(&adapter->pdev->dev,
  2841. "Interrupt test error: 0x%x\n", val);
  2842. if (ret)
  2843. goto done;
  2844. msleep(20);
  2845. ret = !ahw->diag_cnt;
  2846. done:
  2847. qlcnic_free_mbx_args(&cmd);
  2848. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2849. fail_diag_irq:
  2850. adapter->max_sds_rings = max_sds_rings;
  2851. qlcnic_release_diag_lock(adapter);
  2852. return ret;
  2853. }
  2854. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2855. struct ethtool_pauseparam *pause)
  2856. {
  2857. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2858. int status = 0;
  2859. u32 config;
  2860. status = qlcnic_83xx_get_port_config(adapter);
  2861. if (status) {
  2862. dev_err(&adapter->pdev->dev,
  2863. "%s: Get Pause Config failed\n", __func__);
  2864. return;
  2865. }
  2866. config = ahw->port_config;
  2867. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2868. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2869. pause->tx_pause = 1;
  2870. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2871. pause->rx_pause = 1;
  2872. }
  2873. if (QLC_83XX_AUTONEG(config))
  2874. pause->autoneg = 1;
  2875. }
  2876. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2877. struct ethtool_pauseparam *pause)
  2878. {
  2879. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2880. int status = 0;
  2881. u32 config;
  2882. status = qlcnic_83xx_get_port_config(adapter);
  2883. if (status) {
  2884. dev_err(&adapter->pdev->dev,
  2885. "%s: Get Pause Config failed.\n", __func__);
  2886. return status;
  2887. }
  2888. config = ahw->port_config;
  2889. if (ahw->port_type == QLCNIC_GBE) {
  2890. if (pause->autoneg)
  2891. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2892. if (!pause->autoneg)
  2893. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2894. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2895. return -EOPNOTSUPP;
  2896. }
  2897. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2898. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2899. if (pause->rx_pause && pause->tx_pause) {
  2900. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2901. } else if (pause->rx_pause && !pause->tx_pause) {
  2902. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2903. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2904. } else if (pause->tx_pause && !pause->rx_pause) {
  2905. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2906. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2907. } else if (!pause->rx_pause && !pause->tx_pause) {
  2908. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2909. }
  2910. status = qlcnic_83xx_set_port_config(adapter);
  2911. if (status) {
  2912. dev_err(&adapter->pdev->dev,
  2913. "%s: Set Pause Config failed.\n", __func__);
  2914. ahw->port_config = config;
  2915. }
  2916. return status;
  2917. }
  2918. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2919. {
  2920. int ret;
  2921. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2922. QLC_83XX_FLASH_OEM_READ_SIG);
  2923. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2924. QLC_83XX_FLASH_READ_CTRL);
  2925. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2926. if (ret)
  2927. return -EIO;
  2928. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2929. return ret & 0xFF;
  2930. }
  2931. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2932. {
  2933. int status;
  2934. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2935. if (status == -EIO) {
  2936. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2937. __func__);
  2938. return 1;
  2939. }
  2940. return 0;
  2941. }
  2942. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2943. {
  2944. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2945. struct net_device *netdev = adapter->netdev;
  2946. int retval;
  2947. netif_device_detach(netdev);
  2948. qlcnic_cancel_idc_work(adapter);
  2949. if (netif_running(netdev))
  2950. qlcnic_down(adapter, netdev);
  2951. qlcnic_83xx_disable_mbx_intr(adapter);
  2952. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2953. retval = pci_save_state(pdev);
  2954. if (retval)
  2955. return retval;
  2956. return 0;
  2957. }
  2958. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  2959. {
  2960. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2961. struct qlc_83xx_idc *idc = &ahw->idc;
  2962. int err = 0;
  2963. err = qlcnic_83xx_idc_init(adapter);
  2964. if (err)
  2965. return err;
  2966. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  2967. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  2968. qlcnic_83xx_set_vnic_opmode(adapter);
  2969. } else {
  2970. err = qlcnic_83xx_check_vnic_state(adapter);
  2971. if (err)
  2972. return err;
  2973. }
  2974. }
  2975. err = qlcnic_83xx_idc_reattach_driver(adapter);
  2976. if (err)
  2977. return err;
  2978. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  2979. idc->delay);
  2980. return err;
  2981. }