mxc_nand.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/nand.h>
  25. #include <linux/mtd/partitions.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/device.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/clk.h>
  30. #include <linux/err.h>
  31. #include <linux/io.h>
  32. #include <linux/irq.h>
  33. #include <linux/completion.h>
  34. #include <linux/of.h>
  35. #include <linux/of_device.h>
  36. #include <linux/of_mtd.h>
  37. #include <asm/mach/flash.h>
  38. #include <linux/platform_data/mtd-mxc_nand.h>
  39. #define DRIVER_NAME "mxc_nand"
  40. /* Addresses for NFC registers */
  41. #define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
  42. #define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
  43. #define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
  44. #define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
  45. #define NFC_V1_V2_CONFIG (host->regs + 0x0a)
  46. #define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
  47. #define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
  48. #define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
  49. #define NFC_V1_V2_WRPROT (host->regs + 0x12)
  50. #define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
  51. #define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
  52. #define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
  53. #define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
  54. #define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
  55. #define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
  56. #define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
  57. #define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
  58. #define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
  59. #define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
  60. #define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
  61. #define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
  62. #define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
  63. #define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
  64. #define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
  65. #define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
  66. #define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
  67. #define NFC_V1_V2_CONFIG1_BIG (1 << 5)
  68. #define NFC_V1_V2_CONFIG1_RST (1 << 6)
  69. #define NFC_V1_V2_CONFIG1_CE (1 << 7)
  70. #define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
  71. #define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
  72. #define NFC_V2_CONFIG1_FP_INT (1 << 11)
  73. #define NFC_V1_V2_CONFIG2_INT (1 << 15)
  74. /*
  75. * Operation modes for the NFC. Valid for v1, v2 and v3
  76. * type controllers.
  77. */
  78. #define NFC_CMD (1 << 0)
  79. #define NFC_ADDR (1 << 1)
  80. #define NFC_INPUT (1 << 2)
  81. #define NFC_OUTPUT (1 << 3)
  82. #define NFC_ID (1 << 4)
  83. #define NFC_STATUS (1 << 5)
  84. #define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
  85. #define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
  86. #define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
  87. #define NFC_V3_CONFIG1_SP_EN (1 << 0)
  88. #define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
  89. #define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
  90. #define NFC_V3_LAUNCH (host->regs_axi + 0x40)
  91. #define NFC_V3_WRPROT (host->regs_ip + 0x0)
  92. #define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
  93. #define NFC_V3_WRPROT_LOCK (1 << 1)
  94. #define NFC_V3_WRPROT_UNLOCK (1 << 2)
  95. #define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
  96. #define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
  97. #define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
  98. #define NFC_V3_CONFIG2_PS_512 (0 << 0)
  99. #define NFC_V3_CONFIG2_PS_2048 (1 << 0)
  100. #define NFC_V3_CONFIG2_PS_4096 (2 << 0)
  101. #define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
  102. #define NFC_V3_CONFIG2_ECC_EN (1 << 3)
  103. #define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
  104. #define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
  105. #define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
  106. #define NFC_V3_CONFIG2_PPB(x, shift) (((x) & 0x3) << shift)
  107. #define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
  108. #define NFC_V3_CONFIG2_INT_MSK (1 << 15)
  109. #define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
  110. #define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
  111. #define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
  112. #define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
  113. #define NFC_V3_CONFIG3_FW8 (1 << 3)
  114. #define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
  115. #define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
  116. #define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
  117. #define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
  118. #define NFC_V3_IPC (host->regs_ip + 0x2C)
  119. #define NFC_V3_IPC_CREQ (1 << 0)
  120. #define NFC_V3_IPC_INT (1 << 31)
  121. #define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
  122. struct mxc_nand_host;
  123. struct mxc_nand_devtype_data {
  124. void (*preset)(struct mtd_info *);
  125. void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
  126. void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
  127. void (*send_page)(struct mtd_info *, unsigned int);
  128. void (*send_read_id)(struct mxc_nand_host *);
  129. uint16_t (*get_dev_status)(struct mxc_nand_host *);
  130. int (*check_int)(struct mxc_nand_host *);
  131. void (*irq_control)(struct mxc_nand_host *, int);
  132. u32 (*get_ecc_status)(struct mxc_nand_host *);
  133. struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
  134. void (*select_chip)(struct mtd_info *mtd, int chip);
  135. int (*correct_data)(struct mtd_info *mtd, u_char *dat,
  136. u_char *read_ecc, u_char *calc_ecc);
  137. /*
  138. * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
  139. * (CONFIG1:INT_MSK is set). To handle this the driver uses
  140. * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
  141. */
  142. int irqpending_quirk;
  143. int needs_ip;
  144. size_t regs_offset;
  145. size_t spare0_offset;
  146. size_t axi_offset;
  147. int spare_len;
  148. int eccbytes;
  149. int eccsize;
  150. int ppb_shift;
  151. };
  152. struct mxc_nand_host {
  153. struct mtd_info mtd;
  154. struct nand_chip nand;
  155. struct device *dev;
  156. void __iomem *spare0;
  157. void __iomem *main_area0;
  158. void __iomem *base;
  159. void __iomem *regs;
  160. void __iomem *regs_axi;
  161. void __iomem *regs_ip;
  162. int status_request;
  163. struct clk *clk;
  164. int clk_act;
  165. int irq;
  166. int eccsize;
  167. int active_cs;
  168. struct completion op_completion;
  169. uint8_t *data_buf;
  170. unsigned int buf_start;
  171. const struct mxc_nand_devtype_data *devtype_data;
  172. struct mxc_nand_platform_data pdata;
  173. };
  174. /* OOB placement block for use with hardware ecc generation */
  175. static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
  176. .eccbytes = 5,
  177. .eccpos = {6, 7, 8, 9, 10},
  178. .oobfree = {{0, 5}, {12, 4}, }
  179. };
  180. static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
  181. .eccbytes = 20,
  182. .eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
  183. 38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
  184. .oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
  185. };
  186. /* OOB description for 512 byte pages with 16 byte OOB */
  187. static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
  188. .eccbytes = 1 * 9,
  189. .eccpos = {
  190. 7, 8, 9, 10, 11, 12, 13, 14, 15
  191. },
  192. .oobfree = {
  193. {.offset = 0, .length = 5}
  194. }
  195. };
  196. /* OOB description for 2048 byte pages with 64 byte OOB */
  197. static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
  198. .eccbytes = 4 * 9,
  199. .eccpos = {
  200. 7, 8, 9, 10, 11, 12, 13, 14, 15,
  201. 23, 24, 25, 26, 27, 28, 29, 30, 31,
  202. 39, 40, 41, 42, 43, 44, 45, 46, 47,
  203. 55, 56, 57, 58, 59, 60, 61, 62, 63
  204. },
  205. .oobfree = {
  206. {.offset = 2, .length = 4},
  207. {.offset = 16, .length = 7},
  208. {.offset = 32, .length = 7},
  209. {.offset = 48, .length = 7}
  210. }
  211. };
  212. /* OOB description for 4096 byte pages with 128 byte OOB */
  213. static struct nand_ecclayout nandv2_hw_eccoob_4k = {
  214. .eccbytes = 8 * 9,
  215. .eccpos = {
  216. 7, 8, 9, 10, 11, 12, 13, 14, 15,
  217. 23, 24, 25, 26, 27, 28, 29, 30, 31,
  218. 39, 40, 41, 42, 43, 44, 45, 46, 47,
  219. 55, 56, 57, 58, 59, 60, 61, 62, 63,
  220. 71, 72, 73, 74, 75, 76, 77, 78, 79,
  221. 87, 88, 89, 90, 91, 92, 93, 94, 95,
  222. 103, 104, 105, 106, 107, 108, 109, 110, 111,
  223. 119, 120, 121, 122, 123, 124, 125, 126, 127,
  224. },
  225. .oobfree = {
  226. {.offset = 2, .length = 4},
  227. {.offset = 16, .length = 7},
  228. {.offset = 32, .length = 7},
  229. {.offset = 48, .length = 7},
  230. {.offset = 64, .length = 7},
  231. {.offset = 80, .length = 7},
  232. {.offset = 96, .length = 7},
  233. {.offset = 112, .length = 7},
  234. }
  235. };
  236. static const char * const part_probes[] = {
  237. "cmdlinepart", "RedBoot", "ofpart", NULL };
  238. static void memcpy32_fromio(void *trg, const void __iomem *src, size_t size)
  239. {
  240. int i;
  241. u32 *t = trg;
  242. const __iomem u32 *s = src;
  243. for (i = 0; i < (size >> 2); i++)
  244. *t++ = __raw_readl(s++);
  245. }
  246. static void memcpy32_toio(void __iomem *trg, const void *src, int size)
  247. {
  248. int i;
  249. u32 __iomem *t = trg;
  250. const u32 *s = src;
  251. for (i = 0; i < (size >> 2); i++)
  252. __raw_writel(*s++, t++);
  253. }
  254. static int check_int_v3(struct mxc_nand_host *host)
  255. {
  256. uint32_t tmp;
  257. tmp = readl(NFC_V3_IPC);
  258. if (!(tmp & NFC_V3_IPC_INT))
  259. return 0;
  260. tmp &= ~NFC_V3_IPC_INT;
  261. writel(tmp, NFC_V3_IPC);
  262. return 1;
  263. }
  264. static int check_int_v1_v2(struct mxc_nand_host *host)
  265. {
  266. uint32_t tmp;
  267. tmp = readw(NFC_V1_V2_CONFIG2);
  268. if (!(tmp & NFC_V1_V2_CONFIG2_INT))
  269. return 0;
  270. if (!host->devtype_data->irqpending_quirk)
  271. writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
  272. return 1;
  273. }
  274. static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
  275. {
  276. uint16_t tmp;
  277. tmp = readw(NFC_V1_V2_CONFIG1);
  278. if (activate)
  279. tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
  280. else
  281. tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
  282. writew(tmp, NFC_V1_V2_CONFIG1);
  283. }
  284. static void irq_control_v3(struct mxc_nand_host *host, int activate)
  285. {
  286. uint32_t tmp;
  287. tmp = readl(NFC_V3_CONFIG2);
  288. if (activate)
  289. tmp &= ~NFC_V3_CONFIG2_INT_MSK;
  290. else
  291. tmp |= NFC_V3_CONFIG2_INT_MSK;
  292. writel(tmp, NFC_V3_CONFIG2);
  293. }
  294. static void irq_control(struct mxc_nand_host *host, int activate)
  295. {
  296. if (host->devtype_data->irqpending_quirk) {
  297. if (activate)
  298. enable_irq(host->irq);
  299. else
  300. disable_irq_nosync(host->irq);
  301. } else {
  302. host->devtype_data->irq_control(host, activate);
  303. }
  304. }
  305. static u32 get_ecc_status_v1(struct mxc_nand_host *host)
  306. {
  307. return readw(NFC_V1_V2_ECC_STATUS_RESULT);
  308. }
  309. static u32 get_ecc_status_v2(struct mxc_nand_host *host)
  310. {
  311. return readl(NFC_V1_V2_ECC_STATUS_RESULT);
  312. }
  313. static u32 get_ecc_status_v3(struct mxc_nand_host *host)
  314. {
  315. return readl(NFC_V3_ECC_STATUS_RESULT);
  316. }
  317. static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
  318. {
  319. struct mxc_nand_host *host = dev_id;
  320. if (!host->devtype_data->check_int(host))
  321. return IRQ_NONE;
  322. irq_control(host, 0);
  323. complete(&host->op_completion);
  324. return IRQ_HANDLED;
  325. }
  326. /* This function polls the NANDFC to wait for the basic operation to
  327. * complete by checking the INT bit of config2 register.
  328. */
  329. static void wait_op_done(struct mxc_nand_host *host, int useirq)
  330. {
  331. int max_retries = 8000;
  332. if (useirq) {
  333. if (!host->devtype_data->check_int(host)) {
  334. INIT_COMPLETION(host->op_completion);
  335. irq_control(host, 1);
  336. wait_for_completion(&host->op_completion);
  337. }
  338. } else {
  339. while (max_retries-- > 0) {
  340. if (host->devtype_data->check_int(host))
  341. break;
  342. udelay(1);
  343. }
  344. if (max_retries < 0)
  345. pr_debug("%s: INT not set\n", __func__);
  346. }
  347. }
  348. static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
  349. {
  350. /* fill command */
  351. writel(cmd, NFC_V3_FLASH_CMD);
  352. /* send out command */
  353. writel(NFC_CMD, NFC_V3_LAUNCH);
  354. /* Wait for operation to complete */
  355. wait_op_done(host, useirq);
  356. }
  357. /* This function issues the specified command to the NAND device and
  358. * waits for completion. */
  359. static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
  360. {
  361. pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
  362. writew(cmd, NFC_V1_V2_FLASH_CMD);
  363. writew(NFC_CMD, NFC_V1_V2_CONFIG2);
  364. if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
  365. int max_retries = 100;
  366. /* Reset completion is indicated by NFC_CONFIG2 */
  367. /* being set to 0 */
  368. while (max_retries-- > 0) {
  369. if (readw(NFC_V1_V2_CONFIG2) == 0) {
  370. break;
  371. }
  372. udelay(1);
  373. }
  374. if (max_retries < 0)
  375. pr_debug("%s: RESET failed\n", __func__);
  376. } else {
  377. /* Wait for operation to complete */
  378. wait_op_done(host, useirq);
  379. }
  380. }
  381. static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
  382. {
  383. /* fill address */
  384. writel(addr, NFC_V3_FLASH_ADDR0);
  385. /* send out address */
  386. writel(NFC_ADDR, NFC_V3_LAUNCH);
  387. wait_op_done(host, 0);
  388. }
  389. /* This function sends an address (or partial address) to the
  390. * NAND device. The address is used to select the source/destination for
  391. * a NAND command. */
  392. static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
  393. {
  394. pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
  395. writew(addr, NFC_V1_V2_FLASH_ADDR);
  396. writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
  397. /* Wait for operation to complete */
  398. wait_op_done(host, islast);
  399. }
  400. static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
  401. {
  402. struct nand_chip *nand_chip = mtd->priv;
  403. struct mxc_nand_host *host = nand_chip->priv;
  404. uint32_t tmp;
  405. tmp = readl(NFC_V3_CONFIG1);
  406. tmp &= ~(7 << 4);
  407. writel(tmp, NFC_V3_CONFIG1);
  408. /* transfer data from NFC ram to nand */
  409. writel(ops, NFC_V3_LAUNCH);
  410. wait_op_done(host, false);
  411. }
  412. static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
  413. {
  414. struct nand_chip *nand_chip = mtd->priv;
  415. struct mxc_nand_host *host = nand_chip->priv;
  416. /* NANDFC buffer 0 is used for page read/write */
  417. writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
  418. writew(ops, NFC_V1_V2_CONFIG2);
  419. /* Wait for operation to complete */
  420. wait_op_done(host, true);
  421. }
  422. static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
  423. {
  424. struct nand_chip *nand_chip = mtd->priv;
  425. struct mxc_nand_host *host = nand_chip->priv;
  426. int bufs, i;
  427. if (mtd->writesize > 512)
  428. bufs = 4;
  429. else
  430. bufs = 1;
  431. for (i = 0; i < bufs; i++) {
  432. /* NANDFC buffer 0 is used for page read/write */
  433. writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
  434. writew(ops, NFC_V1_V2_CONFIG2);
  435. /* Wait for operation to complete */
  436. wait_op_done(host, true);
  437. }
  438. }
  439. static void send_read_id_v3(struct mxc_nand_host *host)
  440. {
  441. struct nand_chip *this = &host->nand;
  442. /* Read ID into main buffer */
  443. writel(NFC_ID, NFC_V3_LAUNCH);
  444. wait_op_done(host, true);
  445. memcpy32_fromio(host->data_buf, host->main_area0, 16);
  446. if (this->options & NAND_BUSWIDTH_16) {
  447. /* compress the ID info */
  448. host->data_buf[1] = host->data_buf[2];
  449. host->data_buf[2] = host->data_buf[4];
  450. host->data_buf[3] = host->data_buf[6];
  451. host->data_buf[4] = host->data_buf[8];
  452. host->data_buf[5] = host->data_buf[10];
  453. }
  454. }
  455. /* Request the NANDFC to perform a read of the NAND device ID. */
  456. static void send_read_id_v1_v2(struct mxc_nand_host *host)
  457. {
  458. struct nand_chip *this = &host->nand;
  459. /* NANDFC buffer 0 is used for device ID output */
  460. writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
  461. writew(NFC_ID, NFC_V1_V2_CONFIG2);
  462. /* Wait for operation to complete */
  463. wait_op_done(host, true);
  464. memcpy32_fromio(host->data_buf, host->main_area0, 16);
  465. if (this->options & NAND_BUSWIDTH_16) {
  466. /* compress the ID info */
  467. host->data_buf[1] = host->data_buf[2];
  468. host->data_buf[2] = host->data_buf[4];
  469. host->data_buf[3] = host->data_buf[6];
  470. host->data_buf[4] = host->data_buf[8];
  471. host->data_buf[5] = host->data_buf[10];
  472. }
  473. }
  474. static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
  475. {
  476. writew(NFC_STATUS, NFC_V3_LAUNCH);
  477. wait_op_done(host, true);
  478. return readl(NFC_V3_CONFIG1) >> 16;
  479. }
  480. /* This function requests the NANDFC to perform a read of the
  481. * NAND device status and returns the current status. */
  482. static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
  483. {
  484. void __iomem *main_buf = host->main_area0;
  485. uint32_t store;
  486. uint16_t ret;
  487. writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
  488. /*
  489. * The device status is stored in main_area0. To
  490. * prevent corruption of the buffer save the value
  491. * and restore it afterwards.
  492. */
  493. store = readl(main_buf);
  494. writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
  495. wait_op_done(host, true);
  496. ret = readw(main_buf);
  497. writel(store, main_buf);
  498. return ret;
  499. }
  500. /* This functions is used by upper layer to checks if device is ready */
  501. static int mxc_nand_dev_ready(struct mtd_info *mtd)
  502. {
  503. /*
  504. * NFC handles R/B internally. Therefore, this function
  505. * always returns status as ready.
  506. */
  507. return 1;
  508. }
  509. static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
  510. {
  511. /*
  512. * If HW ECC is enabled, we turn it on during init. There is
  513. * no need to enable again here.
  514. */
  515. }
  516. static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
  517. u_char *read_ecc, u_char *calc_ecc)
  518. {
  519. struct nand_chip *nand_chip = mtd->priv;
  520. struct mxc_nand_host *host = nand_chip->priv;
  521. /*
  522. * 1-Bit errors are automatically corrected in HW. No need for
  523. * additional correction. 2-Bit errors cannot be corrected by
  524. * HW ECC, so we need to return failure
  525. */
  526. uint16_t ecc_status = get_ecc_status_v1(host);
  527. if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
  528. pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
  529. return -1;
  530. }
  531. return 0;
  532. }
  533. static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
  534. u_char *read_ecc, u_char *calc_ecc)
  535. {
  536. struct nand_chip *nand_chip = mtd->priv;
  537. struct mxc_nand_host *host = nand_chip->priv;
  538. u32 ecc_stat, err;
  539. int no_subpages = 1;
  540. int ret = 0;
  541. u8 ecc_bit_mask, err_limit;
  542. ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
  543. err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
  544. no_subpages = mtd->writesize >> 9;
  545. ecc_stat = host->devtype_data->get_ecc_status(host);
  546. do {
  547. err = ecc_stat & ecc_bit_mask;
  548. if (err > err_limit) {
  549. printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
  550. return -1;
  551. } else {
  552. ret += err;
  553. }
  554. ecc_stat >>= 4;
  555. } while (--no_subpages);
  556. mtd->ecc_stats.corrected += ret;
  557. pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
  558. return ret;
  559. }
  560. static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
  561. u_char *ecc_code)
  562. {
  563. return 0;
  564. }
  565. static u_char mxc_nand_read_byte(struct mtd_info *mtd)
  566. {
  567. struct nand_chip *nand_chip = mtd->priv;
  568. struct mxc_nand_host *host = nand_chip->priv;
  569. uint8_t ret;
  570. /* Check for status request */
  571. if (host->status_request)
  572. return host->devtype_data->get_dev_status(host) & 0xFF;
  573. ret = *(uint8_t *)(host->data_buf + host->buf_start);
  574. host->buf_start++;
  575. return ret;
  576. }
  577. static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
  578. {
  579. struct nand_chip *nand_chip = mtd->priv;
  580. struct mxc_nand_host *host = nand_chip->priv;
  581. uint16_t ret;
  582. ret = *(uint16_t *)(host->data_buf + host->buf_start);
  583. host->buf_start += 2;
  584. return ret;
  585. }
  586. /* Write data of length len to buffer buf. The data to be
  587. * written on NAND Flash is first copied to RAMbuffer. After the Data Input
  588. * Operation by the NFC, the data is written to NAND Flash */
  589. static void mxc_nand_write_buf(struct mtd_info *mtd,
  590. const u_char *buf, int len)
  591. {
  592. struct nand_chip *nand_chip = mtd->priv;
  593. struct mxc_nand_host *host = nand_chip->priv;
  594. u16 col = host->buf_start;
  595. int n = mtd->oobsize + mtd->writesize - col;
  596. n = min(n, len);
  597. memcpy(host->data_buf + col, buf, n);
  598. host->buf_start += n;
  599. }
  600. /* Read the data buffer from the NAND Flash. To read the data from NAND
  601. * Flash first the data output cycle is initiated by the NFC, which copies
  602. * the data to RAMbuffer. This data of length len is then copied to buffer buf.
  603. */
  604. static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
  605. {
  606. struct nand_chip *nand_chip = mtd->priv;
  607. struct mxc_nand_host *host = nand_chip->priv;
  608. u16 col = host->buf_start;
  609. int n = mtd->oobsize + mtd->writesize - col;
  610. n = min(n, len);
  611. memcpy(buf, host->data_buf + col, n);
  612. host->buf_start += n;
  613. }
  614. /* This function is used by upper layer for select and
  615. * deselect of the NAND chip */
  616. static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
  617. {
  618. struct nand_chip *nand_chip = mtd->priv;
  619. struct mxc_nand_host *host = nand_chip->priv;
  620. if (chip == -1) {
  621. /* Disable the NFC clock */
  622. if (host->clk_act) {
  623. clk_disable_unprepare(host->clk);
  624. host->clk_act = 0;
  625. }
  626. return;
  627. }
  628. if (!host->clk_act) {
  629. /* Enable the NFC clock */
  630. clk_prepare_enable(host->clk);
  631. host->clk_act = 1;
  632. }
  633. }
  634. static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
  635. {
  636. struct nand_chip *nand_chip = mtd->priv;
  637. struct mxc_nand_host *host = nand_chip->priv;
  638. if (chip == -1) {
  639. /* Disable the NFC clock */
  640. if (host->clk_act) {
  641. clk_disable_unprepare(host->clk);
  642. host->clk_act = 0;
  643. }
  644. return;
  645. }
  646. if (!host->clk_act) {
  647. /* Enable the NFC clock */
  648. clk_prepare_enable(host->clk);
  649. host->clk_act = 1;
  650. }
  651. host->active_cs = chip;
  652. writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
  653. }
  654. /*
  655. * Function to transfer data to/from spare area.
  656. */
  657. static void copy_spare(struct mtd_info *mtd, bool bfrom)
  658. {
  659. struct nand_chip *this = mtd->priv;
  660. struct mxc_nand_host *host = this->priv;
  661. u16 i, j;
  662. u16 n = mtd->writesize >> 9;
  663. u8 *d = host->data_buf + mtd->writesize;
  664. u8 __iomem *s = host->spare0;
  665. u16 t = host->devtype_data->spare_len;
  666. j = (mtd->oobsize / n >> 1) << 1;
  667. if (bfrom) {
  668. for (i = 0; i < n - 1; i++)
  669. memcpy32_fromio(d + i * j, s + i * t, j);
  670. /* the last section */
  671. memcpy32_fromio(d + i * j, s + i * t, mtd->oobsize - i * j);
  672. } else {
  673. for (i = 0; i < n - 1; i++)
  674. memcpy32_toio(&s[i * t], &d[i * j], j);
  675. /* the last section */
  676. memcpy32_toio(&s[i * t], &d[i * j], mtd->oobsize - i * j);
  677. }
  678. }
  679. static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
  680. {
  681. struct nand_chip *nand_chip = mtd->priv;
  682. struct mxc_nand_host *host = nand_chip->priv;
  683. /* Write out column address, if necessary */
  684. if (column != -1) {
  685. /*
  686. * MXC NANDFC can only perform full page+spare or
  687. * spare-only read/write. When the upper layers
  688. * perform a read/write buf operation, the saved column
  689. * address is used to index into the full page.
  690. */
  691. host->devtype_data->send_addr(host, 0, page_addr == -1);
  692. if (mtd->writesize > 512)
  693. /* another col addr cycle for 2k page */
  694. host->devtype_data->send_addr(host, 0, false);
  695. }
  696. /* Write out page address, if necessary */
  697. if (page_addr != -1) {
  698. /* paddr_0 - p_addr_7 */
  699. host->devtype_data->send_addr(host, (page_addr & 0xff), false);
  700. if (mtd->writesize > 512) {
  701. if (mtd->size >= 0x10000000) {
  702. /* paddr_8 - paddr_15 */
  703. host->devtype_data->send_addr(host,
  704. (page_addr >> 8) & 0xff,
  705. false);
  706. host->devtype_data->send_addr(host,
  707. (page_addr >> 16) & 0xff,
  708. true);
  709. } else
  710. /* paddr_8 - paddr_15 */
  711. host->devtype_data->send_addr(host,
  712. (page_addr >> 8) & 0xff, true);
  713. } else {
  714. /* One more address cycle for higher density devices */
  715. if (mtd->size >= 0x4000000) {
  716. /* paddr_8 - paddr_15 */
  717. host->devtype_data->send_addr(host,
  718. (page_addr >> 8) & 0xff,
  719. false);
  720. host->devtype_data->send_addr(host,
  721. (page_addr >> 16) & 0xff,
  722. true);
  723. } else
  724. /* paddr_8 - paddr_15 */
  725. host->devtype_data->send_addr(host,
  726. (page_addr >> 8) & 0xff, true);
  727. }
  728. }
  729. }
  730. /*
  731. * v2 and v3 type controllers can do 4bit or 8bit ecc depending
  732. * on how much oob the nand chip has. For 8bit ecc we need at least
  733. * 26 bytes of oob data per 512 byte block.
  734. */
  735. static int get_eccsize(struct mtd_info *mtd)
  736. {
  737. int oobbytes_per_512 = 0;
  738. oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
  739. if (oobbytes_per_512 < 26)
  740. return 4;
  741. else
  742. return 8;
  743. }
  744. static void preset_v1(struct mtd_info *mtd)
  745. {
  746. struct nand_chip *nand_chip = mtd->priv;
  747. struct mxc_nand_host *host = nand_chip->priv;
  748. uint16_t config1 = 0;
  749. if (nand_chip->ecc.mode == NAND_ECC_HW)
  750. config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
  751. if (!host->devtype_data->irqpending_quirk)
  752. config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
  753. host->eccsize = 1;
  754. writew(config1, NFC_V1_V2_CONFIG1);
  755. /* preset operation */
  756. /* Unlock the internal RAM Buffer */
  757. writew(0x2, NFC_V1_V2_CONFIG);
  758. /* Blocks to be unlocked */
  759. writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
  760. writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
  761. /* Unlock Block Command for given address range */
  762. writew(0x4, NFC_V1_V2_WRPROT);
  763. }
  764. static void preset_v2(struct mtd_info *mtd)
  765. {
  766. struct nand_chip *nand_chip = mtd->priv;
  767. struct mxc_nand_host *host = nand_chip->priv;
  768. uint16_t config1 = 0;
  769. if (nand_chip->ecc.mode == NAND_ECC_HW)
  770. config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
  771. config1 |= NFC_V2_CONFIG1_FP_INT;
  772. if (!host->devtype_data->irqpending_quirk)
  773. config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
  774. if (mtd->writesize) {
  775. uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
  776. host->eccsize = get_eccsize(mtd);
  777. if (host->eccsize == 4)
  778. config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
  779. config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
  780. } else {
  781. host->eccsize = 1;
  782. }
  783. writew(config1, NFC_V1_V2_CONFIG1);
  784. /* preset operation */
  785. /* Unlock the internal RAM Buffer */
  786. writew(0x2, NFC_V1_V2_CONFIG);
  787. /* Blocks to be unlocked */
  788. writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
  789. writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
  790. writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
  791. writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
  792. writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
  793. writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
  794. writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
  795. writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
  796. /* Unlock Block Command for given address range */
  797. writew(0x4, NFC_V1_V2_WRPROT);
  798. }
  799. static void preset_v3(struct mtd_info *mtd)
  800. {
  801. struct nand_chip *chip = mtd->priv;
  802. struct mxc_nand_host *host = chip->priv;
  803. uint32_t config2, config3;
  804. int i, addr_phases;
  805. writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
  806. writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
  807. /* Unlock the internal RAM Buffer */
  808. writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
  809. NFC_V3_WRPROT);
  810. /* Blocks to be unlocked */
  811. for (i = 0; i < NAND_MAX_CHIPS; i++)
  812. writel(0x0 | (0xffff << 16),
  813. NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
  814. writel(0, NFC_V3_IPC);
  815. config2 = NFC_V3_CONFIG2_ONE_CYCLE |
  816. NFC_V3_CONFIG2_2CMD_PHASES |
  817. NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
  818. NFC_V3_CONFIG2_ST_CMD(0x70) |
  819. NFC_V3_CONFIG2_INT_MSK |
  820. NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
  821. if (chip->ecc.mode == NAND_ECC_HW)
  822. config2 |= NFC_V3_CONFIG2_ECC_EN;
  823. addr_phases = fls(chip->pagemask) >> 3;
  824. if (mtd->writesize == 2048) {
  825. config2 |= NFC_V3_CONFIG2_PS_2048;
  826. config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
  827. } else if (mtd->writesize == 4096) {
  828. config2 |= NFC_V3_CONFIG2_PS_4096;
  829. config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
  830. } else {
  831. config2 |= NFC_V3_CONFIG2_PS_512;
  832. config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
  833. }
  834. if (mtd->writesize) {
  835. config2 |= NFC_V3_CONFIG2_PPB(
  836. ffs(mtd->erasesize / mtd->writesize) - 6,
  837. host->devtype_data->ppb_shift);
  838. host->eccsize = get_eccsize(mtd);
  839. if (host->eccsize == 8)
  840. config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
  841. }
  842. writel(config2, NFC_V3_CONFIG2);
  843. config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
  844. NFC_V3_CONFIG3_NO_SDMA |
  845. NFC_V3_CONFIG3_RBB_MODE |
  846. NFC_V3_CONFIG3_SBB(6) | /* Reset default */
  847. NFC_V3_CONFIG3_ADD_OP(0);
  848. if (!(chip->options & NAND_BUSWIDTH_16))
  849. config3 |= NFC_V3_CONFIG3_FW8;
  850. writel(config3, NFC_V3_CONFIG3);
  851. writel(0, NFC_V3_DELAY_LINE);
  852. }
  853. /* Used by the upper layer to write command to NAND Flash for
  854. * different operations to be carried out on NAND Flash */
  855. static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
  856. int column, int page_addr)
  857. {
  858. struct nand_chip *nand_chip = mtd->priv;
  859. struct mxc_nand_host *host = nand_chip->priv;
  860. pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
  861. command, column, page_addr);
  862. /* Reset command state information */
  863. host->status_request = false;
  864. /* Command pre-processing step */
  865. switch (command) {
  866. case NAND_CMD_RESET:
  867. host->devtype_data->preset(mtd);
  868. host->devtype_data->send_cmd(host, command, false);
  869. break;
  870. case NAND_CMD_STATUS:
  871. host->buf_start = 0;
  872. host->status_request = true;
  873. host->devtype_data->send_cmd(host, command, true);
  874. mxc_do_addr_cycle(mtd, column, page_addr);
  875. break;
  876. case NAND_CMD_READ0:
  877. case NAND_CMD_READOOB:
  878. if (command == NAND_CMD_READ0)
  879. host->buf_start = column;
  880. else
  881. host->buf_start = column + mtd->writesize;
  882. command = NAND_CMD_READ0; /* only READ0 is valid */
  883. host->devtype_data->send_cmd(host, command, false);
  884. mxc_do_addr_cycle(mtd, column, page_addr);
  885. if (mtd->writesize > 512)
  886. host->devtype_data->send_cmd(host,
  887. NAND_CMD_READSTART, true);
  888. host->devtype_data->send_page(mtd, NFC_OUTPUT);
  889. memcpy32_fromio(host->data_buf, host->main_area0,
  890. mtd->writesize);
  891. copy_spare(mtd, true);
  892. break;
  893. case NAND_CMD_SEQIN:
  894. if (column >= mtd->writesize)
  895. /* call ourself to read a page */
  896. mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
  897. host->buf_start = column;
  898. host->devtype_data->send_cmd(host, command, false);
  899. mxc_do_addr_cycle(mtd, column, page_addr);
  900. break;
  901. case NAND_CMD_PAGEPROG:
  902. memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
  903. copy_spare(mtd, false);
  904. host->devtype_data->send_page(mtd, NFC_INPUT);
  905. host->devtype_data->send_cmd(host, command, true);
  906. mxc_do_addr_cycle(mtd, column, page_addr);
  907. break;
  908. case NAND_CMD_READID:
  909. host->devtype_data->send_cmd(host, command, true);
  910. mxc_do_addr_cycle(mtd, column, page_addr);
  911. host->devtype_data->send_read_id(host);
  912. host->buf_start = column;
  913. break;
  914. case NAND_CMD_ERASE1:
  915. case NAND_CMD_ERASE2:
  916. host->devtype_data->send_cmd(host, command, false);
  917. mxc_do_addr_cycle(mtd, column, page_addr);
  918. break;
  919. }
  920. }
  921. /*
  922. * The generic flash bbt decriptors overlap with our ecc
  923. * hardware, so define some i.MX specific ones.
  924. */
  925. static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
  926. static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
  927. static struct nand_bbt_descr bbt_main_descr = {
  928. .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
  929. | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
  930. .offs = 0,
  931. .len = 4,
  932. .veroffs = 4,
  933. .maxblocks = 4,
  934. .pattern = bbt_pattern,
  935. };
  936. static struct nand_bbt_descr bbt_mirror_descr = {
  937. .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
  938. | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
  939. .offs = 0,
  940. .len = 4,
  941. .veroffs = 4,
  942. .maxblocks = 4,
  943. .pattern = mirror_pattern,
  944. };
  945. /* v1 + irqpending_quirk: i.MX21 */
  946. static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
  947. .preset = preset_v1,
  948. .send_cmd = send_cmd_v1_v2,
  949. .send_addr = send_addr_v1_v2,
  950. .send_page = send_page_v1,
  951. .send_read_id = send_read_id_v1_v2,
  952. .get_dev_status = get_dev_status_v1_v2,
  953. .check_int = check_int_v1_v2,
  954. .irq_control = irq_control_v1_v2,
  955. .get_ecc_status = get_ecc_status_v1,
  956. .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
  957. .ecclayout_2k = &nandv1_hw_eccoob_largepage,
  958. .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
  959. .select_chip = mxc_nand_select_chip_v1_v3,
  960. .correct_data = mxc_nand_correct_data_v1,
  961. .irqpending_quirk = 1,
  962. .needs_ip = 0,
  963. .regs_offset = 0xe00,
  964. .spare0_offset = 0x800,
  965. .spare_len = 16,
  966. .eccbytes = 3,
  967. .eccsize = 1,
  968. };
  969. /* v1 + !irqpending_quirk: i.MX27, i.MX31 */
  970. static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
  971. .preset = preset_v1,
  972. .send_cmd = send_cmd_v1_v2,
  973. .send_addr = send_addr_v1_v2,
  974. .send_page = send_page_v1,
  975. .send_read_id = send_read_id_v1_v2,
  976. .get_dev_status = get_dev_status_v1_v2,
  977. .check_int = check_int_v1_v2,
  978. .irq_control = irq_control_v1_v2,
  979. .get_ecc_status = get_ecc_status_v1,
  980. .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
  981. .ecclayout_2k = &nandv1_hw_eccoob_largepage,
  982. .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
  983. .select_chip = mxc_nand_select_chip_v1_v3,
  984. .correct_data = mxc_nand_correct_data_v1,
  985. .irqpending_quirk = 0,
  986. .needs_ip = 0,
  987. .regs_offset = 0xe00,
  988. .spare0_offset = 0x800,
  989. .axi_offset = 0,
  990. .spare_len = 16,
  991. .eccbytes = 3,
  992. .eccsize = 1,
  993. };
  994. /* v21: i.MX25, i.MX35 */
  995. static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
  996. .preset = preset_v2,
  997. .send_cmd = send_cmd_v1_v2,
  998. .send_addr = send_addr_v1_v2,
  999. .send_page = send_page_v2,
  1000. .send_read_id = send_read_id_v1_v2,
  1001. .get_dev_status = get_dev_status_v1_v2,
  1002. .check_int = check_int_v1_v2,
  1003. .irq_control = irq_control_v1_v2,
  1004. .get_ecc_status = get_ecc_status_v2,
  1005. .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
  1006. .ecclayout_2k = &nandv2_hw_eccoob_largepage,
  1007. .ecclayout_4k = &nandv2_hw_eccoob_4k,
  1008. .select_chip = mxc_nand_select_chip_v2,
  1009. .correct_data = mxc_nand_correct_data_v2_v3,
  1010. .irqpending_quirk = 0,
  1011. .needs_ip = 0,
  1012. .regs_offset = 0x1e00,
  1013. .spare0_offset = 0x1000,
  1014. .axi_offset = 0,
  1015. .spare_len = 64,
  1016. .eccbytes = 9,
  1017. .eccsize = 0,
  1018. };
  1019. /* v3.2a: i.MX51 */
  1020. static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
  1021. .preset = preset_v3,
  1022. .send_cmd = send_cmd_v3,
  1023. .send_addr = send_addr_v3,
  1024. .send_page = send_page_v3,
  1025. .send_read_id = send_read_id_v3,
  1026. .get_dev_status = get_dev_status_v3,
  1027. .check_int = check_int_v3,
  1028. .irq_control = irq_control_v3,
  1029. .get_ecc_status = get_ecc_status_v3,
  1030. .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
  1031. .ecclayout_2k = &nandv2_hw_eccoob_largepage,
  1032. .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
  1033. .select_chip = mxc_nand_select_chip_v1_v3,
  1034. .correct_data = mxc_nand_correct_data_v2_v3,
  1035. .irqpending_quirk = 0,
  1036. .needs_ip = 1,
  1037. .regs_offset = 0,
  1038. .spare0_offset = 0x1000,
  1039. .axi_offset = 0x1e00,
  1040. .spare_len = 64,
  1041. .eccbytes = 0,
  1042. .eccsize = 0,
  1043. .ppb_shift = 7,
  1044. };
  1045. /* v3.2b: i.MX53 */
  1046. static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
  1047. .preset = preset_v3,
  1048. .send_cmd = send_cmd_v3,
  1049. .send_addr = send_addr_v3,
  1050. .send_page = send_page_v3,
  1051. .send_read_id = send_read_id_v3,
  1052. .get_dev_status = get_dev_status_v3,
  1053. .check_int = check_int_v3,
  1054. .irq_control = irq_control_v3,
  1055. .get_ecc_status = get_ecc_status_v3,
  1056. .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
  1057. .ecclayout_2k = &nandv2_hw_eccoob_largepage,
  1058. .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
  1059. .select_chip = mxc_nand_select_chip_v1_v3,
  1060. .correct_data = mxc_nand_correct_data_v2_v3,
  1061. .irqpending_quirk = 0,
  1062. .needs_ip = 1,
  1063. .regs_offset = 0,
  1064. .spare0_offset = 0x1000,
  1065. .axi_offset = 0x1e00,
  1066. .spare_len = 64,
  1067. .eccbytes = 0,
  1068. .eccsize = 0,
  1069. .ppb_shift = 8,
  1070. };
  1071. static inline int is_imx21_nfc(struct mxc_nand_host *host)
  1072. {
  1073. return host->devtype_data == &imx21_nand_devtype_data;
  1074. }
  1075. static inline int is_imx27_nfc(struct mxc_nand_host *host)
  1076. {
  1077. return host->devtype_data == &imx27_nand_devtype_data;
  1078. }
  1079. static inline int is_imx25_nfc(struct mxc_nand_host *host)
  1080. {
  1081. return host->devtype_data == &imx25_nand_devtype_data;
  1082. }
  1083. static inline int is_imx51_nfc(struct mxc_nand_host *host)
  1084. {
  1085. return host->devtype_data == &imx51_nand_devtype_data;
  1086. }
  1087. static inline int is_imx53_nfc(struct mxc_nand_host *host)
  1088. {
  1089. return host->devtype_data == &imx53_nand_devtype_data;
  1090. }
  1091. static struct platform_device_id mxcnd_devtype[] = {
  1092. {
  1093. .name = "imx21-nand",
  1094. .driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
  1095. }, {
  1096. .name = "imx27-nand",
  1097. .driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
  1098. }, {
  1099. .name = "imx25-nand",
  1100. .driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
  1101. }, {
  1102. .name = "imx51-nand",
  1103. .driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
  1104. }, {
  1105. .name = "imx53-nand",
  1106. .driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
  1107. }, {
  1108. /* sentinel */
  1109. }
  1110. };
  1111. MODULE_DEVICE_TABLE(platform, mxcnd_devtype);
  1112. #ifdef CONFIG_OF_MTD
  1113. static const struct of_device_id mxcnd_dt_ids[] = {
  1114. {
  1115. .compatible = "fsl,imx21-nand",
  1116. .data = &imx21_nand_devtype_data,
  1117. }, {
  1118. .compatible = "fsl,imx27-nand",
  1119. .data = &imx27_nand_devtype_data,
  1120. }, {
  1121. .compatible = "fsl,imx25-nand",
  1122. .data = &imx25_nand_devtype_data,
  1123. }, {
  1124. .compatible = "fsl,imx51-nand",
  1125. .data = &imx51_nand_devtype_data,
  1126. }, {
  1127. .compatible = "fsl,imx53-nand",
  1128. .data = &imx53_nand_devtype_data,
  1129. },
  1130. { /* sentinel */ }
  1131. };
  1132. static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
  1133. {
  1134. struct device_node *np = host->dev->of_node;
  1135. struct mxc_nand_platform_data *pdata = &host->pdata;
  1136. const struct of_device_id *of_id =
  1137. of_match_device(mxcnd_dt_ids, host->dev);
  1138. int buswidth;
  1139. if (!np)
  1140. return 1;
  1141. if (of_get_nand_ecc_mode(np) >= 0)
  1142. pdata->hw_ecc = 1;
  1143. pdata->flash_bbt = of_get_nand_on_flash_bbt(np);
  1144. buswidth = of_get_nand_bus_width(np);
  1145. if (buswidth < 0)
  1146. return buswidth;
  1147. pdata->width = buswidth / 8;
  1148. host->devtype_data = of_id->data;
  1149. return 0;
  1150. }
  1151. #else
  1152. static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
  1153. {
  1154. return 1;
  1155. }
  1156. #endif
  1157. static int mxcnd_probe(struct platform_device *pdev)
  1158. {
  1159. struct nand_chip *this;
  1160. struct mtd_info *mtd;
  1161. struct mxc_nand_host *host;
  1162. struct resource *res;
  1163. int err = 0;
  1164. /* Allocate memory for MTD device structure and private data */
  1165. host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host) +
  1166. NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE, GFP_KERNEL);
  1167. if (!host)
  1168. return -ENOMEM;
  1169. host->data_buf = (uint8_t *)(host + 1);
  1170. host->dev = &pdev->dev;
  1171. /* structures must be linked */
  1172. this = &host->nand;
  1173. mtd = &host->mtd;
  1174. mtd->priv = this;
  1175. mtd->owner = THIS_MODULE;
  1176. mtd->dev.parent = &pdev->dev;
  1177. mtd->name = DRIVER_NAME;
  1178. /* 50 us command delay time */
  1179. this->chip_delay = 5;
  1180. this->priv = host;
  1181. this->dev_ready = mxc_nand_dev_ready;
  1182. this->cmdfunc = mxc_nand_command;
  1183. this->read_byte = mxc_nand_read_byte;
  1184. this->read_word = mxc_nand_read_word;
  1185. this->write_buf = mxc_nand_write_buf;
  1186. this->read_buf = mxc_nand_read_buf;
  1187. host->clk = devm_clk_get(&pdev->dev, NULL);
  1188. if (IS_ERR(host->clk))
  1189. return PTR_ERR(host->clk);
  1190. err = mxcnd_probe_dt(host);
  1191. if (err > 0) {
  1192. struct mxc_nand_platform_data *pdata =
  1193. dev_get_platdata(&pdev->dev);
  1194. if (pdata) {
  1195. host->pdata = *pdata;
  1196. host->devtype_data = (struct mxc_nand_devtype_data *)
  1197. pdev->id_entry->driver_data;
  1198. } else {
  1199. err = -ENODEV;
  1200. }
  1201. }
  1202. if (err < 0)
  1203. return err;
  1204. if (host->devtype_data->needs_ip) {
  1205. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1206. host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
  1207. if (IS_ERR(host->regs_ip))
  1208. return PTR_ERR(host->regs_ip);
  1209. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1210. } else {
  1211. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1212. }
  1213. host->base = devm_ioremap_resource(&pdev->dev, res);
  1214. if (IS_ERR(host->base))
  1215. return PTR_ERR(host->base);
  1216. host->main_area0 = host->base;
  1217. if (host->devtype_data->regs_offset)
  1218. host->regs = host->base + host->devtype_data->regs_offset;
  1219. host->spare0 = host->base + host->devtype_data->spare0_offset;
  1220. if (host->devtype_data->axi_offset)
  1221. host->regs_axi = host->base + host->devtype_data->axi_offset;
  1222. this->ecc.bytes = host->devtype_data->eccbytes;
  1223. host->eccsize = host->devtype_data->eccsize;
  1224. this->select_chip = host->devtype_data->select_chip;
  1225. this->ecc.size = 512;
  1226. this->ecc.layout = host->devtype_data->ecclayout_512;
  1227. if (host->pdata.hw_ecc) {
  1228. this->ecc.calculate = mxc_nand_calculate_ecc;
  1229. this->ecc.hwctl = mxc_nand_enable_hwecc;
  1230. this->ecc.correct = host->devtype_data->correct_data;
  1231. this->ecc.mode = NAND_ECC_HW;
  1232. } else {
  1233. this->ecc.mode = NAND_ECC_SOFT;
  1234. }
  1235. /* NAND bus width determines access functions used by upper layer */
  1236. if (host->pdata.width == 2)
  1237. this->options |= NAND_BUSWIDTH_16;
  1238. if (host->pdata.flash_bbt) {
  1239. this->bbt_td = &bbt_main_descr;
  1240. this->bbt_md = &bbt_mirror_descr;
  1241. /* update flash based bbt */
  1242. this->bbt_options |= NAND_BBT_USE_FLASH;
  1243. }
  1244. init_completion(&host->op_completion);
  1245. host->irq = platform_get_irq(pdev, 0);
  1246. /*
  1247. * Use host->devtype_data->irq_control() here instead of irq_control()
  1248. * because we must not disable_irq_nosync without having requested the
  1249. * irq.
  1250. */
  1251. host->devtype_data->irq_control(host, 0);
  1252. err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
  1253. 0, DRIVER_NAME, host);
  1254. if (err)
  1255. return err;
  1256. clk_prepare_enable(host->clk);
  1257. host->clk_act = 1;
  1258. /*
  1259. * Now that we "own" the interrupt make sure the interrupt mask bit is
  1260. * cleared on i.MX21. Otherwise we can't read the interrupt status bit
  1261. * on this machine.
  1262. */
  1263. if (host->devtype_data->irqpending_quirk) {
  1264. disable_irq_nosync(host->irq);
  1265. host->devtype_data->irq_control(host, 1);
  1266. }
  1267. /* first scan to find the device and get the page size */
  1268. if (nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL)) {
  1269. err = -ENXIO;
  1270. goto escan;
  1271. }
  1272. /* Call preset again, with correct writesize this time */
  1273. host->devtype_data->preset(mtd);
  1274. if (mtd->writesize == 2048)
  1275. this->ecc.layout = host->devtype_data->ecclayout_2k;
  1276. else if (mtd->writesize == 4096)
  1277. this->ecc.layout = host->devtype_data->ecclayout_4k;
  1278. if (this->ecc.mode == NAND_ECC_HW) {
  1279. if (is_imx21_nfc(host) || is_imx27_nfc(host))
  1280. this->ecc.strength = 1;
  1281. else
  1282. this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
  1283. }
  1284. /* second phase scan */
  1285. if (nand_scan_tail(mtd)) {
  1286. err = -ENXIO;
  1287. goto escan;
  1288. }
  1289. /* Register the partitions */
  1290. mtd_device_parse_register(mtd, part_probes,
  1291. &(struct mtd_part_parser_data){
  1292. .of_node = pdev->dev.of_node,
  1293. },
  1294. host->pdata.parts,
  1295. host->pdata.nr_parts);
  1296. platform_set_drvdata(pdev, host);
  1297. return 0;
  1298. escan:
  1299. if (host->clk_act)
  1300. clk_disable_unprepare(host->clk);
  1301. return err;
  1302. }
  1303. static int mxcnd_remove(struct platform_device *pdev)
  1304. {
  1305. struct mxc_nand_host *host = platform_get_drvdata(pdev);
  1306. nand_release(&host->mtd);
  1307. return 0;
  1308. }
  1309. static struct platform_driver mxcnd_driver = {
  1310. .driver = {
  1311. .name = DRIVER_NAME,
  1312. .owner = THIS_MODULE,
  1313. .of_match_table = of_match_ptr(mxcnd_dt_ids),
  1314. },
  1315. .id_table = mxcnd_devtype,
  1316. .probe = mxcnd_probe,
  1317. .remove = mxcnd_remove,
  1318. };
  1319. module_platform_driver(mxcnd_driver);
  1320. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1321. MODULE_DESCRIPTION("MXC NAND MTD driver");
  1322. MODULE_LICENSE("GPL");