x86_emulate.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcOne (7<<4) /* Implied '1' */
  59. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  60. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  61. #define SrcMask (0xf<<4)
  62. /* Generic ModRM decode. */
  63. #define ModRM (1<<8)
  64. /* Destination is only written; never read. */
  65. #define Mov (1<<9)
  66. #define BitOp (1<<10)
  67. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  68. #define String (1<<12) /* String instruction (rep capable) */
  69. #define Stack (1<<13) /* Stack instruction (push/pop) */
  70. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  71. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  72. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  73. /* Source 2 operand type */
  74. #define Src2None (0<<29)
  75. #define Src2CL (1<<29)
  76. #define Src2ImmByte (2<<29)
  77. #define Src2One (3<<29)
  78. #define Src2Imm16 (4<<29)
  79. #define Src2Mask (7<<29)
  80. enum {
  81. Group1_80, Group1_81, Group1_82, Group1_83,
  82. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  83. };
  84. static u32 opcode_table[256] = {
  85. /* 0x00 - 0x07 */
  86. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  87. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  88. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  89. /* 0x08 - 0x0F */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. 0, 0, 0, 0,
  93. /* 0x10 - 0x17 */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, 0, 0,
  97. /* 0x18 - 0x1F */
  98. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. 0, 0, 0, 0,
  101. /* 0x20 - 0x27 */
  102. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  105. /* 0x28 - 0x2F */
  106. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. 0, 0, 0, 0,
  109. /* 0x30 - 0x37 */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. 0, 0, 0, 0,
  113. /* 0x38 - 0x3F */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  117. 0, 0,
  118. /* 0x40 - 0x47 */
  119. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  120. /* 0x48 - 0x4F */
  121. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  122. /* 0x50 - 0x57 */
  123. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  124. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  125. /* 0x58 - 0x5F */
  126. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  127. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  128. /* 0x60 - 0x67 */
  129. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  130. 0, 0, 0, 0,
  131. /* 0x68 - 0x6F */
  132. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  133. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  134. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  135. /* 0x70 - 0x77 */
  136. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  137. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  138. /* 0x78 - 0x7F */
  139. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  140. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  141. /* 0x80 - 0x87 */
  142. Group | Group1_80, Group | Group1_81,
  143. Group | Group1_82, Group | Group1_83,
  144. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  145. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  146. /* 0x88 - 0x8F */
  147. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  148. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  149. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  150. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  151. /* 0x90 - 0x97 */
  152. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  153. /* 0x98 - 0x9F */
  154. 0, 0, SrcImm | Src2Imm16, 0,
  155. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  156. /* 0xA0 - 0xA7 */
  157. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  158. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  159. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  160. ByteOp | ImplicitOps | String, ImplicitOps | String,
  161. /* 0xA8 - 0xAF */
  162. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  163. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  164. ByteOp | ImplicitOps | String, ImplicitOps | String,
  165. /* 0xB0 - 0xB7 */
  166. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  167. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  168. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  169. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  170. /* 0xB8 - 0xBF */
  171. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  172. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  173. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  174. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  175. /* 0xC0 - 0xC7 */
  176. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  177. 0, ImplicitOps | Stack, 0, 0,
  178. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  179. /* 0xC8 - 0xCF */
  180. 0, 0, 0, ImplicitOps | Stack,
  181. ImplicitOps, SrcImmByte, ImplicitOps, ImplicitOps,
  182. /* 0xD0 - 0xD7 */
  183. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  184. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  185. 0, 0, 0, 0,
  186. /* 0xD8 - 0xDF */
  187. 0, 0, 0, 0, 0, 0, 0, 0,
  188. /* 0xE0 - 0xE7 */
  189. 0, 0, 0, 0,
  190. ByteOp | SrcImmUByte, SrcImmUByte,
  191. ByteOp | SrcImmUByte, SrcImmUByte,
  192. /* 0xE8 - 0xEF */
  193. SrcImm | Stack, SrcImm | ImplicitOps,
  194. SrcImmU | Src2Imm16, SrcImmByte | ImplicitOps,
  195. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  196. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  197. /* 0xF0 - 0xF7 */
  198. 0, 0, 0, 0,
  199. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  200. /* 0xF8 - 0xFF */
  201. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  202. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  203. };
  204. static u32 twobyte_table[256] = {
  205. /* 0x00 - 0x0F */
  206. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  207. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  208. /* 0x10 - 0x1F */
  209. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  210. /* 0x20 - 0x2F */
  211. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  212. 0, 0, 0, 0, 0, 0, 0, 0,
  213. /* 0x30 - 0x3F */
  214. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  215. /* 0x40 - 0x47 */
  216. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  217. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. /* 0x48 - 0x4F */
  221. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  222. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  223. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  224. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  225. /* 0x50 - 0x5F */
  226. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  227. /* 0x60 - 0x6F */
  228. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x70 - 0x7F */
  230. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  231. /* 0x80 - 0x8F */
  232. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  233. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  234. /* 0x90 - 0x9F */
  235. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  236. /* 0xA0 - 0xA7 */
  237. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  238. DstMem | SrcReg | Src2ImmByte | ModRM,
  239. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  240. /* 0xA8 - 0xAF */
  241. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  242. DstMem | SrcReg | Src2ImmByte | ModRM,
  243. DstMem | SrcReg | Src2CL | ModRM,
  244. ModRM, 0,
  245. /* 0xB0 - 0xB7 */
  246. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  247. DstMem | SrcReg | ModRM | BitOp,
  248. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  249. DstReg | SrcMem16 | ModRM | Mov,
  250. /* 0xB8 - 0xBF */
  251. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  252. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  253. DstReg | SrcMem16 | ModRM | Mov,
  254. /* 0xC0 - 0xCF */
  255. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  256. 0, 0, 0, 0, 0, 0, 0, 0,
  257. /* 0xD0 - 0xDF */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xE0 - 0xEF */
  260. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  261. /* 0xF0 - 0xFF */
  262. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  263. };
  264. static u32 group_table[] = {
  265. [Group1_80*8] =
  266. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  267. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  268. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  269. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  270. [Group1_81*8] =
  271. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  272. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  273. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  274. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  275. [Group1_82*8] =
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. [Group1_83*8] =
  281. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  282. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  283. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  284. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  285. [Group1A*8] =
  286. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  287. [Group3_Byte*8] =
  288. ByteOp | SrcImm | DstMem | ModRM, 0,
  289. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  290. 0, 0, 0, 0,
  291. [Group3*8] =
  292. DstMem | SrcImm | ModRM, 0,
  293. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  294. 0, 0, 0, 0,
  295. [Group4*8] =
  296. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  297. 0, 0, 0, 0, 0, 0,
  298. [Group5*8] =
  299. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  300. SrcMem | ModRM | Stack, 0,
  301. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  302. [Group7*8] =
  303. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  304. SrcNone | ModRM | DstMem | Mov, 0,
  305. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  306. };
  307. static u32 group2_table[] = {
  308. [Group7*8] =
  309. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  310. SrcNone | ModRM | DstMem | Mov, 0,
  311. SrcMem16 | ModRM | Mov, 0,
  312. };
  313. /* EFLAGS bit definitions. */
  314. #define EFLG_VM (1<<17)
  315. #define EFLG_RF (1<<16)
  316. #define EFLG_OF (1<<11)
  317. #define EFLG_DF (1<<10)
  318. #define EFLG_IF (1<<9)
  319. #define EFLG_SF (1<<7)
  320. #define EFLG_ZF (1<<6)
  321. #define EFLG_AF (1<<4)
  322. #define EFLG_PF (1<<2)
  323. #define EFLG_CF (1<<0)
  324. /*
  325. * Instruction emulation:
  326. * Most instructions are emulated directly via a fragment of inline assembly
  327. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  328. * any modified flags.
  329. */
  330. #if defined(CONFIG_X86_64)
  331. #define _LO32 "k" /* force 32-bit operand */
  332. #define _STK "%%rsp" /* stack pointer */
  333. #elif defined(__i386__)
  334. #define _LO32 "" /* force 32-bit operand */
  335. #define _STK "%%esp" /* stack pointer */
  336. #endif
  337. /*
  338. * These EFLAGS bits are restored from saved value during emulation, and
  339. * any changes are written back to the saved value after emulation.
  340. */
  341. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  342. /* Before executing instruction: restore necessary bits in EFLAGS. */
  343. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  344. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  345. "movl %"_sav",%"_LO32 _tmp"; " \
  346. "push %"_tmp"; " \
  347. "push %"_tmp"; " \
  348. "movl %"_msk",%"_LO32 _tmp"; " \
  349. "andl %"_LO32 _tmp",("_STK"); " \
  350. "pushf; " \
  351. "notl %"_LO32 _tmp"; " \
  352. "andl %"_LO32 _tmp",("_STK"); " \
  353. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  354. "pop %"_tmp"; " \
  355. "orl %"_LO32 _tmp",("_STK"); " \
  356. "popf; " \
  357. "pop %"_sav"; "
  358. /* After executing instruction: write-back necessary bits in EFLAGS. */
  359. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  360. /* _sav |= EFLAGS & _msk; */ \
  361. "pushf; " \
  362. "pop %"_tmp"; " \
  363. "andl %"_msk",%"_LO32 _tmp"; " \
  364. "orl %"_LO32 _tmp",%"_sav"; "
  365. #ifdef CONFIG_X86_64
  366. #define ON64(x) x
  367. #else
  368. #define ON64(x)
  369. #endif
  370. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  371. do { \
  372. __asm__ __volatile__ ( \
  373. _PRE_EFLAGS("0", "4", "2") \
  374. _op _suffix " %"_x"3,%1; " \
  375. _POST_EFLAGS("0", "4", "2") \
  376. : "=m" (_eflags), "=m" ((_dst).val), \
  377. "=&r" (_tmp) \
  378. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  379. } while (0)
  380. /* Raw emulation: instruction has two explicit operands. */
  381. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  382. do { \
  383. unsigned long _tmp; \
  384. \
  385. switch ((_dst).bytes) { \
  386. case 2: \
  387. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  388. break; \
  389. case 4: \
  390. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  391. break; \
  392. case 8: \
  393. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  394. break; \
  395. } \
  396. } while (0)
  397. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  398. do { \
  399. unsigned long _tmp; \
  400. switch ((_dst).bytes) { \
  401. case 1: \
  402. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  403. break; \
  404. default: \
  405. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  406. _wx, _wy, _lx, _ly, _qx, _qy); \
  407. break; \
  408. } \
  409. } while (0)
  410. /* Source operand is byte-sized and may be restricted to just %cl. */
  411. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  412. __emulate_2op(_op, _src, _dst, _eflags, \
  413. "b", "c", "b", "c", "b", "c", "b", "c")
  414. /* Source operand is byte, word, long or quad sized. */
  415. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  416. __emulate_2op(_op, _src, _dst, _eflags, \
  417. "b", "q", "w", "r", _LO32, "r", "", "r")
  418. /* Source operand is word, long or quad sized. */
  419. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  420. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  421. "w", "r", _LO32, "r", "", "r")
  422. /* Instruction has three operands and one operand is stored in ECX register */
  423. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  424. do { \
  425. unsigned long _tmp; \
  426. _type _clv = (_cl).val; \
  427. _type _srcv = (_src).val; \
  428. _type _dstv = (_dst).val; \
  429. \
  430. __asm__ __volatile__ ( \
  431. _PRE_EFLAGS("0", "5", "2") \
  432. _op _suffix " %4,%1 \n" \
  433. _POST_EFLAGS("0", "5", "2") \
  434. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  435. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  436. ); \
  437. \
  438. (_cl).val = (unsigned long) _clv; \
  439. (_src).val = (unsigned long) _srcv; \
  440. (_dst).val = (unsigned long) _dstv; \
  441. } while (0)
  442. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  443. do { \
  444. switch ((_dst).bytes) { \
  445. case 2: \
  446. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  447. "w", unsigned short); \
  448. break; \
  449. case 4: \
  450. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  451. "l", unsigned int); \
  452. break; \
  453. case 8: \
  454. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  455. "q", unsigned long)); \
  456. break; \
  457. } \
  458. } while (0)
  459. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  460. do { \
  461. unsigned long _tmp; \
  462. \
  463. __asm__ __volatile__ ( \
  464. _PRE_EFLAGS("0", "3", "2") \
  465. _op _suffix " %1; " \
  466. _POST_EFLAGS("0", "3", "2") \
  467. : "=m" (_eflags), "+m" ((_dst).val), \
  468. "=&r" (_tmp) \
  469. : "i" (EFLAGS_MASK)); \
  470. } while (0)
  471. /* Instruction has only one explicit operand (no source operand). */
  472. #define emulate_1op(_op, _dst, _eflags) \
  473. do { \
  474. switch ((_dst).bytes) { \
  475. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  476. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  477. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  478. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  479. } \
  480. } while (0)
  481. /* Fetch next part of the instruction being emulated. */
  482. #define insn_fetch(_type, _size, _eip) \
  483. ({ unsigned long _x; \
  484. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  485. if (rc != 0) \
  486. goto done; \
  487. (_eip) += (_size); \
  488. (_type)_x; \
  489. })
  490. static inline unsigned long ad_mask(struct decode_cache *c)
  491. {
  492. return (1UL << (c->ad_bytes << 3)) - 1;
  493. }
  494. /* Access/update address held in a register, based on addressing mode. */
  495. static inline unsigned long
  496. address_mask(struct decode_cache *c, unsigned long reg)
  497. {
  498. if (c->ad_bytes == sizeof(unsigned long))
  499. return reg;
  500. else
  501. return reg & ad_mask(c);
  502. }
  503. static inline unsigned long
  504. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  505. {
  506. return base + address_mask(c, reg);
  507. }
  508. static inline void
  509. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  510. {
  511. if (c->ad_bytes == sizeof(unsigned long))
  512. *reg += inc;
  513. else
  514. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  515. }
  516. static inline void jmp_rel(struct decode_cache *c, int rel)
  517. {
  518. register_address_increment(c, &c->eip, rel);
  519. }
  520. static void set_seg_override(struct decode_cache *c, int seg)
  521. {
  522. c->has_seg_override = true;
  523. c->seg_override = seg;
  524. }
  525. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  526. {
  527. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  528. return 0;
  529. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  530. }
  531. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  532. struct decode_cache *c)
  533. {
  534. if (!c->has_seg_override)
  535. return 0;
  536. return seg_base(ctxt, c->seg_override);
  537. }
  538. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  539. {
  540. return seg_base(ctxt, VCPU_SREG_ES);
  541. }
  542. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  543. {
  544. return seg_base(ctxt, VCPU_SREG_SS);
  545. }
  546. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  547. struct x86_emulate_ops *ops,
  548. unsigned long linear, u8 *dest)
  549. {
  550. struct fetch_cache *fc = &ctxt->decode.fetch;
  551. int rc;
  552. int size;
  553. if (linear < fc->start || linear >= fc->end) {
  554. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  555. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  556. if (rc)
  557. return rc;
  558. fc->start = linear;
  559. fc->end = linear + size;
  560. }
  561. *dest = fc->data[linear - fc->start];
  562. return 0;
  563. }
  564. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  565. struct x86_emulate_ops *ops,
  566. unsigned long eip, void *dest, unsigned size)
  567. {
  568. int rc = 0;
  569. eip += ctxt->cs_base;
  570. while (size--) {
  571. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  572. if (rc)
  573. return rc;
  574. }
  575. return 0;
  576. }
  577. /*
  578. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  579. * pointer into the block that addresses the relevant register.
  580. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  581. */
  582. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  583. int highbyte_regs)
  584. {
  585. void *p;
  586. p = &regs[modrm_reg];
  587. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  588. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  589. return p;
  590. }
  591. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  592. struct x86_emulate_ops *ops,
  593. void *ptr,
  594. u16 *size, unsigned long *address, int op_bytes)
  595. {
  596. int rc;
  597. if (op_bytes == 2)
  598. op_bytes = 3;
  599. *address = 0;
  600. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  601. ctxt->vcpu);
  602. if (rc)
  603. return rc;
  604. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  605. ctxt->vcpu);
  606. return rc;
  607. }
  608. static int test_cc(unsigned int condition, unsigned int flags)
  609. {
  610. int rc = 0;
  611. switch ((condition & 15) >> 1) {
  612. case 0: /* o */
  613. rc |= (flags & EFLG_OF);
  614. break;
  615. case 1: /* b/c/nae */
  616. rc |= (flags & EFLG_CF);
  617. break;
  618. case 2: /* z/e */
  619. rc |= (flags & EFLG_ZF);
  620. break;
  621. case 3: /* be/na */
  622. rc |= (flags & (EFLG_CF|EFLG_ZF));
  623. break;
  624. case 4: /* s */
  625. rc |= (flags & EFLG_SF);
  626. break;
  627. case 5: /* p/pe */
  628. rc |= (flags & EFLG_PF);
  629. break;
  630. case 7: /* le/ng */
  631. rc |= (flags & EFLG_ZF);
  632. /* fall through */
  633. case 6: /* l/nge */
  634. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  635. break;
  636. }
  637. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  638. return (!!rc ^ (condition & 1));
  639. }
  640. static void decode_register_operand(struct operand *op,
  641. struct decode_cache *c,
  642. int inhibit_bytereg)
  643. {
  644. unsigned reg = c->modrm_reg;
  645. int highbyte_regs = c->rex_prefix == 0;
  646. if (!(c->d & ModRM))
  647. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  648. op->type = OP_REG;
  649. if ((c->d & ByteOp) && !inhibit_bytereg) {
  650. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  651. op->val = *(u8 *)op->ptr;
  652. op->bytes = 1;
  653. } else {
  654. op->ptr = decode_register(reg, c->regs, 0);
  655. op->bytes = c->op_bytes;
  656. switch (op->bytes) {
  657. case 2:
  658. op->val = *(u16 *)op->ptr;
  659. break;
  660. case 4:
  661. op->val = *(u32 *)op->ptr;
  662. break;
  663. case 8:
  664. op->val = *(u64 *) op->ptr;
  665. break;
  666. }
  667. }
  668. op->orig_val = op->val;
  669. }
  670. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  671. struct x86_emulate_ops *ops)
  672. {
  673. struct decode_cache *c = &ctxt->decode;
  674. u8 sib;
  675. int index_reg = 0, base_reg = 0, scale;
  676. int rc = 0;
  677. if (c->rex_prefix) {
  678. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  679. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  680. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  681. }
  682. c->modrm = insn_fetch(u8, 1, c->eip);
  683. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  684. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  685. c->modrm_rm |= (c->modrm & 0x07);
  686. c->modrm_ea = 0;
  687. c->use_modrm_ea = 1;
  688. if (c->modrm_mod == 3) {
  689. c->modrm_ptr = decode_register(c->modrm_rm,
  690. c->regs, c->d & ByteOp);
  691. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  692. return rc;
  693. }
  694. if (c->ad_bytes == 2) {
  695. unsigned bx = c->regs[VCPU_REGS_RBX];
  696. unsigned bp = c->regs[VCPU_REGS_RBP];
  697. unsigned si = c->regs[VCPU_REGS_RSI];
  698. unsigned di = c->regs[VCPU_REGS_RDI];
  699. /* 16-bit ModR/M decode. */
  700. switch (c->modrm_mod) {
  701. case 0:
  702. if (c->modrm_rm == 6)
  703. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  704. break;
  705. case 1:
  706. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  707. break;
  708. case 2:
  709. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  710. break;
  711. }
  712. switch (c->modrm_rm) {
  713. case 0:
  714. c->modrm_ea += bx + si;
  715. break;
  716. case 1:
  717. c->modrm_ea += bx + di;
  718. break;
  719. case 2:
  720. c->modrm_ea += bp + si;
  721. break;
  722. case 3:
  723. c->modrm_ea += bp + di;
  724. break;
  725. case 4:
  726. c->modrm_ea += si;
  727. break;
  728. case 5:
  729. c->modrm_ea += di;
  730. break;
  731. case 6:
  732. if (c->modrm_mod != 0)
  733. c->modrm_ea += bp;
  734. break;
  735. case 7:
  736. c->modrm_ea += bx;
  737. break;
  738. }
  739. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  740. (c->modrm_rm == 6 && c->modrm_mod != 0))
  741. if (!c->has_seg_override)
  742. set_seg_override(c, VCPU_SREG_SS);
  743. c->modrm_ea = (u16)c->modrm_ea;
  744. } else {
  745. /* 32/64-bit ModR/M decode. */
  746. if ((c->modrm_rm & 7) == 4) {
  747. sib = insn_fetch(u8, 1, c->eip);
  748. index_reg |= (sib >> 3) & 7;
  749. base_reg |= sib & 7;
  750. scale = sib >> 6;
  751. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  752. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  753. else
  754. c->modrm_ea += c->regs[base_reg];
  755. if (index_reg != 4)
  756. c->modrm_ea += c->regs[index_reg] << scale;
  757. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  758. if (ctxt->mode == X86EMUL_MODE_PROT64)
  759. c->rip_relative = 1;
  760. } else
  761. c->modrm_ea += c->regs[c->modrm_rm];
  762. switch (c->modrm_mod) {
  763. case 0:
  764. if (c->modrm_rm == 5)
  765. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  766. break;
  767. case 1:
  768. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  769. break;
  770. case 2:
  771. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  772. break;
  773. }
  774. }
  775. done:
  776. return rc;
  777. }
  778. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  779. struct x86_emulate_ops *ops)
  780. {
  781. struct decode_cache *c = &ctxt->decode;
  782. int rc = 0;
  783. switch (c->ad_bytes) {
  784. case 2:
  785. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  786. break;
  787. case 4:
  788. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  789. break;
  790. case 8:
  791. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  792. break;
  793. }
  794. done:
  795. return rc;
  796. }
  797. int
  798. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  799. {
  800. struct decode_cache *c = &ctxt->decode;
  801. int rc = 0;
  802. int mode = ctxt->mode;
  803. int def_op_bytes, def_ad_bytes, group;
  804. /* Shadow copy of register state. Committed on successful emulation. */
  805. memset(c, 0, sizeof(struct decode_cache));
  806. c->eip = kvm_rip_read(ctxt->vcpu);
  807. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  808. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  809. switch (mode) {
  810. case X86EMUL_MODE_REAL:
  811. case X86EMUL_MODE_PROT16:
  812. def_op_bytes = def_ad_bytes = 2;
  813. break;
  814. case X86EMUL_MODE_PROT32:
  815. def_op_bytes = def_ad_bytes = 4;
  816. break;
  817. #ifdef CONFIG_X86_64
  818. case X86EMUL_MODE_PROT64:
  819. def_op_bytes = 4;
  820. def_ad_bytes = 8;
  821. break;
  822. #endif
  823. default:
  824. return -1;
  825. }
  826. c->op_bytes = def_op_bytes;
  827. c->ad_bytes = def_ad_bytes;
  828. /* Legacy prefixes. */
  829. for (;;) {
  830. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  831. case 0x66: /* operand-size override */
  832. /* switch between 2/4 bytes */
  833. c->op_bytes = def_op_bytes ^ 6;
  834. break;
  835. case 0x67: /* address-size override */
  836. if (mode == X86EMUL_MODE_PROT64)
  837. /* switch between 4/8 bytes */
  838. c->ad_bytes = def_ad_bytes ^ 12;
  839. else
  840. /* switch between 2/4 bytes */
  841. c->ad_bytes = def_ad_bytes ^ 6;
  842. break;
  843. case 0x26: /* ES override */
  844. case 0x2e: /* CS override */
  845. case 0x36: /* SS override */
  846. case 0x3e: /* DS override */
  847. set_seg_override(c, (c->b >> 3) & 3);
  848. break;
  849. case 0x64: /* FS override */
  850. case 0x65: /* GS override */
  851. set_seg_override(c, c->b & 7);
  852. break;
  853. case 0x40 ... 0x4f: /* REX */
  854. if (mode != X86EMUL_MODE_PROT64)
  855. goto done_prefixes;
  856. c->rex_prefix = c->b;
  857. continue;
  858. case 0xf0: /* LOCK */
  859. c->lock_prefix = 1;
  860. break;
  861. case 0xf2: /* REPNE/REPNZ */
  862. c->rep_prefix = REPNE_PREFIX;
  863. break;
  864. case 0xf3: /* REP/REPE/REPZ */
  865. c->rep_prefix = REPE_PREFIX;
  866. break;
  867. default:
  868. goto done_prefixes;
  869. }
  870. /* Any legacy prefix after a REX prefix nullifies its effect. */
  871. c->rex_prefix = 0;
  872. }
  873. done_prefixes:
  874. /* REX prefix. */
  875. if (c->rex_prefix)
  876. if (c->rex_prefix & 8)
  877. c->op_bytes = 8; /* REX.W */
  878. /* Opcode byte(s). */
  879. c->d = opcode_table[c->b];
  880. if (c->d == 0) {
  881. /* Two-byte opcode? */
  882. if (c->b == 0x0f) {
  883. c->twobyte = 1;
  884. c->b = insn_fetch(u8, 1, c->eip);
  885. c->d = twobyte_table[c->b];
  886. }
  887. }
  888. if (c->d & Group) {
  889. group = c->d & GroupMask;
  890. c->modrm = insn_fetch(u8, 1, c->eip);
  891. --c->eip;
  892. group = (group << 3) + ((c->modrm >> 3) & 7);
  893. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  894. c->d = group2_table[group];
  895. else
  896. c->d = group_table[group];
  897. }
  898. /* Unrecognised? */
  899. if (c->d == 0) {
  900. DPRINTF("Cannot emulate %02x\n", c->b);
  901. return -1;
  902. }
  903. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  904. c->op_bytes = 8;
  905. /* ModRM and SIB bytes. */
  906. if (c->d & ModRM)
  907. rc = decode_modrm(ctxt, ops);
  908. else if (c->d & MemAbs)
  909. rc = decode_abs(ctxt, ops);
  910. if (rc)
  911. goto done;
  912. if (!c->has_seg_override)
  913. set_seg_override(c, VCPU_SREG_DS);
  914. if (!(!c->twobyte && c->b == 0x8d))
  915. c->modrm_ea += seg_override_base(ctxt, c);
  916. if (c->ad_bytes != 8)
  917. c->modrm_ea = (u32)c->modrm_ea;
  918. /*
  919. * Decode and fetch the source operand: register, memory
  920. * or immediate.
  921. */
  922. switch (c->d & SrcMask) {
  923. case SrcNone:
  924. break;
  925. case SrcReg:
  926. decode_register_operand(&c->src, c, 0);
  927. break;
  928. case SrcMem16:
  929. c->src.bytes = 2;
  930. goto srcmem_common;
  931. case SrcMem32:
  932. c->src.bytes = 4;
  933. goto srcmem_common;
  934. case SrcMem:
  935. c->src.bytes = (c->d & ByteOp) ? 1 :
  936. c->op_bytes;
  937. /* Don't fetch the address for invlpg: it could be unmapped. */
  938. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  939. break;
  940. srcmem_common:
  941. /*
  942. * For instructions with a ModR/M byte, switch to register
  943. * access if Mod = 3.
  944. */
  945. if ((c->d & ModRM) && c->modrm_mod == 3) {
  946. c->src.type = OP_REG;
  947. c->src.val = c->modrm_val;
  948. c->src.ptr = c->modrm_ptr;
  949. break;
  950. }
  951. c->src.type = OP_MEM;
  952. break;
  953. case SrcImm:
  954. case SrcImmU:
  955. c->src.type = OP_IMM;
  956. c->src.ptr = (unsigned long *)c->eip;
  957. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  958. if (c->src.bytes == 8)
  959. c->src.bytes = 4;
  960. /* NB. Immediates are sign-extended as necessary. */
  961. switch (c->src.bytes) {
  962. case 1:
  963. c->src.val = insn_fetch(s8, 1, c->eip);
  964. break;
  965. case 2:
  966. c->src.val = insn_fetch(s16, 2, c->eip);
  967. break;
  968. case 4:
  969. c->src.val = insn_fetch(s32, 4, c->eip);
  970. break;
  971. }
  972. if ((c->d & SrcMask) == SrcImmU) {
  973. switch (c->src.bytes) {
  974. case 1:
  975. c->src.val &= 0xff;
  976. break;
  977. case 2:
  978. c->src.val &= 0xffff;
  979. break;
  980. case 4:
  981. c->src.val &= 0xffffffff;
  982. break;
  983. }
  984. }
  985. break;
  986. case SrcImmByte:
  987. case SrcImmUByte:
  988. c->src.type = OP_IMM;
  989. c->src.ptr = (unsigned long *)c->eip;
  990. c->src.bytes = 1;
  991. if ((c->d & SrcMask) == SrcImmByte)
  992. c->src.val = insn_fetch(s8, 1, c->eip);
  993. else
  994. c->src.val = insn_fetch(u8, 1, c->eip);
  995. break;
  996. case SrcOne:
  997. c->src.bytes = 1;
  998. c->src.val = 1;
  999. break;
  1000. }
  1001. /*
  1002. * Decode and fetch the second source operand: register, memory
  1003. * or immediate.
  1004. */
  1005. switch (c->d & Src2Mask) {
  1006. case Src2None:
  1007. break;
  1008. case Src2CL:
  1009. c->src2.bytes = 1;
  1010. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1011. break;
  1012. case Src2ImmByte:
  1013. c->src2.type = OP_IMM;
  1014. c->src2.ptr = (unsigned long *)c->eip;
  1015. c->src2.bytes = 1;
  1016. c->src2.val = insn_fetch(u8, 1, c->eip);
  1017. break;
  1018. case Src2Imm16:
  1019. c->src2.type = OP_IMM;
  1020. c->src2.ptr = (unsigned long *)c->eip;
  1021. c->src2.bytes = 2;
  1022. c->src2.val = insn_fetch(u16, 2, c->eip);
  1023. break;
  1024. case Src2One:
  1025. c->src2.bytes = 1;
  1026. c->src2.val = 1;
  1027. break;
  1028. }
  1029. /* Decode and fetch the destination operand: register or memory. */
  1030. switch (c->d & DstMask) {
  1031. case ImplicitOps:
  1032. /* Special instructions do their own operand decoding. */
  1033. return 0;
  1034. case DstReg:
  1035. decode_register_operand(&c->dst, c,
  1036. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1037. break;
  1038. case DstMem:
  1039. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1040. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1041. c->dst.type = OP_REG;
  1042. c->dst.val = c->dst.orig_val = c->modrm_val;
  1043. c->dst.ptr = c->modrm_ptr;
  1044. break;
  1045. }
  1046. c->dst.type = OP_MEM;
  1047. break;
  1048. case DstAcc:
  1049. c->dst.type = OP_REG;
  1050. c->dst.bytes = c->op_bytes;
  1051. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1052. switch (c->op_bytes) {
  1053. case 1:
  1054. c->dst.val = *(u8 *)c->dst.ptr;
  1055. break;
  1056. case 2:
  1057. c->dst.val = *(u16 *)c->dst.ptr;
  1058. break;
  1059. case 4:
  1060. c->dst.val = *(u32 *)c->dst.ptr;
  1061. break;
  1062. }
  1063. c->dst.orig_val = c->dst.val;
  1064. break;
  1065. }
  1066. if (c->rip_relative)
  1067. c->modrm_ea += c->eip;
  1068. done:
  1069. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1070. }
  1071. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1072. {
  1073. struct decode_cache *c = &ctxt->decode;
  1074. c->dst.type = OP_MEM;
  1075. c->dst.bytes = c->op_bytes;
  1076. c->dst.val = c->src.val;
  1077. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1078. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1079. c->regs[VCPU_REGS_RSP]);
  1080. }
  1081. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1082. struct x86_emulate_ops *ops,
  1083. void *dest, int len)
  1084. {
  1085. struct decode_cache *c = &ctxt->decode;
  1086. int rc;
  1087. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1088. c->regs[VCPU_REGS_RSP]),
  1089. dest, len, ctxt->vcpu);
  1090. if (rc != 0)
  1091. return rc;
  1092. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1093. return rc;
  1094. }
  1095. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1096. struct x86_emulate_ops *ops)
  1097. {
  1098. struct decode_cache *c = &ctxt->decode;
  1099. int rc;
  1100. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1101. if (rc != 0)
  1102. return rc;
  1103. return 0;
  1104. }
  1105. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1106. {
  1107. struct decode_cache *c = &ctxt->decode;
  1108. switch (c->modrm_reg) {
  1109. case 0: /* rol */
  1110. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1111. break;
  1112. case 1: /* ror */
  1113. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1114. break;
  1115. case 2: /* rcl */
  1116. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1117. break;
  1118. case 3: /* rcr */
  1119. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1120. break;
  1121. case 4: /* sal/shl */
  1122. case 6: /* sal/shl */
  1123. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1124. break;
  1125. case 5: /* shr */
  1126. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1127. break;
  1128. case 7: /* sar */
  1129. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1130. break;
  1131. }
  1132. }
  1133. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops)
  1135. {
  1136. struct decode_cache *c = &ctxt->decode;
  1137. int rc = 0;
  1138. switch (c->modrm_reg) {
  1139. case 0 ... 1: /* test */
  1140. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1141. break;
  1142. case 2: /* not */
  1143. c->dst.val = ~c->dst.val;
  1144. break;
  1145. case 3: /* neg */
  1146. emulate_1op("neg", c->dst, ctxt->eflags);
  1147. break;
  1148. default:
  1149. DPRINTF("Cannot emulate %02x\n", c->b);
  1150. rc = X86EMUL_UNHANDLEABLE;
  1151. break;
  1152. }
  1153. return rc;
  1154. }
  1155. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1156. struct x86_emulate_ops *ops)
  1157. {
  1158. struct decode_cache *c = &ctxt->decode;
  1159. switch (c->modrm_reg) {
  1160. case 0: /* inc */
  1161. emulate_1op("inc", c->dst, ctxt->eflags);
  1162. break;
  1163. case 1: /* dec */
  1164. emulate_1op("dec", c->dst, ctxt->eflags);
  1165. break;
  1166. case 2: /* call near abs */ {
  1167. long int old_eip;
  1168. old_eip = c->eip;
  1169. c->eip = c->src.val;
  1170. c->src.val = old_eip;
  1171. emulate_push(ctxt);
  1172. break;
  1173. }
  1174. case 4: /* jmp abs */
  1175. c->eip = c->src.val;
  1176. break;
  1177. case 6: /* push */
  1178. emulate_push(ctxt);
  1179. break;
  1180. }
  1181. return 0;
  1182. }
  1183. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1184. struct x86_emulate_ops *ops,
  1185. unsigned long memop)
  1186. {
  1187. struct decode_cache *c = &ctxt->decode;
  1188. u64 old, new;
  1189. int rc;
  1190. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1191. if (rc != 0)
  1192. return rc;
  1193. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1194. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1195. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1196. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1197. ctxt->eflags &= ~EFLG_ZF;
  1198. } else {
  1199. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1200. (u32) c->regs[VCPU_REGS_RBX];
  1201. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1202. if (rc != 0)
  1203. return rc;
  1204. ctxt->eflags |= EFLG_ZF;
  1205. }
  1206. return 0;
  1207. }
  1208. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops *ops)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. int rc;
  1213. unsigned long cs;
  1214. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1215. if (rc)
  1216. return rc;
  1217. if (c->op_bytes == 4)
  1218. c->eip = (u32)c->eip;
  1219. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1220. if (rc)
  1221. return rc;
  1222. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1223. return rc;
  1224. }
  1225. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1226. struct x86_emulate_ops *ops)
  1227. {
  1228. int rc;
  1229. struct decode_cache *c = &ctxt->decode;
  1230. switch (c->dst.type) {
  1231. case OP_REG:
  1232. /* The 4-byte case *is* correct:
  1233. * in 64-bit mode we zero-extend.
  1234. */
  1235. switch (c->dst.bytes) {
  1236. case 1:
  1237. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1238. break;
  1239. case 2:
  1240. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1241. break;
  1242. case 4:
  1243. *c->dst.ptr = (u32)c->dst.val;
  1244. break; /* 64b: zero-ext */
  1245. case 8:
  1246. *c->dst.ptr = c->dst.val;
  1247. break;
  1248. }
  1249. break;
  1250. case OP_MEM:
  1251. if (c->lock_prefix)
  1252. rc = ops->cmpxchg_emulated(
  1253. (unsigned long)c->dst.ptr,
  1254. &c->dst.orig_val,
  1255. &c->dst.val,
  1256. c->dst.bytes,
  1257. ctxt->vcpu);
  1258. else
  1259. rc = ops->write_emulated(
  1260. (unsigned long)c->dst.ptr,
  1261. &c->dst.val,
  1262. c->dst.bytes,
  1263. ctxt->vcpu);
  1264. if (rc != 0)
  1265. return rc;
  1266. break;
  1267. case OP_NONE:
  1268. /* no writeback */
  1269. break;
  1270. default:
  1271. break;
  1272. }
  1273. return 0;
  1274. }
  1275. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1276. {
  1277. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1278. /*
  1279. * an sti; sti; sequence only disable interrupts for the first
  1280. * instruction. So, if the last instruction, be it emulated or
  1281. * not, left the system with the INT_STI flag enabled, it
  1282. * means that the last instruction is an sti. We should not
  1283. * leave the flag on in this case. The same goes for mov ss
  1284. */
  1285. if (!(int_shadow & mask))
  1286. ctxt->interruptibility = mask;
  1287. }
  1288. int
  1289. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1290. {
  1291. unsigned long memop = 0;
  1292. u64 msr_data;
  1293. unsigned long saved_eip = 0;
  1294. struct decode_cache *c = &ctxt->decode;
  1295. unsigned int port;
  1296. int io_dir_in;
  1297. int rc = 0;
  1298. ctxt->interruptibility = 0;
  1299. /* Shadow copy of register state. Committed on successful emulation.
  1300. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1301. * modify them.
  1302. */
  1303. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1304. saved_eip = c->eip;
  1305. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1306. memop = c->modrm_ea;
  1307. if (c->rep_prefix && (c->d & String)) {
  1308. /* All REP prefixes have the same first termination condition */
  1309. if (c->regs[VCPU_REGS_RCX] == 0) {
  1310. kvm_rip_write(ctxt->vcpu, c->eip);
  1311. goto done;
  1312. }
  1313. /* The second termination condition only applies for REPE
  1314. * and REPNE. Test if the repeat string operation prefix is
  1315. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1316. * corresponding termination condition according to:
  1317. * - if REPE/REPZ and ZF = 0 then done
  1318. * - if REPNE/REPNZ and ZF = 1 then done
  1319. */
  1320. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1321. (c->b == 0xae) || (c->b == 0xaf)) {
  1322. if ((c->rep_prefix == REPE_PREFIX) &&
  1323. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1324. kvm_rip_write(ctxt->vcpu, c->eip);
  1325. goto done;
  1326. }
  1327. if ((c->rep_prefix == REPNE_PREFIX) &&
  1328. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1329. kvm_rip_write(ctxt->vcpu, c->eip);
  1330. goto done;
  1331. }
  1332. }
  1333. c->regs[VCPU_REGS_RCX]--;
  1334. c->eip = kvm_rip_read(ctxt->vcpu);
  1335. }
  1336. if (c->src.type == OP_MEM) {
  1337. c->src.ptr = (unsigned long *)memop;
  1338. c->src.val = 0;
  1339. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1340. &c->src.val,
  1341. c->src.bytes,
  1342. ctxt->vcpu);
  1343. if (rc != 0)
  1344. goto done;
  1345. c->src.orig_val = c->src.val;
  1346. }
  1347. if ((c->d & DstMask) == ImplicitOps)
  1348. goto special_insn;
  1349. if (c->dst.type == OP_MEM) {
  1350. c->dst.ptr = (unsigned long *)memop;
  1351. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1352. c->dst.val = 0;
  1353. if (c->d & BitOp) {
  1354. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1355. c->dst.ptr = (void *)c->dst.ptr +
  1356. (c->src.val & mask) / 8;
  1357. }
  1358. if (!(c->d & Mov) &&
  1359. /* optimisation - avoid slow emulated read */
  1360. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1361. &c->dst.val,
  1362. c->dst.bytes, ctxt->vcpu)) != 0))
  1363. goto done;
  1364. }
  1365. c->dst.orig_val = c->dst.val;
  1366. special_insn:
  1367. if (c->twobyte)
  1368. goto twobyte_insn;
  1369. switch (c->b) {
  1370. case 0x00 ... 0x05:
  1371. add: /* add */
  1372. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1373. break;
  1374. case 0x08 ... 0x0d:
  1375. or: /* or */
  1376. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1377. break;
  1378. case 0x10 ... 0x15:
  1379. adc: /* adc */
  1380. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1381. break;
  1382. case 0x18 ... 0x1d:
  1383. sbb: /* sbb */
  1384. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1385. break;
  1386. case 0x20 ... 0x25:
  1387. and: /* and */
  1388. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1389. break;
  1390. case 0x28 ... 0x2d:
  1391. sub: /* sub */
  1392. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1393. break;
  1394. case 0x30 ... 0x35:
  1395. xor: /* xor */
  1396. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1397. break;
  1398. case 0x38 ... 0x3d:
  1399. cmp: /* cmp */
  1400. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1401. break;
  1402. case 0x40 ... 0x47: /* inc r16/r32 */
  1403. emulate_1op("inc", c->dst, ctxt->eflags);
  1404. break;
  1405. case 0x48 ... 0x4f: /* dec r16/r32 */
  1406. emulate_1op("dec", c->dst, ctxt->eflags);
  1407. break;
  1408. case 0x50 ... 0x57: /* push reg */
  1409. emulate_push(ctxt);
  1410. break;
  1411. case 0x58 ... 0x5f: /* pop reg */
  1412. pop_instruction:
  1413. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1414. if (rc != 0)
  1415. goto done;
  1416. break;
  1417. case 0x63: /* movsxd */
  1418. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1419. goto cannot_emulate;
  1420. c->dst.val = (s32) c->src.val;
  1421. break;
  1422. case 0x68: /* push imm */
  1423. case 0x6a: /* push imm8 */
  1424. emulate_push(ctxt);
  1425. break;
  1426. case 0x6c: /* insb */
  1427. case 0x6d: /* insw/insd */
  1428. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1429. 1,
  1430. (c->d & ByteOp) ? 1 : c->op_bytes,
  1431. c->rep_prefix ?
  1432. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1433. (ctxt->eflags & EFLG_DF),
  1434. register_address(c, es_base(ctxt),
  1435. c->regs[VCPU_REGS_RDI]),
  1436. c->rep_prefix,
  1437. c->regs[VCPU_REGS_RDX]) == 0) {
  1438. c->eip = saved_eip;
  1439. return -1;
  1440. }
  1441. return 0;
  1442. case 0x6e: /* outsb */
  1443. case 0x6f: /* outsw/outsd */
  1444. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1445. 0,
  1446. (c->d & ByteOp) ? 1 : c->op_bytes,
  1447. c->rep_prefix ?
  1448. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1449. (ctxt->eflags & EFLG_DF),
  1450. register_address(c,
  1451. seg_override_base(ctxt, c),
  1452. c->regs[VCPU_REGS_RSI]),
  1453. c->rep_prefix,
  1454. c->regs[VCPU_REGS_RDX]) == 0) {
  1455. c->eip = saved_eip;
  1456. return -1;
  1457. }
  1458. return 0;
  1459. case 0x70 ... 0x7f: /* jcc (short) */
  1460. if (test_cc(c->b, ctxt->eflags))
  1461. jmp_rel(c, c->src.val);
  1462. break;
  1463. case 0x80 ... 0x83: /* Grp1 */
  1464. switch (c->modrm_reg) {
  1465. case 0:
  1466. goto add;
  1467. case 1:
  1468. goto or;
  1469. case 2:
  1470. goto adc;
  1471. case 3:
  1472. goto sbb;
  1473. case 4:
  1474. goto and;
  1475. case 5:
  1476. goto sub;
  1477. case 6:
  1478. goto xor;
  1479. case 7:
  1480. goto cmp;
  1481. }
  1482. break;
  1483. case 0x84 ... 0x85:
  1484. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1485. break;
  1486. case 0x86 ... 0x87: /* xchg */
  1487. xchg:
  1488. /* Write back the register source. */
  1489. switch (c->dst.bytes) {
  1490. case 1:
  1491. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1492. break;
  1493. case 2:
  1494. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1495. break;
  1496. case 4:
  1497. *c->src.ptr = (u32) c->dst.val;
  1498. break; /* 64b reg: zero-extend */
  1499. case 8:
  1500. *c->src.ptr = c->dst.val;
  1501. break;
  1502. }
  1503. /*
  1504. * Write back the memory destination with implicit LOCK
  1505. * prefix.
  1506. */
  1507. c->dst.val = c->src.val;
  1508. c->lock_prefix = 1;
  1509. break;
  1510. case 0x88 ... 0x8b: /* mov */
  1511. goto mov;
  1512. case 0x8c: { /* mov r/m, sreg */
  1513. struct kvm_segment segreg;
  1514. if (c->modrm_reg <= 5)
  1515. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1516. else {
  1517. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1518. c->modrm);
  1519. goto cannot_emulate;
  1520. }
  1521. c->dst.val = segreg.selector;
  1522. break;
  1523. }
  1524. case 0x8d: /* lea r16/r32, m */
  1525. c->dst.val = c->modrm_ea;
  1526. break;
  1527. case 0x8e: { /* mov seg, r/m16 */
  1528. uint16_t sel;
  1529. int type_bits;
  1530. int err;
  1531. sel = c->src.val;
  1532. if (c->modrm_reg == VCPU_SREG_SS)
  1533. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1534. if (c->modrm_reg <= 5) {
  1535. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1536. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1537. type_bits, c->modrm_reg);
  1538. } else {
  1539. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1540. c->modrm);
  1541. goto cannot_emulate;
  1542. }
  1543. if (err < 0)
  1544. goto cannot_emulate;
  1545. c->dst.type = OP_NONE; /* Disable writeback. */
  1546. break;
  1547. }
  1548. case 0x8f: /* pop (sole member of Grp1a) */
  1549. rc = emulate_grp1a(ctxt, ops);
  1550. if (rc != 0)
  1551. goto done;
  1552. break;
  1553. case 0x90: /* nop / xchg r8,rax */
  1554. if (!(c->rex_prefix & 1)) { /* nop */
  1555. c->dst.type = OP_NONE;
  1556. break;
  1557. }
  1558. case 0x91 ... 0x97: /* xchg reg,rax */
  1559. c->src.type = c->dst.type = OP_REG;
  1560. c->src.bytes = c->dst.bytes = c->op_bytes;
  1561. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1562. c->src.val = *(c->src.ptr);
  1563. goto xchg;
  1564. case 0x9c: /* pushf */
  1565. c->src.val = (unsigned long) ctxt->eflags;
  1566. emulate_push(ctxt);
  1567. break;
  1568. case 0x9d: /* popf */
  1569. c->dst.type = OP_REG;
  1570. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1571. c->dst.bytes = c->op_bytes;
  1572. goto pop_instruction;
  1573. case 0xa0 ... 0xa1: /* mov */
  1574. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1575. c->dst.val = c->src.val;
  1576. break;
  1577. case 0xa2 ... 0xa3: /* mov */
  1578. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1579. break;
  1580. case 0xa4 ... 0xa5: /* movs */
  1581. c->dst.type = OP_MEM;
  1582. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1583. c->dst.ptr = (unsigned long *)register_address(c,
  1584. es_base(ctxt),
  1585. c->regs[VCPU_REGS_RDI]);
  1586. if ((rc = ops->read_emulated(register_address(c,
  1587. seg_override_base(ctxt, c),
  1588. c->regs[VCPU_REGS_RSI]),
  1589. &c->dst.val,
  1590. c->dst.bytes, ctxt->vcpu)) != 0)
  1591. goto done;
  1592. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1593. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1594. : c->dst.bytes);
  1595. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1596. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1597. : c->dst.bytes);
  1598. break;
  1599. case 0xa6 ... 0xa7: /* cmps */
  1600. c->src.type = OP_NONE; /* Disable writeback. */
  1601. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1602. c->src.ptr = (unsigned long *)register_address(c,
  1603. seg_override_base(ctxt, c),
  1604. c->regs[VCPU_REGS_RSI]);
  1605. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1606. &c->src.val,
  1607. c->src.bytes,
  1608. ctxt->vcpu)) != 0)
  1609. goto done;
  1610. c->dst.type = OP_NONE; /* Disable writeback. */
  1611. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1612. c->dst.ptr = (unsigned long *)register_address(c,
  1613. es_base(ctxt),
  1614. c->regs[VCPU_REGS_RDI]);
  1615. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1616. &c->dst.val,
  1617. c->dst.bytes,
  1618. ctxt->vcpu)) != 0)
  1619. goto done;
  1620. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1621. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1622. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1623. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1624. : c->src.bytes);
  1625. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1626. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1627. : c->dst.bytes);
  1628. break;
  1629. case 0xaa ... 0xab: /* stos */
  1630. c->dst.type = OP_MEM;
  1631. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1632. c->dst.ptr = (unsigned long *)register_address(c,
  1633. es_base(ctxt),
  1634. c->regs[VCPU_REGS_RDI]);
  1635. c->dst.val = c->regs[VCPU_REGS_RAX];
  1636. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1637. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1638. : c->dst.bytes);
  1639. break;
  1640. case 0xac ... 0xad: /* lods */
  1641. c->dst.type = OP_REG;
  1642. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1643. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1644. if ((rc = ops->read_emulated(register_address(c,
  1645. seg_override_base(ctxt, c),
  1646. c->regs[VCPU_REGS_RSI]),
  1647. &c->dst.val,
  1648. c->dst.bytes,
  1649. ctxt->vcpu)) != 0)
  1650. goto done;
  1651. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1652. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1653. : c->dst.bytes);
  1654. break;
  1655. case 0xae ... 0xaf: /* scas */
  1656. DPRINTF("Urk! I don't handle SCAS.\n");
  1657. goto cannot_emulate;
  1658. case 0xb0 ... 0xbf: /* mov r, imm */
  1659. goto mov;
  1660. case 0xc0 ... 0xc1:
  1661. emulate_grp2(ctxt);
  1662. break;
  1663. case 0xc3: /* ret */
  1664. c->dst.type = OP_REG;
  1665. c->dst.ptr = &c->eip;
  1666. c->dst.bytes = c->op_bytes;
  1667. goto pop_instruction;
  1668. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1669. mov:
  1670. c->dst.val = c->src.val;
  1671. break;
  1672. case 0xcb: /* ret far */
  1673. rc = emulate_ret_far(ctxt, ops);
  1674. if (rc)
  1675. goto done;
  1676. break;
  1677. case 0xd0 ... 0xd1: /* Grp2 */
  1678. c->src.val = 1;
  1679. emulate_grp2(ctxt);
  1680. break;
  1681. case 0xd2 ... 0xd3: /* Grp2 */
  1682. c->src.val = c->regs[VCPU_REGS_RCX];
  1683. emulate_grp2(ctxt);
  1684. break;
  1685. case 0xe4: /* inb */
  1686. case 0xe5: /* in */
  1687. port = c->src.val;
  1688. io_dir_in = 1;
  1689. goto do_io;
  1690. case 0xe6: /* outb */
  1691. case 0xe7: /* out */
  1692. port = c->src.val;
  1693. io_dir_in = 0;
  1694. goto do_io;
  1695. case 0xe8: /* call (near) */ {
  1696. long int rel = c->src.val;
  1697. c->src.val = (unsigned long) c->eip;
  1698. jmp_rel(c, rel);
  1699. emulate_push(ctxt);
  1700. break;
  1701. }
  1702. case 0xe9: /* jmp rel */
  1703. goto jmp;
  1704. case 0xea: /* jmp far */
  1705. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1706. VCPU_SREG_CS) < 0) {
  1707. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1708. goto cannot_emulate;
  1709. }
  1710. c->eip = c->src.val;
  1711. break;
  1712. case 0xeb:
  1713. jmp: /* jmp rel short */
  1714. jmp_rel(c, c->src.val);
  1715. c->dst.type = OP_NONE; /* Disable writeback. */
  1716. break;
  1717. case 0xec: /* in al,dx */
  1718. case 0xed: /* in (e/r)ax,dx */
  1719. port = c->regs[VCPU_REGS_RDX];
  1720. io_dir_in = 1;
  1721. goto do_io;
  1722. case 0xee: /* out al,dx */
  1723. case 0xef: /* out (e/r)ax,dx */
  1724. port = c->regs[VCPU_REGS_RDX];
  1725. io_dir_in = 0;
  1726. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1727. (c->d & ByteOp) ? 1 : c->op_bytes,
  1728. port) != 0) {
  1729. c->eip = saved_eip;
  1730. goto cannot_emulate;
  1731. }
  1732. break;
  1733. case 0xf4: /* hlt */
  1734. ctxt->vcpu->arch.halt_request = 1;
  1735. break;
  1736. case 0xf5: /* cmc */
  1737. /* complement carry flag from eflags reg */
  1738. ctxt->eflags ^= EFLG_CF;
  1739. c->dst.type = OP_NONE; /* Disable writeback. */
  1740. break;
  1741. case 0xf6 ... 0xf7: /* Grp3 */
  1742. rc = emulate_grp3(ctxt, ops);
  1743. if (rc != 0)
  1744. goto done;
  1745. break;
  1746. case 0xf8: /* clc */
  1747. ctxt->eflags &= ~EFLG_CF;
  1748. c->dst.type = OP_NONE; /* Disable writeback. */
  1749. break;
  1750. case 0xfa: /* cli */
  1751. ctxt->eflags &= ~X86_EFLAGS_IF;
  1752. c->dst.type = OP_NONE; /* Disable writeback. */
  1753. break;
  1754. case 0xfb: /* sti */
  1755. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  1756. ctxt->eflags |= X86_EFLAGS_IF;
  1757. c->dst.type = OP_NONE; /* Disable writeback. */
  1758. break;
  1759. case 0xfc: /* cld */
  1760. ctxt->eflags &= ~EFLG_DF;
  1761. c->dst.type = OP_NONE; /* Disable writeback. */
  1762. break;
  1763. case 0xfd: /* std */
  1764. ctxt->eflags |= EFLG_DF;
  1765. c->dst.type = OP_NONE; /* Disable writeback. */
  1766. break;
  1767. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1768. rc = emulate_grp45(ctxt, ops);
  1769. if (rc != 0)
  1770. goto done;
  1771. break;
  1772. }
  1773. writeback:
  1774. rc = writeback(ctxt, ops);
  1775. if (rc != 0)
  1776. goto done;
  1777. /* Commit shadow register state. */
  1778. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1779. kvm_rip_write(ctxt->vcpu, c->eip);
  1780. done:
  1781. if (rc == X86EMUL_UNHANDLEABLE) {
  1782. c->eip = saved_eip;
  1783. return -1;
  1784. }
  1785. return 0;
  1786. twobyte_insn:
  1787. switch (c->b) {
  1788. case 0x01: /* lgdt, lidt, lmsw */
  1789. switch (c->modrm_reg) {
  1790. u16 size;
  1791. unsigned long address;
  1792. case 0: /* vmcall */
  1793. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1794. goto cannot_emulate;
  1795. rc = kvm_fix_hypercall(ctxt->vcpu);
  1796. if (rc)
  1797. goto done;
  1798. /* Let the processor re-execute the fixed hypercall */
  1799. c->eip = kvm_rip_read(ctxt->vcpu);
  1800. /* Disable writeback. */
  1801. c->dst.type = OP_NONE;
  1802. break;
  1803. case 2: /* lgdt */
  1804. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1805. &size, &address, c->op_bytes);
  1806. if (rc)
  1807. goto done;
  1808. realmode_lgdt(ctxt->vcpu, size, address);
  1809. /* Disable writeback. */
  1810. c->dst.type = OP_NONE;
  1811. break;
  1812. case 3: /* lidt/vmmcall */
  1813. if (c->modrm_mod == 3) {
  1814. switch (c->modrm_rm) {
  1815. case 1:
  1816. rc = kvm_fix_hypercall(ctxt->vcpu);
  1817. if (rc)
  1818. goto done;
  1819. break;
  1820. default:
  1821. goto cannot_emulate;
  1822. }
  1823. } else {
  1824. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1825. &size, &address,
  1826. c->op_bytes);
  1827. if (rc)
  1828. goto done;
  1829. realmode_lidt(ctxt->vcpu, size, address);
  1830. }
  1831. /* Disable writeback. */
  1832. c->dst.type = OP_NONE;
  1833. break;
  1834. case 4: /* smsw */
  1835. c->dst.bytes = 2;
  1836. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1837. break;
  1838. case 6: /* lmsw */
  1839. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1840. &ctxt->eflags);
  1841. c->dst.type = OP_NONE;
  1842. break;
  1843. case 7: /* invlpg*/
  1844. emulate_invlpg(ctxt->vcpu, memop);
  1845. /* Disable writeback. */
  1846. c->dst.type = OP_NONE;
  1847. break;
  1848. default:
  1849. goto cannot_emulate;
  1850. }
  1851. break;
  1852. case 0x06:
  1853. emulate_clts(ctxt->vcpu);
  1854. c->dst.type = OP_NONE;
  1855. break;
  1856. case 0x08: /* invd */
  1857. case 0x09: /* wbinvd */
  1858. case 0x0d: /* GrpP (prefetch) */
  1859. case 0x18: /* Grp16 (prefetch/nop) */
  1860. c->dst.type = OP_NONE;
  1861. break;
  1862. case 0x20: /* mov cr, reg */
  1863. if (c->modrm_mod != 3)
  1864. goto cannot_emulate;
  1865. c->regs[c->modrm_rm] =
  1866. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1867. c->dst.type = OP_NONE; /* no writeback */
  1868. break;
  1869. case 0x21: /* mov from dr to reg */
  1870. if (c->modrm_mod != 3)
  1871. goto cannot_emulate;
  1872. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1873. if (rc)
  1874. goto cannot_emulate;
  1875. c->dst.type = OP_NONE; /* no writeback */
  1876. break;
  1877. case 0x22: /* mov reg, cr */
  1878. if (c->modrm_mod != 3)
  1879. goto cannot_emulate;
  1880. realmode_set_cr(ctxt->vcpu,
  1881. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1882. c->dst.type = OP_NONE;
  1883. break;
  1884. case 0x23: /* mov from reg to dr */
  1885. if (c->modrm_mod != 3)
  1886. goto cannot_emulate;
  1887. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1888. c->regs[c->modrm_rm]);
  1889. if (rc)
  1890. goto cannot_emulate;
  1891. c->dst.type = OP_NONE; /* no writeback */
  1892. break;
  1893. case 0x30:
  1894. /* wrmsr */
  1895. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1896. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1897. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1898. if (rc) {
  1899. kvm_inject_gp(ctxt->vcpu, 0);
  1900. c->eip = kvm_rip_read(ctxt->vcpu);
  1901. }
  1902. rc = X86EMUL_CONTINUE;
  1903. c->dst.type = OP_NONE;
  1904. break;
  1905. case 0x32:
  1906. /* rdmsr */
  1907. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1908. if (rc) {
  1909. kvm_inject_gp(ctxt->vcpu, 0);
  1910. c->eip = kvm_rip_read(ctxt->vcpu);
  1911. } else {
  1912. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1913. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1914. }
  1915. rc = X86EMUL_CONTINUE;
  1916. c->dst.type = OP_NONE;
  1917. break;
  1918. case 0x40 ... 0x4f: /* cmov */
  1919. c->dst.val = c->dst.orig_val = c->src.val;
  1920. if (!test_cc(c->b, ctxt->eflags))
  1921. c->dst.type = OP_NONE; /* no writeback */
  1922. break;
  1923. case 0x80 ... 0x8f: /* jnz rel, etc*/
  1924. if (test_cc(c->b, ctxt->eflags))
  1925. jmp_rel(c, c->src.val);
  1926. c->dst.type = OP_NONE;
  1927. break;
  1928. case 0xa3:
  1929. bt: /* bt */
  1930. c->dst.type = OP_NONE;
  1931. /* only subword offset */
  1932. c->src.val &= (c->dst.bytes << 3) - 1;
  1933. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1934. break;
  1935. case 0xa4: /* shld imm8, r, r/m */
  1936. case 0xa5: /* shld cl, r, r/m */
  1937. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  1938. break;
  1939. case 0xab:
  1940. bts: /* bts */
  1941. /* only subword offset */
  1942. c->src.val &= (c->dst.bytes << 3) - 1;
  1943. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1944. break;
  1945. case 0xac: /* shrd imm8, r, r/m */
  1946. case 0xad: /* shrd cl, r, r/m */
  1947. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  1948. break;
  1949. case 0xae: /* clflush */
  1950. break;
  1951. case 0xb0 ... 0xb1: /* cmpxchg */
  1952. /*
  1953. * Save real source value, then compare EAX against
  1954. * destination.
  1955. */
  1956. c->src.orig_val = c->src.val;
  1957. c->src.val = c->regs[VCPU_REGS_RAX];
  1958. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1959. if (ctxt->eflags & EFLG_ZF) {
  1960. /* Success: write back to memory. */
  1961. c->dst.val = c->src.orig_val;
  1962. } else {
  1963. /* Failure: write the value we saw to EAX. */
  1964. c->dst.type = OP_REG;
  1965. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1966. }
  1967. break;
  1968. case 0xb3:
  1969. btr: /* btr */
  1970. /* only subword offset */
  1971. c->src.val &= (c->dst.bytes << 3) - 1;
  1972. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1973. break;
  1974. case 0xb6 ... 0xb7: /* movzx */
  1975. c->dst.bytes = c->op_bytes;
  1976. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1977. : (u16) c->src.val;
  1978. break;
  1979. case 0xba: /* Grp8 */
  1980. switch (c->modrm_reg & 3) {
  1981. case 0:
  1982. goto bt;
  1983. case 1:
  1984. goto bts;
  1985. case 2:
  1986. goto btr;
  1987. case 3:
  1988. goto btc;
  1989. }
  1990. break;
  1991. case 0xbb:
  1992. btc: /* btc */
  1993. /* only subword offset */
  1994. c->src.val &= (c->dst.bytes << 3) - 1;
  1995. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1996. break;
  1997. case 0xbe ... 0xbf: /* movsx */
  1998. c->dst.bytes = c->op_bytes;
  1999. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2000. (s16) c->src.val;
  2001. break;
  2002. case 0xc3: /* movnti */
  2003. c->dst.bytes = c->op_bytes;
  2004. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2005. (u64) c->src.val;
  2006. break;
  2007. case 0xc7: /* Grp9 (cmpxchg8b) */
  2008. rc = emulate_grp9(ctxt, ops, memop);
  2009. if (rc != 0)
  2010. goto done;
  2011. c->dst.type = OP_NONE;
  2012. break;
  2013. }
  2014. goto writeback;
  2015. cannot_emulate:
  2016. DPRINTF("Cannot emulate %02x\n", c->b);
  2017. c->eip = saved_eip;
  2018. return -1;
  2019. }