i915_drv.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. #include <linux/backlight.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. PIPE_C,
  48. I915_MAX_PIPES
  49. };
  50. #define pipe_name(p) ((p) + 'A')
  51. enum plane {
  52. PLANE_A = 0,
  53. PLANE_B,
  54. PLANE_C,
  55. };
  56. #define plane_name(p) ((p) + 'A')
  57. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  58. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  59. /* Interface history:
  60. *
  61. * 1.1: Original.
  62. * 1.2: Add Power Management
  63. * 1.3: Add vblank support
  64. * 1.4: Fix cmdbuffer path, add heap destroy
  65. * 1.5: Add vblank pipe configuration
  66. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  67. * - Support vertical blank on secondary display pipe
  68. */
  69. #define DRIVER_MAJOR 1
  70. #define DRIVER_MINOR 6
  71. #define DRIVER_PATCHLEVEL 0
  72. #define WATCH_COHERENCY 0
  73. #define WATCH_LISTS 0
  74. #define I915_GEM_PHYS_CURSOR_0 1
  75. #define I915_GEM_PHYS_CURSOR_1 2
  76. #define I915_GEM_PHYS_OVERLAY_REGS 3
  77. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  78. struct drm_i915_gem_phys_object {
  79. int id;
  80. struct page **page_list;
  81. drm_dma_handle_t *handle;
  82. struct drm_i915_gem_object *cur_obj;
  83. };
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct drm_i915_private;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. void *vbt;
  102. u32 __iomem *lid_state;
  103. };
  104. #define OPREGION_SIZE (8*1024)
  105. struct intel_overlay;
  106. struct intel_overlay_error_state;
  107. struct drm_i915_master_private {
  108. drm_local_map_t *sarea;
  109. struct _drm_i915_sarea *sarea_priv;
  110. };
  111. #define I915_FENCE_REG_NONE -1
  112. #define I915_MAX_NUM_FENCES 16
  113. /* 16 fences + sign bit for FENCE_REG_NONE */
  114. #define I915_MAX_NUM_FENCE_BITS 5
  115. struct drm_i915_fence_reg {
  116. struct list_head lru_list;
  117. struct drm_i915_gem_object *obj;
  118. uint32_t setup_seqno;
  119. int pin_count;
  120. };
  121. struct sdvo_device_mapping {
  122. u8 initialized;
  123. u8 dvo_port;
  124. u8 slave_addr;
  125. u8 dvo_wiring;
  126. u8 i2c_pin;
  127. u8 ddc_pin;
  128. };
  129. struct intel_display_error_state;
  130. struct drm_i915_error_state {
  131. u32 eir;
  132. u32 pgtbl_er;
  133. u32 pipestat[I915_MAX_PIPES];
  134. u32 tail[I915_NUM_RINGS];
  135. u32 head[I915_NUM_RINGS];
  136. u32 ipeir[I915_NUM_RINGS];
  137. u32 ipehr[I915_NUM_RINGS];
  138. u32 instdone[I915_NUM_RINGS];
  139. u32 acthd[I915_NUM_RINGS];
  140. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  141. /* our own tracking of ring head and tail */
  142. u32 cpu_ring_head[I915_NUM_RINGS];
  143. u32 cpu_ring_tail[I915_NUM_RINGS];
  144. u32 error; /* gen6+ */
  145. u32 instpm[I915_NUM_RINGS];
  146. u32 instps[I915_NUM_RINGS];
  147. u32 instdone1;
  148. u32 seqno[I915_NUM_RINGS];
  149. u64 bbaddr;
  150. u32 fault_reg[I915_NUM_RINGS];
  151. u32 done_reg;
  152. u32 faddr[I915_NUM_RINGS];
  153. u64 fence[I915_MAX_NUM_FENCES];
  154. struct timeval time;
  155. struct drm_i915_error_object {
  156. int page_count;
  157. u32 gtt_offset;
  158. u32 *pages[0];
  159. } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
  160. struct drm_i915_error_buffer {
  161. u32 size;
  162. u32 name;
  163. u32 seqno;
  164. u32 gtt_offset;
  165. u32 read_domains;
  166. u32 write_domain;
  167. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  168. s32 pinned:2;
  169. u32 tiling:2;
  170. u32 dirty:1;
  171. u32 purgeable:1;
  172. u32 ring:4;
  173. u32 cache_level:2;
  174. } *active_bo, *pinned_bo;
  175. u32 active_bo_count, pinned_bo_count;
  176. struct intel_overlay_error_state *overlay;
  177. struct intel_display_error_state *display;
  178. };
  179. struct drm_i915_display_funcs {
  180. void (*dpms)(struct drm_crtc *crtc, int mode);
  181. bool (*fbc_enabled)(struct drm_device *dev);
  182. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  183. void (*disable_fbc)(struct drm_device *dev);
  184. int (*get_display_clock_speed)(struct drm_device *dev);
  185. int (*get_fifo_size)(struct drm_device *dev, int plane);
  186. void (*update_wm)(struct drm_device *dev);
  187. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  188. uint32_t sprite_width, int pixel_size);
  189. int (*crtc_mode_set)(struct drm_crtc *crtc,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode,
  192. int x, int y,
  193. struct drm_framebuffer *old_fb);
  194. void (*write_eld)(struct drm_connector *connector,
  195. struct drm_crtc *crtc);
  196. void (*fdi_link_train)(struct drm_crtc *crtc);
  197. void (*init_clock_gating)(struct drm_device *dev);
  198. void (*init_pch_clock_gating)(struct drm_device *dev);
  199. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  200. struct drm_framebuffer *fb,
  201. struct drm_i915_gem_object *obj);
  202. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  203. int x, int y);
  204. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  205. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  206. /* clock updates for mode set */
  207. /* cursor updates */
  208. /* render clock increase/decrease */
  209. /* display clock increase/decrease */
  210. /* pll clock increase/decrease */
  211. };
  212. struct intel_device_info {
  213. u8 gen;
  214. u8 is_mobile:1;
  215. u8 is_i85x:1;
  216. u8 is_i915g:1;
  217. u8 is_i945gm:1;
  218. u8 is_g33:1;
  219. u8 need_gfx_hws:1;
  220. u8 is_g4x:1;
  221. u8 is_pineview:1;
  222. u8 is_broadwater:1;
  223. u8 is_crestline:1;
  224. u8 is_ivybridge:1;
  225. u8 has_fbc:1;
  226. u8 has_pipe_cxsr:1;
  227. u8 has_hotplug:1;
  228. u8 cursor_needs_physical:1;
  229. u8 has_overlay:1;
  230. u8 overlay_needs_physical:1;
  231. u8 supports_tv:1;
  232. u8 has_bsd_ring:1;
  233. u8 has_blt_ring:1;
  234. u8 has_llc:1;
  235. };
  236. #define I915_PPGTT_PD_ENTRIES 512
  237. #define I915_PPGTT_PT_ENTRIES 1024
  238. struct i915_hw_ppgtt {
  239. unsigned num_pd_entries;
  240. struct page **pt_pages;
  241. uint32_t pd_offset;
  242. dma_addr_t *pt_dma_addr;
  243. dma_addr_t scratch_page_dma_addr;
  244. };
  245. enum no_fbc_reason {
  246. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  247. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  248. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  249. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  250. FBC_BAD_PLANE, /* fbc not supported on plane */
  251. FBC_NOT_TILED, /* buffer not tiled */
  252. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  253. FBC_MODULE_PARAM,
  254. };
  255. enum intel_pch {
  256. PCH_IBX, /* Ibexpeak PCH */
  257. PCH_CPT, /* Cougarpoint PCH */
  258. };
  259. #define QUIRK_PIPEA_FORCE (1<<0)
  260. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  261. struct intel_fbdev;
  262. struct intel_fbc_work;
  263. typedef struct drm_i915_private {
  264. struct drm_device *dev;
  265. const struct intel_device_info *info;
  266. int has_gem;
  267. int relative_constants_mode;
  268. void __iomem *regs;
  269. /** gt_fifo_count and the subsequent register write are synchronized
  270. * with dev->struct_mutex. */
  271. unsigned gt_fifo_count;
  272. /** forcewake_count is protected by gt_lock */
  273. unsigned forcewake_count;
  274. /** gt_lock is also taken in irq contexts. */
  275. struct spinlock gt_lock;
  276. struct intel_gmbus {
  277. struct i2c_adapter adapter;
  278. struct i2c_adapter *force_bit;
  279. u32 reg0;
  280. } *gmbus;
  281. struct pci_dev *bridge_dev;
  282. struct intel_ring_buffer ring[I915_NUM_RINGS];
  283. uint32_t next_seqno;
  284. drm_dma_handle_t *status_page_dmah;
  285. uint32_t counter;
  286. drm_local_map_t hws_map;
  287. struct drm_i915_gem_object *pwrctx;
  288. struct drm_i915_gem_object *renderctx;
  289. struct resource mch_res;
  290. unsigned int cpp;
  291. int back_offset;
  292. int front_offset;
  293. int current_page;
  294. int page_flipping;
  295. atomic_t irq_received;
  296. /* protects the irq masks */
  297. spinlock_t irq_lock;
  298. /** Cached value of IMR to avoid reads in updating the bitfield */
  299. u32 pipestat[2];
  300. u32 irq_mask;
  301. u32 gt_irq_mask;
  302. u32 pch_irq_mask;
  303. u32 hotplug_supported_mask;
  304. struct work_struct hotplug_work;
  305. int tex_lru_log_granularity;
  306. int allow_batchbuffer;
  307. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  308. int vblank_pipe;
  309. int num_pipe;
  310. /* For hangcheck timer */
  311. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  312. struct timer_list hangcheck_timer;
  313. int hangcheck_count;
  314. uint32_t last_acthd;
  315. uint32_t last_acthd_bsd;
  316. uint32_t last_acthd_blt;
  317. uint32_t last_instdone;
  318. uint32_t last_instdone1;
  319. unsigned long cfb_size;
  320. unsigned int cfb_fb;
  321. enum plane cfb_plane;
  322. int cfb_y;
  323. struct intel_fbc_work *fbc_work;
  324. struct intel_opregion opregion;
  325. /* overlay */
  326. struct intel_overlay *overlay;
  327. bool sprite_scaling_enabled;
  328. /* LVDS info */
  329. int backlight_level; /* restore backlight to this value */
  330. bool backlight_enabled;
  331. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  332. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  333. /* Feature bits from the VBIOS */
  334. unsigned int int_tv_support:1;
  335. unsigned int lvds_dither:1;
  336. unsigned int lvds_vbt:1;
  337. unsigned int int_crt_support:1;
  338. unsigned int lvds_use_ssc:1;
  339. unsigned int display_clock_mode:1;
  340. int lvds_ssc_freq;
  341. struct {
  342. int rate;
  343. int lanes;
  344. int preemphasis;
  345. int vswing;
  346. bool initialized;
  347. bool support;
  348. int bpp;
  349. struct edp_power_seq pps;
  350. } edp;
  351. bool no_aux_handshake;
  352. struct notifier_block lid_notifier;
  353. int crt_ddc_pin;
  354. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  355. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  356. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  357. unsigned int fsb_freq, mem_freq, is_ddr3;
  358. spinlock_t error_lock;
  359. struct drm_i915_error_state *first_error;
  360. struct work_struct error_work;
  361. struct completion error_completion;
  362. struct workqueue_struct *wq;
  363. /* Display functions */
  364. struct drm_i915_display_funcs display;
  365. /* PCH chipset type */
  366. enum intel_pch pch_type;
  367. unsigned long quirks;
  368. /* Register state */
  369. bool modeset_on_lid;
  370. u8 saveLBB;
  371. u32 saveDSPACNTR;
  372. u32 saveDSPBCNTR;
  373. u32 saveDSPARB;
  374. u32 saveHWS;
  375. u32 savePIPEACONF;
  376. u32 savePIPEBCONF;
  377. u32 savePIPEASRC;
  378. u32 savePIPEBSRC;
  379. u32 saveFPA0;
  380. u32 saveFPA1;
  381. u32 saveDPLL_A;
  382. u32 saveDPLL_A_MD;
  383. u32 saveHTOTAL_A;
  384. u32 saveHBLANK_A;
  385. u32 saveHSYNC_A;
  386. u32 saveVTOTAL_A;
  387. u32 saveVBLANK_A;
  388. u32 saveVSYNC_A;
  389. u32 saveBCLRPAT_A;
  390. u32 saveTRANSACONF;
  391. u32 saveTRANS_HTOTAL_A;
  392. u32 saveTRANS_HBLANK_A;
  393. u32 saveTRANS_HSYNC_A;
  394. u32 saveTRANS_VTOTAL_A;
  395. u32 saveTRANS_VBLANK_A;
  396. u32 saveTRANS_VSYNC_A;
  397. u32 savePIPEASTAT;
  398. u32 saveDSPASTRIDE;
  399. u32 saveDSPASIZE;
  400. u32 saveDSPAPOS;
  401. u32 saveDSPAADDR;
  402. u32 saveDSPASURF;
  403. u32 saveDSPATILEOFF;
  404. u32 savePFIT_PGM_RATIOS;
  405. u32 saveBLC_HIST_CTL;
  406. u32 saveBLC_PWM_CTL;
  407. u32 saveBLC_PWM_CTL2;
  408. u32 saveBLC_CPU_PWM_CTL;
  409. u32 saveBLC_CPU_PWM_CTL2;
  410. u32 saveFPB0;
  411. u32 saveFPB1;
  412. u32 saveDPLL_B;
  413. u32 saveDPLL_B_MD;
  414. u32 saveHTOTAL_B;
  415. u32 saveHBLANK_B;
  416. u32 saveHSYNC_B;
  417. u32 saveVTOTAL_B;
  418. u32 saveVBLANK_B;
  419. u32 saveVSYNC_B;
  420. u32 saveBCLRPAT_B;
  421. u32 saveTRANSBCONF;
  422. u32 saveTRANS_HTOTAL_B;
  423. u32 saveTRANS_HBLANK_B;
  424. u32 saveTRANS_HSYNC_B;
  425. u32 saveTRANS_VTOTAL_B;
  426. u32 saveTRANS_VBLANK_B;
  427. u32 saveTRANS_VSYNC_B;
  428. u32 savePIPEBSTAT;
  429. u32 saveDSPBSTRIDE;
  430. u32 saveDSPBSIZE;
  431. u32 saveDSPBPOS;
  432. u32 saveDSPBADDR;
  433. u32 saveDSPBSURF;
  434. u32 saveDSPBTILEOFF;
  435. u32 saveVGA0;
  436. u32 saveVGA1;
  437. u32 saveVGA_PD;
  438. u32 saveVGACNTRL;
  439. u32 saveADPA;
  440. u32 saveLVDS;
  441. u32 savePP_ON_DELAYS;
  442. u32 savePP_OFF_DELAYS;
  443. u32 saveDVOA;
  444. u32 saveDVOB;
  445. u32 saveDVOC;
  446. u32 savePP_ON;
  447. u32 savePP_OFF;
  448. u32 savePP_CONTROL;
  449. u32 savePP_DIVISOR;
  450. u32 savePFIT_CONTROL;
  451. u32 save_palette_a[256];
  452. u32 save_palette_b[256];
  453. u32 saveDPFC_CB_BASE;
  454. u32 saveFBC_CFB_BASE;
  455. u32 saveFBC_LL_BASE;
  456. u32 saveFBC_CONTROL;
  457. u32 saveFBC_CONTROL2;
  458. u32 saveIER;
  459. u32 saveIIR;
  460. u32 saveIMR;
  461. u32 saveDEIER;
  462. u32 saveDEIMR;
  463. u32 saveGTIER;
  464. u32 saveGTIMR;
  465. u32 saveFDI_RXA_IMR;
  466. u32 saveFDI_RXB_IMR;
  467. u32 saveCACHE_MODE_0;
  468. u32 saveMI_ARB_STATE;
  469. u32 saveSWF0[16];
  470. u32 saveSWF1[16];
  471. u32 saveSWF2[3];
  472. u8 saveMSR;
  473. u8 saveSR[8];
  474. u8 saveGR[25];
  475. u8 saveAR_INDEX;
  476. u8 saveAR[21];
  477. u8 saveDACMASK;
  478. u8 saveCR[37];
  479. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  480. u32 saveCURACNTR;
  481. u32 saveCURAPOS;
  482. u32 saveCURABASE;
  483. u32 saveCURBCNTR;
  484. u32 saveCURBPOS;
  485. u32 saveCURBBASE;
  486. u32 saveCURSIZE;
  487. u32 saveDP_B;
  488. u32 saveDP_C;
  489. u32 saveDP_D;
  490. u32 savePIPEA_GMCH_DATA_M;
  491. u32 savePIPEB_GMCH_DATA_M;
  492. u32 savePIPEA_GMCH_DATA_N;
  493. u32 savePIPEB_GMCH_DATA_N;
  494. u32 savePIPEA_DP_LINK_M;
  495. u32 savePIPEB_DP_LINK_M;
  496. u32 savePIPEA_DP_LINK_N;
  497. u32 savePIPEB_DP_LINK_N;
  498. u32 saveFDI_RXA_CTL;
  499. u32 saveFDI_TXA_CTL;
  500. u32 saveFDI_RXB_CTL;
  501. u32 saveFDI_TXB_CTL;
  502. u32 savePFA_CTL_1;
  503. u32 savePFB_CTL_1;
  504. u32 savePFA_WIN_SZ;
  505. u32 savePFB_WIN_SZ;
  506. u32 savePFA_WIN_POS;
  507. u32 savePFB_WIN_POS;
  508. u32 savePCH_DREF_CONTROL;
  509. u32 saveDISP_ARB_CTL;
  510. u32 savePIPEA_DATA_M1;
  511. u32 savePIPEA_DATA_N1;
  512. u32 savePIPEA_LINK_M1;
  513. u32 savePIPEA_LINK_N1;
  514. u32 savePIPEB_DATA_M1;
  515. u32 savePIPEB_DATA_N1;
  516. u32 savePIPEB_LINK_M1;
  517. u32 savePIPEB_LINK_N1;
  518. u32 saveMCHBAR_RENDER_STANDBY;
  519. u32 savePCH_PORT_HOTPLUG;
  520. struct {
  521. /** Bridge to intel-gtt-ko */
  522. const struct intel_gtt *gtt;
  523. /** Memory allocator for GTT stolen memory */
  524. struct drm_mm stolen;
  525. /** Memory allocator for GTT */
  526. struct drm_mm gtt_space;
  527. /** List of all objects in gtt_space. Used to restore gtt
  528. * mappings on resume */
  529. struct list_head gtt_list;
  530. /** Usable portion of the GTT for GEM */
  531. unsigned long gtt_start;
  532. unsigned long gtt_mappable_end;
  533. unsigned long gtt_end;
  534. struct io_mapping *gtt_mapping;
  535. int gtt_mtrr;
  536. /** PPGTT used for aliasing the PPGTT with the GTT */
  537. struct i915_hw_ppgtt *aliasing_ppgtt;
  538. struct shrinker inactive_shrinker;
  539. /**
  540. * List of objects currently involved in rendering.
  541. *
  542. * Includes buffers having the contents of their GPU caches
  543. * flushed, not necessarily primitives. last_rendering_seqno
  544. * represents when the rendering involved will be completed.
  545. *
  546. * A reference is held on the buffer while on this list.
  547. */
  548. struct list_head active_list;
  549. /**
  550. * List of objects which are not in the ringbuffer but which
  551. * still have a write_domain which needs to be flushed before
  552. * unbinding.
  553. *
  554. * last_rendering_seqno is 0 while an object is in this list.
  555. *
  556. * A reference is held on the buffer while on this list.
  557. */
  558. struct list_head flushing_list;
  559. /**
  560. * LRU list of objects which are not in the ringbuffer and
  561. * are ready to unbind, but are still in the GTT.
  562. *
  563. * last_rendering_seqno is 0 while an object is in this list.
  564. *
  565. * A reference is not held on the buffer while on this list,
  566. * as merely being GTT-bound shouldn't prevent its being
  567. * freed, and we'll pull it off the list in the free path.
  568. */
  569. struct list_head inactive_list;
  570. /**
  571. * LRU list of objects which are not in the ringbuffer but
  572. * are still pinned in the GTT.
  573. */
  574. struct list_head pinned_list;
  575. /** LRU list of objects with fence regs on them. */
  576. struct list_head fence_list;
  577. /**
  578. * List of objects currently pending being freed.
  579. *
  580. * These objects are no longer in use, but due to a signal
  581. * we were prevented from freeing them at the appointed time.
  582. */
  583. struct list_head deferred_free_list;
  584. /**
  585. * We leave the user IRQ off as much as possible,
  586. * but this means that requests will finish and never
  587. * be retired once the system goes idle. Set a timer to
  588. * fire periodically while the ring is running. When it
  589. * fires, go retire requests.
  590. */
  591. struct delayed_work retire_work;
  592. /**
  593. * Are we in a non-interruptible section of code like
  594. * modesetting?
  595. */
  596. bool interruptible;
  597. /**
  598. * Flag if the X Server, and thus DRM, is not currently in
  599. * control of the device.
  600. *
  601. * This is set between LeaveVT and EnterVT. It needs to be
  602. * replaced with a semaphore. It also needs to be
  603. * transitioned away from for kernel modesetting.
  604. */
  605. int suspended;
  606. /**
  607. * Flag if the hardware appears to be wedged.
  608. *
  609. * This is set when attempts to idle the device timeout.
  610. * It prevents command submission from occurring and makes
  611. * every pending request fail
  612. */
  613. atomic_t wedged;
  614. /** Bit 6 swizzling required for X tiling */
  615. uint32_t bit_6_swizzle_x;
  616. /** Bit 6 swizzling required for Y tiling */
  617. uint32_t bit_6_swizzle_y;
  618. /* storage for physical objects */
  619. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  620. /* accounting, useful for userland debugging */
  621. size_t gtt_total;
  622. size_t mappable_gtt_total;
  623. size_t object_memory;
  624. u32 object_count;
  625. } mm;
  626. struct sdvo_device_mapping sdvo_mappings[2];
  627. /* indicate whether the LVDS_BORDER should be enabled or not */
  628. unsigned int lvds_border_bits;
  629. /* Panel fitter placement and size for Ironlake+ */
  630. u32 pch_pf_pos, pch_pf_size;
  631. struct drm_crtc *plane_to_crtc_mapping[3];
  632. struct drm_crtc *pipe_to_crtc_mapping[3];
  633. wait_queue_head_t pending_flip_queue;
  634. bool flip_pending_is_done;
  635. /* Reclocking support */
  636. bool render_reclock_avail;
  637. bool lvds_downclock_avail;
  638. /* indicates the reduced downclock for LVDS*/
  639. int lvds_downclock;
  640. struct work_struct idle_work;
  641. struct timer_list idle_timer;
  642. bool busy;
  643. u16 orig_clock;
  644. int child_dev_num;
  645. struct child_device_config *child_dev;
  646. struct drm_connector *int_lvds_connector;
  647. struct drm_connector *int_edp_connector;
  648. bool mchbar_need_disable;
  649. struct work_struct rps_work;
  650. spinlock_t rps_lock;
  651. u32 pm_iir;
  652. u8 cur_delay;
  653. u8 min_delay;
  654. u8 max_delay;
  655. u8 fmax;
  656. u8 fstart;
  657. u64 last_count1;
  658. unsigned long last_time1;
  659. unsigned long chipset_power;
  660. u64 last_count2;
  661. struct timespec last_time2;
  662. unsigned long gfx_power;
  663. int c_m;
  664. int r_t;
  665. u8 corr;
  666. spinlock_t *mchdev_lock;
  667. enum no_fbc_reason no_fbc_reason;
  668. struct drm_mm_node *compressed_fb;
  669. struct drm_mm_node *compressed_llb;
  670. unsigned long last_gpu_reset;
  671. /* list of fbdev register on this device */
  672. struct intel_fbdev *fbdev;
  673. struct backlight_device *backlight;
  674. struct drm_property *broadcast_rgb_property;
  675. struct drm_property *force_audio_property;
  676. } drm_i915_private_t;
  677. enum hdmi_force_audio {
  678. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  679. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  680. HDMI_AUDIO_AUTO, /* trust EDID */
  681. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  682. };
  683. enum i915_cache_level {
  684. I915_CACHE_NONE,
  685. I915_CACHE_LLC,
  686. I915_CACHE_LLC_MLC, /* gen6+ */
  687. };
  688. struct drm_i915_gem_object {
  689. struct drm_gem_object base;
  690. /** Current space allocated to this object in the GTT, if any. */
  691. struct drm_mm_node *gtt_space;
  692. struct list_head gtt_list;
  693. /** This object's place on the active/flushing/inactive lists */
  694. struct list_head ring_list;
  695. struct list_head mm_list;
  696. /** This object's place on GPU write list */
  697. struct list_head gpu_write_list;
  698. /** This object's place in the batchbuffer or on the eviction list */
  699. struct list_head exec_list;
  700. /**
  701. * This is set if the object is on the active or flushing lists
  702. * (has pending rendering), and is not set if it's on inactive (ready
  703. * to be unbound).
  704. */
  705. unsigned int active:1;
  706. /**
  707. * This is set if the object has been written to since last bound
  708. * to the GTT
  709. */
  710. unsigned int dirty:1;
  711. /**
  712. * This is set if the object has been written to since the last
  713. * GPU flush.
  714. */
  715. unsigned int pending_gpu_write:1;
  716. /**
  717. * Fence register bits (if any) for this object. Will be set
  718. * as needed when mapped into the GTT.
  719. * Protected by dev->struct_mutex.
  720. */
  721. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  722. /**
  723. * Advice: are the backing pages purgeable?
  724. */
  725. unsigned int madv:2;
  726. /**
  727. * Current tiling mode for the object.
  728. */
  729. unsigned int tiling_mode:2;
  730. unsigned int tiling_changed:1;
  731. /** How many users have pinned this object in GTT space. The following
  732. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  733. * (via user_pin_count), execbuffer (objects are not allowed multiple
  734. * times for the same batchbuffer), and the framebuffer code. When
  735. * switching/pageflipping, the framebuffer code has at most two buffers
  736. * pinned per crtc.
  737. *
  738. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  739. * bits with absolutely no headroom. So use 4 bits. */
  740. unsigned int pin_count:4;
  741. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  742. /**
  743. * Is the object at the current location in the gtt mappable and
  744. * fenceable? Used to avoid costly recalculations.
  745. */
  746. unsigned int map_and_fenceable:1;
  747. /**
  748. * Whether the current gtt mapping needs to be mappable (and isn't just
  749. * mappable by accident). Track pin and fault separate for a more
  750. * accurate mappable working set.
  751. */
  752. unsigned int fault_mappable:1;
  753. unsigned int pin_mappable:1;
  754. /*
  755. * Is the GPU currently using a fence to access this buffer,
  756. */
  757. unsigned int pending_fenced_gpu_access:1;
  758. unsigned int fenced_gpu_access:1;
  759. unsigned int cache_level:2;
  760. unsigned int has_aliasing_ppgtt_mapping:1;
  761. struct page **pages;
  762. /**
  763. * DMAR support
  764. */
  765. struct scatterlist *sg_list;
  766. int num_sg;
  767. /**
  768. * Used for performing relocations during execbuffer insertion.
  769. */
  770. struct hlist_node exec_node;
  771. unsigned long exec_handle;
  772. struct drm_i915_gem_exec_object2 *exec_entry;
  773. /**
  774. * Current offset of the object in GTT space.
  775. *
  776. * This is the same as gtt_space->start
  777. */
  778. uint32_t gtt_offset;
  779. /** Breadcrumb of last rendering to the buffer. */
  780. uint32_t last_rendering_seqno;
  781. struct intel_ring_buffer *ring;
  782. /** Breadcrumb of last fenced GPU access to the buffer. */
  783. uint32_t last_fenced_seqno;
  784. struct intel_ring_buffer *last_fenced_ring;
  785. /** Current tiling stride for the object, if it's tiled. */
  786. uint32_t stride;
  787. /** Record of address bit 17 of each page at last unbind. */
  788. unsigned long *bit_17;
  789. /**
  790. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  791. * flags which individual pages are valid.
  792. */
  793. uint8_t *page_cpu_valid;
  794. /** User space pin count and filp owning the pin */
  795. uint32_t user_pin_count;
  796. struct drm_file *pin_filp;
  797. /** for phy allocated objects */
  798. struct drm_i915_gem_phys_object *phys_obj;
  799. /**
  800. * Number of crtcs where this object is currently the fb, but
  801. * will be page flipped away on the next vblank. When it
  802. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  803. */
  804. atomic_t pending_flip;
  805. };
  806. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  807. /**
  808. * Request queue structure.
  809. *
  810. * The request queue allows us to note sequence numbers that have been emitted
  811. * and may be associated with active buffers to be retired.
  812. *
  813. * By keeping this list, we can avoid having to do questionable
  814. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  815. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  816. */
  817. struct drm_i915_gem_request {
  818. /** On Which ring this request was generated */
  819. struct intel_ring_buffer *ring;
  820. /** GEM sequence number associated with this request. */
  821. uint32_t seqno;
  822. /** Time at which this request was emitted, in jiffies. */
  823. unsigned long emitted_jiffies;
  824. /** global list entry for this request */
  825. struct list_head list;
  826. struct drm_i915_file_private *file_priv;
  827. /** file_priv list entry for this request */
  828. struct list_head client_list;
  829. };
  830. struct drm_i915_file_private {
  831. struct {
  832. struct spinlock lock;
  833. struct list_head request_list;
  834. } mm;
  835. };
  836. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  837. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  838. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  839. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  840. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  841. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  842. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  843. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  844. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  845. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  846. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  847. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  848. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  849. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  850. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  851. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  852. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  853. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  854. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  855. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  856. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  857. /*
  858. * The genX designation typically refers to the render engine, so render
  859. * capability related checks should use IS_GEN, while display and other checks
  860. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  861. * chips, etc.).
  862. */
  863. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  864. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  865. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  866. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  867. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  868. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  869. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  870. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  871. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  872. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  873. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  874. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  875. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  876. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  877. * rows, which changed the alignment requirements and fence programming.
  878. */
  879. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  880. IS_I915GM(dev)))
  881. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  882. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  883. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  884. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  885. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  886. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  887. /* dsparb controlled by hw only */
  888. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  889. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  890. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  891. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  892. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  893. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  894. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  895. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  896. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  897. #include "i915_trace.h"
  898. extern struct drm_ioctl_desc i915_ioctls[];
  899. extern int i915_max_ioctl;
  900. extern unsigned int i915_fbpercrtc __always_unused;
  901. extern int i915_panel_ignore_lid __read_mostly;
  902. extern unsigned int i915_powersave __read_mostly;
  903. extern int i915_semaphores __read_mostly;
  904. extern unsigned int i915_lvds_downclock __read_mostly;
  905. extern int i915_panel_use_ssc __read_mostly;
  906. extern int i915_vbt_sdvo_panel_type __read_mostly;
  907. extern int i915_enable_rc6 __read_mostly;
  908. extern int i915_enable_fbc __read_mostly;
  909. extern bool i915_enable_hangcheck __read_mostly;
  910. extern bool i915_enable_ppgtt __read_mostly;
  911. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  912. extern int i915_resume(struct drm_device *dev);
  913. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  914. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  915. /* i915_dma.c */
  916. extern void i915_kernel_lost_context(struct drm_device * dev);
  917. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  918. extern int i915_driver_unload(struct drm_device *);
  919. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  920. extern void i915_driver_lastclose(struct drm_device * dev);
  921. extern void i915_driver_preclose(struct drm_device *dev,
  922. struct drm_file *file_priv);
  923. extern void i915_driver_postclose(struct drm_device *dev,
  924. struct drm_file *file_priv);
  925. extern int i915_driver_device_is_agp(struct drm_device * dev);
  926. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  927. unsigned long arg);
  928. extern int i915_emit_box(struct drm_device *dev,
  929. struct drm_clip_rect *box,
  930. int DR1, int DR4);
  931. extern int i915_reset(struct drm_device *dev, u8 flags);
  932. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  933. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  934. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  935. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  936. /* i915_irq.c */
  937. void i915_hangcheck_elapsed(unsigned long data);
  938. void i915_handle_error(struct drm_device *dev, bool wedged);
  939. extern int i915_irq_emit(struct drm_device *dev, void *data,
  940. struct drm_file *file_priv);
  941. extern int i915_irq_wait(struct drm_device *dev, void *data,
  942. struct drm_file *file_priv);
  943. extern void intel_irq_init(struct drm_device *dev);
  944. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  945. struct drm_file *file_priv);
  946. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  947. struct drm_file *file_priv);
  948. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  949. struct drm_file *file_priv);
  950. void
  951. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  952. void
  953. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  954. void intel_enable_asle(struct drm_device *dev);
  955. #ifdef CONFIG_DEBUG_FS
  956. extern void i915_destroy_error_state(struct drm_device *dev);
  957. #else
  958. #define i915_destroy_error_state(x)
  959. #endif
  960. /* i915_gem.c */
  961. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  962. struct drm_file *file_priv);
  963. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  964. struct drm_file *file_priv);
  965. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  966. struct drm_file *file_priv);
  967. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  968. struct drm_file *file_priv);
  969. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  970. struct drm_file *file_priv);
  971. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  972. struct drm_file *file_priv);
  973. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  974. struct drm_file *file_priv);
  975. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  976. struct drm_file *file_priv);
  977. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  978. struct drm_file *file_priv);
  979. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv);
  981. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  982. struct drm_file *file_priv);
  983. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  984. struct drm_file *file_priv);
  985. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  986. struct drm_file *file_priv);
  987. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  988. struct drm_file *file_priv);
  989. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  990. struct drm_file *file_priv);
  991. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  992. struct drm_file *file_priv);
  993. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  994. struct drm_file *file_priv);
  995. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  996. struct drm_file *file_priv);
  997. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  998. struct drm_file *file_priv);
  999. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1000. struct drm_file *file_priv);
  1001. void i915_gem_load(struct drm_device *dev);
  1002. int i915_gem_init_object(struct drm_gem_object *obj);
  1003. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1004. uint32_t invalidate_domains,
  1005. uint32_t flush_domains);
  1006. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1007. size_t size);
  1008. void i915_gem_free_object(struct drm_gem_object *obj);
  1009. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1010. uint32_t alignment,
  1011. bool map_and_fenceable);
  1012. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1013. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1014. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1015. void i915_gem_lastclose(struct drm_device *dev);
  1016. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1017. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1018. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1019. struct intel_ring_buffer *ring,
  1020. u32 seqno);
  1021. int i915_gem_dumb_create(struct drm_file *file_priv,
  1022. struct drm_device *dev,
  1023. struct drm_mode_create_dumb *args);
  1024. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1025. uint32_t handle, uint64_t *offset);
  1026. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1027. uint32_t handle);
  1028. /**
  1029. * Returns true if seq1 is later than seq2.
  1030. */
  1031. static inline bool
  1032. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1033. {
  1034. return (int32_t)(seq1 - seq2) >= 0;
  1035. }
  1036. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1037. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1038. struct intel_ring_buffer *pipelined);
  1039. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1040. static inline void
  1041. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1042. {
  1043. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1044. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1045. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1046. }
  1047. }
  1048. static inline void
  1049. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1050. {
  1051. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1052. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1053. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1054. }
  1055. }
  1056. void i915_gem_retire_requests(struct drm_device *dev);
  1057. void i915_gem_reset(struct drm_device *dev);
  1058. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1059. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1060. uint32_t read_domains,
  1061. uint32_t write_domain);
  1062. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1063. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1064. void i915_gem_init_swizzling(struct drm_device *dev);
  1065. void i915_gem_init_ppgtt(struct drm_device *dev);
  1066. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1067. void i915_gem_do_init(struct drm_device *dev,
  1068. unsigned long start,
  1069. unsigned long mappable_end,
  1070. unsigned long end);
  1071. int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
  1072. int __must_check i915_gem_idle(struct drm_device *dev);
  1073. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1074. struct drm_file *file,
  1075. struct drm_i915_gem_request *request);
  1076. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1077. uint32_t seqno,
  1078. bool do_retire);
  1079. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1080. int __must_check
  1081. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1082. bool write);
  1083. int __must_check
  1084. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1085. u32 alignment,
  1086. struct intel_ring_buffer *pipelined);
  1087. int i915_gem_attach_phys_object(struct drm_device *dev,
  1088. struct drm_i915_gem_object *obj,
  1089. int id,
  1090. int align);
  1091. void i915_gem_detach_phys_object(struct drm_device *dev,
  1092. struct drm_i915_gem_object *obj);
  1093. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1094. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1095. uint32_t
  1096. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1097. uint32_t size,
  1098. int tiling_mode);
  1099. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1100. enum i915_cache_level cache_level);
  1101. /* i915_gem_gtt.c */
  1102. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1103. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1104. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1105. struct drm_i915_gem_object *obj,
  1106. enum i915_cache_level cache_level);
  1107. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1108. struct drm_i915_gem_object *obj);
  1109. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1110. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1111. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1112. enum i915_cache_level cache_level);
  1113. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1114. /* i915_gem_evict.c */
  1115. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1116. unsigned alignment, bool mappable);
  1117. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1118. bool purgeable_only);
  1119. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1120. bool purgeable_only);
  1121. /* i915_gem_tiling.c */
  1122. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1123. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1124. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1125. /* i915_gem_debug.c */
  1126. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1127. const char *where, uint32_t mark);
  1128. #if WATCH_LISTS
  1129. int i915_verify_lists(struct drm_device *dev);
  1130. #else
  1131. #define i915_verify_lists(dev) 0
  1132. #endif
  1133. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1134. int handle);
  1135. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1136. const char *where, uint32_t mark);
  1137. /* i915_debugfs.c */
  1138. int i915_debugfs_init(struct drm_minor *minor);
  1139. void i915_debugfs_cleanup(struct drm_minor *minor);
  1140. /* i915_suspend.c */
  1141. extern int i915_save_state(struct drm_device *dev);
  1142. extern int i915_restore_state(struct drm_device *dev);
  1143. /* i915_suspend.c */
  1144. extern int i915_save_state(struct drm_device *dev);
  1145. extern int i915_restore_state(struct drm_device *dev);
  1146. /* intel_i2c.c */
  1147. extern int intel_setup_gmbus(struct drm_device *dev);
  1148. extern void intel_teardown_gmbus(struct drm_device *dev);
  1149. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1150. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1151. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1152. {
  1153. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1154. }
  1155. extern void intel_i2c_reset(struct drm_device *dev);
  1156. /* intel_opregion.c */
  1157. extern int intel_opregion_setup(struct drm_device *dev);
  1158. #ifdef CONFIG_ACPI
  1159. extern void intel_opregion_init(struct drm_device *dev);
  1160. extern void intel_opregion_fini(struct drm_device *dev);
  1161. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1162. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1163. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1164. #else
  1165. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1166. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1167. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1168. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1169. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1170. #endif
  1171. /* intel_acpi.c */
  1172. #ifdef CONFIG_ACPI
  1173. extern void intel_register_dsm_handler(void);
  1174. extern void intel_unregister_dsm_handler(void);
  1175. #else
  1176. static inline void intel_register_dsm_handler(void) { return; }
  1177. static inline void intel_unregister_dsm_handler(void) { return; }
  1178. #endif /* CONFIG_ACPI */
  1179. /* modesetting */
  1180. extern void intel_modeset_init(struct drm_device *dev);
  1181. extern void intel_modeset_gem_init(struct drm_device *dev);
  1182. extern void intel_modeset_cleanup(struct drm_device *dev);
  1183. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1184. extern bool intel_fbc_enabled(struct drm_device *dev);
  1185. extern void intel_disable_fbc(struct drm_device *dev);
  1186. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1187. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1188. extern void ironlake_enable_rc6(struct drm_device *dev);
  1189. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1190. extern void intel_detect_pch(struct drm_device *dev);
  1191. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1192. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1193. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1194. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1195. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1196. /* overlay */
  1197. #ifdef CONFIG_DEBUG_FS
  1198. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1199. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1200. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1201. extern void intel_display_print_error_state(struct seq_file *m,
  1202. struct drm_device *dev,
  1203. struct intel_display_error_state *error);
  1204. #endif
  1205. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1206. #define BEGIN_LP_RING(n) \
  1207. intel_ring_begin(LP_RING(dev_priv), (n))
  1208. #define OUT_RING(x) \
  1209. intel_ring_emit(LP_RING(dev_priv), x)
  1210. #define ADVANCE_LP_RING() \
  1211. intel_ring_advance(LP_RING(dev_priv))
  1212. /**
  1213. * Lock test for when it's just for synchronization of ring access.
  1214. *
  1215. * In that case, we don't need to do it when GEM is initialized as nobody else
  1216. * has access to the ring.
  1217. */
  1218. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1219. if (LP_RING(dev->dev_private)->obj == NULL) \
  1220. LOCK_TEST_WITH_RETURN(dev, file); \
  1221. } while (0)
  1222. /* On SNB platform, before reading ring registers forcewake bit
  1223. * must be set to prevent GT core from power down and stale values being
  1224. * returned.
  1225. */
  1226. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1227. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1228. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1229. /* We give fast paths for the really cool registers */
  1230. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1231. (((dev_priv)->info->gen >= 6) && \
  1232. ((reg) < 0x40000) && \
  1233. ((reg) != FORCEWAKE))
  1234. #define __i915_read(x, y) \
  1235. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1236. __i915_read(8, b)
  1237. __i915_read(16, w)
  1238. __i915_read(32, l)
  1239. __i915_read(64, q)
  1240. #undef __i915_read
  1241. #define __i915_write(x, y) \
  1242. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1243. __i915_write(8, b)
  1244. __i915_write(16, w)
  1245. __i915_write(32, l)
  1246. __i915_write(64, q)
  1247. #undef __i915_write
  1248. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1249. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1250. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1251. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1252. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1253. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1254. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1255. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1256. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1257. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1258. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1259. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1260. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1261. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1262. #endif