visws.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Low-Level PCI Support for SGI Visual Workstation
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/pci.h>
  8. #include <linux/init.h>
  9. #include <asm/setup.h>
  10. #include <asm/pci_x86.h>
  11. #include <asm/visws/cobalt.h>
  12. #include <asm/visws/lithium.h>
  13. static int pci_visws_enable_irq(struct pci_dev *dev) { return 0; }
  14. static void pci_visws_disable_irq(struct pci_dev *dev) { }
  15. /* int (*pcibios_enable_irq)(struct pci_dev *dev) = &pci_visws_enable_irq; */
  16. /* void (*pcibios_disable_irq)(struct pci_dev *dev) = &pci_visws_disable_irq; */
  17. /* void __init pcibios_penalize_isa_irq(int irq, int active) {} */
  18. unsigned int pci_bus0, pci_bus1;
  19. static u8 __init visws_swizzle(struct pci_dev *dev, u8 *pinp)
  20. {
  21. u8 pin = *pinp;
  22. while (dev->bus->self) { /* Move up the chain of bridges. */
  23. pin = pci_swizzle_interrupt_pin(dev, pin);
  24. dev = dev->bus->self;
  25. }
  26. *pinp = pin;
  27. return PCI_SLOT(dev->devfn);
  28. }
  29. static int __init visws_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  30. {
  31. int irq, bus = dev->bus->number;
  32. pin--;
  33. /* Nothing useful at PIIX4 pin 1 */
  34. if (bus == pci_bus0 && slot == 4 && pin == 0)
  35. return -1;
  36. /* PIIX4 USB is on Bus 0, Slot 4, Line 3 */
  37. if (bus == pci_bus0 && slot == 4 && pin == 3) {
  38. irq = CO_IRQ(CO_APIC_PIIX4_USB);
  39. goto out;
  40. }
  41. /* First pin spread down 1 APIC entry per slot */
  42. if (pin == 0) {
  43. irq = CO_IRQ((bus == pci_bus0 ? CO_APIC_PCIB_BASE0 :
  44. CO_APIC_PCIA_BASE0) + slot);
  45. goto out;
  46. }
  47. /* lines 1,2,3 from any slot is shared in this twirly pattern */
  48. if (bus == pci_bus1) {
  49. /* lines 1-3 from devices 0 1 rotate over 2 apic entries */
  50. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((slot + (pin - 1)) % 2));
  51. } else { /* bus == pci_bus0 */
  52. /* lines 1-3 from devices 0-3 rotate over 3 apic entries */
  53. if (slot == 0)
  54. slot = 3; /* same pattern */
  55. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((3 - slot) + (pin - 1) % 3));
  56. }
  57. out:
  58. printk(KERN_DEBUG "PCI: Bus %d Slot %d Line %d -> IRQ %d\n", bus, slot, pin, irq);
  59. return irq;
  60. }
  61. void __init pcibios_update_irq(struct pci_dev *dev, int irq)
  62. {
  63. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  64. }
  65. int __init pci_visws_init(void)
  66. {
  67. if (!is_visws_box())
  68. return -1;
  69. pcibios_enable_irq = &pci_visws_enable_irq;
  70. pcibios_disable_irq = &pci_visws_disable_irq;
  71. /* The VISWS supports configuration access type 1 only */
  72. pci_probe = (pci_probe | PCI_PROBE_CONF1) &
  73. ~(PCI_PROBE_BIOS | PCI_PROBE_CONF2);
  74. pci_bus0 = li_pcib_read16(LI_PCI_BUSNUM) & 0xff;
  75. pci_bus1 = li_pcia_read16(LI_PCI_BUSNUM) & 0xff;
  76. printk(KERN_INFO "PCI: Lithium bridge A bus: %u, "
  77. "bridge B (PIIX4) bus: %u\n", pci_bus1, pci_bus0);
  78. raw_pci_ops = &pci_direct_conf1;
  79. pci_scan_bus_with_sysdata(pci_bus0);
  80. pci_scan_bus_with_sysdata(pci_bus1);
  81. pci_fixup_irqs(visws_swizzle, visws_map_irq);
  82. pcibios_resource_survey();
  83. return 0;
  84. }