nand.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. #include <linux/wait.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/flashchip.h>
  24. #include <linux/mtd/bbm.h>
  25. struct mtd_info;
  26. /* Scan and identify a NAND device */
  27. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  28. /* Separate phases of nand_scan(), allowing board driver to intervene
  29. * and override command or ECC setup according to flash type */
  30. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
  31. extern int nand_scan_tail(struct mtd_info *mtd);
  32. /* Free resources held by the NAND device */
  33. extern void nand_release (struct mtd_info *mtd);
  34. /* Internal helper for board drivers which need to override command function */
  35. extern void nand_wait_ready(struct mtd_info *mtd);
  36. /* The maximum number of NAND chips in an array */
  37. #define NAND_MAX_CHIPS 8
  38. /* This constant declares the max. oobsize / page, which
  39. * is supported now. If you add a chip with bigger oobsize/page
  40. * adjust this accordingly.
  41. */
  42. #define NAND_MAX_OOBSIZE 128
  43. #define NAND_MAX_PAGESIZE 4096
  44. /*
  45. * Constants for hardware specific CLE/ALE/NCE function
  46. *
  47. * These are bits which can be or'ed to set/clear multiple
  48. * bits in one go.
  49. */
  50. /* Select the chip by setting nCE to low */
  51. #define NAND_NCE 0x01
  52. /* Select the command latch by setting CLE to high */
  53. #define NAND_CLE 0x02
  54. /* Select the address latch by setting ALE to high */
  55. #define NAND_ALE 0x04
  56. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  57. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  58. #define NAND_CTRL_CHANGE 0x80
  59. /*
  60. * Standard NAND flash commands
  61. */
  62. #define NAND_CMD_READ0 0
  63. #define NAND_CMD_READ1 1
  64. #define NAND_CMD_RNDOUT 5
  65. #define NAND_CMD_PAGEPROG 0x10
  66. #define NAND_CMD_READOOB 0x50
  67. #define NAND_CMD_ERASE1 0x60
  68. #define NAND_CMD_STATUS 0x70
  69. #define NAND_CMD_STATUS_MULTI 0x71
  70. #define NAND_CMD_SEQIN 0x80
  71. #define NAND_CMD_RNDIN 0x85
  72. #define NAND_CMD_READID 0x90
  73. #define NAND_CMD_ERASE2 0xd0
  74. #define NAND_CMD_RESET 0xff
  75. /* Extended commands for large page devices */
  76. #define NAND_CMD_READSTART 0x30
  77. #define NAND_CMD_RNDOUTSTART 0xE0
  78. #define NAND_CMD_CACHEDPROG 0x15
  79. /* Extended commands for AG-AND device */
  80. /*
  81. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  82. * there is no way to distinguish that from NAND_CMD_READ0
  83. * until the remaining sequence of commands has been completed
  84. * so add a high order bit and mask it off in the command.
  85. */
  86. #define NAND_CMD_DEPLETE1 0x100
  87. #define NAND_CMD_DEPLETE2 0x38
  88. #define NAND_CMD_STATUS_MULTI 0x71
  89. #define NAND_CMD_STATUS_ERROR 0x72
  90. /* multi-bank error status (banks 0-3) */
  91. #define NAND_CMD_STATUS_ERROR0 0x73
  92. #define NAND_CMD_STATUS_ERROR1 0x74
  93. #define NAND_CMD_STATUS_ERROR2 0x75
  94. #define NAND_CMD_STATUS_ERROR3 0x76
  95. #define NAND_CMD_STATUS_RESET 0x7f
  96. #define NAND_CMD_STATUS_CLEAR 0xff
  97. #define NAND_CMD_NONE -1
  98. /* Status bits */
  99. #define NAND_STATUS_FAIL 0x01
  100. #define NAND_STATUS_FAIL_N1 0x02
  101. #define NAND_STATUS_TRUE_READY 0x20
  102. #define NAND_STATUS_READY 0x40
  103. #define NAND_STATUS_WP 0x80
  104. /*
  105. * Constants for ECC_MODES
  106. */
  107. typedef enum {
  108. NAND_ECC_NONE,
  109. NAND_ECC_SOFT,
  110. NAND_ECC_HW,
  111. NAND_ECC_HW_SYNDROME,
  112. NAND_ECC_HW_OOB_FIRST,
  113. } nand_ecc_modes_t;
  114. /*
  115. * Constants for Hardware ECC
  116. */
  117. /* Reset Hardware ECC for read */
  118. #define NAND_ECC_READ 0
  119. /* Reset Hardware ECC for write */
  120. #define NAND_ECC_WRITE 1
  121. /* Enable Hardware ECC before syndrom is read back from flash */
  122. #define NAND_ECC_READSYN 2
  123. /* Bit mask for flags passed to do_nand_read_ecc */
  124. #define NAND_GET_DEVICE 0x80
  125. /* Option constants for bizarre disfunctionality and real
  126. * features
  127. */
  128. /* Chip can not auto increment pages */
  129. #define NAND_NO_AUTOINCR 0x00000001
  130. /* Buswitdh is 16 bit */
  131. #define NAND_BUSWIDTH_16 0x00000002
  132. /* Device supports partial programming without padding */
  133. #define NAND_NO_PADDING 0x00000004
  134. /* Chip has cache program function */
  135. #define NAND_CACHEPRG 0x00000008
  136. /* Chip has copy back function */
  137. #define NAND_COPYBACK 0x00000010
  138. /* AND Chip which has 4 banks and a confusing page / block
  139. * assignment. See Renesas datasheet for further information */
  140. #define NAND_IS_AND 0x00000020
  141. /* Chip has a array of 4 pages which can be read without
  142. * additional ready /busy waits */
  143. #define NAND_4PAGE_ARRAY 0x00000040
  144. /* Chip requires that BBT is periodically rewritten to prevent
  145. * bits from adjacent blocks from 'leaking' in altering data.
  146. * This happens with the Renesas AG-AND chips, possibly others. */
  147. #define BBT_AUTO_REFRESH 0x00000080
  148. /* Chip does not require ready check on read. True
  149. * for all large page devices, as they do not support
  150. * autoincrement.*/
  151. #define NAND_NO_READRDY 0x00000100
  152. /* Chip does not allow subpage writes */
  153. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  154. /* Options valid for Samsung large page devices */
  155. #define NAND_SAMSUNG_LP_OPTIONS \
  156. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  157. /* Macros to identify the above */
  158. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  159. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  160. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  161. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  162. /* Large page NAND with SOFT_ECC should support subpage reads */
  163. #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
  164. && (chip->page_shift > 9))
  165. /* Mask to zero out the chip options, which come from the id table */
  166. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  167. /* Non chip related options */
  168. /* Use a flash based bad block table. This option is passed to the
  169. * default bad block table function. */
  170. #define NAND_USE_FLASH_BBT 0x00010000
  171. /* This option skips the bbt scan during initialization. */
  172. #define NAND_SKIP_BBTSCAN 0x00020000
  173. /* This option is defined if the board driver allocates its own buffers
  174. (e.g. because it needs them DMA-coherent */
  175. #define NAND_OWN_BUFFERS 0x00040000
  176. /* Chip may not exist, so silence any errors in scan */
  177. #define NAND_SCAN_SILENT_NODEV 0x00080000
  178. /* Options set by nand scan */
  179. /* Nand scan has allocated controller struct */
  180. #define NAND_CONTROLLER_ALLOC 0x80000000
  181. /* Cell info constants */
  182. #define NAND_CI_CHIPNR_MSK 0x03
  183. #define NAND_CI_CELLTYPE_MSK 0x0C
  184. /* Keep gcc happy */
  185. struct nand_chip;
  186. /**
  187. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  188. * @lock: protection lock
  189. * @active: the mtd device which holds the controller currently
  190. * @wq: wait queue to sleep on if a NAND operation is in progress
  191. * used instead of the per chip wait queue when a hw controller is available
  192. */
  193. struct nand_hw_control {
  194. spinlock_t lock;
  195. struct nand_chip *active;
  196. wait_queue_head_t wq;
  197. };
  198. /**
  199. * struct nand_ecc_ctrl - Control structure for ecc
  200. * @mode: ecc mode
  201. * @steps: number of ecc steps per page
  202. * @size: data bytes per ecc step
  203. * @bytes: ecc bytes per step
  204. * @total: total number of ecc bytes per page
  205. * @prepad: padding information for syndrome based ecc generators
  206. * @postpad: padding information for syndrome based ecc generators
  207. * @layout: ECC layout control struct pointer
  208. * @hwctl: function to control hardware ecc generator. Must only
  209. * be provided if an hardware ECC is available
  210. * @calculate: function for ecc calculation or readback from ecc hardware
  211. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  212. * @read_page_raw: function to read a raw page without ECC
  213. * @write_page_raw: function to write a raw page without ECC
  214. * @read_page: function to read a page according to the ecc generator requirements
  215. * @read_subpage: function to read parts of the page covered by ECC.
  216. * @write_page: function to write a page according to the ecc generator requirements
  217. * @read_oob: function to read chip OOB data
  218. * @write_oob: function to write chip OOB data
  219. */
  220. struct nand_ecc_ctrl {
  221. nand_ecc_modes_t mode;
  222. int steps;
  223. int size;
  224. int bytes;
  225. int total;
  226. int prepad;
  227. int postpad;
  228. struct nand_ecclayout *layout;
  229. void (*hwctl)(struct mtd_info *mtd, int mode);
  230. int (*calculate)(struct mtd_info *mtd,
  231. const uint8_t *dat,
  232. uint8_t *ecc_code);
  233. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  234. uint8_t *read_ecc,
  235. uint8_t *calc_ecc);
  236. int (*read_page_raw)(struct mtd_info *mtd,
  237. struct nand_chip *chip,
  238. uint8_t *buf, int page);
  239. void (*write_page_raw)(struct mtd_info *mtd,
  240. struct nand_chip *chip,
  241. const uint8_t *buf);
  242. int (*read_page)(struct mtd_info *mtd,
  243. struct nand_chip *chip,
  244. uint8_t *buf, int page);
  245. int (*read_subpage)(struct mtd_info *mtd,
  246. struct nand_chip *chip,
  247. uint32_t offs, uint32_t len,
  248. uint8_t *buf);
  249. void (*write_page)(struct mtd_info *mtd,
  250. struct nand_chip *chip,
  251. const uint8_t *buf);
  252. int (*read_oob)(struct mtd_info *mtd,
  253. struct nand_chip *chip,
  254. int page,
  255. int sndcmd);
  256. int (*write_oob)(struct mtd_info *mtd,
  257. struct nand_chip *chip,
  258. int page);
  259. };
  260. /**
  261. * struct nand_buffers - buffer structure for read/write
  262. * @ecccalc: buffer for calculated ecc
  263. * @ecccode: buffer for ecc read from flash
  264. * @databuf: buffer for data - dynamically sized
  265. *
  266. * Do not change the order of buffers. databuf and oobrbuf must be in
  267. * consecutive order.
  268. */
  269. struct nand_buffers {
  270. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  271. uint8_t ecccode[NAND_MAX_OOBSIZE];
  272. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  273. };
  274. /**
  275. * struct nand_chip - NAND Private Flash Chip Data
  276. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  277. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  278. * @read_byte: [REPLACEABLE] read one byte from the chip
  279. * @read_word: [REPLACEABLE] read one word from the chip
  280. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  281. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  282. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  283. * @select_chip: [REPLACEABLE] select chip nr
  284. * @block_bad: [REPLACEABLE] check, if the block is bad
  285. * @block_markbad: [REPLACEABLE] mark the block bad
  286. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  287. * ALE/CLE/nCE. Also used to write command and address
  288. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  289. * If set to NULL no access to ready/busy is available and the ready/busy information
  290. * is read from the chip status register
  291. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  292. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  293. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  294. * @buffers: buffer structure for read/write
  295. * @hwcontrol: platform-specific hardware control structure
  296. * @ops: oob operation operands
  297. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  298. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  299. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  300. * @state: [INTERN] the current state of the NAND device
  301. * @oob_poi: poison value buffer
  302. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  303. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  304. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  305. * @chip_shift: [INTERN] number of address bits in one chip
  306. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  307. * special functionality. See the defines for further explanation
  308. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  309. * @cellinfo: [INTERN] MLC/multichip data from chip ident
  310. * @numchips: [INTERN] number of physical chips
  311. * @chipsize: [INTERN] the size of one chip for multichip arrays
  312. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  313. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  314. * @subpagesize: [INTERN] holds the subpagesize
  315. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  316. * @bbt: [INTERN] bad block table pointer
  317. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  318. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  319. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  320. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  321. * which is shared among multiple independend devices
  322. * @priv: [OPTIONAL] pointer to private chip date
  323. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  324. * (determine if errors are correctable)
  325. * @write_page: [REPLACEABLE] High-level page write function
  326. */
  327. struct nand_chip {
  328. void __iomem *IO_ADDR_R;
  329. void __iomem *IO_ADDR_W;
  330. uint8_t (*read_byte)(struct mtd_info *mtd);
  331. u16 (*read_word)(struct mtd_info *mtd);
  332. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  333. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  334. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  335. void (*select_chip)(struct mtd_info *mtd, int chip);
  336. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  337. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  338. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  339. unsigned int ctrl);
  340. int (*dev_ready)(struct mtd_info *mtd);
  341. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  342. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  343. void (*erase_cmd)(struct mtd_info *mtd, int page);
  344. int (*scan_bbt)(struct mtd_info *mtd);
  345. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  346. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  347. const uint8_t *buf, int page, int cached, int raw);
  348. int chip_delay;
  349. unsigned int options;
  350. int page_shift;
  351. int phys_erase_shift;
  352. int bbt_erase_shift;
  353. int chip_shift;
  354. int numchips;
  355. uint64_t chipsize;
  356. int pagemask;
  357. int pagebuf;
  358. int subpagesize;
  359. uint8_t cellinfo;
  360. int badblockpos;
  361. flstate_t state;
  362. uint8_t *oob_poi;
  363. struct nand_hw_control *controller;
  364. struct nand_ecclayout *ecclayout;
  365. struct nand_ecc_ctrl ecc;
  366. struct nand_buffers *buffers;
  367. struct nand_hw_control hwcontrol;
  368. struct mtd_oob_ops ops;
  369. uint8_t *bbt;
  370. struct nand_bbt_descr *bbt_td;
  371. struct nand_bbt_descr *bbt_md;
  372. struct nand_bbt_descr *badblock_pattern;
  373. void *priv;
  374. };
  375. /*
  376. * NAND Flash Manufacturer ID Codes
  377. */
  378. #define NAND_MFR_TOSHIBA 0x98
  379. #define NAND_MFR_SAMSUNG 0xec
  380. #define NAND_MFR_FUJITSU 0x04
  381. #define NAND_MFR_NATIONAL 0x8f
  382. #define NAND_MFR_RENESAS 0x07
  383. #define NAND_MFR_STMICRO 0x20
  384. #define NAND_MFR_HYNIX 0xad
  385. #define NAND_MFR_MICRON 0x2c
  386. #define NAND_MFR_AMD 0x01
  387. /**
  388. * struct nand_flash_dev - NAND Flash Device ID Structure
  389. * @name: Identify the device type
  390. * @id: device ID code
  391. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  392. * If the pagesize is 0, then the real pagesize
  393. * and the eraseize are determined from the
  394. * extended id bytes in the chip
  395. * @erasesize: Size of an erase block in the flash device.
  396. * @chipsize: Total chipsize in Mega Bytes
  397. * @options: Bitfield to store chip relevant options
  398. */
  399. struct nand_flash_dev {
  400. char *name;
  401. int id;
  402. unsigned long pagesize;
  403. unsigned long chipsize;
  404. unsigned long erasesize;
  405. unsigned long options;
  406. };
  407. /**
  408. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  409. * @name: Manufacturer name
  410. * @id: manufacturer ID code of device.
  411. */
  412. struct nand_manufacturers {
  413. int id;
  414. char * name;
  415. };
  416. extern struct nand_flash_dev nand_flash_ids[];
  417. extern struct nand_manufacturers nand_manuf_ids[];
  418. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  419. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  420. extern int nand_default_bbt(struct mtd_info *mtd);
  421. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  422. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  423. int allowbbt);
  424. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  425. size_t * retlen, uint8_t * buf);
  426. /**
  427. * struct platform_nand_chip - chip level device structure
  428. * @nr_chips: max. number of chips to scan for
  429. * @chip_offset: chip number offset
  430. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  431. * @partitions: mtd partition list
  432. * @chip_delay: R/B delay value in us
  433. * @options: Option flags, e.g. 16bit buswidth
  434. * @ecclayout: ecc layout info structure
  435. * @part_probe_types: NULL-terminated array of probe types
  436. * @set_parts: platform specific function to set partitions
  437. * @priv: hardware controller specific settings
  438. */
  439. struct platform_nand_chip {
  440. int nr_chips;
  441. int chip_offset;
  442. int nr_partitions;
  443. struct mtd_partition *partitions;
  444. struct nand_ecclayout *ecclayout;
  445. int chip_delay;
  446. unsigned int options;
  447. const char **part_probe_types;
  448. void (*set_parts)(uint64_t size,
  449. struct platform_nand_chip *chip);
  450. void *priv;
  451. };
  452. /* Keep gcc happy */
  453. struct platform_device;
  454. /**
  455. * struct platform_nand_ctrl - controller level device structure
  456. * @probe: platform specific function to probe/setup hardware
  457. * @remove: platform specific function to remove/teardown hardware
  458. * @hwcontrol: platform specific hardware control structure
  459. * @dev_ready: platform specific function to read ready/busy pin
  460. * @select_chip: platform specific chip select function
  461. * @cmd_ctrl: platform specific function for controlling
  462. * ALE/CLE/nCE. Also used to write command and address
  463. * @write_buf: platform specific function for write buffer
  464. * @read_buf: platform specific function for read buffer
  465. * @priv: private data to transport driver specific settings
  466. *
  467. * All fields are optional and depend on the hardware driver requirements
  468. */
  469. struct platform_nand_ctrl {
  470. int (*probe)(struct platform_device *pdev);
  471. void (*remove)(struct platform_device *pdev);
  472. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  473. int (*dev_ready)(struct mtd_info *mtd);
  474. void (*select_chip)(struct mtd_info *mtd, int chip);
  475. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  476. unsigned int ctrl);
  477. void (*write_buf)(struct mtd_info *mtd,
  478. const uint8_t *buf, int len);
  479. void (*read_buf)(struct mtd_info *mtd,
  480. uint8_t *buf, int len);
  481. void *priv;
  482. };
  483. /**
  484. * struct platform_nand_data - container structure for platform-specific data
  485. * @chip: chip level chip structure
  486. * @ctrl: controller level device structure
  487. */
  488. struct platform_nand_data {
  489. struct platform_nand_chip chip;
  490. struct platform_nand_ctrl ctrl;
  491. };
  492. /* Some helpers to access the data structures */
  493. static inline
  494. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  495. {
  496. struct nand_chip *chip = mtd->priv;
  497. return chip->priv;
  498. }
  499. #endif /* __LINUX_MTD_NAND_H */