base.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  204. struct ath5k_txq *txq);
  205. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  206. static int ath5k_reset_wake(struct ath5k_softc *sc);
  207. static int ath5k_start(struct ieee80211_hw *hw);
  208. static void ath5k_stop(struct ieee80211_hw *hw);
  209. static int ath5k_add_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  212. struct ieee80211_if_init_conf *conf);
  213. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  214. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  215. unsigned int changed_flags,
  216. unsigned int *new_flags,
  217. int mc_count, struct dev_mc_list *mclist);
  218. static int ath5k_set_key(struct ieee80211_hw *hw,
  219. enum set_key_cmd cmd,
  220. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  221. struct ieee80211_key_conf *key);
  222. static int ath5k_get_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_low_level_stats *stats);
  224. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  225. struct ieee80211_tx_queue_stats *stats);
  226. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  227. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  228. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  229. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif);
  231. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  232. struct ieee80211_vif *vif,
  233. struct ieee80211_bss_conf *bss_conf,
  234. u32 changes);
  235. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  236. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  237. static const struct ieee80211_ops ath5k_hw_ops = {
  238. .tx = ath5k_tx,
  239. .start = ath5k_start,
  240. .stop = ath5k_stop,
  241. .add_interface = ath5k_add_interface,
  242. .remove_interface = ath5k_remove_interface,
  243. .config = ath5k_config,
  244. .configure_filter = ath5k_configure_filter,
  245. .set_key = ath5k_set_key,
  246. .get_stats = ath5k_get_stats,
  247. .conf_tx = NULL,
  248. .get_tx_stats = ath5k_get_tx_stats,
  249. .get_tsf = ath5k_get_tsf,
  250. .set_tsf = ath5k_set_tsf,
  251. .reset_tsf = ath5k_reset_tsf,
  252. .bss_info_changed = ath5k_bss_info_changed,
  253. .sw_scan_start = ath5k_sw_scan_start,
  254. .sw_scan_complete = ath5k_sw_scan_complete,
  255. };
  256. /*
  257. * Prototypes - Internal functions
  258. */
  259. /* Attach detach */
  260. static int ath5k_attach(struct pci_dev *pdev,
  261. struct ieee80211_hw *hw);
  262. static void ath5k_detach(struct pci_dev *pdev,
  263. struct ieee80211_hw *hw);
  264. /* Channel/mode setup */
  265. static inline short ath5k_ieee2mhz(short chan);
  266. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  267. struct ieee80211_channel *channels,
  268. unsigned int mode,
  269. unsigned int max);
  270. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  271. static int ath5k_chan_set(struct ath5k_softc *sc,
  272. struct ieee80211_channel *chan);
  273. static void ath5k_setcurmode(struct ath5k_softc *sc,
  274. unsigned int mode);
  275. static void ath5k_mode_setup(struct ath5k_softc *sc);
  276. /* Descriptor setup */
  277. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  278. struct pci_dev *pdev);
  279. static void ath5k_desc_free(struct ath5k_softc *sc,
  280. struct pci_dev *pdev);
  281. /* Buffers setup */
  282. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  283. struct ath5k_buf *bf);
  284. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  285. struct ath5k_buf *bf,
  286. struct ath5k_txq *txq);
  287. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  288. struct ath5k_buf *bf)
  289. {
  290. BUG_ON(!bf);
  291. if (!bf->skb)
  292. return;
  293. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  294. PCI_DMA_TODEVICE);
  295. dev_kfree_skb_any(bf->skb);
  296. bf->skb = NULL;
  297. }
  298. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  299. struct ath5k_buf *bf)
  300. {
  301. BUG_ON(!bf);
  302. if (!bf->skb)
  303. return;
  304. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  305. PCI_DMA_FROMDEVICE);
  306. dev_kfree_skb_any(bf->skb);
  307. bf->skb = NULL;
  308. }
  309. /* Queues setup */
  310. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  311. int qtype, int subtype);
  312. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  313. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  314. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  315. struct ath5k_txq *txq);
  316. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  317. static void ath5k_txq_release(struct ath5k_softc *sc);
  318. /* Rx handling */
  319. static int ath5k_rx_start(struct ath5k_softc *sc);
  320. static void ath5k_rx_stop(struct ath5k_softc *sc);
  321. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  322. struct ath5k_desc *ds,
  323. struct sk_buff *skb,
  324. struct ath5k_rx_status *rs);
  325. static void ath5k_tasklet_rx(unsigned long data);
  326. /* Tx handling */
  327. static void ath5k_tx_processq(struct ath5k_softc *sc,
  328. struct ath5k_txq *txq);
  329. static void ath5k_tasklet_tx(unsigned long data);
  330. /* Beacon handling */
  331. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  332. struct ath5k_buf *bf);
  333. static void ath5k_beacon_send(struct ath5k_softc *sc);
  334. static void ath5k_beacon_config(struct ath5k_softc *sc);
  335. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  336. static void ath5k_tasklet_beacon(unsigned long data);
  337. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  338. {
  339. u64 tsf = ath5k_hw_get_tsf64(ah);
  340. if ((tsf & 0x7fff) < rstamp)
  341. tsf -= 0x8000;
  342. return (tsf & ~0x7fff) | rstamp;
  343. }
  344. /* Interrupt handling */
  345. static int ath5k_init(struct ath5k_softc *sc);
  346. static int ath5k_stop_locked(struct ath5k_softc *sc);
  347. static int ath5k_stop_hw(struct ath5k_softc *sc);
  348. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  349. static void ath5k_tasklet_reset(unsigned long data);
  350. static void ath5k_calibrate(unsigned long data);
  351. /*
  352. * Module init/exit functions
  353. */
  354. static int __init
  355. init_ath5k_pci(void)
  356. {
  357. int ret;
  358. ath5k_debug_init();
  359. ret = pci_register_driver(&ath5k_pci_driver);
  360. if (ret) {
  361. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  362. return ret;
  363. }
  364. return 0;
  365. }
  366. static void __exit
  367. exit_ath5k_pci(void)
  368. {
  369. pci_unregister_driver(&ath5k_pci_driver);
  370. ath5k_debug_finish();
  371. }
  372. module_init(init_ath5k_pci);
  373. module_exit(exit_ath5k_pci);
  374. /********************\
  375. * PCI Initialization *
  376. \********************/
  377. static const char *
  378. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  379. {
  380. const char *name = "xxxxx";
  381. unsigned int i;
  382. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  383. if (srev_names[i].sr_type != type)
  384. continue;
  385. if ((val & 0xf0) == srev_names[i].sr_val)
  386. name = srev_names[i].sr_name;
  387. if ((val & 0xff) == srev_names[i].sr_val) {
  388. name = srev_names[i].sr_name;
  389. break;
  390. }
  391. }
  392. return name;
  393. }
  394. static int __devinit
  395. ath5k_pci_probe(struct pci_dev *pdev,
  396. const struct pci_device_id *id)
  397. {
  398. void __iomem *mem;
  399. struct ath5k_softc *sc;
  400. struct ieee80211_hw *hw;
  401. int ret;
  402. u8 csz;
  403. ret = pci_enable_device(pdev);
  404. if (ret) {
  405. dev_err(&pdev->dev, "can't enable device\n");
  406. goto err;
  407. }
  408. /* XXX 32-bit addressing only */
  409. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  410. if (ret) {
  411. dev_err(&pdev->dev, "32-bit DMA not available\n");
  412. goto err_dis;
  413. }
  414. /*
  415. * Cache line size is used to size and align various
  416. * structures used to communicate with the hardware.
  417. */
  418. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  419. if (csz == 0) {
  420. /*
  421. * Linux 2.4.18 (at least) writes the cache line size
  422. * register as a 16-bit wide register which is wrong.
  423. * We must have this setup properly for rx buffer
  424. * DMA to work so force a reasonable value here if it
  425. * comes up zero.
  426. */
  427. csz = L1_CACHE_BYTES / sizeof(u32);
  428. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  429. }
  430. /*
  431. * The default setting of latency timer yields poor results,
  432. * set it to the value used by other systems. It may be worth
  433. * tweaking this setting more.
  434. */
  435. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  436. /* Enable bus mastering */
  437. pci_set_master(pdev);
  438. /*
  439. * Disable the RETRY_TIMEOUT register (0x41) to keep
  440. * PCI Tx retries from interfering with C3 CPU state.
  441. */
  442. pci_write_config_byte(pdev, 0x41, 0);
  443. ret = pci_request_region(pdev, 0, "ath5k");
  444. if (ret) {
  445. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  446. goto err_dis;
  447. }
  448. mem = pci_iomap(pdev, 0, 0);
  449. if (!mem) {
  450. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  451. ret = -EIO;
  452. goto err_reg;
  453. }
  454. /*
  455. * Allocate hw (mac80211 main struct)
  456. * and hw->priv (driver private data)
  457. */
  458. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  459. if (hw == NULL) {
  460. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  461. ret = -ENOMEM;
  462. goto err_map;
  463. }
  464. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  465. /* Initialize driver private data */
  466. SET_IEEE80211_DEV(hw, &pdev->dev);
  467. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  468. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  469. IEEE80211_HW_SIGNAL_DBM |
  470. IEEE80211_HW_NOISE_DBM;
  471. hw->wiphy->interface_modes =
  472. BIT(NL80211_IFTYPE_AP) |
  473. BIT(NL80211_IFTYPE_STATION) |
  474. BIT(NL80211_IFTYPE_ADHOC) |
  475. BIT(NL80211_IFTYPE_MESH_POINT);
  476. hw->extra_tx_headroom = 2;
  477. hw->channel_change_time = 5000;
  478. sc = hw->priv;
  479. sc->hw = hw;
  480. sc->pdev = pdev;
  481. ath5k_debug_init_device(sc);
  482. /*
  483. * Mark the device as detached to avoid processing
  484. * interrupts until setup is complete.
  485. */
  486. __set_bit(ATH_STAT_INVALID, sc->status);
  487. sc->iobase = mem; /* So we can unmap it on detach */
  488. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  489. sc->opmode = NL80211_IFTYPE_STATION;
  490. sc->bintval = 1000;
  491. mutex_init(&sc->lock);
  492. spin_lock_init(&sc->rxbuflock);
  493. spin_lock_init(&sc->txbuflock);
  494. spin_lock_init(&sc->block);
  495. /* Set private data */
  496. pci_set_drvdata(pdev, hw);
  497. /* Setup interrupt handler */
  498. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  499. if (ret) {
  500. ATH5K_ERR(sc, "request_irq failed\n");
  501. goto err_free;
  502. }
  503. /* Initialize device */
  504. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  505. if (IS_ERR(sc->ah)) {
  506. ret = PTR_ERR(sc->ah);
  507. goto err_irq;
  508. }
  509. /* set up multi-rate retry capabilities */
  510. if (sc->ah->ah_version == AR5K_AR5212) {
  511. hw->max_rates = 4;
  512. hw->max_rate_tries = 11;
  513. }
  514. /* Finish private driver data initialization */
  515. ret = ath5k_attach(pdev, hw);
  516. if (ret)
  517. goto err_ah;
  518. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  519. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  520. sc->ah->ah_mac_srev,
  521. sc->ah->ah_phy_revision);
  522. if (!sc->ah->ah_single_chip) {
  523. /* Single chip radio (!RF5111) */
  524. if (sc->ah->ah_radio_5ghz_revision &&
  525. !sc->ah->ah_radio_2ghz_revision) {
  526. /* No 5GHz support -> report 2GHz radio */
  527. if (!test_bit(AR5K_MODE_11A,
  528. sc->ah->ah_capabilities.cap_mode)) {
  529. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  530. ath5k_chip_name(AR5K_VERSION_RAD,
  531. sc->ah->ah_radio_5ghz_revision),
  532. sc->ah->ah_radio_5ghz_revision);
  533. /* No 2GHz support (5110 and some
  534. * 5Ghz only cards) -> report 5Ghz radio */
  535. } else if (!test_bit(AR5K_MODE_11B,
  536. sc->ah->ah_capabilities.cap_mode)) {
  537. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  538. ath5k_chip_name(AR5K_VERSION_RAD,
  539. sc->ah->ah_radio_5ghz_revision),
  540. sc->ah->ah_radio_5ghz_revision);
  541. /* Multiband radio */
  542. } else {
  543. ATH5K_INFO(sc, "RF%s multiband radio found"
  544. " (0x%x)\n",
  545. ath5k_chip_name(AR5K_VERSION_RAD,
  546. sc->ah->ah_radio_5ghz_revision),
  547. sc->ah->ah_radio_5ghz_revision);
  548. }
  549. }
  550. /* Multi chip radio (RF5111 - RF2111) ->
  551. * report both 2GHz/5GHz radios */
  552. else if (sc->ah->ah_radio_5ghz_revision &&
  553. sc->ah->ah_radio_2ghz_revision){
  554. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  555. ath5k_chip_name(AR5K_VERSION_RAD,
  556. sc->ah->ah_radio_5ghz_revision),
  557. sc->ah->ah_radio_5ghz_revision);
  558. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  559. ath5k_chip_name(AR5K_VERSION_RAD,
  560. sc->ah->ah_radio_2ghz_revision),
  561. sc->ah->ah_radio_2ghz_revision);
  562. }
  563. }
  564. /* ready to process interrupts */
  565. __clear_bit(ATH_STAT_INVALID, sc->status);
  566. return 0;
  567. err_ah:
  568. ath5k_hw_detach(sc->ah);
  569. err_irq:
  570. free_irq(pdev->irq, sc);
  571. err_free:
  572. ieee80211_free_hw(hw);
  573. err_map:
  574. pci_iounmap(pdev, mem);
  575. err_reg:
  576. pci_release_region(pdev, 0);
  577. err_dis:
  578. pci_disable_device(pdev);
  579. err:
  580. return ret;
  581. }
  582. static void __devexit
  583. ath5k_pci_remove(struct pci_dev *pdev)
  584. {
  585. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  586. struct ath5k_softc *sc = hw->priv;
  587. ath5k_debug_finish_device(sc);
  588. ath5k_detach(pdev, hw);
  589. ath5k_hw_detach(sc->ah);
  590. free_irq(pdev->irq, sc);
  591. pci_iounmap(pdev, sc->iobase);
  592. pci_release_region(pdev, 0);
  593. pci_disable_device(pdev);
  594. ieee80211_free_hw(hw);
  595. }
  596. #ifdef CONFIG_PM
  597. static int
  598. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  599. {
  600. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  601. struct ath5k_softc *sc = hw->priv;
  602. ath5k_led_off(sc);
  603. pci_save_state(pdev);
  604. pci_disable_device(pdev);
  605. pci_set_power_state(pdev, PCI_D3hot);
  606. return 0;
  607. }
  608. static int
  609. ath5k_pci_resume(struct pci_dev *pdev)
  610. {
  611. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  612. struct ath5k_softc *sc = hw->priv;
  613. int err;
  614. pci_restore_state(pdev);
  615. err = pci_enable_device(pdev);
  616. if (err)
  617. return err;
  618. /*
  619. * Suspend/Resume resets the PCI configuration space, so we have to
  620. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  621. * PCI Tx retries from interfering with C3 CPU state
  622. */
  623. pci_write_config_byte(pdev, 0x41, 0);
  624. ath5k_led_enable(sc);
  625. return 0;
  626. }
  627. #endif /* CONFIG_PM */
  628. /***********************\
  629. * Driver Initialization *
  630. \***********************/
  631. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  632. {
  633. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  634. struct ath5k_softc *sc = hw->priv;
  635. struct ath_regulatory *reg = &sc->ah->ah_regulatory;
  636. return ath_reg_notifier_apply(wiphy, request, reg);
  637. }
  638. static int
  639. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  640. {
  641. struct ath5k_softc *sc = hw->priv;
  642. struct ath5k_hw *ah = sc->ah;
  643. u8 mac[ETH_ALEN] = {};
  644. int ret;
  645. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  646. /*
  647. * Check if the MAC has multi-rate retry support.
  648. * We do this by trying to setup a fake extended
  649. * descriptor. MAC's that don't have support will
  650. * return false w/o doing anything. MAC's that do
  651. * support it will return true w/o doing anything.
  652. */
  653. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  654. if (ret < 0)
  655. goto err;
  656. if (ret > 0)
  657. __set_bit(ATH_STAT_MRRETRY, sc->status);
  658. /*
  659. * Collect the channel list. The 802.11 layer
  660. * is resposible for filtering this list based
  661. * on settings like the phy mode and regulatory
  662. * domain restrictions.
  663. */
  664. ret = ath5k_setup_bands(hw);
  665. if (ret) {
  666. ATH5K_ERR(sc, "can't get channels\n");
  667. goto err;
  668. }
  669. /* NB: setup here so ath5k_rate_update is happy */
  670. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  671. ath5k_setcurmode(sc, AR5K_MODE_11A);
  672. else
  673. ath5k_setcurmode(sc, AR5K_MODE_11B);
  674. /*
  675. * Allocate tx+rx descriptors and populate the lists.
  676. */
  677. ret = ath5k_desc_alloc(sc, pdev);
  678. if (ret) {
  679. ATH5K_ERR(sc, "can't allocate descriptors\n");
  680. goto err;
  681. }
  682. /*
  683. * Allocate hardware transmit queues: one queue for
  684. * beacon frames and one data queue for each QoS
  685. * priority. Note that hw functions handle reseting
  686. * these queues at the needed time.
  687. */
  688. ret = ath5k_beaconq_setup(ah);
  689. if (ret < 0) {
  690. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  691. goto err_desc;
  692. }
  693. sc->bhalq = ret;
  694. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  695. if (IS_ERR(sc->cabq)) {
  696. ATH5K_ERR(sc, "can't setup cab queue\n");
  697. ret = PTR_ERR(sc->cabq);
  698. goto err_bhal;
  699. }
  700. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  701. if (IS_ERR(sc->txq)) {
  702. ATH5K_ERR(sc, "can't setup xmit queue\n");
  703. ret = PTR_ERR(sc->txq);
  704. goto err_queues;
  705. }
  706. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  707. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  708. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  709. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  710. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  711. ret = ath5k_eeprom_read_mac(ah, mac);
  712. if (ret) {
  713. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  714. sc->pdev->device);
  715. goto err_queues;
  716. }
  717. SET_IEEE80211_PERM_ADDR(hw, mac);
  718. /* All MAC address bits matter for ACKs */
  719. memset(sc->bssidmask, 0xff, ETH_ALEN);
  720. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  721. ah->ah_regulatory.current_rd =
  722. ah->ah_capabilities.cap_eeprom.ee_regdomain;
  723. ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
  724. if (ret) {
  725. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  726. goto err_queues;
  727. }
  728. ret = ieee80211_register_hw(hw);
  729. if (ret) {
  730. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  731. goto err_queues;
  732. }
  733. if (!ath_is_world_regd(&sc->ah->ah_regulatory))
  734. regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
  735. ath5k_init_leds(sc);
  736. return 0;
  737. err_queues:
  738. ath5k_txq_release(sc);
  739. err_bhal:
  740. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  741. err_desc:
  742. ath5k_desc_free(sc, pdev);
  743. err:
  744. return ret;
  745. }
  746. static void
  747. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  748. {
  749. struct ath5k_softc *sc = hw->priv;
  750. /*
  751. * NB: the order of these is important:
  752. * o call the 802.11 layer before detaching ath5k_hw to
  753. * insure callbacks into the driver to delete global
  754. * key cache entries can be handled
  755. * o reclaim the tx queue data structures after calling
  756. * the 802.11 layer as we'll get called back to reclaim
  757. * node state and potentially want to use them
  758. * o to cleanup the tx queues the hal is called, so detach
  759. * it last
  760. * XXX: ??? detach ath5k_hw ???
  761. * Other than that, it's straightforward...
  762. */
  763. ieee80211_unregister_hw(hw);
  764. ath5k_desc_free(sc, pdev);
  765. ath5k_txq_release(sc);
  766. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  767. ath5k_unregister_leds(sc);
  768. /*
  769. * NB: can't reclaim these until after ieee80211_ifdetach
  770. * returns because we'll get called back to reclaim node
  771. * state and potentially want to use them.
  772. */
  773. }
  774. /********************\
  775. * Channel/mode setup *
  776. \********************/
  777. /*
  778. * Convert IEEE channel number to MHz frequency.
  779. */
  780. static inline short
  781. ath5k_ieee2mhz(short chan)
  782. {
  783. if (chan <= 14 || chan >= 27)
  784. return ieee80211chan2mhz(chan);
  785. else
  786. return 2212 + chan * 20;
  787. }
  788. /*
  789. * Returns true for the channel numbers used without all_channels modparam.
  790. */
  791. static bool ath5k_is_standard_channel(short chan)
  792. {
  793. return ((chan <= 14) ||
  794. /* UNII 1,2 */
  795. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  796. /* midband */
  797. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  798. /* UNII-3 */
  799. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  800. }
  801. static unsigned int
  802. ath5k_copy_channels(struct ath5k_hw *ah,
  803. struct ieee80211_channel *channels,
  804. unsigned int mode,
  805. unsigned int max)
  806. {
  807. unsigned int i, count, size, chfreq, freq, ch;
  808. if (!test_bit(mode, ah->ah_modes))
  809. return 0;
  810. switch (mode) {
  811. case AR5K_MODE_11A:
  812. case AR5K_MODE_11A_TURBO:
  813. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  814. size = 220 ;
  815. chfreq = CHANNEL_5GHZ;
  816. break;
  817. case AR5K_MODE_11B:
  818. case AR5K_MODE_11G:
  819. case AR5K_MODE_11G_TURBO:
  820. size = 26;
  821. chfreq = CHANNEL_2GHZ;
  822. break;
  823. default:
  824. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  825. return 0;
  826. }
  827. for (i = 0, count = 0; i < size && max > 0; i++) {
  828. ch = i + 1 ;
  829. freq = ath5k_ieee2mhz(ch);
  830. /* Check if channel is supported by the chipset */
  831. if (!ath5k_channel_ok(ah, freq, chfreq))
  832. continue;
  833. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  834. continue;
  835. /* Write channel info and increment counter */
  836. channels[count].center_freq = freq;
  837. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  838. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  839. switch (mode) {
  840. case AR5K_MODE_11A:
  841. case AR5K_MODE_11G:
  842. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  843. break;
  844. case AR5K_MODE_11A_TURBO:
  845. case AR5K_MODE_11G_TURBO:
  846. channels[count].hw_value = chfreq |
  847. CHANNEL_OFDM | CHANNEL_TURBO;
  848. break;
  849. case AR5K_MODE_11B:
  850. channels[count].hw_value = CHANNEL_B;
  851. }
  852. count++;
  853. max--;
  854. }
  855. return count;
  856. }
  857. static void
  858. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  859. {
  860. u8 i;
  861. for (i = 0; i < AR5K_MAX_RATES; i++)
  862. sc->rate_idx[b->band][i] = -1;
  863. for (i = 0; i < b->n_bitrates; i++) {
  864. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  865. if (b->bitrates[i].hw_value_short)
  866. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  867. }
  868. }
  869. static int
  870. ath5k_setup_bands(struct ieee80211_hw *hw)
  871. {
  872. struct ath5k_softc *sc = hw->priv;
  873. struct ath5k_hw *ah = sc->ah;
  874. struct ieee80211_supported_band *sband;
  875. int max_c, count_c = 0;
  876. int i;
  877. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  878. max_c = ARRAY_SIZE(sc->channels);
  879. /* 2GHz band */
  880. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  881. sband->band = IEEE80211_BAND_2GHZ;
  882. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  883. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  884. /* G mode */
  885. memcpy(sband->bitrates, &ath5k_rates[0],
  886. sizeof(struct ieee80211_rate) * 12);
  887. sband->n_bitrates = 12;
  888. sband->channels = sc->channels;
  889. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  890. AR5K_MODE_11G, max_c);
  891. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  892. count_c = sband->n_channels;
  893. max_c -= count_c;
  894. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  895. /* B mode */
  896. memcpy(sband->bitrates, &ath5k_rates[0],
  897. sizeof(struct ieee80211_rate) * 4);
  898. sband->n_bitrates = 4;
  899. /* 5211 only supports B rates and uses 4bit rate codes
  900. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  901. * fix them up here:
  902. */
  903. if (ah->ah_version == AR5K_AR5211) {
  904. for (i = 0; i < 4; i++) {
  905. sband->bitrates[i].hw_value =
  906. sband->bitrates[i].hw_value & 0xF;
  907. sband->bitrates[i].hw_value_short =
  908. sband->bitrates[i].hw_value_short & 0xF;
  909. }
  910. }
  911. sband->channels = sc->channels;
  912. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  913. AR5K_MODE_11B, max_c);
  914. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  915. count_c = sband->n_channels;
  916. max_c -= count_c;
  917. }
  918. ath5k_setup_rate_idx(sc, sband);
  919. /* 5GHz band, A mode */
  920. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  921. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  922. sband->band = IEEE80211_BAND_5GHZ;
  923. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  924. memcpy(sband->bitrates, &ath5k_rates[4],
  925. sizeof(struct ieee80211_rate) * 8);
  926. sband->n_bitrates = 8;
  927. sband->channels = &sc->channels[count_c];
  928. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  929. AR5K_MODE_11A, max_c);
  930. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  931. }
  932. ath5k_setup_rate_idx(sc, sband);
  933. ath5k_debug_dump_bands(sc);
  934. return 0;
  935. }
  936. /*
  937. * Set/change channels. We always reset the chip.
  938. * To accomplish this we must first cleanup any pending DMA,
  939. * then restart stuff after a la ath5k_init.
  940. *
  941. * Called with sc->lock.
  942. */
  943. static int
  944. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  945. {
  946. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  947. sc->curchan->center_freq, chan->center_freq);
  948. /*
  949. * To switch channels clear any pending DMA operations;
  950. * wait long enough for the RX fifo to drain, reset the
  951. * hardware at the new frequency, and then re-enable
  952. * the relevant bits of the h/w.
  953. */
  954. return ath5k_reset(sc, chan);
  955. }
  956. static void
  957. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  958. {
  959. sc->curmode = mode;
  960. if (mode == AR5K_MODE_11A) {
  961. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  962. } else {
  963. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  964. }
  965. }
  966. static void
  967. ath5k_mode_setup(struct ath5k_softc *sc)
  968. {
  969. struct ath5k_hw *ah = sc->ah;
  970. u32 rfilt;
  971. ah->ah_op_mode = sc->opmode;
  972. /* configure rx filter */
  973. rfilt = sc->filter_flags;
  974. ath5k_hw_set_rx_filter(ah, rfilt);
  975. if (ath5k_hw_hasbssidmask(ah))
  976. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  977. /* configure operational mode */
  978. ath5k_hw_set_opmode(ah);
  979. ath5k_hw_set_mcast_filter(ah, 0, 0);
  980. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  981. }
  982. static inline int
  983. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  984. {
  985. int rix;
  986. /* return base rate on errors */
  987. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  988. "hw_rix out of bounds: %x\n", hw_rix))
  989. return 0;
  990. rix = sc->rate_idx[sc->curband->band][hw_rix];
  991. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  992. rix = 0;
  993. return rix;
  994. }
  995. /***************\
  996. * Buffers setup *
  997. \***************/
  998. static
  999. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1000. {
  1001. struct sk_buff *skb;
  1002. unsigned int off;
  1003. /*
  1004. * Allocate buffer with headroom_needed space for the
  1005. * fake physical layer header at the start.
  1006. */
  1007. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1008. if (!skb) {
  1009. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1010. sc->rxbufsize + sc->cachelsz - 1);
  1011. return NULL;
  1012. }
  1013. /*
  1014. * Cache-line-align. This is important (for the
  1015. * 5210 at least) as not doing so causes bogus data
  1016. * in rx'd frames.
  1017. */
  1018. off = ((unsigned long)skb->data) % sc->cachelsz;
  1019. if (off != 0)
  1020. skb_reserve(skb, sc->cachelsz - off);
  1021. *skb_addr = pci_map_single(sc->pdev,
  1022. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1023. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1024. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1025. dev_kfree_skb(skb);
  1026. return NULL;
  1027. }
  1028. return skb;
  1029. }
  1030. static int
  1031. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1032. {
  1033. struct ath5k_hw *ah = sc->ah;
  1034. struct sk_buff *skb = bf->skb;
  1035. struct ath5k_desc *ds;
  1036. if (!skb) {
  1037. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1038. if (!skb)
  1039. return -ENOMEM;
  1040. bf->skb = skb;
  1041. }
  1042. /*
  1043. * Setup descriptors. For receive we always terminate
  1044. * the descriptor list with a self-linked entry so we'll
  1045. * not get overrun under high load (as can happen with a
  1046. * 5212 when ANI processing enables PHY error frames).
  1047. *
  1048. * To insure the last descriptor is self-linked we create
  1049. * each descriptor as self-linked and add it to the end. As
  1050. * each additional descriptor is added the previous self-linked
  1051. * entry is ``fixed'' naturally. This should be safe even
  1052. * if DMA is happening. When processing RX interrupts we
  1053. * never remove/process the last, self-linked, entry on the
  1054. * descriptor list. This insures the hardware always has
  1055. * someplace to write a new frame.
  1056. */
  1057. ds = bf->desc;
  1058. ds->ds_link = bf->daddr; /* link to self */
  1059. ds->ds_data = bf->skbaddr;
  1060. ah->ah_setup_rx_desc(ah, ds,
  1061. skb_tailroom(skb), /* buffer size */
  1062. 0);
  1063. if (sc->rxlink != NULL)
  1064. *sc->rxlink = bf->daddr;
  1065. sc->rxlink = &ds->ds_link;
  1066. return 0;
  1067. }
  1068. static int
  1069. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1070. struct ath5k_txq *txq)
  1071. {
  1072. struct ath5k_hw *ah = sc->ah;
  1073. struct ath5k_desc *ds = bf->desc;
  1074. struct sk_buff *skb = bf->skb;
  1075. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1076. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1077. struct ieee80211_rate *rate;
  1078. unsigned int mrr_rate[3], mrr_tries[3];
  1079. int i, ret;
  1080. u16 hw_rate;
  1081. u16 cts_rate = 0;
  1082. u16 duration = 0;
  1083. u8 rc_flags;
  1084. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1085. /* XXX endianness */
  1086. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1087. PCI_DMA_TODEVICE);
  1088. rate = ieee80211_get_tx_rate(sc->hw, info);
  1089. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1090. flags |= AR5K_TXDESC_NOACK;
  1091. rc_flags = info->control.rates[0].flags;
  1092. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1093. rate->hw_value_short : rate->hw_value;
  1094. pktlen = skb->len;
  1095. /* FIXME: If we are in g mode and rate is a CCK rate
  1096. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1097. * from tx power (value is in dB units already) */
  1098. if (info->control.hw_key) {
  1099. keyidx = info->control.hw_key->hw_key_idx;
  1100. pktlen += info->control.hw_key->icv_len;
  1101. }
  1102. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1103. flags |= AR5K_TXDESC_RTSENA;
  1104. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1105. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1106. sc->vif, pktlen, info));
  1107. }
  1108. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1109. flags |= AR5K_TXDESC_CTSENA;
  1110. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1111. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1112. sc->vif, pktlen, info));
  1113. }
  1114. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1115. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1116. (sc->power_level * 2),
  1117. hw_rate,
  1118. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1119. cts_rate, duration);
  1120. if (ret)
  1121. goto err_unmap;
  1122. memset(mrr_rate, 0, sizeof(mrr_rate));
  1123. memset(mrr_tries, 0, sizeof(mrr_tries));
  1124. for (i = 0; i < 3; i++) {
  1125. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1126. if (!rate)
  1127. break;
  1128. mrr_rate[i] = rate->hw_value;
  1129. mrr_tries[i] = info->control.rates[i + 1].count;
  1130. }
  1131. ah->ah_setup_mrr_tx_desc(ah, ds,
  1132. mrr_rate[0], mrr_tries[0],
  1133. mrr_rate[1], mrr_tries[1],
  1134. mrr_rate[2], mrr_tries[2]);
  1135. ds->ds_link = 0;
  1136. ds->ds_data = bf->skbaddr;
  1137. spin_lock_bh(&txq->lock);
  1138. list_add_tail(&bf->list, &txq->q);
  1139. sc->tx_stats[txq->qnum].len++;
  1140. if (txq->link == NULL) /* is this first packet? */
  1141. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1142. else /* no, so only link it */
  1143. *txq->link = bf->daddr;
  1144. txq->link = &ds->ds_link;
  1145. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1146. mmiowb();
  1147. spin_unlock_bh(&txq->lock);
  1148. return 0;
  1149. err_unmap:
  1150. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1151. return ret;
  1152. }
  1153. /*******************\
  1154. * Descriptors setup *
  1155. \*******************/
  1156. static int
  1157. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1158. {
  1159. struct ath5k_desc *ds;
  1160. struct ath5k_buf *bf;
  1161. dma_addr_t da;
  1162. unsigned int i;
  1163. int ret;
  1164. /* allocate descriptors */
  1165. sc->desc_len = sizeof(struct ath5k_desc) *
  1166. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1167. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1168. if (sc->desc == NULL) {
  1169. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1170. ret = -ENOMEM;
  1171. goto err;
  1172. }
  1173. ds = sc->desc;
  1174. da = sc->desc_daddr;
  1175. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1176. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1177. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1178. sizeof(struct ath5k_buf), GFP_KERNEL);
  1179. if (bf == NULL) {
  1180. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1181. ret = -ENOMEM;
  1182. goto err_free;
  1183. }
  1184. sc->bufptr = bf;
  1185. INIT_LIST_HEAD(&sc->rxbuf);
  1186. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1187. bf->desc = ds;
  1188. bf->daddr = da;
  1189. list_add_tail(&bf->list, &sc->rxbuf);
  1190. }
  1191. INIT_LIST_HEAD(&sc->txbuf);
  1192. sc->txbuf_len = ATH_TXBUF;
  1193. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1194. da += sizeof(*ds)) {
  1195. bf->desc = ds;
  1196. bf->daddr = da;
  1197. list_add_tail(&bf->list, &sc->txbuf);
  1198. }
  1199. /* beacon buffer */
  1200. bf->desc = ds;
  1201. bf->daddr = da;
  1202. sc->bbuf = bf;
  1203. return 0;
  1204. err_free:
  1205. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1206. err:
  1207. sc->desc = NULL;
  1208. return ret;
  1209. }
  1210. static void
  1211. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1212. {
  1213. struct ath5k_buf *bf;
  1214. ath5k_txbuf_free(sc, sc->bbuf);
  1215. list_for_each_entry(bf, &sc->txbuf, list)
  1216. ath5k_txbuf_free(sc, bf);
  1217. list_for_each_entry(bf, &sc->rxbuf, list)
  1218. ath5k_rxbuf_free(sc, bf);
  1219. /* Free memory associated with all descriptors */
  1220. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1221. kfree(sc->bufptr);
  1222. sc->bufptr = NULL;
  1223. }
  1224. /**************\
  1225. * Queues setup *
  1226. \**************/
  1227. static struct ath5k_txq *
  1228. ath5k_txq_setup(struct ath5k_softc *sc,
  1229. int qtype, int subtype)
  1230. {
  1231. struct ath5k_hw *ah = sc->ah;
  1232. struct ath5k_txq *txq;
  1233. struct ath5k_txq_info qi = {
  1234. .tqi_subtype = subtype,
  1235. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1236. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1237. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1238. };
  1239. int qnum;
  1240. /*
  1241. * Enable interrupts only for EOL and DESC conditions.
  1242. * We mark tx descriptors to receive a DESC interrupt
  1243. * when a tx queue gets deep; otherwise waiting for the
  1244. * EOL to reap descriptors. Note that this is done to
  1245. * reduce interrupt load and this only defers reaping
  1246. * descriptors, never transmitting frames. Aside from
  1247. * reducing interrupts this also permits more concurrency.
  1248. * The only potential downside is if the tx queue backs
  1249. * up in which case the top half of the kernel may backup
  1250. * due to a lack of tx descriptors.
  1251. */
  1252. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1253. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1254. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1255. if (qnum < 0) {
  1256. /*
  1257. * NB: don't print a message, this happens
  1258. * normally on parts with too few tx queues
  1259. */
  1260. return ERR_PTR(qnum);
  1261. }
  1262. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1263. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1264. qnum, ARRAY_SIZE(sc->txqs));
  1265. ath5k_hw_release_tx_queue(ah, qnum);
  1266. return ERR_PTR(-EINVAL);
  1267. }
  1268. txq = &sc->txqs[qnum];
  1269. if (!txq->setup) {
  1270. txq->qnum = qnum;
  1271. txq->link = NULL;
  1272. INIT_LIST_HEAD(&txq->q);
  1273. spin_lock_init(&txq->lock);
  1274. txq->setup = true;
  1275. }
  1276. return &sc->txqs[qnum];
  1277. }
  1278. static int
  1279. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1280. {
  1281. struct ath5k_txq_info qi = {
  1282. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1283. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1284. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1285. /* NB: for dynamic turbo, don't enable any other interrupts */
  1286. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1287. };
  1288. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1289. }
  1290. static int
  1291. ath5k_beaconq_config(struct ath5k_softc *sc)
  1292. {
  1293. struct ath5k_hw *ah = sc->ah;
  1294. struct ath5k_txq_info qi;
  1295. int ret;
  1296. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1297. if (ret)
  1298. return ret;
  1299. if (sc->opmode == NL80211_IFTYPE_AP ||
  1300. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1301. /*
  1302. * Always burst out beacon and CAB traffic
  1303. * (aifs = cwmin = cwmax = 0)
  1304. */
  1305. qi.tqi_aifs = 0;
  1306. qi.tqi_cw_min = 0;
  1307. qi.tqi_cw_max = 0;
  1308. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1309. /*
  1310. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1311. */
  1312. qi.tqi_aifs = 0;
  1313. qi.tqi_cw_min = 0;
  1314. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1315. }
  1316. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1317. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1318. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1319. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1320. if (ret) {
  1321. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1322. "hardware queue!\n", __func__);
  1323. return ret;
  1324. }
  1325. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1326. }
  1327. static void
  1328. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1329. {
  1330. struct ath5k_buf *bf, *bf0;
  1331. /*
  1332. * NB: this assumes output has been stopped and
  1333. * we do not need to block ath5k_tx_tasklet
  1334. */
  1335. spin_lock_bh(&txq->lock);
  1336. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1337. ath5k_debug_printtxbuf(sc, bf);
  1338. ath5k_txbuf_free(sc, bf);
  1339. spin_lock_bh(&sc->txbuflock);
  1340. sc->tx_stats[txq->qnum].len--;
  1341. list_move_tail(&bf->list, &sc->txbuf);
  1342. sc->txbuf_len++;
  1343. spin_unlock_bh(&sc->txbuflock);
  1344. }
  1345. txq->link = NULL;
  1346. spin_unlock_bh(&txq->lock);
  1347. }
  1348. /*
  1349. * Drain the transmit queues and reclaim resources.
  1350. */
  1351. static void
  1352. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1353. {
  1354. struct ath5k_hw *ah = sc->ah;
  1355. unsigned int i;
  1356. /* XXX return value */
  1357. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1358. /* don't touch the hardware if marked invalid */
  1359. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1360. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1361. ath5k_hw_get_txdp(ah, sc->bhalq));
  1362. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1363. if (sc->txqs[i].setup) {
  1364. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1365. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1366. "link %p\n",
  1367. sc->txqs[i].qnum,
  1368. ath5k_hw_get_txdp(ah,
  1369. sc->txqs[i].qnum),
  1370. sc->txqs[i].link);
  1371. }
  1372. }
  1373. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1374. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1375. if (sc->txqs[i].setup)
  1376. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1377. }
  1378. static void
  1379. ath5k_txq_release(struct ath5k_softc *sc)
  1380. {
  1381. struct ath5k_txq *txq = sc->txqs;
  1382. unsigned int i;
  1383. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1384. if (txq->setup) {
  1385. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1386. txq->setup = false;
  1387. }
  1388. }
  1389. /*************\
  1390. * RX Handling *
  1391. \*************/
  1392. /*
  1393. * Enable the receive h/w following a reset.
  1394. */
  1395. static int
  1396. ath5k_rx_start(struct ath5k_softc *sc)
  1397. {
  1398. struct ath5k_hw *ah = sc->ah;
  1399. struct ath5k_buf *bf;
  1400. int ret;
  1401. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1402. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1403. sc->cachelsz, sc->rxbufsize);
  1404. spin_lock_bh(&sc->rxbuflock);
  1405. sc->rxlink = NULL;
  1406. list_for_each_entry(bf, &sc->rxbuf, list) {
  1407. ret = ath5k_rxbuf_setup(sc, bf);
  1408. if (ret != 0) {
  1409. spin_unlock_bh(&sc->rxbuflock);
  1410. goto err;
  1411. }
  1412. }
  1413. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1414. ath5k_hw_set_rxdp(ah, bf->daddr);
  1415. spin_unlock_bh(&sc->rxbuflock);
  1416. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1417. ath5k_mode_setup(sc); /* set filters, etc. */
  1418. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1419. return 0;
  1420. err:
  1421. return ret;
  1422. }
  1423. /*
  1424. * Disable the receive h/w in preparation for a reset.
  1425. */
  1426. static void
  1427. ath5k_rx_stop(struct ath5k_softc *sc)
  1428. {
  1429. struct ath5k_hw *ah = sc->ah;
  1430. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1431. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1432. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1433. ath5k_debug_printrxbuffs(sc, ah);
  1434. sc->rxlink = NULL; /* just in case */
  1435. }
  1436. static unsigned int
  1437. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1438. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1439. {
  1440. struct ieee80211_hdr *hdr = (void *)skb->data;
  1441. unsigned int keyix, hlen;
  1442. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1443. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1444. return RX_FLAG_DECRYPTED;
  1445. /* Apparently when a default key is used to decrypt the packet
  1446. the hw does not set the index used to decrypt. In such cases
  1447. get the index from the packet. */
  1448. hlen = ieee80211_hdrlen(hdr->frame_control);
  1449. if (ieee80211_has_protected(hdr->frame_control) &&
  1450. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1451. skb->len >= hlen + 4) {
  1452. keyix = skb->data[hlen + 3] >> 6;
  1453. if (test_bit(keyix, sc->keymap))
  1454. return RX_FLAG_DECRYPTED;
  1455. }
  1456. return 0;
  1457. }
  1458. static void
  1459. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1460. struct ieee80211_rx_status *rxs)
  1461. {
  1462. u64 tsf, bc_tstamp;
  1463. u32 hw_tu;
  1464. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1465. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1466. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1467. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1468. /*
  1469. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1470. * have updated the local TSF. We have to work around various
  1471. * hardware bugs, though...
  1472. */
  1473. tsf = ath5k_hw_get_tsf64(sc->ah);
  1474. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1475. hw_tu = TSF_TO_TU(tsf);
  1476. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1477. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1478. (unsigned long long)bc_tstamp,
  1479. (unsigned long long)rxs->mactime,
  1480. (unsigned long long)(rxs->mactime - bc_tstamp),
  1481. (unsigned long long)tsf);
  1482. /*
  1483. * Sometimes the HW will give us a wrong tstamp in the rx
  1484. * status, causing the timestamp extension to go wrong.
  1485. * (This seems to happen especially with beacon frames bigger
  1486. * than 78 byte (incl. FCS))
  1487. * But we know that the receive timestamp must be later than the
  1488. * timestamp of the beacon since HW must have synced to that.
  1489. *
  1490. * NOTE: here we assume mactime to be after the frame was
  1491. * received, not like mac80211 which defines it at the start.
  1492. */
  1493. if (bc_tstamp > rxs->mactime) {
  1494. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1495. "fixing mactime from %llx to %llx\n",
  1496. (unsigned long long)rxs->mactime,
  1497. (unsigned long long)tsf);
  1498. rxs->mactime = tsf;
  1499. }
  1500. /*
  1501. * Local TSF might have moved higher than our beacon timers,
  1502. * in that case we have to update them to continue sending
  1503. * beacons. This also takes care of synchronizing beacon sending
  1504. * times with other stations.
  1505. */
  1506. if (hw_tu >= sc->nexttbtt)
  1507. ath5k_beacon_update_timers(sc, bc_tstamp);
  1508. }
  1509. }
  1510. static void
  1511. ath5k_tasklet_rx(unsigned long data)
  1512. {
  1513. struct ieee80211_rx_status rxs = {};
  1514. struct ath5k_rx_status rs = {};
  1515. struct sk_buff *skb, *next_skb;
  1516. dma_addr_t next_skb_addr;
  1517. struct ath5k_softc *sc = (void *)data;
  1518. struct ath5k_buf *bf;
  1519. struct ath5k_desc *ds;
  1520. int ret;
  1521. int hdrlen;
  1522. int padsize;
  1523. spin_lock(&sc->rxbuflock);
  1524. if (list_empty(&sc->rxbuf)) {
  1525. ATH5K_WARN(sc, "empty rx buf pool\n");
  1526. goto unlock;
  1527. }
  1528. do {
  1529. rxs.flag = 0;
  1530. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1531. BUG_ON(bf->skb == NULL);
  1532. skb = bf->skb;
  1533. ds = bf->desc;
  1534. /* bail if HW is still using self-linked descriptor */
  1535. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1536. break;
  1537. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1538. if (unlikely(ret == -EINPROGRESS))
  1539. break;
  1540. else if (unlikely(ret)) {
  1541. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1542. spin_unlock(&sc->rxbuflock);
  1543. return;
  1544. }
  1545. if (unlikely(rs.rs_more)) {
  1546. ATH5K_WARN(sc, "unsupported jumbo\n");
  1547. goto next;
  1548. }
  1549. if (unlikely(rs.rs_status)) {
  1550. if (rs.rs_status & AR5K_RXERR_PHY)
  1551. goto next;
  1552. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1553. /*
  1554. * Decrypt error. If the error occurred
  1555. * because there was no hardware key, then
  1556. * let the frame through so the upper layers
  1557. * can process it. This is necessary for 5210
  1558. * parts which have no way to setup a ``clear''
  1559. * key cache entry.
  1560. *
  1561. * XXX do key cache faulting
  1562. */
  1563. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1564. !(rs.rs_status & AR5K_RXERR_CRC))
  1565. goto accept;
  1566. }
  1567. if (rs.rs_status & AR5K_RXERR_MIC) {
  1568. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1569. goto accept;
  1570. }
  1571. /* let crypto-error packets fall through in MNTR */
  1572. if ((rs.rs_status &
  1573. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1574. sc->opmode != NL80211_IFTYPE_MONITOR)
  1575. goto next;
  1576. }
  1577. accept:
  1578. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1579. /*
  1580. * If we can't replace bf->skb with a new skb under memory
  1581. * pressure, just skip this packet
  1582. */
  1583. if (!next_skb)
  1584. goto next;
  1585. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1586. PCI_DMA_FROMDEVICE);
  1587. skb_put(skb, rs.rs_datalen);
  1588. /* The MAC header is padded to have 32-bit boundary if the
  1589. * packet payload is non-zero. The general calculation for
  1590. * padsize would take into account odd header lengths:
  1591. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1592. * even-length headers are used, padding can only be 0 or 2
  1593. * bytes and we can optimize this a bit. In addition, we must
  1594. * not try to remove padding from short control frames that do
  1595. * not have payload. */
  1596. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1597. padsize = ath5k_pad_size(hdrlen);
  1598. if (padsize) {
  1599. memmove(skb->data + padsize, skb->data, hdrlen);
  1600. skb_pull(skb, padsize);
  1601. }
  1602. /*
  1603. * always extend the mac timestamp, since this information is
  1604. * also needed for proper IBSS merging.
  1605. *
  1606. * XXX: it might be too late to do it here, since rs_tstamp is
  1607. * 15bit only. that means TSF extension has to be done within
  1608. * 32768usec (about 32ms). it might be necessary to move this to
  1609. * the interrupt handler, like it is done in madwifi.
  1610. *
  1611. * Unfortunately we don't know when the hardware takes the rx
  1612. * timestamp (beginning of phy frame, data frame, end of rx?).
  1613. * The only thing we know is that it is hardware specific...
  1614. * On AR5213 it seems the rx timestamp is at the end of the
  1615. * frame, but i'm not sure.
  1616. *
  1617. * NOTE: mac80211 defines mactime at the beginning of the first
  1618. * data symbol. Since we don't have any time references it's
  1619. * impossible to comply to that. This affects IBSS merge only
  1620. * right now, so it's not too bad...
  1621. */
  1622. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1623. rxs.flag |= RX_FLAG_TSFT;
  1624. rxs.freq = sc->curchan->center_freq;
  1625. rxs.band = sc->curband->band;
  1626. rxs.noise = sc->ah->ah_noise_floor;
  1627. rxs.signal = rxs.noise + rs.rs_rssi;
  1628. /* An rssi of 35 indicates you should be able use
  1629. * 54 Mbps reliably. A more elaborate scheme can be used
  1630. * here but it requires a map of SNR/throughput for each
  1631. * possible mode used */
  1632. rxs.qual = rs.rs_rssi * 100 / 35;
  1633. /* rssi can be more than 35 though, anything above that
  1634. * should be considered at 100% */
  1635. if (rxs.qual > 100)
  1636. rxs.qual = 100;
  1637. rxs.antenna = rs.rs_antenna;
  1638. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1639. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1640. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1641. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1642. rxs.flag |= RX_FLAG_SHORTPRE;
  1643. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1644. /* check beacons in IBSS mode */
  1645. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1646. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1647. memcpy(IEEE80211_SKB_RXCB(skb), &rxs, sizeof(rxs));
  1648. ieee80211_rx(sc->hw, skb);
  1649. bf->skb = next_skb;
  1650. bf->skbaddr = next_skb_addr;
  1651. next:
  1652. list_move_tail(&bf->list, &sc->rxbuf);
  1653. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1654. unlock:
  1655. spin_unlock(&sc->rxbuflock);
  1656. }
  1657. /*************\
  1658. * TX Handling *
  1659. \*************/
  1660. static void
  1661. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1662. {
  1663. struct ath5k_tx_status ts = {};
  1664. struct ath5k_buf *bf, *bf0;
  1665. struct ath5k_desc *ds;
  1666. struct sk_buff *skb;
  1667. struct ieee80211_tx_info *info;
  1668. int i, ret;
  1669. spin_lock(&txq->lock);
  1670. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1671. ds = bf->desc;
  1672. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1673. if (unlikely(ret == -EINPROGRESS))
  1674. break;
  1675. else if (unlikely(ret)) {
  1676. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1677. ret, txq->qnum);
  1678. break;
  1679. }
  1680. skb = bf->skb;
  1681. info = IEEE80211_SKB_CB(skb);
  1682. bf->skb = NULL;
  1683. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1684. PCI_DMA_TODEVICE);
  1685. ieee80211_tx_info_clear_status(info);
  1686. for (i = 0; i < 4; i++) {
  1687. struct ieee80211_tx_rate *r =
  1688. &info->status.rates[i];
  1689. if (ts.ts_rate[i]) {
  1690. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1691. r->count = ts.ts_retry[i];
  1692. } else {
  1693. r->idx = -1;
  1694. r->count = 0;
  1695. }
  1696. }
  1697. /* count the successful attempt as well */
  1698. info->status.rates[ts.ts_final_idx].count++;
  1699. if (unlikely(ts.ts_status)) {
  1700. sc->ll_stats.dot11ACKFailureCount++;
  1701. if (ts.ts_status & AR5K_TXERR_FILT)
  1702. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1703. } else {
  1704. info->flags |= IEEE80211_TX_STAT_ACK;
  1705. info->status.ack_signal = ts.ts_rssi;
  1706. }
  1707. ieee80211_tx_status(sc->hw, skb);
  1708. sc->tx_stats[txq->qnum].count++;
  1709. spin_lock(&sc->txbuflock);
  1710. sc->tx_stats[txq->qnum].len--;
  1711. list_move_tail(&bf->list, &sc->txbuf);
  1712. sc->txbuf_len++;
  1713. spin_unlock(&sc->txbuflock);
  1714. }
  1715. if (likely(list_empty(&txq->q)))
  1716. txq->link = NULL;
  1717. spin_unlock(&txq->lock);
  1718. if (sc->txbuf_len > ATH_TXBUF / 5)
  1719. ieee80211_wake_queues(sc->hw);
  1720. }
  1721. static void
  1722. ath5k_tasklet_tx(unsigned long data)
  1723. {
  1724. int i;
  1725. struct ath5k_softc *sc = (void *)data;
  1726. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1727. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1728. ath5k_tx_processq(sc, &sc->txqs[i]);
  1729. }
  1730. /*****************\
  1731. * Beacon handling *
  1732. \*****************/
  1733. /*
  1734. * Setup the beacon frame for transmit.
  1735. */
  1736. static int
  1737. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1738. {
  1739. struct sk_buff *skb = bf->skb;
  1740. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1741. struct ath5k_hw *ah = sc->ah;
  1742. struct ath5k_desc *ds;
  1743. int ret = 0;
  1744. u8 antenna;
  1745. u32 flags;
  1746. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1747. PCI_DMA_TODEVICE);
  1748. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1749. "skbaddr %llx\n", skb, skb->data, skb->len,
  1750. (unsigned long long)bf->skbaddr);
  1751. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1752. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1753. return -EIO;
  1754. }
  1755. ds = bf->desc;
  1756. antenna = ah->ah_tx_ant;
  1757. flags = AR5K_TXDESC_NOACK;
  1758. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1759. ds->ds_link = bf->daddr; /* self-linked */
  1760. flags |= AR5K_TXDESC_VEOL;
  1761. } else
  1762. ds->ds_link = 0;
  1763. /*
  1764. * If we use multiple antennas on AP and use
  1765. * the Sectored AP scenario, switch antenna every
  1766. * 4 beacons to make sure everybody hears our AP.
  1767. * When a client tries to associate, hw will keep
  1768. * track of the tx antenna to be used for this client
  1769. * automaticaly, based on ACKed packets.
  1770. *
  1771. * Note: AP still listens and transmits RTS on the
  1772. * default antenna which is supposed to be an omni.
  1773. *
  1774. * Note2: On sectored scenarios it's possible to have
  1775. * multiple antennas (1omni -the default- and 14 sectors)
  1776. * so if we choose to actually support this mode we need
  1777. * to allow user to set how many antennas we have and tweak
  1778. * the code below to send beacons on all of them.
  1779. */
  1780. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1781. antenna = sc->bsent & 4 ? 2 : 1;
  1782. /* FIXME: If we are in g mode and rate is a CCK rate
  1783. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1784. * from tx power (value is in dB units already) */
  1785. ds->ds_data = bf->skbaddr;
  1786. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1787. ieee80211_get_hdrlen_from_skb(skb),
  1788. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1789. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1790. 1, AR5K_TXKEYIX_INVALID,
  1791. antenna, flags, 0, 0);
  1792. if (ret)
  1793. goto err_unmap;
  1794. return 0;
  1795. err_unmap:
  1796. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1797. return ret;
  1798. }
  1799. /*
  1800. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1801. * frame contents are done as needed and the slot time is
  1802. * also adjusted based on current state.
  1803. *
  1804. * This is called from software irq context (beacontq or restq
  1805. * tasklets) or user context from ath5k_beacon_config.
  1806. */
  1807. static void
  1808. ath5k_beacon_send(struct ath5k_softc *sc)
  1809. {
  1810. struct ath5k_buf *bf = sc->bbuf;
  1811. struct ath5k_hw *ah = sc->ah;
  1812. struct sk_buff *skb;
  1813. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1814. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1815. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1816. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1817. return;
  1818. }
  1819. /*
  1820. * Check if the previous beacon has gone out. If
  1821. * not don't don't try to post another, skip this
  1822. * period and wait for the next. Missed beacons
  1823. * indicate a problem and should not occur. If we
  1824. * miss too many consecutive beacons reset the device.
  1825. */
  1826. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1827. sc->bmisscount++;
  1828. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1829. "missed %u consecutive beacons\n", sc->bmisscount);
  1830. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1831. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1832. "stuck beacon time (%u missed)\n",
  1833. sc->bmisscount);
  1834. tasklet_schedule(&sc->restq);
  1835. }
  1836. return;
  1837. }
  1838. if (unlikely(sc->bmisscount != 0)) {
  1839. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1840. "resume beacon xmit after %u misses\n",
  1841. sc->bmisscount);
  1842. sc->bmisscount = 0;
  1843. }
  1844. /*
  1845. * Stop any current dma and put the new frame on the queue.
  1846. * This should never fail since we check above that no frames
  1847. * are still pending on the queue.
  1848. */
  1849. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1850. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1851. /* NB: hw still stops DMA, so proceed */
  1852. }
  1853. /* refresh the beacon for AP mode */
  1854. if (sc->opmode == NL80211_IFTYPE_AP)
  1855. ath5k_beacon_update(sc->hw, sc->vif);
  1856. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1857. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1858. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1859. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1860. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1861. while (skb) {
  1862. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1863. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1864. }
  1865. sc->bsent++;
  1866. }
  1867. /**
  1868. * ath5k_beacon_update_timers - update beacon timers
  1869. *
  1870. * @sc: struct ath5k_softc pointer we are operating on
  1871. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1872. * beacon timer update based on the current HW TSF.
  1873. *
  1874. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1875. * of a received beacon or the current local hardware TSF and write it to the
  1876. * beacon timer registers.
  1877. *
  1878. * This is called in a variety of situations, e.g. when a beacon is received,
  1879. * when a TSF update has been detected, but also when an new IBSS is created or
  1880. * when we otherwise know we have to update the timers, but we keep it in this
  1881. * function to have it all together in one place.
  1882. */
  1883. static void
  1884. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1885. {
  1886. struct ath5k_hw *ah = sc->ah;
  1887. u32 nexttbtt, intval, hw_tu, bc_tu;
  1888. u64 hw_tsf;
  1889. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1890. if (WARN_ON(!intval))
  1891. return;
  1892. /* beacon TSF converted to TU */
  1893. bc_tu = TSF_TO_TU(bc_tsf);
  1894. /* current TSF converted to TU */
  1895. hw_tsf = ath5k_hw_get_tsf64(ah);
  1896. hw_tu = TSF_TO_TU(hw_tsf);
  1897. #define FUDGE 3
  1898. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1899. if (bc_tsf == -1) {
  1900. /*
  1901. * no beacons received, called internally.
  1902. * just need to refresh timers based on HW TSF.
  1903. */
  1904. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1905. } else if (bc_tsf == 0) {
  1906. /*
  1907. * no beacon received, probably called by ath5k_reset_tsf().
  1908. * reset TSF to start with 0.
  1909. */
  1910. nexttbtt = intval;
  1911. intval |= AR5K_BEACON_RESET_TSF;
  1912. } else if (bc_tsf > hw_tsf) {
  1913. /*
  1914. * beacon received, SW merge happend but HW TSF not yet updated.
  1915. * not possible to reconfigure timers yet, but next time we
  1916. * receive a beacon with the same BSSID, the hardware will
  1917. * automatically update the TSF and then we need to reconfigure
  1918. * the timers.
  1919. */
  1920. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1921. "need to wait for HW TSF sync\n");
  1922. return;
  1923. } else {
  1924. /*
  1925. * most important case for beacon synchronization between STA.
  1926. *
  1927. * beacon received and HW TSF has been already updated by HW.
  1928. * update next TBTT based on the TSF of the beacon, but make
  1929. * sure it is ahead of our local TSF timer.
  1930. */
  1931. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1932. }
  1933. #undef FUDGE
  1934. sc->nexttbtt = nexttbtt;
  1935. intval |= AR5K_BEACON_ENA;
  1936. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1937. /*
  1938. * debugging output last in order to preserve the time critical aspect
  1939. * of this function
  1940. */
  1941. if (bc_tsf == -1)
  1942. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1943. "reconfigured timers based on HW TSF\n");
  1944. else if (bc_tsf == 0)
  1945. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1946. "reset HW TSF and timers\n");
  1947. else
  1948. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1949. "updated timers based on beacon TSF\n");
  1950. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1951. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1952. (unsigned long long) bc_tsf,
  1953. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1954. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1955. intval & AR5K_BEACON_PERIOD,
  1956. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1957. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1958. }
  1959. /**
  1960. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1961. *
  1962. * @sc: struct ath5k_softc pointer we are operating on
  1963. *
  1964. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1965. * interrupts to detect TSF updates only.
  1966. */
  1967. static void
  1968. ath5k_beacon_config(struct ath5k_softc *sc)
  1969. {
  1970. struct ath5k_hw *ah = sc->ah;
  1971. unsigned long flags;
  1972. spin_lock_irqsave(&sc->block, flags);
  1973. sc->bmisscount = 0;
  1974. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1975. if (sc->enable_beacon) {
  1976. /*
  1977. * In IBSS mode we use a self-linked tx descriptor and let the
  1978. * hardware send the beacons automatically. We have to load it
  1979. * only once here.
  1980. * We use the SWBA interrupt only to keep track of the beacon
  1981. * timers in order to detect automatic TSF updates.
  1982. */
  1983. ath5k_beaconq_config(sc);
  1984. sc->imask |= AR5K_INT_SWBA;
  1985. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1986. if (ath5k_hw_hasveol(ah))
  1987. ath5k_beacon_send(sc);
  1988. } else
  1989. ath5k_beacon_update_timers(sc, -1);
  1990. } else {
  1991. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1992. }
  1993. ath5k_hw_set_imr(ah, sc->imask);
  1994. mmiowb();
  1995. spin_unlock_irqrestore(&sc->block, flags);
  1996. }
  1997. static void ath5k_tasklet_beacon(unsigned long data)
  1998. {
  1999. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  2000. /*
  2001. * Software beacon alert--time to send a beacon.
  2002. *
  2003. * In IBSS mode we use this interrupt just to
  2004. * keep track of the next TBTT (target beacon
  2005. * transmission time) in order to detect wether
  2006. * automatic TSF updates happened.
  2007. */
  2008. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2009. /* XXX: only if VEOL suppported */
  2010. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2011. sc->nexttbtt += sc->bintval;
  2012. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2013. "SWBA nexttbtt: %x hw_tu: %x "
  2014. "TSF: %llx\n",
  2015. sc->nexttbtt,
  2016. TSF_TO_TU(tsf),
  2017. (unsigned long long) tsf);
  2018. } else {
  2019. spin_lock(&sc->block);
  2020. ath5k_beacon_send(sc);
  2021. spin_unlock(&sc->block);
  2022. }
  2023. }
  2024. /********************\
  2025. * Interrupt handling *
  2026. \********************/
  2027. static int
  2028. ath5k_init(struct ath5k_softc *sc)
  2029. {
  2030. struct ath5k_hw *ah = sc->ah;
  2031. int ret, i;
  2032. mutex_lock(&sc->lock);
  2033. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2034. /*
  2035. * Stop anything previously setup. This is safe
  2036. * no matter this is the first time through or not.
  2037. */
  2038. ath5k_stop_locked(sc);
  2039. /*
  2040. * The basic interface to setting the hardware in a good
  2041. * state is ``reset''. On return the hardware is known to
  2042. * be powered up and with interrupts disabled. This must
  2043. * be followed by initialization of the appropriate bits
  2044. * and then setup of the interrupt mask.
  2045. */
  2046. sc->curchan = sc->hw->conf.channel;
  2047. sc->curband = &sc->sbands[sc->curchan->band];
  2048. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2049. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2050. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2051. ret = ath5k_reset(sc, NULL);
  2052. if (ret)
  2053. goto done;
  2054. ath5k_rfkill_hw_start(ah);
  2055. /*
  2056. * Reset the key cache since some parts do not reset the
  2057. * contents on initial power up or resume from suspend.
  2058. */
  2059. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2060. ath5k_hw_reset_key(ah, i);
  2061. /* Set ack to be sent at low bit-rates */
  2062. ath5k_hw_set_ack_bitrate_high(ah, false);
  2063. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2064. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2065. ret = 0;
  2066. done:
  2067. mmiowb();
  2068. mutex_unlock(&sc->lock);
  2069. return ret;
  2070. }
  2071. static int
  2072. ath5k_stop_locked(struct ath5k_softc *sc)
  2073. {
  2074. struct ath5k_hw *ah = sc->ah;
  2075. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2076. test_bit(ATH_STAT_INVALID, sc->status));
  2077. /*
  2078. * Shutdown the hardware and driver:
  2079. * stop output from above
  2080. * disable interrupts
  2081. * turn off timers
  2082. * turn off the radio
  2083. * clear transmit machinery
  2084. * clear receive machinery
  2085. * drain and release tx queues
  2086. * reclaim beacon resources
  2087. * power down hardware
  2088. *
  2089. * Note that some of this work is not possible if the
  2090. * hardware is gone (invalid).
  2091. */
  2092. ieee80211_stop_queues(sc->hw);
  2093. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2094. ath5k_led_off(sc);
  2095. ath5k_hw_set_imr(ah, 0);
  2096. synchronize_irq(sc->pdev->irq);
  2097. }
  2098. ath5k_txq_cleanup(sc);
  2099. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2100. ath5k_rx_stop(sc);
  2101. ath5k_hw_phy_disable(ah);
  2102. } else
  2103. sc->rxlink = NULL;
  2104. return 0;
  2105. }
  2106. /*
  2107. * Stop the device, grabbing the top-level lock to protect
  2108. * against concurrent entry through ath5k_init (which can happen
  2109. * if another thread does a system call and the thread doing the
  2110. * stop is preempted).
  2111. */
  2112. static int
  2113. ath5k_stop_hw(struct ath5k_softc *sc)
  2114. {
  2115. int ret;
  2116. mutex_lock(&sc->lock);
  2117. ret = ath5k_stop_locked(sc);
  2118. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2119. /*
  2120. * Set the chip in full sleep mode. Note that we are
  2121. * careful to do this only when bringing the interface
  2122. * completely to a stop. When the chip is in this state
  2123. * it must be carefully woken up or references to
  2124. * registers in the PCI clock domain may freeze the bus
  2125. * (and system). This varies by chip and is mostly an
  2126. * issue with newer parts that go to sleep more quickly.
  2127. */
  2128. if (sc->ah->ah_mac_srev >= 0x78) {
  2129. /*
  2130. * XXX
  2131. * don't put newer MAC revisions > 7.8 to sleep because
  2132. * of the above mentioned problems
  2133. */
  2134. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2135. "not putting device to sleep\n");
  2136. } else {
  2137. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2138. "putting device to full sleep\n");
  2139. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2140. }
  2141. }
  2142. ath5k_txbuf_free(sc, sc->bbuf);
  2143. mmiowb();
  2144. mutex_unlock(&sc->lock);
  2145. del_timer_sync(&sc->calib_tim);
  2146. tasklet_kill(&sc->rxtq);
  2147. tasklet_kill(&sc->txtq);
  2148. tasklet_kill(&sc->restq);
  2149. tasklet_kill(&sc->beacontq);
  2150. ath5k_rfkill_hw_stop(sc->ah);
  2151. return ret;
  2152. }
  2153. static irqreturn_t
  2154. ath5k_intr(int irq, void *dev_id)
  2155. {
  2156. struct ath5k_softc *sc = dev_id;
  2157. struct ath5k_hw *ah = sc->ah;
  2158. enum ath5k_int status;
  2159. unsigned int counter = 1000;
  2160. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2161. !ath5k_hw_is_intr_pending(ah)))
  2162. return IRQ_NONE;
  2163. do {
  2164. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2165. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2166. status, sc->imask);
  2167. if (unlikely(status & AR5K_INT_FATAL)) {
  2168. /*
  2169. * Fatal errors are unrecoverable.
  2170. * Typically these are caused by DMA errors.
  2171. */
  2172. tasklet_schedule(&sc->restq);
  2173. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2174. tasklet_schedule(&sc->restq);
  2175. } else {
  2176. if (status & AR5K_INT_SWBA) {
  2177. tasklet_hi_schedule(&sc->beacontq);
  2178. }
  2179. if (status & AR5K_INT_RXEOL) {
  2180. /*
  2181. * NB: the hardware should re-read the link when
  2182. * RXE bit is written, but it doesn't work at
  2183. * least on older hardware revs.
  2184. */
  2185. sc->rxlink = NULL;
  2186. }
  2187. if (status & AR5K_INT_TXURN) {
  2188. /* bump tx trigger level */
  2189. ath5k_hw_update_tx_triglevel(ah, true);
  2190. }
  2191. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2192. tasklet_schedule(&sc->rxtq);
  2193. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2194. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2195. tasklet_schedule(&sc->txtq);
  2196. if (status & AR5K_INT_BMISS) {
  2197. /* TODO */
  2198. }
  2199. if (status & AR5K_INT_MIB) {
  2200. /*
  2201. * These stats are also used for ANI i think
  2202. * so how about updating them more often ?
  2203. */
  2204. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2205. }
  2206. if (status & AR5K_INT_GPIO)
  2207. tasklet_schedule(&sc->rf_kill.toggleq);
  2208. }
  2209. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2210. if (unlikely(!counter))
  2211. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2212. return IRQ_HANDLED;
  2213. }
  2214. static void
  2215. ath5k_tasklet_reset(unsigned long data)
  2216. {
  2217. struct ath5k_softc *sc = (void *)data;
  2218. ath5k_reset_wake(sc);
  2219. }
  2220. /*
  2221. * Periodically recalibrate the PHY to account
  2222. * for temperature/environment changes.
  2223. */
  2224. static void
  2225. ath5k_calibrate(unsigned long data)
  2226. {
  2227. struct ath5k_softc *sc = (void *)data;
  2228. struct ath5k_hw *ah = sc->ah;
  2229. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2230. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2231. sc->curchan->hw_value);
  2232. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2233. /*
  2234. * Rfgain is out of bounds, reset the chip
  2235. * to load new gain values.
  2236. */
  2237. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2238. ath5k_reset_wake(sc);
  2239. }
  2240. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2241. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2242. ieee80211_frequency_to_channel(
  2243. sc->curchan->center_freq));
  2244. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2245. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2246. }
  2247. /********************\
  2248. * Mac80211 functions *
  2249. \********************/
  2250. static int
  2251. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2252. {
  2253. struct ath5k_softc *sc = hw->priv;
  2254. return ath5k_tx_queue(hw, skb, sc->txq);
  2255. }
  2256. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2257. struct ath5k_txq *txq)
  2258. {
  2259. struct ath5k_softc *sc = hw->priv;
  2260. struct ath5k_buf *bf;
  2261. unsigned long flags;
  2262. int hdrlen;
  2263. int padsize;
  2264. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2265. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2266. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2267. /*
  2268. * the hardware expects the header padded to 4 byte boundaries
  2269. * if this is not the case we add the padding after the header
  2270. */
  2271. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2272. padsize = ath5k_pad_size(hdrlen);
  2273. if (padsize) {
  2274. if (skb_headroom(skb) < padsize) {
  2275. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2276. " headroom to pad %d\n", hdrlen, padsize);
  2277. goto drop_packet;
  2278. }
  2279. skb_push(skb, padsize);
  2280. memmove(skb->data, skb->data+padsize, hdrlen);
  2281. }
  2282. spin_lock_irqsave(&sc->txbuflock, flags);
  2283. if (list_empty(&sc->txbuf)) {
  2284. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2285. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2286. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2287. goto drop_packet;
  2288. }
  2289. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2290. list_del(&bf->list);
  2291. sc->txbuf_len--;
  2292. if (list_empty(&sc->txbuf))
  2293. ieee80211_stop_queues(hw);
  2294. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2295. bf->skb = skb;
  2296. if (ath5k_txbuf_setup(sc, bf, txq)) {
  2297. bf->skb = NULL;
  2298. spin_lock_irqsave(&sc->txbuflock, flags);
  2299. list_add_tail(&bf->list, &sc->txbuf);
  2300. sc->txbuf_len++;
  2301. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2302. goto drop_packet;
  2303. }
  2304. return NETDEV_TX_OK;
  2305. drop_packet:
  2306. dev_kfree_skb_any(skb);
  2307. return NETDEV_TX_OK;
  2308. }
  2309. /*
  2310. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2311. * and change to the given channel.
  2312. */
  2313. static int
  2314. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2315. {
  2316. struct ath5k_hw *ah = sc->ah;
  2317. int ret;
  2318. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2319. if (chan) {
  2320. ath5k_hw_set_imr(ah, 0);
  2321. ath5k_txq_cleanup(sc);
  2322. ath5k_rx_stop(sc);
  2323. sc->curchan = chan;
  2324. sc->curband = &sc->sbands[chan->band];
  2325. }
  2326. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2327. if (ret) {
  2328. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2329. goto err;
  2330. }
  2331. ret = ath5k_rx_start(sc);
  2332. if (ret) {
  2333. ATH5K_ERR(sc, "can't start recv logic\n");
  2334. goto err;
  2335. }
  2336. /*
  2337. * Change channels and update the h/w rate map if we're switching;
  2338. * e.g. 11a to 11b/g.
  2339. *
  2340. * We may be doing a reset in response to an ioctl that changes the
  2341. * channel so update any state that might change as a result.
  2342. *
  2343. * XXX needed?
  2344. */
  2345. /* ath5k_chan_change(sc, c); */
  2346. ath5k_beacon_config(sc);
  2347. /* intrs are enabled by ath5k_beacon_config */
  2348. return 0;
  2349. err:
  2350. return ret;
  2351. }
  2352. static int
  2353. ath5k_reset_wake(struct ath5k_softc *sc)
  2354. {
  2355. int ret;
  2356. ret = ath5k_reset(sc, sc->curchan);
  2357. if (!ret)
  2358. ieee80211_wake_queues(sc->hw);
  2359. return ret;
  2360. }
  2361. static int ath5k_start(struct ieee80211_hw *hw)
  2362. {
  2363. return ath5k_init(hw->priv);
  2364. }
  2365. static void ath5k_stop(struct ieee80211_hw *hw)
  2366. {
  2367. ath5k_stop_hw(hw->priv);
  2368. }
  2369. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2370. struct ieee80211_if_init_conf *conf)
  2371. {
  2372. struct ath5k_softc *sc = hw->priv;
  2373. int ret;
  2374. mutex_lock(&sc->lock);
  2375. if (sc->vif) {
  2376. ret = 0;
  2377. goto end;
  2378. }
  2379. sc->vif = conf->vif;
  2380. switch (conf->type) {
  2381. case NL80211_IFTYPE_AP:
  2382. case NL80211_IFTYPE_STATION:
  2383. case NL80211_IFTYPE_ADHOC:
  2384. case NL80211_IFTYPE_MESH_POINT:
  2385. case NL80211_IFTYPE_MONITOR:
  2386. sc->opmode = conf->type;
  2387. break;
  2388. default:
  2389. ret = -EOPNOTSUPP;
  2390. goto end;
  2391. }
  2392. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2393. ath5k_mode_setup(sc);
  2394. ret = 0;
  2395. end:
  2396. mutex_unlock(&sc->lock);
  2397. return ret;
  2398. }
  2399. static void
  2400. ath5k_remove_interface(struct ieee80211_hw *hw,
  2401. struct ieee80211_if_init_conf *conf)
  2402. {
  2403. struct ath5k_softc *sc = hw->priv;
  2404. u8 mac[ETH_ALEN] = {};
  2405. mutex_lock(&sc->lock);
  2406. if (sc->vif != conf->vif)
  2407. goto end;
  2408. ath5k_hw_set_lladdr(sc->ah, mac);
  2409. sc->vif = NULL;
  2410. end:
  2411. mutex_unlock(&sc->lock);
  2412. }
  2413. /*
  2414. * TODO: Phy disable/diversity etc
  2415. */
  2416. static int
  2417. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2418. {
  2419. struct ath5k_softc *sc = hw->priv;
  2420. struct ath5k_hw *ah = sc->ah;
  2421. struct ieee80211_conf *conf = &hw->conf;
  2422. int ret = 0;
  2423. mutex_lock(&sc->lock);
  2424. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2425. ret = ath5k_chan_set(sc, conf->channel);
  2426. if (ret < 0)
  2427. goto unlock;
  2428. }
  2429. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2430. (sc->power_level != conf->power_level)) {
  2431. sc->power_level = conf->power_level;
  2432. /* Half dB steps */
  2433. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2434. }
  2435. /* TODO:
  2436. * 1) Move this on config_interface and handle each case
  2437. * separately eg. when we have only one STA vif, use
  2438. * AR5K_ANTMODE_SINGLE_AP
  2439. *
  2440. * 2) Allow the user to change antenna mode eg. when only
  2441. * one antenna is present
  2442. *
  2443. * 3) Allow the user to set default/tx antenna when possible
  2444. *
  2445. * 4) Default mode should handle 90% of the cases, together
  2446. * with fixed a/b and single AP modes we should be able to
  2447. * handle 99%. Sectored modes are extreme cases and i still
  2448. * haven't found a usage for them. If we decide to support them,
  2449. * then we must allow the user to set how many tx antennas we
  2450. * have available
  2451. */
  2452. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2453. unlock:
  2454. mutex_unlock(&sc->lock);
  2455. return ret;
  2456. }
  2457. #define SUPPORTED_FIF_FLAGS \
  2458. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2459. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2460. FIF_BCN_PRBRESP_PROMISC
  2461. /*
  2462. * o always accept unicast, broadcast, and multicast traffic
  2463. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2464. * says it should be
  2465. * o maintain current state of phy ofdm or phy cck error reception.
  2466. * If the hardware detects any of these type of errors then
  2467. * ath5k_hw_get_rx_filter() will pass to us the respective
  2468. * hardware filters to be able to receive these type of frames.
  2469. * o probe request frames are accepted only when operating in
  2470. * hostap, adhoc, or monitor modes
  2471. * o enable promiscuous mode according to the interface state
  2472. * o accept beacons:
  2473. * - when operating in adhoc mode so the 802.11 layer creates
  2474. * node table entries for peers,
  2475. * - when operating in station mode for collecting rssi data when
  2476. * the station is otherwise quiet, or
  2477. * - when scanning
  2478. */
  2479. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2480. unsigned int changed_flags,
  2481. unsigned int *new_flags,
  2482. int mc_count, struct dev_mc_list *mclist)
  2483. {
  2484. struct ath5k_softc *sc = hw->priv;
  2485. struct ath5k_hw *ah = sc->ah;
  2486. u32 mfilt[2], val, rfilt;
  2487. u8 pos;
  2488. int i;
  2489. mfilt[0] = 0;
  2490. mfilt[1] = 0;
  2491. /* Only deal with supported flags */
  2492. changed_flags &= SUPPORTED_FIF_FLAGS;
  2493. *new_flags &= SUPPORTED_FIF_FLAGS;
  2494. /* If HW detects any phy or radar errors, leave those filters on.
  2495. * Also, always enable Unicast, Broadcasts and Multicast
  2496. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2497. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2498. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2499. AR5K_RX_FILTER_MCAST);
  2500. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2501. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2502. rfilt |= AR5K_RX_FILTER_PROM;
  2503. __set_bit(ATH_STAT_PROMISC, sc->status);
  2504. } else {
  2505. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2506. }
  2507. }
  2508. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2509. if (*new_flags & FIF_ALLMULTI) {
  2510. mfilt[0] = ~0;
  2511. mfilt[1] = ~0;
  2512. } else {
  2513. for (i = 0; i < mc_count; i++) {
  2514. if (!mclist)
  2515. break;
  2516. /* calculate XOR of eight 6-bit values */
  2517. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2518. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2519. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2520. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2521. pos &= 0x3f;
  2522. mfilt[pos / 32] |= (1 << (pos % 32));
  2523. /* XXX: we might be able to just do this instead,
  2524. * but not sure, needs testing, if we do use this we'd
  2525. * neet to inform below to not reset the mcast */
  2526. /* ath5k_hw_set_mcast_filterindex(ah,
  2527. * mclist->dmi_addr[5]); */
  2528. mclist = mclist->next;
  2529. }
  2530. }
  2531. /* This is the best we can do */
  2532. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2533. rfilt |= AR5K_RX_FILTER_PHYERR;
  2534. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2535. * and probes for any BSSID, this needs testing */
  2536. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2537. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2538. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2539. * set we should only pass on control frames for this
  2540. * station. This needs testing. I believe right now this
  2541. * enables *all* control frames, which is OK.. but
  2542. * but we should see if we can improve on granularity */
  2543. if (*new_flags & FIF_CONTROL)
  2544. rfilt |= AR5K_RX_FILTER_CONTROL;
  2545. /* Additional settings per mode -- this is per ath5k */
  2546. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2547. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2548. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2549. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2550. if (sc->opmode != NL80211_IFTYPE_STATION)
  2551. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2552. if (sc->opmode != NL80211_IFTYPE_AP &&
  2553. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2554. test_bit(ATH_STAT_PROMISC, sc->status))
  2555. rfilt |= AR5K_RX_FILTER_PROM;
  2556. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2557. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2558. sc->opmode == NL80211_IFTYPE_AP)
  2559. rfilt |= AR5K_RX_FILTER_BEACON;
  2560. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2561. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2562. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2563. /* Set filters */
  2564. ath5k_hw_set_rx_filter(ah, rfilt);
  2565. /* Set multicast bits */
  2566. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2567. /* Set the cached hw filter flags, this will alter actually
  2568. * be set in HW */
  2569. sc->filter_flags = rfilt;
  2570. }
  2571. static int
  2572. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2573. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2574. struct ieee80211_key_conf *key)
  2575. {
  2576. struct ath5k_softc *sc = hw->priv;
  2577. int ret = 0;
  2578. if (modparam_nohwcrypt)
  2579. return -EOPNOTSUPP;
  2580. if (sc->opmode == NL80211_IFTYPE_AP)
  2581. return -EOPNOTSUPP;
  2582. switch (key->alg) {
  2583. case ALG_WEP:
  2584. case ALG_TKIP:
  2585. break;
  2586. case ALG_CCMP:
  2587. return -EOPNOTSUPP;
  2588. default:
  2589. WARN_ON(1);
  2590. return -EINVAL;
  2591. }
  2592. mutex_lock(&sc->lock);
  2593. switch (cmd) {
  2594. case SET_KEY:
  2595. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2596. sta ? sta->addr : NULL);
  2597. if (ret) {
  2598. ATH5K_ERR(sc, "can't set the key\n");
  2599. goto unlock;
  2600. }
  2601. __set_bit(key->keyidx, sc->keymap);
  2602. key->hw_key_idx = key->keyidx;
  2603. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2604. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2605. break;
  2606. case DISABLE_KEY:
  2607. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2608. __clear_bit(key->keyidx, sc->keymap);
  2609. break;
  2610. default:
  2611. ret = -EINVAL;
  2612. goto unlock;
  2613. }
  2614. unlock:
  2615. mmiowb();
  2616. mutex_unlock(&sc->lock);
  2617. return ret;
  2618. }
  2619. static int
  2620. ath5k_get_stats(struct ieee80211_hw *hw,
  2621. struct ieee80211_low_level_stats *stats)
  2622. {
  2623. struct ath5k_softc *sc = hw->priv;
  2624. struct ath5k_hw *ah = sc->ah;
  2625. /* Force update */
  2626. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2627. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2628. return 0;
  2629. }
  2630. static int
  2631. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2632. struct ieee80211_tx_queue_stats *stats)
  2633. {
  2634. struct ath5k_softc *sc = hw->priv;
  2635. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2636. return 0;
  2637. }
  2638. static u64
  2639. ath5k_get_tsf(struct ieee80211_hw *hw)
  2640. {
  2641. struct ath5k_softc *sc = hw->priv;
  2642. return ath5k_hw_get_tsf64(sc->ah);
  2643. }
  2644. static void
  2645. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2646. {
  2647. struct ath5k_softc *sc = hw->priv;
  2648. ath5k_hw_set_tsf64(sc->ah, tsf);
  2649. }
  2650. static void
  2651. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2652. {
  2653. struct ath5k_softc *sc = hw->priv;
  2654. /*
  2655. * in IBSS mode we need to update the beacon timers too.
  2656. * this will also reset the TSF if we call it with 0
  2657. */
  2658. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2659. ath5k_beacon_update_timers(sc, 0);
  2660. else
  2661. ath5k_hw_reset_tsf(sc->ah);
  2662. }
  2663. /*
  2664. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2665. * this is called only once at config_bss time, for AP we do it every
  2666. * SWBA interrupt so that the TIM will reflect buffered frames.
  2667. *
  2668. * Called with the beacon lock.
  2669. */
  2670. static int
  2671. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2672. {
  2673. int ret;
  2674. struct ath5k_softc *sc = hw->priv;
  2675. struct sk_buff *skb;
  2676. if (WARN_ON(!vif)) {
  2677. ret = -EINVAL;
  2678. goto out;
  2679. }
  2680. skb = ieee80211_beacon_get(hw, vif);
  2681. if (!skb) {
  2682. ret = -ENOMEM;
  2683. goto out;
  2684. }
  2685. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2686. ath5k_txbuf_free(sc, sc->bbuf);
  2687. sc->bbuf->skb = skb;
  2688. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2689. if (ret)
  2690. sc->bbuf->skb = NULL;
  2691. out:
  2692. return ret;
  2693. }
  2694. static void
  2695. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2696. {
  2697. struct ath5k_softc *sc = hw->priv;
  2698. struct ath5k_hw *ah = sc->ah;
  2699. u32 rfilt;
  2700. rfilt = ath5k_hw_get_rx_filter(ah);
  2701. if (enable)
  2702. rfilt |= AR5K_RX_FILTER_BEACON;
  2703. else
  2704. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2705. ath5k_hw_set_rx_filter(ah, rfilt);
  2706. sc->filter_flags = rfilt;
  2707. }
  2708. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2709. struct ieee80211_vif *vif,
  2710. struct ieee80211_bss_conf *bss_conf,
  2711. u32 changes)
  2712. {
  2713. struct ath5k_softc *sc = hw->priv;
  2714. struct ath5k_hw *ah = sc->ah;
  2715. unsigned long flags;
  2716. mutex_lock(&sc->lock);
  2717. if (WARN_ON(sc->vif != vif))
  2718. goto unlock;
  2719. if (changes & BSS_CHANGED_BSSID) {
  2720. /* Cache for later use during resets */
  2721. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2722. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2723. * a clean way of letting us retrieve this yet. */
  2724. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2725. mmiowb();
  2726. }
  2727. if (changes & BSS_CHANGED_BEACON_INT)
  2728. sc->bintval = bss_conf->beacon_int;
  2729. if (changes & BSS_CHANGED_ASSOC) {
  2730. sc->assoc = bss_conf->assoc;
  2731. if (sc->opmode == NL80211_IFTYPE_STATION)
  2732. set_beacon_filter(hw, sc->assoc);
  2733. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2734. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2735. }
  2736. if (changes & BSS_CHANGED_BEACON) {
  2737. spin_lock_irqsave(&sc->block, flags);
  2738. ath5k_beacon_update(hw, vif);
  2739. spin_unlock_irqrestore(&sc->block, flags);
  2740. }
  2741. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2742. sc->enable_beacon = bss_conf->enable_beacon;
  2743. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2744. BSS_CHANGED_BEACON_INT))
  2745. ath5k_beacon_config(sc);
  2746. unlock:
  2747. mutex_unlock(&sc->lock);
  2748. }
  2749. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2750. {
  2751. struct ath5k_softc *sc = hw->priv;
  2752. if (!sc->assoc)
  2753. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2754. }
  2755. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2756. {
  2757. struct ath5k_softc *sc = hw->priv;
  2758. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2759. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2760. }