smsc911x.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/bug.h>
  46. #include <linux/bitops.h>
  47. #include <linux/irq.h>
  48. #include <linux/io.h>
  49. #include <linux/swab.h>
  50. #include <linux/phy.h>
  51. #include <linux/smsc911x.h>
  52. #include <linux/device.h>
  53. #include "smsc911x.h"
  54. #define SMSC_CHIPNAME "smsc911x"
  55. #define SMSC_MDIONAME "smsc911x-mdio"
  56. #define SMSC_DRV_VERSION "2008-10-21"
  57. MODULE_LICENSE("GPL");
  58. MODULE_VERSION(SMSC_DRV_VERSION);
  59. #if USE_DEBUG > 0
  60. static int debug = 16;
  61. #else
  62. static int debug = 3;
  63. #endif
  64. module_param(debug, int, 0);
  65. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  66. struct smsc911x_data {
  67. void __iomem *ioaddr;
  68. unsigned int idrev;
  69. /* used to decide which workarounds apply */
  70. unsigned int generation;
  71. /* device configuration (copied from platform_data during probe) */
  72. struct smsc911x_platform_config config;
  73. /* This needs to be acquired before calling any of below:
  74. * smsc911x_mac_read(), smsc911x_mac_write()
  75. */
  76. spinlock_t mac_lock;
  77. /* spinlock to ensure 16-bit accesses are serialised.
  78. * unused with a 32-bit bus */
  79. spinlock_t dev_lock;
  80. struct phy_device *phy_dev;
  81. struct mii_bus *mii_bus;
  82. int phy_irq[PHY_MAX_ADDR];
  83. unsigned int using_extphy;
  84. int last_duplex;
  85. int last_carrier;
  86. u32 msg_enable;
  87. unsigned int gpio_setting;
  88. unsigned int gpio_orig_setting;
  89. struct net_device *dev;
  90. struct napi_struct napi;
  91. unsigned int software_irq_signal;
  92. #ifdef USE_PHY_WORK_AROUND
  93. #define MIN_PACKET_SIZE (64)
  94. char loopback_tx_pkt[MIN_PACKET_SIZE];
  95. char loopback_rx_pkt[MIN_PACKET_SIZE];
  96. unsigned int resetcount;
  97. #endif
  98. /* Members for Multicast filter workaround */
  99. unsigned int multicast_update_pending;
  100. unsigned int set_bits_mask;
  101. unsigned int clear_bits_mask;
  102. unsigned int hashhi;
  103. unsigned int hashlo;
  104. };
  105. /* The 16-bit access functions are significantly slower, due to the locking
  106. * necessary. If your bus hardware can be configured to do this for you
  107. * (in response to a single 32-bit operation from software), you should use
  108. * the 32-bit access functions instead. */
  109. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  110. {
  111. if (pdata->config.flags & SMSC911X_USE_32BIT)
  112. return readl(pdata->ioaddr + reg);
  113. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  114. u32 data;
  115. unsigned long flags;
  116. /* these two 16-bit reads must be performed consecutively, so
  117. * must not be interrupted by our own ISR (which would start
  118. * another read operation) */
  119. spin_lock_irqsave(&pdata->dev_lock, flags);
  120. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  121. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  122. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  123. return data;
  124. }
  125. BUG();
  126. return 0;
  127. }
  128. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  129. u32 val)
  130. {
  131. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  132. writel(val, pdata->ioaddr + reg);
  133. return;
  134. }
  135. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  136. unsigned long flags;
  137. /* these two 16-bit writes must be performed consecutively, so
  138. * must not be interrupted by our own ISR (which would start
  139. * another read operation) */
  140. spin_lock_irqsave(&pdata->dev_lock, flags);
  141. writew(val & 0xFFFF, pdata->ioaddr + reg);
  142. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  143. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  144. return;
  145. }
  146. BUG();
  147. }
  148. /* Writes a packet to the TX_DATA_FIFO */
  149. static inline void
  150. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  151. unsigned int wordcount)
  152. {
  153. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  154. while (wordcount--)
  155. smsc911x_reg_write(pdata, TX_DATA_FIFO, swab32(*buf++));
  156. return;
  157. }
  158. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  159. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  160. return;
  161. }
  162. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  163. while (wordcount--)
  164. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  165. return;
  166. }
  167. BUG();
  168. }
  169. /* Reads a packet out of the RX_DATA_FIFO */
  170. static inline void
  171. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  172. unsigned int wordcount)
  173. {
  174. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  175. while (wordcount--)
  176. *buf++ = swab32(smsc911x_reg_read(pdata, RX_DATA_FIFO));
  177. return;
  178. }
  179. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  180. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  181. return;
  182. }
  183. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  184. while (wordcount--)
  185. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  186. return;
  187. }
  188. BUG();
  189. }
  190. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  191. * and smsc911x_mac_write, so assumes mac_lock is held */
  192. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  193. {
  194. int i;
  195. u32 val;
  196. SMSC_ASSERT_MAC_LOCK(pdata);
  197. for (i = 0; i < 40; i++) {
  198. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  199. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  200. return 0;
  201. }
  202. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  203. "MAC_CSR_CMD: 0x%08X", val);
  204. return -EIO;
  205. }
  206. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  207. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  208. {
  209. unsigned int temp;
  210. SMSC_ASSERT_MAC_LOCK(pdata);
  211. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  212. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  213. SMSC_WARNING(HW, "MAC busy at entry");
  214. return 0xFFFFFFFF;
  215. }
  216. /* Send the MAC cmd */
  217. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  218. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  219. /* Workaround for hardware read-after-write restriction */
  220. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  221. /* Wait for the read to complete */
  222. if (likely(smsc911x_mac_complete(pdata) == 0))
  223. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  224. SMSC_WARNING(HW, "MAC busy after read");
  225. return 0xFFFFFFFF;
  226. }
  227. /* Set a mac register, mac_lock must be acquired before calling */
  228. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  229. unsigned int offset, u32 val)
  230. {
  231. unsigned int temp;
  232. SMSC_ASSERT_MAC_LOCK(pdata);
  233. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  234. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  235. SMSC_WARNING(HW,
  236. "smsc911x_mac_write failed, MAC busy at entry");
  237. return;
  238. }
  239. /* Send data to write */
  240. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  241. /* Write the actual data */
  242. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  243. MAC_CSR_CMD_CSR_BUSY_));
  244. /* Workaround for hardware read-after-write restriction */
  245. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  246. /* Wait for the write to complete */
  247. if (likely(smsc911x_mac_complete(pdata) == 0))
  248. return;
  249. SMSC_WARNING(HW,
  250. "smsc911x_mac_write failed, MAC busy after write");
  251. }
  252. /* Get a phy register */
  253. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  254. {
  255. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  256. unsigned long flags;
  257. unsigned int addr;
  258. int i, reg;
  259. spin_lock_irqsave(&pdata->mac_lock, flags);
  260. /* Confirm MII not busy */
  261. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  262. SMSC_WARNING(HW,
  263. "MII is busy in smsc911x_mii_read???");
  264. reg = -EIO;
  265. goto out;
  266. }
  267. /* Set the address, index & direction (read from PHY) */
  268. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  269. smsc911x_mac_write(pdata, MII_ACC, addr);
  270. /* Wait for read to complete w/ timeout */
  271. for (i = 0; i < 100; i++)
  272. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  273. reg = smsc911x_mac_read(pdata, MII_DATA);
  274. goto out;
  275. }
  276. SMSC_WARNING(HW, "Timed out waiting for MII read to finish");
  277. reg = -EIO;
  278. out:
  279. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  280. return reg;
  281. }
  282. /* Set a phy register */
  283. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  284. u16 val)
  285. {
  286. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  287. unsigned long flags;
  288. unsigned int addr;
  289. int i, reg;
  290. spin_lock_irqsave(&pdata->mac_lock, flags);
  291. /* Confirm MII not busy */
  292. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  293. SMSC_WARNING(HW,
  294. "MII is busy in smsc911x_mii_write???");
  295. reg = -EIO;
  296. goto out;
  297. }
  298. /* Put the data to write in the MAC */
  299. smsc911x_mac_write(pdata, MII_DATA, val);
  300. /* Set the address, index & direction (write to PHY) */
  301. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  302. MII_ACC_MII_WRITE_;
  303. smsc911x_mac_write(pdata, MII_ACC, addr);
  304. /* Wait for write to complete w/ timeout */
  305. for (i = 0; i < 100; i++)
  306. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  307. reg = 0;
  308. goto out;
  309. }
  310. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  311. reg = -EIO;
  312. out:
  313. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  314. return reg;
  315. }
  316. /* Switch to external phy. Assumes tx and rx are stopped. */
  317. static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
  318. {
  319. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  320. /* Disable phy clocks to the MAC */
  321. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  322. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  323. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  324. udelay(10); /* Enough time for clocks to stop */
  325. /* Switch to external phy */
  326. hwcfg |= HW_CFG_EXT_PHY_EN_;
  327. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  328. /* Enable phy clocks to the MAC */
  329. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  330. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  331. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  332. udelay(10); /* Enough time for clocks to restart */
  333. hwcfg |= HW_CFG_SMI_SEL_;
  334. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  335. }
  336. /* Autodetects and enables external phy if present on supported chips.
  337. * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
  338. * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
  339. static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  340. {
  341. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  342. if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
  343. SMSC_TRACE(HW, "Forcing internal PHY");
  344. pdata->using_extphy = 0;
  345. } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
  346. SMSC_TRACE(HW, "Forcing external PHY");
  347. smsc911x_phy_enable_external(pdata);
  348. pdata->using_extphy = 1;
  349. } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  350. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET set, using external PHY");
  351. smsc911x_phy_enable_external(pdata);
  352. pdata->using_extphy = 1;
  353. } else {
  354. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET clear, using internal PHY");
  355. pdata->using_extphy = 0;
  356. }
  357. }
  358. /* Fetches a tx status out of the status fifo */
  359. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  360. {
  361. unsigned int result =
  362. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  363. if (result != 0)
  364. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  365. return result;
  366. }
  367. /* Fetches the next rx status */
  368. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  369. {
  370. unsigned int result =
  371. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  372. if (result != 0)
  373. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  374. return result;
  375. }
  376. #ifdef USE_PHY_WORK_AROUND
  377. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  378. {
  379. unsigned int tries;
  380. u32 wrsz;
  381. u32 rdsz;
  382. ulong bufp;
  383. for (tries = 0; tries < 10; tries++) {
  384. unsigned int txcmd_a;
  385. unsigned int txcmd_b;
  386. unsigned int status;
  387. unsigned int pktlength;
  388. unsigned int i;
  389. /* Zero-out rx packet memory */
  390. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  391. /* Write tx packet to 118 */
  392. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  393. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  394. txcmd_a |= MIN_PACKET_SIZE;
  395. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  396. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  397. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  398. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  399. wrsz = MIN_PACKET_SIZE + 3;
  400. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  401. wrsz >>= 2;
  402. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  403. /* Wait till transmit is done */
  404. i = 60;
  405. do {
  406. udelay(5);
  407. status = smsc911x_tx_get_txstatus(pdata);
  408. } while ((i--) && (!status));
  409. if (!status) {
  410. SMSC_WARNING(HW, "Failed to transmit "
  411. "during loopback test");
  412. continue;
  413. }
  414. if (status & TX_STS_ES_) {
  415. SMSC_WARNING(HW, "Transmit encountered "
  416. "errors during loopback test");
  417. continue;
  418. }
  419. /* Wait till receive is done */
  420. i = 60;
  421. do {
  422. udelay(5);
  423. status = smsc911x_rx_get_rxstatus(pdata);
  424. } while ((i--) && (!status));
  425. if (!status) {
  426. SMSC_WARNING(HW,
  427. "Failed to receive during loopback test");
  428. continue;
  429. }
  430. if (status & RX_STS_ES_) {
  431. SMSC_WARNING(HW, "Receive encountered "
  432. "errors during loopback test");
  433. continue;
  434. }
  435. pktlength = ((status & 0x3FFF0000UL) >> 16);
  436. bufp = (ulong)pdata->loopback_rx_pkt;
  437. rdsz = pktlength + 3;
  438. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  439. rdsz >>= 2;
  440. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  441. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  442. SMSC_WARNING(HW, "Unexpected packet size "
  443. "during loop back test, size=%d, will retry",
  444. pktlength);
  445. } else {
  446. unsigned int j;
  447. int mismatch = 0;
  448. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  449. if (pdata->loopback_tx_pkt[j]
  450. != pdata->loopback_rx_pkt[j]) {
  451. mismatch = 1;
  452. break;
  453. }
  454. }
  455. if (!mismatch) {
  456. SMSC_TRACE(HW, "Successfully verified "
  457. "loopback packet");
  458. return 0;
  459. } else {
  460. SMSC_WARNING(HW, "Data mismatch "
  461. "during loop back test, will retry");
  462. }
  463. }
  464. }
  465. return -EIO;
  466. }
  467. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  468. {
  469. struct phy_device *phy_dev = pdata->phy_dev;
  470. unsigned int temp;
  471. unsigned int i = 100000;
  472. BUG_ON(!phy_dev);
  473. BUG_ON(!phy_dev->bus);
  474. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  475. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  476. do {
  477. msleep(1);
  478. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  479. MII_BMCR);
  480. } while ((i--) && (temp & BMCR_RESET));
  481. if (temp & BMCR_RESET) {
  482. SMSC_WARNING(HW, "PHY reset failed to complete.");
  483. return -EIO;
  484. }
  485. /* Extra delay required because the phy may not be completed with
  486. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  487. * enough delay but using 1ms here to be safe */
  488. msleep(1);
  489. return 0;
  490. }
  491. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  492. {
  493. struct smsc911x_data *pdata = netdev_priv(dev);
  494. struct phy_device *phy_dev = pdata->phy_dev;
  495. int result = -EIO;
  496. unsigned int i, val;
  497. unsigned long flags;
  498. /* Initialise tx packet using broadcast destination address */
  499. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  500. /* Use incrementing source address */
  501. for (i = 6; i < 12; i++)
  502. pdata->loopback_tx_pkt[i] = (char)i;
  503. /* Set length type field */
  504. pdata->loopback_tx_pkt[12] = 0x00;
  505. pdata->loopback_tx_pkt[13] = 0x00;
  506. for (i = 14; i < MIN_PACKET_SIZE; i++)
  507. pdata->loopback_tx_pkt[i] = (char)i;
  508. val = smsc911x_reg_read(pdata, HW_CFG);
  509. val &= HW_CFG_TX_FIF_SZ_;
  510. val |= HW_CFG_SF_;
  511. smsc911x_reg_write(pdata, HW_CFG, val);
  512. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  513. smsc911x_reg_write(pdata, RX_CFG,
  514. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  515. for (i = 0; i < 10; i++) {
  516. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  517. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  518. BMCR_LOOPBACK | BMCR_FULLDPLX);
  519. /* Enable MAC tx/rx, FD */
  520. spin_lock_irqsave(&pdata->mac_lock, flags);
  521. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  522. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  523. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  524. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  525. result = 0;
  526. break;
  527. }
  528. pdata->resetcount++;
  529. /* Disable MAC rx */
  530. spin_lock_irqsave(&pdata->mac_lock, flags);
  531. smsc911x_mac_write(pdata, MAC_CR, 0);
  532. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  533. smsc911x_phy_reset(pdata);
  534. }
  535. /* Disable MAC */
  536. spin_lock_irqsave(&pdata->mac_lock, flags);
  537. smsc911x_mac_write(pdata, MAC_CR, 0);
  538. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  539. /* Cancel PHY loopback mode */
  540. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  541. smsc911x_reg_write(pdata, TX_CFG, 0);
  542. smsc911x_reg_write(pdata, RX_CFG, 0);
  543. return result;
  544. }
  545. #endif /* USE_PHY_WORK_AROUND */
  546. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  547. {
  548. struct phy_device *phy_dev = pdata->phy_dev;
  549. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  550. u32 flow;
  551. unsigned long flags;
  552. if (phy_dev->duplex == DUPLEX_FULL) {
  553. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  554. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  555. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  556. if (cap & FLOW_CTRL_RX)
  557. flow = 0xFFFF0002;
  558. else
  559. flow = 0;
  560. if (cap & FLOW_CTRL_TX)
  561. afc |= 0xF;
  562. else
  563. afc &= ~0xF;
  564. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  565. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  566. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  567. } else {
  568. SMSC_TRACE(HW, "half duplex");
  569. flow = 0;
  570. afc |= 0xF;
  571. }
  572. spin_lock_irqsave(&pdata->mac_lock, flags);
  573. smsc911x_mac_write(pdata, FLOW, flow);
  574. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  575. smsc911x_reg_write(pdata, AFC_CFG, afc);
  576. }
  577. /* Update link mode if anything has changed. Called periodically when the
  578. * PHY is in polling mode, even if nothing has changed. */
  579. static void smsc911x_phy_adjust_link(struct net_device *dev)
  580. {
  581. struct smsc911x_data *pdata = netdev_priv(dev);
  582. struct phy_device *phy_dev = pdata->phy_dev;
  583. unsigned long flags;
  584. int carrier;
  585. if (phy_dev->duplex != pdata->last_duplex) {
  586. unsigned int mac_cr;
  587. SMSC_TRACE(HW, "duplex state has changed");
  588. spin_lock_irqsave(&pdata->mac_lock, flags);
  589. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  590. if (phy_dev->duplex) {
  591. SMSC_TRACE(HW,
  592. "configuring for full duplex mode");
  593. mac_cr |= MAC_CR_FDPX_;
  594. } else {
  595. SMSC_TRACE(HW,
  596. "configuring for half duplex mode");
  597. mac_cr &= ~MAC_CR_FDPX_;
  598. }
  599. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  600. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  601. smsc911x_phy_update_flowcontrol(pdata);
  602. pdata->last_duplex = phy_dev->duplex;
  603. }
  604. carrier = netif_carrier_ok(dev);
  605. if (carrier != pdata->last_carrier) {
  606. SMSC_TRACE(HW, "carrier state has changed");
  607. if (carrier) {
  608. SMSC_TRACE(HW, "configuring for carrier OK");
  609. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  610. (!pdata->using_extphy)) {
  611. /* Restore orginal GPIO configuration */
  612. pdata->gpio_setting = pdata->gpio_orig_setting;
  613. smsc911x_reg_write(pdata, GPIO_CFG,
  614. pdata->gpio_setting);
  615. }
  616. } else {
  617. SMSC_TRACE(HW, "configuring for no carrier");
  618. /* Check global setting that LED1
  619. * usage is 10/100 indicator */
  620. pdata->gpio_setting = smsc911x_reg_read(pdata,
  621. GPIO_CFG);
  622. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  623. && (!pdata->using_extphy)) {
  624. /* Force 10/100 LED off, after saving
  625. * orginal GPIO configuration */
  626. pdata->gpio_orig_setting = pdata->gpio_setting;
  627. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  628. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  629. | GPIO_CFG_GPIODIR0_
  630. | GPIO_CFG_GPIOD0_);
  631. smsc911x_reg_write(pdata, GPIO_CFG,
  632. pdata->gpio_setting);
  633. }
  634. }
  635. pdata->last_carrier = carrier;
  636. }
  637. }
  638. static int smsc911x_mii_probe(struct net_device *dev)
  639. {
  640. struct smsc911x_data *pdata = netdev_priv(dev);
  641. struct phy_device *phydev = NULL;
  642. int phy_addr;
  643. /* find the first phy */
  644. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  645. if (pdata->mii_bus->phy_map[phy_addr]) {
  646. phydev = pdata->mii_bus->phy_map[phy_addr];
  647. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  648. phy_addr, phydev->addr, phydev->phy_id);
  649. break;
  650. }
  651. }
  652. if (!phydev) {
  653. pr_err("%s: no PHY found\n", dev->name);
  654. return -ENODEV;
  655. }
  656. phydev = phy_connect(dev, dev_name(&phydev->dev),
  657. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  658. if (IS_ERR(phydev)) {
  659. pr_err("%s: Could not attach to PHY\n", dev->name);
  660. return PTR_ERR(phydev);
  661. }
  662. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  663. dev->name, phydev->drv->name,
  664. dev_name(&phydev->dev), phydev->irq);
  665. /* mask with MAC supported features */
  666. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  667. SUPPORTED_Asym_Pause);
  668. phydev->advertising = phydev->supported;
  669. pdata->phy_dev = phydev;
  670. pdata->last_duplex = -1;
  671. pdata->last_carrier = -1;
  672. #ifdef USE_PHY_WORK_AROUND
  673. if (smsc911x_phy_loopbacktest(dev) < 0) {
  674. SMSC_WARNING(HW, "Failed Loop Back Test");
  675. return -ENODEV;
  676. }
  677. SMSC_TRACE(HW, "Passed Loop Back Test");
  678. #endif /* USE_PHY_WORK_AROUND */
  679. SMSC_TRACE(HW, "phy initialised succesfully");
  680. return 0;
  681. }
  682. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  683. struct net_device *dev)
  684. {
  685. struct smsc911x_data *pdata = netdev_priv(dev);
  686. int err = -ENXIO, i;
  687. pdata->mii_bus = mdiobus_alloc();
  688. if (!pdata->mii_bus) {
  689. err = -ENOMEM;
  690. goto err_out_1;
  691. }
  692. pdata->mii_bus->name = SMSC_MDIONAME;
  693. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  694. pdata->mii_bus->priv = pdata;
  695. pdata->mii_bus->read = smsc911x_mii_read;
  696. pdata->mii_bus->write = smsc911x_mii_write;
  697. pdata->mii_bus->irq = pdata->phy_irq;
  698. for (i = 0; i < PHY_MAX_ADDR; ++i)
  699. pdata->mii_bus->irq[i] = PHY_POLL;
  700. pdata->mii_bus->parent = &pdev->dev;
  701. switch (pdata->idrev & 0xFFFF0000) {
  702. case 0x01170000:
  703. case 0x01150000:
  704. case 0x117A0000:
  705. case 0x115A0000:
  706. /* External PHY supported, try to autodetect */
  707. smsc911x_phy_initialise_external(pdata);
  708. break;
  709. default:
  710. SMSC_TRACE(HW, "External PHY is not supported, "
  711. "using internal PHY");
  712. pdata->using_extphy = 0;
  713. break;
  714. }
  715. if (!pdata->using_extphy) {
  716. /* Mask all PHYs except ID 1 (internal) */
  717. pdata->mii_bus->phy_mask = ~(1 << 1);
  718. }
  719. if (mdiobus_register(pdata->mii_bus)) {
  720. SMSC_WARNING(PROBE, "Error registering mii bus");
  721. goto err_out_free_bus_2;
  722. }
  723. if (smsc911x_mii_probe(dev) < 0) {
  724. SMSC_WARNING(PROBE, "Error registering mii bus");
  725. goto err_out_unregister_bus_3;
  726. }
  727. return 0;
  728. err_out_unregister_bus_3:
  729. mdiobus_unregister(pdata->mii_bus);
  730. err_out_free_bus_2:
  731. mdiobus_free(pdata->mii_bus);
  732. err_out_1:
  733. return err;
  734. }
  735. /* Gets the number of tx statuses in the fifo */
  736. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  737. {
  738. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  739. & TX_FIFO_INF_TSUSED_) >> 16;
  740. }
  741. /* Reads tx statuses and increments counters where necessary */
  742. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  743. {
  744. struct smsc911x_data *pdata = netdev_priv(dev);
  745. unsigned int tx_stat;
  746. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  747. if (unlikely(tx_stat & 0x80000000)) {
  748. /* In this driver the packet tag is used as the packet
  749. * length. Since a packet length can never reach the
  750. * size of 0x8000, this bit is reserved. It is worth
  751. * noting that the "reserved bit" in the warning above
  752. * does not reference a hardware defined reserved bit
  753. * but rather a driver defined one.
  754. */
  755. SMSC_WARNING(HW,
  756. "Packet tag reserved bit is high");
  757. } else {
  758. if (unlikely(tx_stat & TX_STS_ES_)) {
  759. dev->stats.tx_errors++;
  760. } else {
  761. dev->stats.tx_packets++;
  762. dev->stats.tx_bytes += (tx_stat >> 16);
  763. }
  764. if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
  765. dev->stats.collisions += 16;
  766. dev->stats.tx_aborted_errors += 1;
  767. } else {
  768. dev->stats.collisions +=
  769. ((tx_stat >> 3) & 0xF);
  770. }
  771. if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
  772. dev->stats.tx_carrier_errors += 1;
  773. if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
  774. dev->stats.collisions++;
  775. dev->stats.tx_aborted_errors++;
  776. }
  777. }
  778. }
  779. }
  780. /* Increments the Rx error counters */
  781. static void
  782. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  783. {
  784. int crc_err = 0;
  785. if (unlikely(rxstat & RX_STS_ES_)) {
  786. dev->stats.rx_errors++;
  787. if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
  788. dev->stats.rx_crc_errors++;
  789. crc_err = 1;
  790. }
  791. }
  792. if (likely(!crc_err)) {
  793. if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
  794. (rxstat & RX_STS_LENGTH_ERR_)))
  795. dev->stats.rx_length_errors++;
  796. if (rxstat & RX_STS_MCAST_)
  797. dev->stats.multicast++;
  798. }
  799. }
  800. /* Quickly dumps bad packets */
  801. static void
  802. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  803. {
  804. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  805. if (likely(pktwords >= 4)) {
  806. unsigned int timeout = 500;
  807. unsigned int val;
  808. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  809. do {
  810. udelay(1);
  811. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  812. } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
  813. if (unlikely(timeout == 0))
  814. SMSC_WARNING(HW, "Timed out waiting for "
  815. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  816. } else {
  817. unsigned int temp;
  818. while (pktwords--)
  819. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  820. }
  821. }
  822. /* NAPI poll function */
  823. static int smsc911x_poll(struct napi_struct *napi, int budget)
  824. {
  825. struct smsc911x_data *pdata =
  826. container_of(napi, struct smsc911x_data, napi);
  827. struct net_device *dev = pdata->dev;
  828. int npackets = 0;
  829. while (likely(netif_running(dev)) && (npackets < budget)) {
  830. unsigned int pktlength;
  831. unsigned int pktwords;
  832. struct sk_buff *skb;
  833. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  834. if (!rxstat) {
  835. unsigned int temp;
  836. /* We processed all packets available. Tell NAPI it can
  837. * stop polling then re-enable rx interrupts */
  838. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  839. napi_complete(napi);
  840. temp = smsc911x_reg_read(pdata, INT_EN);
  841. temp |= INT_EN_RSFL_EN_;
  842. smsc911x_reg_write(pdata, INT_EN, temp);
  843. break;
  844. }
  845. /* Count packet for NAPI scheduling, even if it has an error.
  846. * Error packets still require cycles to discard */
  847. npackets++;
  848. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  849. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  850. smsc911x_rx_counterrors(dev, rxstat);
  851. if (unlikely(rxstat & RX_STS_ES_)) {
  852. SMSC_WARNING(RX_ERR,
  853. "Discarding packet with error bit set");
  854. /* Packet has an error, discard it and continue with
  855. * the next */
  856. smsc911x_rx_fastforward(pdata, pktwords);
  857. dev->stats.rx_dropped++;
  858. continue;
  859. }
  860. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  861. if (unlikely(!skb)) {
  862. SMSC_WARNING(RX_ERR,
  863. "Unable to allocate skb for rx packet");
  864. /* Drop the packet and stop this polling iteration */
  865. smsc911x_rx_fastforward(pdata, pktwords);
  866. dev->stats.rx_dropped++;
  867. break;
  868. }
  869. skb->data = skb->head;
  870. skb_reset_tail_pointer(skb);
  871. /* Align IP on 16B boundary */
  872. skb_reserve(skb, NET_IP_ALIGN);
  873. skb_put(skb, pktlength - 4);
  874. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  875. pktwords);
  876. skb->protocol = eth_type_trans(skb, dev);
  877. skb->ip_summed = CHECKSUM_NONE;
  878. netif_receive_skb(skb);
  879. /* Update counters */
  880. dev->stats.rx_packets++;
  881. dev->stats.rx_bytes += (pktlength - 4);
  882. dev->last_rx = jiffies;
  883. }
  884. /* Return total received packets */
  885. return npackets;
  886. }
  887. /* Returns hash bit number for given MAC address
  888. * Example:
  889. * 01 00 5E 00 00 01 -> returns bit number 31 */
  890. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  891. {
  892. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  893. }
  894. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  895. {
  896. /* Performs the multicast & mac_cr update. This is called when
  897. * safe on the current hardware, and with the mac_lock held */
  898. unsigned int mac_cr;
  899. SMSC_ASSERT_MAC_LOCK(pdata);
  900. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  901. mac_cr |= pdata->set_bits_mask;
  902. mac_cr &= ~(pdata->clear_bits_mask);
  903. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  904. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  905. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  906. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  907. mac_cr, pdata->hashhi, pdata->hashlo);
  908. }
  909. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  910. {
  911. unsigned int mac_cr;
  912. /* This function is only called for older LAN911x devices
  913. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  914. * be modified during Rx - newer devices immediately update the
  915. * registers.
  916. *
  917. * This is called from interrupt context */
  918. spin_lock(&pdata->mac_lock);
  919. /* Check Rx has stopped */
  920. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  921. SMSC_WARNING(DRV, "Rx not stopped");
  922. /* Perform the update - safe to do now Rx has stopped */
  923. smsc911x_rx_multicast_update(pdata);
  924. /* Re-enable Rx */
  925. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  926. mac_cr |= MAC_CR_RXEN_;
  927. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  928. pdata->multicast_update_pending = 0;
  929. spin_unlock(&pdata->mac_lock);
  930. }
  931. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  932. {
  933. unsigned int timeout;
  934. unsigned int temp;
  935. /* Reset the LAN911x */
  936. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  937. timeout = 10;
  938. do {
  939. udelay(10);
  940. temp = smsc911x_reg_read(pdata, HW_CFG);
  941. } while ((--timeout) && (temp & HW_CFG_SRST_));
  942. if (unlikely(temp & HW_CFG_SRST_)) {
  943. SMSC_WARNING(DRV, "Failed to complete reset");
  944. return -EIO;
  945. }
  946. return 0;
  947. }
  948. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  949. static void
  950. smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  951. {
  952. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  953. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  954. (dev_addr[1] << 8) | dev_addr[0];
  955. SMSC_ASSERT_MAC_LOCK(pdata);
  956. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  957. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  958. }
  959. static int smsc911x_open(struct net_device *dev)
  960. {
  961. struct smsc911x_data *pdata = netdev_priv(dev);
  962. unsigned int timeout;
  963. unsigned int temp;
  964. unsigned int intcfg;
  965. /* if the phy is not yet registered, retry later*/
  966. if (!pdata->phy_dev) {
  967. SMSC_WARNING(HW, "phy_dev is NULL");
  968. return -EAGAIN;
  969. }
  970. if (!is_valid_ether_addr(dev->dev_addr)) {
  971. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  972. return -EADDRNOTAVAIL;
  973. }
  974. /* Reset the LAN911x */
  975. if (smsc911x_soft_reset(pdata)) {
  976. SMSC_WARNING(HW, "soft reset failed");
  977. return -EIO;
  978. }
  979. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  980. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  981. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  982. timeout = 50;
  983. while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
  984. --timeout) {
  985. udelay(10);
  986. }
  987. if (unlikely(timeout == 0))
  988. SMSC_WARNING(IFUP,
  989. "Timed out waiting for EEPROM busy bit to clear");
  990. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  991. /* The soft reset above cleared the device's MAC address,
  992. * restore it from local copy (set in probe) */
  993. spin_lock_irq(&pdata->mac_lock);
  994. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  995. spin_unlock_irq(&pdata->mac_lock);
  996. /* Initialise irqs, but leave all sources disabled */
  997. smsc911x_reg_write(pdata, INT_EN, 0);
  998. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  999. /* Set interrupt deassertion to 100uS */
  1000. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  1001. if (pdata->config.irq_polarity) {
  1002. SMSC_TRACE(IFUP, "irq polarity: active high");
  1003. intcfg |= INT_CFG_IRQ_POL_;
  1004. } else {
  1005. SMSC_TRACE(IFUP, "irq polarity: active low");
  1006. }
  1007. if (pdata->config.irq_type) {
  1008. SMSC_TRACE(IFUP, "irq type: push-pull");
  1009. intcfg |= INT_CFG_IRQ_TYPE_;
  1010. } else {
  1011. SMSC_TRACE(IFUP, "irq type: open drain");
  1012. }
  1013. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1014. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1015. pdata->software_irq_signal = 0;
  1016. smp_wmb();
  1017. temp = smsc911x_reg_read(pdata, INT_EN);
  1018. temp |= INT_EN_SW_INT_EN_;
  1019. smsc911x_reg_write(pdata, INT_EN, temp);
  1020. timeout = 1000;
  1021. while (timeout--) {
  1022. if (pdata->software_irq_signal)
  1023. break;
  1024. msleep(1);
  1025. }
  1026. if (!pdata->software_irq_signal) {
  1027. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1028. dev->irq);
  1029. return -ENODEV;
  1030. }
  1031. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1032. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1033. (unsigned long)pdata->ioaddr, dev->irq);
  1034. /* Reset the last known duplex and carrier */
  1035. pdata->last_duplex = -1;
  1036. pdata->last_carrier = -1;
  1037. /* Bring the PHY up */
  1038. phy_start(pdata->phy_dev);
  1039. temp = smsc911x_reg_read(pdata, HW_CFG);
  1040. /* Preserve TX FIFO size and external PHY configuration */
  1041. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1042. temp |= HW_CFG_SF_;
  1043. smsc911x_reg_write(pdata, HW_CFG, temp);
  1044. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1045. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1046. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1047. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1048. /* set RX Data offset to 2 bytes for alignment */
  1049. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1050. /* enable NAPI polling before enabling RX interrupts */
  1051. napi_enable(&pdata->napi);
  1052. temp = smsc911x_reg_read(pdata, INT_EN);
  1053. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
  1054. smsc911x_reg_write(pdata, INT_EN, temp);
  1055. spin_lock_irq(&pdata->mac_lock);
  1056. temp = smsc911x_mac_read(pdata, MAC_CR);
  1057. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1058. smsc911x_mac_write(pdata, MAC_CR, temp);
  1059. spin_unlock_irq(&pdata->mac_lock);
  1060. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1061. netif_start_queue(dev);
  1062. return 0;
  1063. }
  1064. /* Entry point for stopping the interface */
  1065. static int smsc911x_stop(struct net_device *dev)
  1066. {
  1067. struct smsc911x_data *pdata = netdev_priv(dev);
  1068. unsigned int temp;
  1069. /* Disable all device interrupts */
  1070. temp = smsc911x_reg_read(pdata, INT_CFG);
  1071. temp &= ~INT_CFG_IRQ_EN_;
  1072. smsc911x_reg_write(pdata, INT_CFG, temp);
  1073. /* Stop Tx and Rx polling */
  1074. netif_stop_queue(dev);
  1075. napi_disable(&pdata->napi);
  1076. /* At this point all Rx and Tx activity is stopped */
  1077. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1078. smsc911x_tx_update_txcounters(dev);
  1079. /* Bring the PHY down */
  1080. if (pdata->phy_dev)
  1081. phy_stop(pdata->phy_dev);
  1082. SMSC_TRACE(IFDOWN, "Interface stopped");
  1083. return 0;
  1084. }
  1085. /* Entry point for transmitting a packet */
  1086. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1087. {
  1088. struct smsc911x_data *pdata = netdev_priv(dev);
  1089. unsigned int freespace;
  1090. unsigned int tx_cmd_a;
  1091. unsigned int tx_cmd_b;
  1092. unsigned int temp;
  1093. u32 wrsz;
  1094. ulong bufp;
  1095. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1096. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1097. SMSC_WARNING(TX_ERR,
  1098. "Tx data fifo low, space available: %d", freespace);
  1099. /* Word alignment adjustment */
  1100. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1101. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1102. tx_cmd_a |= (unsigned int)skb->len;
  1103. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1104. tx_cmd_b |= (unsigned int)skb->len;
  1105. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1106. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1107. bufp = (ulong)skb->data & (~0x3);
  1108. wrsz = (u32)skb->len + 3;
  1109. wrsz += (u32)((ulong)skb->data & 0x3);
  1110. wrsz >>= 2;
  1111. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1112. freespace -= (skb->len + 32);
  1113. dev_kfree_skb(skb);
  1114. dev->trans_start = jiffies;
  1115. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1116. smsc911x_tx_update_txcounters(dev);
  1117. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1118. netif_stop_queue(dev);
  1119. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1120. temp &= 0x00FFFFFF;
  1121. temp |= 0x32000000;
  1122. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1123. }
  1124. return NETDEV_TX_OK;
  1125. }
  1126. /* Entry point for getting status counters */
  1127. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1128. {
  1129. struct smsc911x_data *pdata = netdev_priv(dev);
  1130. smsc911x_tx_update_txcounters(dev);
  1131. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1132. return &dev->stats;
  1133. }
  1134. /* Entry point for setting addressing modes */
  1135. static void smsc911x_set_multicast_list(struct net_device *dev)
  1136. {
  1137. struct smsc911x_data *pdata = netdev_priv(dev);
  1138. unsigned long flags;
  1139. if (dev->flags & IFF_PROMISC) {
  1140. /* Enabling promiscuous mode */
  1141. pdata->set_bits_mask = MAC_CR_PRMS_;
  1142. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1143. pdata->hashhi = 0;
  1144. pdata->hashlo = 0;
  1145. } else if (dev->flags & IFF_ALLMULTI) {
  1146. /* Enabling all multicast mode */
  1147. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1148. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1149. pdata->hashhi = 0;
  1150. pdata->hashlo = 0;
  1151. } else if (dev->mc_count > 0) {
  1152. /* Enabling specific multicast addresses */
  1153. unsigned int hash_high = 0;
  1154. unsigned int hash_low = 0;
  1155. unsigned int count = 0;
  1156. struct dev_mc_list *mc_list = dev->mc_list;
  1157. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1158. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1159. while (mc_list) {
  1160. count++;
  1161. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1162. unsigned int bitnum =
  1163. smsc911x_hash(mc_list->dmi_addr);
  1164. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1165. if (bitnum & 0x20)
  1166. hash_high |= mask;
  1167. else
  1168. hash_low |= mask;
  1169. } else {
  1170. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1171. }
  1172. mc_list = mc_list->next;
  1173. }
  1174. if (count != (unsigned int)dev->mc_count)
  1175. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1176. pdata->hashhi = hash_high;
  1177. pdata->hashlo = hash_low;
  1178. } else {
  1179. /* Enabling local MAC address only */
  1180. pdata->set_bits_mask = 0;
  1181. pdata->clear_bits_mask =
  1182. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1183. pdata->hashhi = 0;
  1184. pdata->hashlo = 0;
  1185. }
  1186. spin_lock_irqsave(&pdata->mac_lock, flags);
  1187. if (pdata->generation <= 1) {
  1188. /* Older hardware revision - cannot change these flags while
  1189. * receiving data */
  1190. if (!pdata->multicast_update_pending) {
  1191. unsigned int temp;
  1192. SMSC_TRACE(HW, "scheduling mcast update");
  1193. pdata->multicast_update_pending = 1;
  1194. /* Request the hardware to stop, then perform the
  1195. * update when we get an RX_STOP interrupt */
  1196. temp = smsc911x_mac_read(pdata, MAC_CR);
  1197. temp &= ~(MAC_CR_RXEN_);
  1198. smsc911x_mac_write(pdata, MAC_CR, temp);
  1199. } else {
  1200. /* There is another update pending, this should now
  1201. * use the newer values */
  1202. }
  1203. } else {
  1204. /* Newer hardware revision - can write immediately */
  1205. smsc911x_rx_multicast_update(pdata);
  1206. }
  1207. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1208. }
  1209. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1210. {
  1211. struct net_device *dev = dev_id;
  1212. struct smsc911x_data *pdata = netdev_priv(dev);
  1213. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1214. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1215. int serviced = IRQ_NONE;
  1216. u32 temp;
  1217. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1218. temp = smsc911x_reg_read(pdata, INT_EN);
  1219. temp &= (~INT_EN_SW_INT_EN_);
  1220. smsc911x_reg_write(pdata, INT_EN, temp);
  1221. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1222. pdata->software_irq_signal = 1;
  1223. smp_wmb();
  1224. serviced = IRQ_HANDLED;
  1225. }
  1226. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1227. /* Called when there is a multicast update scheduled and
  1228. * it is now safe to complete the update */
  1229. SMSC_TRACE(INTR, "RX Stop interrupt");
  1230. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1231. if (pdata->multicast_update_pending)
  1232. smsc911x_rx_multicast_update_workaround(pdata);
  1233. serviced = IRQ_HANDLED;
  1234. }
  1235. if (intsts & inten & INT_STS_TDFA_) {
  1236. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1237. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1238. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1239. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1240. netif_wake_queue(dev);
  1241. serviced = IRQ_HANDLED;
  1242. }
  1243. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1244. SMSC_TRACE(INTR, "RX Error interrupt");
  1245. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1246. serviced = IRQ_HANDLED;
  1247. }
  1248. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1249. if (likely(napi_schedule_prep(&pdata->napi))) {
  1250. /* Disable Rx interrupts */
  1251. temp = smsc911x_reg_read(pdata, INT_EN);
  1252. temp &= (~INT_EN_RSFL_EN_);
  1253. smsc911x_reg_write(pdata, INT_EN, temp);
  1254. /* Schedule a NAPI poll */
  1255. __napi_schedule(&pdata->napi);
  1256. } else {
  1257. SMSC_WARNING(RX_ERR,
  1258. "napi_schedule_prep failed");
  1259. }
  1260. serviced = IRQ_HANDLED;
  1261. }
  1262. return serviced;
  1263. }
  1264. #ifdef CONFIG_NET_POLL_CONTROLLER
  1265. static void smsc911x_poll_controller(struct net_device *dev)
  1266. {
  1267. disable_irq(dev->irq);
  1268. smsc911x_irqhandler(0, dev);
  1269. enable_irq(dev->irq);
  1270. }
  1271. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1272. static int smsc911x_set_mac_address(struct net_device *dev, void *p)
  1273. {
  1274. struct smsc911x_data *pdata = netdev_priv(dev);
  1275. struct sockaddr *addr = p;
  1276. /* On older hardware revisions we cannot change the mac address
  1277. * registers while receiving data. Newer devices can safely change
  1278. * this at any time. */
  1279. if (pdata->generation <= 1 && netif_running(dev))
  1280. return -EBUSY;
  1281. if (!is_valid_ether_addr(addr->sa_data))
  1282. return -EADDRNOTAVAIL;
  1283. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1284. spin_lock_irq(&pdata->mac_lock);
  1285. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1286. spin_unlock_irq(&pdata->mac_lock);
  1287. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1288. return 0;
  1289. }
  1290. /* Standard ioctls for mii-tool */
  1291. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1292. {
  1293. struct smsc911x_data *pdata = netdev_priv(dev);
  1294. if (!netif_running(dev) || !pdata->phy_dev)
  1295. return -EINVAL;
  1296. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1297. }
  1298. static int
  1299. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1300. {
  1301. struct smsc911x_data *pdata = netdev_priv(dev);
  1302. cmd->maxtxpkt = 1;
  1303. cmd->maxrxpkt = 1;
  1304. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1305. }
  1306. static int
  1307. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1308. {
  1309. struct smsc911x_data *pdata = netdev_priv(dev);
  1310. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1311. }
  1312. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1313. struct ethtool_drvinfo *info)
  1314. {
  1315. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1316. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1317. strlcpy(info->bus_info, dev_name(dev->dev.parent),
  1318. sizeof(info->bus_info));
  1319. }
  1320. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1321. {
  1322. struct smsc911x_data *pdata = netdev_priv(dev);
  1323. return phy_start_aneg(pdata->phy_dev);
  1324. }
  1325. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1326. {
  1327. struct smsc911x_data *pdata = netdev_priv(dev);
  1328. return pdata->msg_enable;
  1329. }
  1330. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1331. {
  1332. struct smsc911x_data *pdata = netdev_priv(dev);
  1333. pdata->msg_enable = level;
  1334. }
  1335. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1336. {
  1337. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1338. sizeof(u32);
  1339. }
  1340. static void
  1341. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1342. void *buf)
  1343. {
  1344. struct smsc911x_data *pdata = netdev_priv(dev);
  1345. struct phy_device *phy_dev = pdata->phy_dev;
  1346. unsigned long flags;
  1347. unsigned int i;
  1348. unsigned int j = 0;
  1349. u32 *data = buf;
  1350. regs->version = pdata->idrev;
  1351. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1352. data[j++] = smsc911x_reg_read(pdata, i);
  1353. for (i = MAC_CR; i <= WUCSR; i++) {
  1354. spin_lock_irqsave(&pdata->mac_lock, flags);
  1355. data[j++] = smsc911x_mac_read(pdata, i);
  1356. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1357. }
  1358. for (i = 0; i <= 31; i++)
  1359. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1360. }
  1361. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1362. {
  1363. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1364. temp &= ~GPIO_CFG_EEPR_EN_;
  1365. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1366. msleep(1);
  1367. }
  1368. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1369. {
  1370. int timeout = 100;
  1371. u32 e2cmd;
  1372. SMSC_TRACE(DRV, "op 0x%08x", op);
  1373. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1374. SMSC_WARNING(DRV, "Busy at start");
  1375. return -EBUSY;
  1376. }
  1377. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1378. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1379. do {
  1380. msleep(1);
  1381. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1382. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  1383. if (!timeout) {
  1384. SMSC_TRACE(DRV, "TIMED OUT");
  1385. return -EAGAIN;
  1386. }
  1387. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1388. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1389. return -EINVAL;
  1390. }
  1391. return 0;
  1392. }
  1393. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1394. u8 address, u8 *data)
  1395. {
  1396. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1397. int ret;
  1398. SMSC_TRACE(DRV, "address 0x%x", address);
  1399. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1400. if (!ret)
  1401. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1402. return ret;
  1403. }
  1404. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1405. u8 address, u8 data)
  1406. {
  1407. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1408. u32 temp;
  1409. int ret;
  1410. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1411. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1412. if (!ret) {
  1413. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1414. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1415. /* Workaround for hardware read-after-write restriction */
  1416. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  1417. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1418. }
  1419. return ret;
  1420. }
  1421. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1422. {
  1423. return SMSC911X_EEPROM_SIZE;
  1424. }
  1425. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1426. struct ethtool_eeprom *eeprom, u8 *data)
  1427. {
  1428. struct smsc911x_data *pdata = netdev_priv(dev);
  1429. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1430. int len;
  1431. int i;
  1432. smsc911x_eeprom_enable_access(pdata);
  1433. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1434. for (i = 0; i < len; i++) {
  1435. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1436. if (ret < 0) {
  1437. eeprom->len = 0;
  1438. return ret;
  1439. }
  1440. }
  1441. memcpy(data, &eeprom_data[eeprom->offset], len);
  1442. eeprom->len = len;
  1443. return 0;
  1444. }
  1445. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1446. struct ethtool_eeprom *eeprom, u8 *data)
  1447. {
  1448. int ret;
  1449. struct smsc911x_data *pdata = netdev_priv(dev);
  1450. smsc911x_eeprom_enable_access(pdata);
  1451. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1452. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1453. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1454. /* Single byte write, according to man page */
  1455. eeprom->len = 1;
  1456. return ret;
  1457. }
  1458. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1459. .get_settings = smsc911x_ethtool_getsettings,
  1460. .set_settings = smsc911x_ethtool_setsettings,
  1461. .get_link = ethtool_op_get_link,
  1462. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1463. .nway_reset = smsc911x_ethtool_nwayreset,
  1464. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1465. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1466. .get_regs_len = smsc911x_ethtool_getregslen,
  1467. .get_regs = smsc911x_ethtool_getregs,
  1468. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1469. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1470. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1471. };
  1472. static const struct net_device_ops smsc911x_netdev_ops = {
  1473. .ndo_open = smsc911x_open,
  1474. .ndo_stop = smsc911x_stop,
  1475. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1476. .ndo_get_stats = smsc911x_get_stats,
  1477. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1478. .ndo_do_ioctl = smsc911x_do_ioctl,
  1479. .ndo_change_mtu = eth_change_mtu,
  1480. .ndo_validate_addr = eth_validate_addr,
  1481. .ndo_set_mac_address = smsc911x_set_mac_address,
  1482. #ifdef CONFIG_NET_POLL_CONTROLLER
  1483. .ndo_poll_controller = smsc911x_poll_controller,
  1484. #endif
  1485. };
  1486. /* copies the current mac address from hardware to dev->dev_addr */
  1487. static void __devinit smsc911x_read_mac_address(struct net_device *dev)
  1488. {
  1489. struct smsc911x_data *pdata = netdev_priv(dev);
  1490. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1491. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1492. dev->dev_addr[0] = (u8)(mac_low32);
  1493. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1494. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1495. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1496. dev->dev_addr[4] = (u8)(mac_high16);
  1497. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1498. }
  1499. /* Initializing private device structures, only called from probe */
  1500. static int __devinit smsc911x_init(struct net_device *dev)
  1501. {
  1502. struct smsc911x_data *pdata = netdev_priv(dev);
  1503. unsigned int byte_test;
  1504. SMSC_TRACE(PROBE, "Driver Parameters:");
  1505. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1506. (unsigned long)pdata->ioaddr);
  1507. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1508. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1509. spin_lock_init(&pdata->dev_lock);
  1510. if (pdata->ioaddr == 0) {
  1511. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1512. return -ENODEV;
  1513. }
  1514. /* Check byte ordering */
  1515. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1516. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1517. if (byte_test == 0x43218765) {
  1518. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1519. "applying WORD_SWAP");
  1520. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1521. /* 1 dummy read of BYTE_TEST is needed after a write to
  1522. * WORD_SWAP before its contents are valid */
  1523. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1524. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1525. }
  1526. if (byte_test != 0x87654321) {
  1527. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1528. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1529. SMSC_WARNING(PROBE,
  1530. "top 16 bits equal to bottom 16 bits");
  1531. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1532. "for 32 bit while the bus is reading 16 bit");
  1533. }
  1534. return -ENODEV;
  1535. }
  1536. /* Default generation to zero (all workarounds apply) */
  1537. pdata->generation = 0;
  1538. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1539. switch (pdata->idrev & 0xFFFF0000) {
  1540. case 0x01180000:
  1541. case 0x01170000:
  1542. case 0x01160000:
  1543. case 0x01150000:
  1544. /* LAN911[5678] family */
  1545. pdata->generation = pdata->idrev & 0x0000FFFF;
  1546. break;
  1547. case 0x118A0000:
  1548. case 0x117A0000:
  1549. case 0x116A0000:
  1550. case 0x115A0000:
  1551. /* LAN921[5678] family */
  1552. pdata->generation = 3;
  1553. break;
  1554. case 0x92100000:
  1555. case 0x92110000:
  1556. case 0x92200000:
  1557. case 0x92210000:
  1558. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1559. pdata->generation = 4;
  1560. break;
  1561. default:
  1562. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1563. pdata->idrev);
  1564. return -ENODEV;
  1565. }
  1566. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1567. pdata->idrev, pdata->generation);
  1568. if (pdata->generation == 0)
  1569. SMSC_WARNING(PROBE,
  1570. "This driver is not intended for this chip revision");
  1571. /* workaround for platforms without an eeprom, where the mac address
  1572. * is stored elsewhere and set by the bootloader. This saves the
  1573. * mac address before resetting the device */
  1574. if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS)
  1575. smsc911x_read_mac_address(dev);
  1576. /* Reset the LAN911x */
  1577. if (smsc911x_soft_reset(pdata))
  1578. return -ENODEV;
  1579. /* Disable all interrupt sources until we bring the device up */
  1580. smsc911x_reg_write(pdata, INT_EN, 0);
  1581. ether_setup(dev);
  1582. dev->flags |= IFF_MULTICAST;
  1583. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1584. dev->netdev_ops = &smsc911x_netdev_ops;
  1585. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1586. return 0;
  1587. }
  1588. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1589. {
  1590. struct net_device *dev;
  1591. struct smsc911x_data *pdata;
  1592. struct resource *res;
  1593. dev = platform_get_drvdata(pdev);
  1594. BUG_ON(!dev);
  1595. pdata = netdev_priv(dev);
  1596. BUG_ON(!pdata);
  1597. BUG_ON(!pdata->ioaddr);
  1598. BUG_ON(!pdata->phy_dev);
  1599. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1600. phy_disconnect(pdata->phy_dev);
  1601. pdata->phy_dev = NULL;
  1602. mdiobus_unregister(pdata->mii_bus);
  1603. mdiobus_free(pdata->mii_bus);
  1604. platform_set_drvdata(pdev, NULL);
  1605. unregister_netdev(dev);
  1606. free_irq(dev->irq, dev);
  1607. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1608. "smsc911x-memory");
  1609. if (!res)
  1610. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1611. release_mem_region(res->start, resource_size(res));
  1612. iounmap(pdata->ioaddr);
  1613. free_netdev(dev);
  1614. return 0;
  1615. }
  1616. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1617. {
  1618. struct net_device *dev;
  1619. struct smsc911x_data *pdata;
  1620. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1621. struct resource *res, *irq_res;
  1622. unsigned int intcfg = 0;
  1623. int res_size, irq_flags;
  1624. int retval;
  1625. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1626. /* platform data specifies irq & dynamic bus configuration */
  1627. if (!pdev->dev.platform_data) {
  1628. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1629. retval = -ENODEV;
  1630. goto out_0;
  1631. }
  1632. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1633. "smsc911x-memory");
  1634. if (!res)
  1635. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1636. if (!res) {
  1637. pr_warning("%s: Could not allocate resource.\n",
  1638. SMSC_CHIPNAME);
  1639. retval = -ENODEV;
  1640. goto out_0;
  1641. }
  1642. res_size = resource_size(res);
  1643. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1644. if (!irq_res) {
  1645. pr_warning("%s: Could not allocate irq resource.\n",
  1646. SMSC_CHIPNAME);
  1647. retval = -ENODEV;
  1648. goto out_0;
  1649. }
  1650. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1651. retval = -EBUSY;
  1652. goto out_0;
  1653. }
  1654. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1655. if (!dev) {
  1656. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1657. retval = -ENOMEM;
  1658. goto out_release_io_1;
  1659. }
  1660. SET_NETDEV_DEV(dev, &pdev->dev);
  1661. pdata = netdev_priv(dev);
  1662. dev->irq = irq_res->start;
  1663. irq_flags = irq_res->flags & IRQF_TRIGGER_MASK;
  1664. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1665. /* copy config parameters across to pdata */
  1666. memcpy(&pdata->config, config, sizeof(pdata->config));
  1667. pdata->dev = dev;
  1668. pdata->msg_enable = ((1 << debug) - 1);
  1669. if (pdata->ioaddr == NULL) {
  1670. SMSC_WARNING(PROBE,
  1671. "Error smsc911x base address invalid");
  1672. retval = -ENOMEM;
  1673. goto out_free_netdev_2;
  1674. }
  1675. retval = smsc911x_init(dev);
  1676. if (retval < 0)
  1677. goto out_unmap_io_3;
  1678. /* configure irq polarity and type before connecting isr */
  1679. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1680. intcfg |= INT_CFG_IRQ_POL_;
  1681. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1682. intcfg |= INT_CFG_IRQ_TYPE_;
  1683. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1684. /* Ensure interrupts are globally disabled before connecting ISR */
  1685. smsc911x_reg_write(pdata, INT_EN, 0);
  1686. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1687. retval = request_irq(dev->irq, smsc911x_irqhandler,
  1688. irq_flags | IRQF_SHARED, dev->name, dev);
  1689. if (retval) {
  1690. SMSC_WARNING(PROBE,
  1691. "Unable to claim requested irq: %d", dev->irq);
  1692. goto out_unmap_io_3;
  1693. }
  1694. platform_set_drvdata(pdev, dev);
  1695. retval = register_netdev(dev);
  1696. if (retval) {
  1697. SMSC_WARNING(PROBE,
  1698. "Error %i registering device", retval);
  1699. goto out_unset_drvdata_4;
  1700. } else {
  1701. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1702. }
  1703. spin_lock_init(&pdata->mac_lock);
  1704. retval = smsc911x_mii_init(pdev, dev);
  1705. if (retval) {
  1706. SMSC_WARNING(PROBE,
  1707. "Error %i initialising mii", retval);
  1708. goto out_unregister_netdev_5;
  1709. }
  1710. spin_lock_irq(&pdata->mac_lock);
  1711. /* Check if mac address has been specified when bringing interface up */
  1712. if (is_valid_ether_addr(dev->dev_addr)) {
  1713. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1714. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1715. } else {
  1716. /* Try reading mac address from device. if EEPROM is present
  1717. * it will already have been set */
  1718. smsc911x_read_mac_address(dev);
  1719. if (is_valid_ether_addr(dev->dev_addr)) {
  1720. /* eeprom values are valid so use them */
  1721. SMSC_TRACE(PROBE,
  1722. "Mac Address is read from LAN911x EEPROM");
  1723. } else {
  1724. /* eeprom values are invalid, generate random MAC */
  1725. random_ether_addr(dev->dev_addr);
  1726. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1727. SMSC_TRACE(PROBE,
  1728. "MAC Address is set to random_ether_addr");
  1729. }
  1730. }
  1731. spin_unlock_irq(&pdata->mac_lock);
  1732. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1733. return 0;
  1734. out_unregister_netdev_5:
  1735. unregister_netdev(dev);
  1736. out_unset_drvdata_4:
  1737. platform_set_drvdata(pdev, NULL);
  1738. free_irq(dev->irq, dev);
  1739. out_unmap_io_3:
  1740. iounmap(pdata->ioaddr);
  1741. out_free_netdev_2:
  1742. free_netdev(dev);
  1743. out_release_io_1:
  1744. release_mem_region(res->start, resource_size(res));
  1745. out_0:
  1746. return retval;
  1747. }
  1748. #ifdef CONFIG_PM
  1749. /* This implementation assumes the devices remains powered on its VDDVARIO
  1750. * pins during suspend. */
  1751. /* TODO: implement freeze/thaw callbacks for hibernation.*/
  1752. static int smsc911x_suspend(struct device *dev)
  1753. {
  1754. struct net_device *ndev = dev_get_drvdata(dev);
  1755. struct smsc911x_data *pdata = netdev_priv(ndev);
  1756. /* enable wake on LAN, energy detection and the external PME
  1757. * signal. */
  1758. smsc911x_reg_write(pdata, PMT_CTRL,
  1759. PMT_CTRL_PM_MODE_D1_ | PMT_CTRL_WOL_EN_ |
  1760. PMT_CTRL_ED_EN_ | PMT_CTRL_PME_EN_);
  1761. return 0;
  1762. }
  1763. static int smsc911x_resume(struct device *dev)
  1764. {
  1765. struct net_device *ndev = dev_get_drvdata(dev);
  1766. struct smsc911x_data *pdata = netdev_priv(ndev);
  1767. unsigned int to = 100;
  1768. /* Note 3.11 from the datasheet:
  1769. * "When the LAN9220 is in a power saving state, a write of any
  1770. * data to the BYTE_TEST register will wake-up the device."
  1771. */
  1772. smsc911x_reg_write(pdata, BYTE_TEST, 0);
  1773. /* poll the READY bit in PMT_CTRL. Any other access to the device is
  1774. * forbidden while this bit isn't set. Try for 100ms and return -EIO
  1775. * if it failed. */
  1776. while (!(smsc911x_reg_read(pdata, PMT_CTRL) & PMT_CTRL_READY_) && --to)
  1777. udelay(1000);
  1778. return (to == 0) ? -EIO : 0;
  1779. }
  1780. static struct dev_pm_ops smsc911x_pm_ops = {
  1781. .suspend = smsc911x_suspend,
  1782. .resume = smsc911x_resume,
  1783. };
  1784. #define SMSC911X_PM_OPS (&smsc911x_pm_ops)
  1785. #else
  1786. #define SMSC911X_PM_OPS NULL
  1787. #endif
  1788. static struct platform_driver smsc911x_driver = {
  1789. .probe = smsc911x_drv_probe,
  1790. .remove = __devexit_p(smsc911x_drv_remove),
  1791. .driver = {
  1792. .name = SMSC_CHIPNAME,
  1793. .owner = THIS_MODULE,
  1794. .pm = SMSC911X_PM_OPS,
  1795. },
  1796. };
  1797. /* Entry point for loading the module */
  1798. static int __init smsc911x_init_module(void)
  1799. {
  1800. return platform_driver_register(&smsc911x_driver);
  1801. }
  1802. /* entry point for unloading the module */
  1803. static void __exit smsc911x_cleanup_module(void)
  1804. {
  1805. platform_driver_unregister(&smsc911x_driver);
  1806. }
  1807. module_init(smsc911x_init_module);
  1808. module_exit(smsc911x_cleanup_module);