netxen_nic_hw.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <net/ip.h>
  34. #define MASK(n) ((1ULL<<(n))-1)
  35. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define MS_WIN(addr) (addr & 0x0ffc0000)
  38. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  39. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  40. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  41. #define CRB_WINDOW_2M (0x130060)
  42. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  43. #define CRB_INDIRECT_2M (0x1e0000UL)
  44. #ifndef readq
  45. static inline u64 readq(void __iomem *addr)
  46. {
  47. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  48. }
  49. #endif
  50. #ifndef writeq
  51. static inline void writeq(u64 val, void __iomem *addr)
  52. {
  53. writel(((u32) (val)), (addr));
  54. writel(((u32) (val >> 32)), (addr + 4));
  55. }
  56. #endif
  57. #define ADDR_IN_RANGE(addr, low, high) \
  58. (((addr) < (high)) && ((addr) >= (low)))
  59. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  60. ((adapter)->ahw.pci_base0 + (off))
  61. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  62. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  63. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  64. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  65. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  66. unsigned long off)
  67. {
  68. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  69. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  70. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  71. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  72. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  73. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  74. return NULL;
  75. }
  76. #define CRB_WIN_LOCK_TIMEOUT 100000000
  77. static crb_128M_2M_block_map_t
  78. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  79. {{{0, 0, 0, 0} } }, /* 0: PCI */
  80. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  81. {1, 0x0110000, 0x0120000, 0x130000},
  82. {1, 0x0120000, 0x0122000, 0x124000},
  83. {1, 0x0130000, 0x0132000, 0x126000},
  84. {1, 0x0140000, 0x0142000, 0x128000},
  85. {1, 0x0150000, 0x0152000, 0x12a000},
  86. {1, 0x0160000, 0x0170000, 0x110000},
  87. {1, 0x0170000, 0x0172000, 0x12e000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {1, 0x01e0000, 0x01e0800, 0x122000},
  95. {0, 0x0000000, 0x0000000, 0x000000} } },
  96. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  97. {{{0, 0, 0, 0} } }, /* 3: */
  98. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  99. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  100. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  101. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  102. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  118. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  134. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  150. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  166. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  167. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  168. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  169. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  170. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  171. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  172. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  173. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  174. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  175. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  176. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  177. {{{0, 0, 0, 0} } }, /* 23: */
  178. {{{0, 0, 0, 0} } }, /* 24: */
  179. {{{0, 0, 0, 0} } }, /* 25: */
  180. {{{0, 0, 0, 0} } }, /* 26: */
  181. {{{0, 0, 0, 0} } }, /* 27: */
  182. {{{0, 0, 0, 0} } }, /* 28: */
  183. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  184. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  185. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  186. {{{0} } }, /* 32: PCI */
  187. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  188. {1, 0x2110000, 0x2120000, 0x130000},
  189. {1, 0x2120000, 0x2122000, 0x124000},
  190. {1, 0x2130000, 0x2132000, 0x126000},
  191. {1, 0x2140000, 0x2142000, 0x128000},
  192. {1, 0x2150000, 0x2152000, 0x12a000},
  193. {1, 0x2160000, 0x2170000, 0x110000},
  194. {1, 0x2170000, 0x2172000, 0x12e000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000},
  201. {0, 0x0000000, 0x0000000, 0x000000},
  202. {0, 0x0000000, 0x0000000, 0x000000} } },
  203. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  204. {{{0} } }, /* 35: */
  205. {{{0} } }, /* 36: */
  206. {{{0} } }, /* 37: */
  207. {{{0} } }, /* 38: */
  208. {{{0} } }, /* 39: */
  209. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  210. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  211. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  212. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  213. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  214. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  215. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  216. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  217. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  218. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  219. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  220. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  221. {{{0} } }, /* 52: */
  222. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  223. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  224. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  225. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  226. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  227. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  228. {{{0} } }, /* 59: I2C0 */
  229. {{{0} } }, /* 60: I2C1 */
  230. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  231. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  232. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  233. };
  234. /*
  235. * top 12 bits of crb internal address (hub, agent)
  236. */
  237. static unsigned crb_hub_agt[64] =
  238. {
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  243. 0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  273. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  274. 0,
  275. 0,
  276. 0,
  277. 0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  280. 0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  291. 0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  296. 0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  300. 0,
  301. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  302. 0,
  303. };
  304. /* PCI Windowing for DDR regions. */
  305. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  306. #define NETXEN_UNICAST_ADDR(port, index) \
  307. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  308. #define NETXEN_MCAST_ADDR(port, index) \
  309. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  310. #define MAC_HI(addr) \
  311. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  312. #define MAC_LO(addr) \
  313. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  314. static int
  315. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  316. {
  317. u32 val = 0;
  318. u16 port = adapter->physical_port;
  319. u8 *addr = adapter->netdev->dev_addr;
  320. if (adapter->mc_enabled)
  321. return 0;
  322. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  323. val |= (1UL << (28+port));
  324. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  325. /* add broadcast addr to filter */
  326. val = 0xffffff;
  327. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  328. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  329. /* add station addr to filter */
  330. val = MAC_HI(addr);
  331. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  332. val = MAC_LO(addr);
  333. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  334. adapter->mc_enabled = 1;
  335. return 0;
  336. }
  337. static int
  338. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  339. {
  340. u32 val = 0;
  341. u16 port = adapter->physical_port;
  342. u8 *addr = adapter->netdev->dev_addr;
  343. if (!adapter->mc_enabled)
  344. return 0;
  345. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  346. val &= ~(1UL << (28+port));
  347. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  348. val = MAC_HI(addr);
  349. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  350. val = MAC_LO(addr);
  351. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  352. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  353. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  354. adapter->mc_enabled = 0;
  355. return 0;
  356. }
  357. static int
  358. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  359. int index, u8 *addr)
  360. {
  361. u32 hi = 0, lo = 0;
  362. u16 port = adapter->physical_port;
  363. lo = MAC_LO(addr);
  364. hi = MAC_HI(addr);
  365. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  366. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  367. return 0;
  368. }
  369. void netxen_p2_nic_set_multi(struct net_device *netdev)
  370. {
  371. struct netxen_adapter *adapter = netdev_priv(netdev);
  372. struct dev_mc_list *mc_ptr;
  373. u8 null_addr[6];
  374. int index = 0;
  375. memset(null_addr, 0, 6);
  376. if (netdev->flags & IFF_PROMISC) {
  377. adapter->set_promisc(adapter,
  378. NETXEN_NIU_PROMISC_MODE);
  379. /* Full promiscuous mode */
  380. netxen_nic_disable_mcast_filter(adapter);
  381. return;
  382. }
  383. if (netdev->mc_count == 0) {
  384. adapter->set_promisc(adapter,
  385. NETXEN_NIU_NON_PROMISC_MODE);
  386. netxen_nic_disable_mcast_filter(adapter);
  387. return;
  388. }
  389. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  390. if (netdev->flags & IFF_ALLMULTI ||
  391. netdev->mc_count > adapter->max_mc_count) {
  392. netxen_nic_disable_mcast_filter(adapter);
  393. return;
  394. }
  395. netxen_nic_enable_mcast_filter(adapter);
  396. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  397. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  398. if (index != netdev->mc_count)
  399. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  400. netxen_nic_driver_name, netdev->name);
  401. /* Clear out remaining addresses */
  402. for (; index < adapter->max_mc_count; index++)
  403. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  404. }
  405. static int
  406. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  407. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  408. {
  409. u32 i, producer, consumer;
  410. struct netxen_cmd_buffer *pbuf;
  411. struct cmd_desc_type0 *cmd_desc;
  412. struct nx_host_tx_ring *tx_ring;
  413. i = 0;
  414. tx_ring = adapter->tx_ring;
  415. __netif_tx_lock_bh(tx_ring->txq);
  416. producer = tx_ring->producer;
  417. consumer = tx_ring->sw_consumer;
  418. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  419. netif_tx_stop_queue(tx_ring->txq);
  420. __netif_tx_unlock_bh(tx_ring->txq);
  421. return -EBUSY;
  422. }
  423. do {
  424. cmd_desc = &cmd_desc_arr[i];
  425. pbuf = &tx_ring->cmd_buf_arr[producer];
  426. pbuf->skb = NULL;
  427. pbuf->frag_count = 0;
  428. memcpy(&tx_ring->desc_head[producer],
  429. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  430. producer = get_next_index(producer, tx_ring->num_desc);
  431. i++;
  432. } while (i != nr_desc);
  433. tx_ring->producer = producer;
  434. netxen_nic_update_cmd_producer(adapter, tx_ring);
  435. __netif_tx_unlock_bh(tx_ring->txq);
  436. return 0;
  437. }
  438. static int
  439. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  440. {
  441. nx_nic_req_t req;
  442. nx_mac_req_t *mac_req;
  443. u64 word;
  444. memset(&req, 0, sizeof(nx_nic_req_t));
  445. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  446. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  447. req.req_hdr = cpu_to_le64(word);
  448. mac_req = (nx_mac_req_t *)&req.words[0];
  449. mac_req->op = op;
  450. memcpy(mac_req->mac_addr, addr, 6);
  451. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  452. }
  453. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  454. u8 *addr, struct list_head *del_list)
  455. {
  456. struct list_head *head;
  457. nx_mac_list_t *cur;
  458. /* look up if already exists */
  459. list_for_each(head, del_list) {
  460. cur = list_entry(head, nx_mac_list_t, list);
  461. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  462. list_move_tail(head, &adapter->mac_list);
  463. return 0;
  464. }
  465. }
  466. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  467. if (cur == NULL) {
  468. printk(KERN_ERR "%s: failed to add mac address filter\n",
  469. adapter->netdev->name);
  470. return -ENOMEM;
  471. }
  472. memcpy(cur->mac_addr, addr, ETH_ALEN);
  473. list_add_tail(&cur->list, &adapter->mac_list);
  474. return nx_p3_sre_macaddr_change(adapter,
  475. cur->mac_addr, NETXEN_MAC_ADD);
  476. }
  477. void netxen_p3_nic_set_multi(struct net_device *netdev)
  478. {
  479. struct netxen_adapter *adapter = netdev_priv(netdev);
  480. struct dev_mc_list *mc_ptr;
  481. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  482. u32 mode = VPORT_MISS_MODE_DROP;
  483. LIST_HEAD(del_list);
  484. struct list_head *head;
  485. nx_mac_list_t *cur;
  486. list_splice_tail_init(&adapter->mac_list, &del_list);
  487. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  488. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  489. if (netdev->flags & IFF_PROMISC) {
  490. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  491. goto send_fw_cmd;
  492. }
  493. if ((netdev->flags & IFF_ALLMULTI) ||
  494. (netdev->mc_count > adapter->max_mc_count)) {
  495. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  496. goto send_fw_cmd;
  497. }
  498. if (netdev->mc_count > 0) {
  499. for (mc_ptr = netdev->mc_list; mc_ptr;
  500. mc_ptr = mc_ptr->next) {
  501. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  502. }
  503. }
  504. send_fw_cmd:
  505. adapter->set_promisc(adapter, mode);
  506. head = &del_list;
  507. while (!list_empty(head)) {
  508. cur = list_entry(head->next, nx_mac_list_t, list);
  509. nx_p3_sre_macaddr_change(adapter,
  510. cur->mac_addr, NETXEN_MAC_DEL);
  511. list_del(&cur->list);
  512. kfree(cur);
  513. }
  514. }
  515. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  516. {
  517. nx_nic_req_t req;
  518. u64 word;
  519. memset(&req, 0, sizeof(nx_nic_req_t));
  520. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  521. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  522. ((u64)adapter->portnum << 16);
  523. req.req_hdr = cpu_to_le64(word);
  524. req.words[0] = cpu_to_le64(mode);
  525. return netxen_send_cmd_descs(adapter,
  526. (struct cmd_desc_type0 *)&req, 1);
  527. }
  528. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  529. {
  530. nx_mac_list_t *cur;
  531. struct list_head *head = &adapter->mac_list;
  532. while (!list_empty(head)) {
  533. cur = list_entry(head->next, nx_mac_list_t, list);
  534. nx_p3_sre_macaddr_change(adapter,
  535. cur->mac_addr, NETXEN_MAC_DEL);
  536. list_del(&cur->list);
  537. kfree(cur);
  538. }
  539. }
  540. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  541. {
  542. /* assuming caller has already copied new addr to netdev */
  543. netxen_p3_nic_set_multi(adapter->netdev);
  544. return 0;
  545. }
  546. #define NETXEN_CONFIG_INTR_COALESCE 3
  547. /*
  548. * Send the interrupt coalescing parameter set by ethtool to the card.
  549. */
  550. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  551. {
  552. nx_nic_req_t req;
  553. u64 word;
  554. int rv;
  555. memset(&req, 0, sizeof(nx_nic_req_t));
  556. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  557. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  558. req.req_hdr = cpu_to_le64(word);
  559. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  560. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  561. if (rv != 0) {
  562. printk(KERN_ERR "ERROR. Could not send "
  563. "interrupt coalescing parameters\n");
  564. }
  565. return rv;
  566. }
  567. #define RSS_HASHTYPE_IP_TCP 0x3
  568. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  569. {
  570. nx_nic_req_t req;
  571. u64 word;
  572. int i, rv;
  573. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  574. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  575. 0x255b0ec26d5a56daULL };
  576. memset(&req, 0, sizeof(nx_nic_req_t));
  577. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  578. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  579. req.req_hdr = cpu_to_le64(word);
  580. /*
  581. * RSS request:
  582. * bits 3-0: hash_method
  583. * 5-4: hash_type_ipv4
  584. * 7-6: hash_type_ipv6
  585. * 8: enable
  586. * 9: use indirection table
  587. * 47-10: reserved
  588. * 63-48: indirection table mask
  589. */
  590. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  591. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  592. ((u64)(enable & 0x1) << 8) |
  593. ((0x7ULL) << 48);
  594. req.words[0] = cpu_to_le64(word);
  595. for (i = 0; i < 5; i++)
  596. req.words[i+1] = cpu_to_le64(key[i]);
  597. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  598. if (rv != 0) {
  599. printk(KERN_ERR "%s: could not configure RSS\n",
  600. adapter->netdev->name);
  601. }
  602. return rv;
  603. }
  604. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  605. {
  606. nx_nic_req_t req;
  607. u64 word;
  608. int rv;
  609. memset(&req, 0, sizeof(nx_nic_req_t));
  610. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  611. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  612. req.req_hdr = cpu_to_le64(word);
  613. req.words[0] = cpu_to_le64(cmd);
  614. req.words[1] = cpu_to_le64(ip);
  615. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  616. if (rv != 0) {
  617. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  618. adapter->netdev->name,
  619. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  620. }
  621. return rv;
  622. }
  623. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  624. {
  625. nx_nic_req_t req;
  626. u64 word;
  627. int rv;
  628. memset(&req, 0, sizeof(nx_nic_req_t));
  629. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  630. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  631. req.req_hdr = cpu_to_le64(word);
  632. req.words[0] = cpu_to_le64(enable | (enable << 8));
  633. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  634. if (rv != 0) {
  635. printk(KERN_ERR "%s: could not configure link notification\n",
  636. adapter->netdev->name);
  637. }
  638. return rv;
  639. }
  640. /*
  641. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  642. * @returns 0 on success, negative on failure
  643. */
  644. #define MTU_FUDGE_FACTOR 100
  645. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  646. {
  647. struct netxen_adapter *adapter = netdev_priv(netdev);
  648. int max_mtu;
  649. int rc = 0;
  650. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  651. max_mtu = P3_MAX_MTU;
  652. else
  653. max_mtu = P2_MAX_MTU;
  654. if (mtu > max_mtu) {
  655. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  656. netdev->name, max_mtu);
  657. return -EINVAL;
  658. }
  659. if (adapter->set_mtu)
  660. rc = adapter->set_mtu(adapter, mtu);
  661. if (!rc)
  662. netdev->mtu = mtu;
  663. return rc;
  664. }
  665. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  666. int size, __le32 * buf)
  667. {
  668. int i, v, addr;
  669. __le32 *ptr32;
  670. addr = base;
  671. ptr32 = buf;
  672. for (i = 0; i < size / sizeof(u32); i++) {
  673. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  674. return -1;
  675. *ptr32 = cpu_to_le32(v);
  676. ptr32++;
  677. addr += sizeof(u32);
  678. }
  679. if ((char *)buf + size > (char *)ptr32) {
  680. __le32 local;
  681. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  682. return -1;
  683. local = cpu_to_le32(v);
  684. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  685. }
  686. return 0;
  687. }
  688. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  689. {
  690. __le32 *pmac = (__le32 *) mac;
  691. u32 offset;
  692. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  693. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  694. return -1;
  695. if (*mac == cpu_to_le64(~0ULL)) {
  696. offset = NX_OLD_MAC_ADDR_OFFSET +
  697. (adapter->portnum * sizeof(u64));
  698. if (netxen_get_flash_block(adapter,
  699. offset, sizeof(u64), pmac) == -1)
  700. return -1;
  701. if (*mac == cpu_to_le64(~0ULL))
  702. return -1;
  703. }
  704. return 0;
  705. }
  706. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  707. {
  708. uint32_t crbaddr, mac_hi, mac_lo;
  709. int pci_func = adapter->ahw.pci_func;
  710. crbaddr = CRB_MAC_BLOCK_START +
  711. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  712. mac_lo = NXRD32(adapter, crbaddr);
  713. mac_hi = NXRD32(adapter, crbaddr+4);
  714. if (pci_func & 1)
  715. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  716. else
  717. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  718. return 0;
  719. }
  720. #define CRB_WIN_LOCK_TIMEOUT 100000000
  721. static int crb_win_lock(struct netxen_adapter *adapter)
  722. {
  723. int done = 0, timeout = 0;
  724. while (!done) {
  725. /* acquire semaphore3 from PCI HW block */
  726. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
  727. if (done == 1)
  728. break;
  729. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  730. return -1;
  731. timeout++;
  732. udelay(1);
  733. }
  734. NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  735. return 0;
  736. }
  737. static void crb_win_unlock(struct netxen_adapter *adapter)
  738. {
  739. int val;
  740. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
  741. }
  742. /*
  743. * Changes the CRB window to the specified window.
  744. */
  745. void
  746. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  747. {
  748. void __iomem *offset;
  749. u32 tmp;
  750. int count = 0;
  751. uint8_t func = adapter->ahw.pci_func;
  752. if (adapter->curr_window == wndw)
  753. return;
  754. /*
  755. * Move the CRB window.
  756. * We need to write to the "direct access" region of PCI
  757. * to avoid a race condition where the window register has
  758. * not been successfully written across CRB before the target
  759. * register address is received by PCI. The direct region bypasses
  760. * the CRB bus.
  761. */
  762. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  763. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  764. if (wndw & 0x1)
  765. wndw = NETXEN_WINDOW_ONE;
  766. writel(wndw, offset);
  767. /* MUST make sure window is set before we forge on... */
  768. while ((tmp = readl(offset)) != wndw) {
  769. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  770. "registered properly: 0x%08x.\n",
  771. netxen_nic_driver_name, __func__, tmp);
  772. mdelay(1);
  773. if (count >= 10)
  774. break;
  775. count++;
  776. }
  777. if (wndw == NETXEN_WINDOW_ONE)
  778. adapter->curr_window = 1;
  779. else
  780. adapter->curr_window = 0;
  781. }
  782. /*
  783. * Return -1 if off is not valid,
  784. * 1 if window access is needed. 'off' is set to offset from
  785. * CRB space in 128M pci map
  786. * 0 if no window access is needed. 'off' is set to 2M addr
  787. * In: 'off' is offset from base in 128M pci map
  788. */
  789. static int
  790. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  791. {
  792. crb_128M_2M_sub_block_map_t *m;
  793. if (*off >= NETXEN_CRB_MAX)
  794. return -1;
  795. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  796. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  797. (ulong)adapter->ahw.pci_base0;
  798. return 0;
  799. }
  800. if (*off < NETXEN_PCI_CRBSPACE)
  801. return -1;
  802. *off -= NETXEN_PCI_CRBSPACE;
  803. /*
  804. * Try direct map
  805. */
  806. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  807. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  808. *off = *off + m->start_2M - m->start_128M +
  809. (ulong)adapter->ahw.pci_base0;
  810. return 0;
  811. }
  812. /*
  813. * Not in direct map, use crb window
  814. */
  815. return 1;
  816. }
  817. /*
  818. * In: 'off' is offset from CRB space in 128M pci map
  819. * Out: 'off' is 2M pci map addr
  820. * side effect: lock crb window
  821. */
  822. static void
  823. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  824. {
  825. u32 win_read;
  826. adapter->crb_win = CRB_HI(*off);
  827. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  828. /*
  829. * Read back value to make sure write has gone through before trying
  830. * to use it.
  831. */
  832. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  833. if (win_read != adapter->crb_win) {
  834. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  835. "Read crbwin (0x%x), off=0x%lx\n",
  836. __func__, adapter->crb_win, win_read, *off);
  837. }
  838. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  839. (ulong)adapter->ahw.pci_base0;
  840. }
  841. int
  842. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  843. {
  844. void __iomem *addr;
  845. if (ADDR_IN_WINDOW1(off)) {
  846. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  847. } else { /* Window 0 */
  848. addr = pci_base_offset(adapter, off);
  849. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  850. }
  851. if (!addr) {
  852. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  853. return 1;
  854. }
  855. writel(data, addr);
  856. if (!ADDR_IN_WINDOW1(off))
  857. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  858. return 0;
  859. }
  860. u32
  861. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  862. {
  863. void __iomem *addr;
  864. u32 data;
  865. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  866. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  867. } else { /* Window 0 */
  868. addr = pci_base_offset(adapter, off);
  869. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  870. }
  871. if (!addr) {
  872. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  873. return 1;
  874. }
  875. data = readl(addr);
  876. if (!ADDR_IN_WINDOW1(off))
  877. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  878. return data;
  879. }
  880. int
  881. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  882. {
  883. unsigned long flags = 0;
  884. int rv;
  885. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  886. if (rv == -1) {
  887. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  888. __func__, off);
  889. dump_stack();
  890. return -1;
  891. }
  892. if (rv == 1) {
  893. write_lock_irqsave(&adapter->adapter_lock, flags);
  894. crb_win_lock(adapter);
  895. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  896. writel(data, (void __iomem *)off);
  897. crb_win_unlock(adapter);
  898. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  899. } else
  900. writel(data, (void __iomem *)off);
  901. return 0;
  902. }
  903. u32
  904. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  905. {
  906. unsigned long flags = 0;
  907. int rv;
  908. u32 data;
  909. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  910. if (rv == -1) {
  911. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  912. __func__, off);
  913. dump_stack();
  914. return -1;
  915. }
  916. if (rv == 1) {
  917. write_lock_irqsave(&adapter->adapter_lock, flags);
  918. crb_win_lock(adapter);
  919. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  920. data = readl((void __iomem *)off);
  921. crb_win_unlock(adapter);
  922. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  923. } else
  924. data = readl((void __iomem *)off);
  925. return data;
  926. }
  927. /*
  928. * check memory access boundary.
  929. * used by test agent. support ddr access only for now
  930. */
  931. static unsigned long
  932. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  933. unsigned long long addr, int size)
  934. {
  935. if (!ADDR_IN_RANGE(addr,
  936. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  937. !ADDR_IN_RANGE(addr+size-1,
  938. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  939. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  940. return 0;
  941. }
  942. return 1;
  943. }
  944. static int netxen_pci_set_window_warning_count;
  945. unsigned long
  946. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  947. unsigned long long addr)
  948. {
  949. void __iomem *offset;
  950. int window;
  951. unsigned long long qdr_max;
  952. uint8_t func = adapter->ahw.pci_func;
  953. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  954. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  955. } else {
  956. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  957. }
  958. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  959. /* DDR network side */
  960. addr -= NETXEN_ADDR_DDR_NET;
  961. window = (addr >> 25) & 0x3ff;
  962. if (adapter->ahw.ddr_mn_window != window) {
  963. adapter->ahw.ddr_mn_window = window;
  964. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  965. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  966. writel(window, offset);
  967. /* MUST make sure window is set before we forge on... */
  968. readl(offset);
  969. }
  970. addr -= (window * NETXEN_WINDOW_ONE);
  971. addr += NETXEN_PCI_DDR_NET;
  972. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  973. addr -= NETXEN_ADDR_OCM0;
  974. addr += NETXEN_PCI_OCM0;
  975. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  976. addr -= NETXEN_ADDR_OCM1;
  977. addr += NETXEN_PCI_OCM1;
  978. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  979. /* QDR network side */
  980. addr -= NETXEN_ADDR_QDR_NET;
  981. window = (addr >> 22) & 0x3f;
  982. if (adapter->ahw.qdr_sn_window != window) {
  983. adapter->ahw.qdr_sn_window = window;
  984. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  985. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  986. writel((window << 22), offset);
  987. /* MUST make sure window is set before we forge on... */
  988. readl(offset);
  989. }
  990. addr -= (window * 0x400000);
  991. addr += NETXEN_PCI_QDR_NET;
  992. } else {
  993. /*
  994. * peg gdb frequently accesses memory that doesn't exist,
  995. * this limits the chit chat so debugging isn't slowed down.
  996. */
  997. if ((netxen_pci_set_window_warning_count++ < 8)
  998. || (netxen_pci_set_window_warning_count % 64 == 0))
  999. printk("%s: Warning:netxen_nic_pci_set_window()"
  1000. " Unknown address range!\n",
  1001. netxen_nic_driver_name);
  1002. addr = -1UL;
  1003. }
  1004. return addr;
  1005. }
  1006. /*
  1007. * Note : only 32-bit writes!
  1008. */
  1009. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1010. u64 off, u32 data)
  1011. {
  1012. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1013. return 0;
  1014. }
  1015. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1016. {
  1017. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1018. }
  1019. unsigned long
  1020. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1021. unsigned long long addr)
  1022. {
  1023. int window;
  1024. u32 win_read;
  1025. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1026. /* DDR network side */
  1027. window = MN_WIN(addr);
  1028. adapter->ahw.ddr_mn_window = window;
  1029. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1030. window);
  1031. win_read = NXRD32(adapter,
  1032. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1033. if ((win_read << 17) != window) {
  1034. printk(KERN_INFO "Written MNwin (0x%x) != "
  1035. "Read MNwin (0x%x)\n", window, win_read);
  1036. }
  1037. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1038. } else if (ADDR_IN_RANGE(addr,
  1039. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1040. if ((addr & 0x00ff800) == 0xff800) {
  1041. printk("%s: QM access not handled.\n", __func__);
  1042. addr = -1UL;
  1043. }
  1044. window = OCM_WIN(addr);
  1045. adapter->ahw.ddr_mn_window = window;
  1046. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1047. window);
  1048. win_read = NXRD32(adapter,
  1049. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1050. if ((win_read >> 7) != window) {
  1051. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1052. "Read OCMwin (0x%x)\n",
  1053. __func__, window, win_read);
  1054. }
  1055. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1056. } else if (ADDR_IN_RANGE(addr,
  1057. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1058. /* QDR network side */
  1059. window = MS_WIN(addr);
  1060. adapter->ahw.qdr_sn_window = window;
  1061. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1062. window);
  1063. win_read = NXRD32(adapter,
  1064. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1065. if (win_read != window) {
  1066. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1067. "Read MSwin (0x%x)\n",
  1068. __func__, window, win_read);
  1069. }
  1070. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1071. } else {
  1072. /*
  1073. * peg gdb frequently accesses memory that doesn't exist,
  1074. * this limits the chit chat so debugging isn't slowed down.
  1075. */
  1076. if ((netxen_pci_set_window_warning_count++ < 8)
  1077. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1078. printk("%s: Warning:%s Unknown address range!\n",
  1079. __func__, netxen_nic_driver_name);
  1080. }
  1081. addr = -1UL;
  1082. }
  1083. return addr;
  1084. }
  1085. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1086. unsigned long long addr)
  1087. {
  1088. int window;
  1089. unsigned long long qdr_max;
  1090. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1091. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1092. else
  1093. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1094. if (ADDR_IN_RANGE(addr,
  1095. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1096. /* DDR network side */
  1097. BUG(); /* MN access can not come here */
  1098. } else if (ADDR_IN_RANGE(addr,
  1099. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1100. return 1;
  1101. } else if (ADDR_IN_RANGE(addr,
  1102. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1103. return 1;
  1104. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1105. /* QDR network side */
  1106. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1107. if (adapter->ahw.qdr_sn_window == window)
  1108. return 1;
  1109. }
  1110. return 0;
  1111. }
  1112. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1113. u64 off, void *data, int size)
  1114. {
  1115. unsigned long flags;
  1116. void __iomem *addr, *mem_ptr = NULL;
  1117. int ret = 0;
  1118. u64 start;
  1119. unsigned long mem_base;
  1120. unsigned long mem_page;
  1121. write_lock_irqsave(&adapter->adapter_lock, flags);
  1122. /*
  1123. * If attempting to access unknown address or straddle hw windows,
  1124. * do not access.
  1125. */
  1126. start = adapter->pci_set_window(adapter, off);
  1127. if ((start == -1UL) ||
  1128. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1129. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1130. printk(KERN_ERR "%s out of bound pci memory access. "
  1131. "offset is 0x%llx\n", netxen_nic_driver_name,
  1132. (unsigned long long)off);
  1133. return -1;
  1134. }
  1135. addr = pci_base_offset(adapter, start);
  1136. if (!addr) {
  1137. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1138. mem_base = pci_resource_start(adapter->pdev, 0);
  1139. mem_page = start & PAGE_MASK;
  1140. /* Map two pages whenever user tries to access addresses in two
  1141. consecutive pages.
  1142. */
  1143. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1144. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1145. else
  1146. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1147. if (mem_ptr == NULL) {
  1148. *(uint8_t *)data = 0;
  1149. return -1;
  1150. }
  1151. addr = mem_ptr;
  1152. addr += start & (PAGE_SIZE - 1);
  1153. write_lock_irqsave(&adapter->adapter_lock, flags);
  1154. }
  1155. switch (size) {
  1156. case 1:
  1157. *(uint8_t *)data = readb(addr);
  1158. break;
  1159. case 2:
  1160. *(uint16_t *)data = readw(addr);
  1161. break;
  1162. case 4:
  1163. *(uint32_t *)data = readl(addr);
  1164. break;
  1165. case 8:
  1166. *(uint64_t *)data = readq(addr);
  1167. break;
  1168. default:
  1169. ret = -1;
  1170. break;
  1171. }
  1172. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1173. if (mem_ptr)
  1174. iounmap(mem_ptr);
  1175. return ret;
  1176. }
  1177. static int
  1178. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1179. void *data, int size)
  1180. {
  1181. unsigned long flags;
  1182. void __iomem *addr, *mem_ptr = NULL;
  1183. int ret = 0;
  1184. u64 start;
  1185. unsigned long mem_base;
  1186. unsigned long mem_page;
  1187. write_lock_irqsave(&adapter->adapter_lock, flags);
  1188. /*
  1189. * If attempting to access unknown address or straddle hw windows,
  1190. * do not access.
  1191. */
  1192. start = adapter->pci_set_window(adapter, off);
  1193. if ((start == -1UL) ||
  1194. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1195. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1196. printk(KERN_ERR "%s out of bound pci memory access. "
  1197. "offset is 0x%llx\n", netxen_nic_driver_name,
  1198. (unsigned long long)off);
  1199. return -1;
  1200. }
  1201. addr = pci_base_offset(adapter, start);
  1202. if (!addr) {
  1203. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1204. mem_base = pci_resource_start(adapter->pdev, 0);
  1205. mem_page = start & PAGE_MASK;
  1206. /* Map two pages whenever user tries to access addresses in two
  1207. * consecutive pages.
  1208. */
  1209. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1210. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1211. else
  1212. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1213. if (mem_ptr == NULL)
  1214. return -1;
  1215. addr = mem_ptr;
  1216. addr += start & (PAGE_SIZE - 1);
  1217. write_lock_irqsave(&adapter->adapter_lock, flags);
  1218. }
  1219. switch (size) {
  1220. case 1:
  1221. writeb(*(uint8_t *)data, addr);
  1222. break;
  1223. case 2:
  1224. writew(*(uint16_t *)data, addr);
  1225. break;
  1226. case 4:
  1227. writel(*(uint32_t *)data, addr);
  1228. break;
  1229. case 8:
  1230. writeq(*(uint64_t *)data, addr);
  1231. break;
  1232. default:
  1233. ret = -1;
  1234. break;
  1235. }
  1236. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1237. if (mem_ptr)
  1238. iounmap(mem_ptr);
  1239. return ret;
  1240. }
  1241. #define MAX_CTL_CHECK 1000
  1242. int
  1243. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1244. u64 off, void *data, int size)
  1245. {
  1246. unsigned long flags;
  1247. int i, j, ret = 0, loop, sz[2], off0;
  1248. uint32_t temp;
  1249. uint64_t off8, tmpw, word[2] = {0, 0};
  1250. void __iomem *mem_crb;
  1251. /*
  1252. * If not MN, go check for MS or invalid.
  1253. */
  1254. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1255. return netxen_nic_pci_mem_write_direct(adapter,
  1256. off, data, size);
  1257. off8 = off & 0xfffffff8;
  1258. off0 = off & 0x7;
  1259. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1260. sz[1] = size - sz[0];
  1261. loop = ((off0 + size - 1) >> 3) + 1;
  1262. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1263. if ((size != 8) || (off0 != 0)) {
  1264. for (i = 0; i < loop; i++) {
  1265. if (adapter->pci_mem_read(adapter,
  1266. off8 + (i << 3), &word[i], 8))
  1267. return -1;
  1268. }
  1269. }
  1270. switch (size) {
  1271. case 1:
  1272. tmpw = *((uint8_t *)data);
  1273. break;
  1274. case 2:
  1275. tmpw = *((uint16_t *)data);
  1276. break;
  1277. case 4:
  1278. tmpw = *((uint32_t *)data);
  1279. break;
  1280. case 8:
  1281. default:
  1282. tmpw = *((uint64_t *)data);
  1283. break;
  1284. }
  1285. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1286. word[0] |= tmpw << (off0 * 8);
  1287. if (loop == 2) {
  1288. word[1] &= ~(~0ULL << (sz[1] * 8));
  1289. word[1] |= tmpw >> (sz[0] * 8);
  1290. }
  1291. write_lock_irqsave(&adapter->adapter_lock, flags);
  1292. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1293. for (i = 0; i < loop; i++) {
  1294. writel((uint32_t)(off8 + (i << 3)),
  1295. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1296. writel(0,
  1297. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1298. writel(word[i] & 0xffffffff,
  1299. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1300. writel((word[i] >> 32) & 0xffffffff,
  1301. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1302. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1303. (mem_crb+MIU_TEST_AGT_CTRL));
  1304. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1305. (mem_crb+MIU_TEST_AGT_CTRL));
  1306. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1307. temp = readl(
  1308. (mem_crb+MIU_TEST_AGT_CTRL));
  1309. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1310. break;
  1311. }
  1312. if (j >= MAX_CTL_CHECK) {
  1313. if (printk_ratelimit())
  1314. dev_err(&adapter->pdev->dev,
  1315. "failed to write through agent\n");
  1316. ret = -1;
  1317. break;
  1318. }
  1319. }
  1320. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1321. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1322. return ret;
  1323. }
  1324. int
  1325. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1326. u64 off, void *data, int size)
  1327. {
  1328. unsigned long flags;
  1329. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1330. uint32_t temp;
  1331. uint64_t off8, val, word[2] = {0, 0};
  1332. void __iomem *mem_crb;
  1333. /*
  1334. * If not MN, go check for MS or invalid.
  1335. */
  1336. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1337. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1338. off8 = off & 0xfffffff8;
  1339. off0[0] = off & 0x7;
  1340. off0[1] = 0;
  1341. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1342. sz[1] = size - sz[0];
  1343. loop = ((off0[0] + size - 1) >> 3) + 1;
  1344. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1345. write_lock_irqsave(&adapter->adapter_lock, flags);
  1346. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1347. for (i = 0; i < loop; i++) {
  1348. writel((uint32_t)(off8 + (i << 3)),
  1349. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1350. writel(0,
  1351. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1352. writel(MIU_TA_CTL_ENABLE,
  1353. (mem_crb+MIU_TEST_AGT_CTRL));
  1354. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1355. (mem_crb+MIU_TEST_AGT_CTRL));
  1356. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1357. temp = readl(
  1358. (mem_crb+MIU_TEST_AGT_CTRL));
  1359. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1360. break;
  1361. }
  1362. if (j >= MAX_CTL_CHECK) {
  1363. if (printk_ratelimit())
  1364. dev_err(&adapter->pdev->dev,
  1365. "failed to read through agent\n");
  1366. break;
  1367. }
  1368. start = off0[i] >> 2;
  1369. end = (off0[i] + sz[i] - 1) >> 2;
  1370. for (k = start; k <= end; k++) {
  1371. word[i] |= ((uint64_t) readl(
  1372. (mem_crb +
  1373. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1374. }
  1375. }
  1376. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1377. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1378. if (j >= MAX_CTL_CHECK)
  1379. return -1;
  1380. if (sz[0] == 8) {
  1381. val = word[0];
  1382. } else {
  1383. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1384. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1385. }
  1386. switch (size) {
  1387. case 1:
  1388. *(uint8_t *)data = val;
  1389. break;
  1390. case 2:
  1391. *(uint16_t *)data = val;
  1392. break;
  1393. case 4:
  1394. *(uint32_t *)data = val;
  1395. break;
  1396. case 8:
  1397. *(uint64_t *)data = val;
  1398. break;
  1399. }
  1400. return 0;
  1401. }
  1402. int
  1403. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1404. u64 off, void *data, int size)
  1405. {
  1406. int i, j, ret = 0, loop, sz[2], off0;
  1407. uint32_t temp;
  1408. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1409. /*
  1410. * If not MN, go check for MS or invalid.
  1411. */
  1412. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1413. mem_crb = NETXEN_CRB_QDR_NET;
  1414. else {
  1415. mem_crb = NETXEN_CRB_DDR_NET;
  1416. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1417. return netxen_nic_pci_mem_write_direct(adapter,
  1418. off, data, size);
  1419. }
  1420. off8 = off & 0xfffffff8;
  1421. off0 = off & 0x7;
  1422. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1423. sz[1] = size - sz[0];
  1424. loop = ((off0 + size - 1) >> 3) + 1;
  1425. if ((size != 8) || (off0 != 0)) {
  1426. for (i = 0; i < loop; i++) {
  1427. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1428. &word[i], 8))
  1429. return -1;
  1430. }
  1431. }
  1432. switch (size) {
  1433. case 1:
  1434. tmpw = *((uint8_t *)data);
  1435. break;
  1436. case 2:
  1437. tmpw = *((uint16_t *)data);
  1438. break;
  1439. case 4:
  1440. tmpw = *((uint32_t *)data);
  1441. break;
  1442. case 8:
  1443. default:
  1444. tmpw = *((uint64_t *)data);
  1445. break;
  1446. }
  1447. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1448. word[0] |= tmpw << (off0 * 8);
  1449. if (loop == 2) {
  1450. word[1] &= ~(~0ULL << (sz[1] * 8));
  1451. word[1] |= tmpw >> (sz[0] * 8);
  1452. }
  1453. /*
  1454. * don't lock here - write_wx gets the lock if each time
  1455. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1456. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1457. */
  1458. for (i = 0; i < loop; i++) {
  1459. temp = off8 + (i << 3);
  1460. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1461. temp = 0;
  1462. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1463. temp = word[i] & 0xffffffff;
  1464. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1465. temp = (word[i] >> 32) & 0xffffffff;
  1466. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1467. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1468. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1469. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1470. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1471. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1472. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1473. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1474. break;
  1475. }
  1476. if (j >= MAX_CTL_CHECK) {
  1477. if (printk_ratelimit())
  1478. dev_err(&adapter->pdev->dev,
  1479. "failed to write through agent\n");
  1480. ret = -1;
  1481. break;
  1482. }
  1483. }
  1484. /*
  1485. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1486. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1487. */
  1488. return ret;
  1489. }
  1490. int
  1491. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1492. u64 off, void *data, int size)
  1493. {
  1494. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1495. uint32_t temp;
  1496. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1497. /*
  1498. * If not MN, go check for MS or invalid.
  1499. */
  1500. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1501. mem_crb = NETXEN_CRB_QDR_NET;
  1502. else {
  1503. mem_crb = NETXEN_CRB_DDR_NET;
  1504. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1505. return netxen_nic_pci_mem_read_direct(adapter,
  1506. off, data, size);
  1507. }
  1508. off8 = off & 0xfffffff8;
  1509. off0[0] = off & 0x7;
  1510. off0[1] = 0;
  1511. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1512. sz[1] = size - sz[0];
  1513. loop = ((off0[0] + size - 1) >> 3) + 1;
  1514. /*
  1515. * don't lock here - write_wx gets the lock if each time
  1516. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1517. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1518. */
  1519. for (i = 0; i < loop; i++) {
  1520. temp = off8 + (i << 3);
  1521. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1522. temp = 0;
  1523. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1524. temp = MIU_TA_CTL_ENABLE;
  1525. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1526. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1527. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1528. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1529. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1530. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1531. break;
  1532. }
  1533. if (j >= MAX_CTL_CHECK) {
  1534. if (printk_ratelimit())
  1535. dev_err(&adapter->pdev->dev,
  1536. "failed to read through agent\n");
  1537. break;
  1538. }
  1539. start = off0[i] >> 2;
  1540. end = (off0[i] + sz[i] - 1) >> 2;
  1541. for (k = start; k <= end; k++) {
  1542. temp = NXRD32(adapter,
  1543. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1544. word[i] |= ((uint64_t)temp << (32 * k));
  1545. }
  1546. }
  1547. /*
  1548. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1549. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1550. */
  1551. if (j >= MAX_CTL_CHECK)
  1552. return -1;
  1553. if (sz[0] == 8) {
  1554. val = word[0];
  1555. } else {
  1556. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1557. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1558. }
  1559. switch (size) {
  1560. case 1:
  1561. *(uint8_t *)data = val;
  1562. break;
  1563. case 2:
  1564. *(uint16_t *)data = val;
  1565. break;
  1566. case 4:
  1567. *(uint32_t *)data = val;
  1568. break;
  1569. case 8:
  1570. *(uint64_t *)data = val;
  1571. break;
  1572. }
  1573. return 0;
  1574. }
  1575. /*
  1576. * Note : only 32-bit writes!
  1577. */
  1578. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1579. u64 off, u32 data)
  1580. {
  1581. NXWR32(adapter, off, data);
  1582. return 0;
  1583. }
  1584. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1585. {
  1586. return NXRD32(adapter, off);
  1587. }
  1588. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1589. {
  1590. int offset, board_type, magic, header_version;
  1591. struct pci_dev *pdev = adapter->pdev;
  1592. offset = NX_FW_MAGIC_OFFSET;
  1593. if (netxen_rom_fast_read(adapter, offset, &magic))
  1594. return -EIO;
  1595. offset = NX_HDR_VERSION_OFFSET;
  1596. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1597. return -EIO;
  1598. if (magic != NETXEN_BDINFO_MAGIC ||
  1599. header_version != NETXEN_BDINFO_VERSION) {
  1600. dev_err(&pdev->dev,
  1601. "invalid board config, magic=%08x, version=%08x\n",
  1602. magic, header_version);
  1603. return -EIO;
  1604. }
  1605. offset = NX_BRDTYPE_OFFSET;
  1606. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1607. return -EIO;
  1608. adapter->ahw.board_type = board_type;
  1609. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1610. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1611. if ((gpio & 0x8000) == 0)
  1612. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1613. }
  1614. switch (board_type) {
  1615. case NETXEN_BRDTYPE_P2_SB35_4G:
  1616. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1617. break;
  1618. case NETXEN_BRDTYPE_P2_SB31_10G:
  1619. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1620. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1621. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1622. case NETXEN_BRDTYPE_P3_HMEZ:
  1623. case NETXEN_BRDTYPE_P3_XG_LOM:
  1624. case NETXEN_BRDTYPE_P3_10G_CX4:
  1625. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1626. case NETXEN_BRDTYPE_P3_IMEZ:
  1627. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1628. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1629. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1630. case NETXEN_BRDTYPE_P3_10G_XFP:
  1631. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1632. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1633. break;
  1634. case NETXEN_BRDTYPE_P1_BD:
  1635. case NETXEN_BRDTYPE_P1_SB:
  1636. case NETXEN_BRDTYPE_P1_SMAX:
  1637. case NETXEN_BRDTYPE_P1_SOCK:
  1638. case NETXEN_BRDTYPE_P3_REF_QG:
  1639. case NETXEN_BRDTYPE_P3_4_GB:
  1640. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1641. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1642. break;
  1643. case NETXEN_BRDTYPE_P3_10G_TP:
  1644. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1645. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1646. break;
  1647. default:
  1648. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1649. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1650. break;
  1651. }
  1652. return 0;
  1653. }
  1654. /* NIU access sections */
  1655. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1656. {
  1657. new_mtu += MTU_FUDGE_FACTOR;
  1658. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1659. new_mtu);
  1660. return 0;
  1661. }
  1662. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1663. {
  1664. new_mtu += MTU_FUDGE_FACTOR;
  1665. if (adapter->physical_port == 0)
  1666. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1667. else
  1668. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1669. return 0;
  1670. }
  1671. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1672. {
  1673. __u32 status;
  1674. __u32 autoneg;
  1675. __u32 port_mode;
  1676. if (!netif_carrier_ok(adapter->netdev)) {
  1677. adapter->link_speed = 0;
  1678. adapter->link_duplex = -1;
  1679. adapter->link_autoneg = AUTONEG_ENABLE;
  1680. return;
  1681. }
  1682. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1683. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1684. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1685. adapter->link_speed = SPEED_1000;
  1686. adapter->link_duplex = DUPLEX_FULL;
  1687. adapter->link_autoneg = AUTONEG_DISABLE;
  1688. return;
  1689. }
  1690. if (adapter->phy_read
  1691. && adapter->phy_read(adapter,
  1692. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1693. &status) == 0) {
  1694. if (netxen_get_phy_link(status)) {
  1695. switch (netxen_get_phy_speed(status)) {
  1696. case 0:
  1697. adapter->link_speed = SPEED_10;
  1698. break;
  1699. case 1:
  1700. adapter->link_speed = SPEED_100;
  1701. break;
  1702. case 2:
  1703. adapter->link_speed = SPEED_1000;
  1704. break;
  1705. default:
  1706. adapter->link_speed = 0;
  1707. break;
  1708. }
  1709. switch (netxen_get_phy_duplex(status)) {
  1710. case 0:
  1711. adapter->link_duplex = DUPLEX_HALF;
  1712. break;
  1713. case 1:
  1714. adapter->link_duplex = DUPLEX_FULL;
  1715. break;
  1716. default:
  1717. adapter->link_duplex = -1;
  1718. break;
  1719. }
  1720. if (adapter->phy_read
  1721. && adapter->phy_read(adapter,
  1722. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1723. &autoneg) != 0)
  1724. adapter->link_autoneg = autoneg;
  1725. } else
  1726. goto link_down;
  1727. } else {
  1728. link_down:
  1729. adapter->link_speed = 0;
  1730. adapter->link_duplex = -1;
  1731. }
  1732. }
  1733. }
  1734. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1735. {
  1736. u32 fw_major, fw_minor, fw_build;
  1737. char brd_name[NETXEN_MAX_SHORT_NAME];
  1738. char serial_num[32];
  1739. int i, offset, val;
  1740. int *ptr32;
  1741. struct pci_dev *pdev = adapter->pdev;
  1742. adapter->driver_mismatch = 0;
  1743. ptr32 = (int *)&serial_num;
  1744. offset = NX_FW_SERIAL_NUM_OFFSET;
  1745. for (i = 0; i < 8; i++) {
  1746. if (netxen_rom_fast_read(adapter, offset, &val) == -1) {
  1747. dev_err(&pdev->dev, "error reading board info\n");
  1748. adapter->driver_mismatch = 1;
  1749. return;
  1750. }
  1751. ptr32[i] = cpu_to_le32(val);
  1752. offset += sizeof(u32);
  1753. }
  1754. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1755. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1756. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1757. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1758. if (adapter->portnum == 0) {
  1759. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1760. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1761. brd_name, serial_num, adapter->ahw.revision_id);
  1762. }
  1763. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1764. adapter->driver_mismatch = 1;
  1765. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1766. fw_major, fw_minor, fw_build);
  1767. return;
  1768. }
  1769. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1770. fw_major, fw_minor, fw_build);
  1771. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1772. i = NXRD32(adapter, NETXEN_SRE_MISC);
  1773. adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
  1774. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1775. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1776. }
  1777. if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
  1778. adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
  1779. }
  1780. int
  1781. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1782. {
  1783. u32 wol_cfg;
  1784. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1785. return 0;
  1786. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1787. if (wol_cfg & (1UL << adapter->portnum)) {
  1788. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1789. if (wol_cfg & (1 << adapter->portnum))
  1790. return 1;
  1791. }
  1792. return 0;
  1793. }