be_cmds.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status != MCC_STATUS_SUCCESS) {
  55. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  56. CQE_STATUS_EXTD_MASK;
  57. dev_warn(&adapter->pdev->dev,
  58. "Error in cmd completion: status(compl/extd)=%d/%d\n",
  59. compl_status, extd_status);
  60. return -1;
  61. }
  62. return 0;
  63. }
  64. /* Link state evt is a string of bytes; no need for endian swapping */
  65. static void be_async_link_state_process(struct be_adapter *adapter,
  66. struct be_async_event_link_state *evt)
  67. {
  68. be_link_status_update(adapter,
  69. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  70. }
  71. static inline bool is_link_state_evt(u32 trailer)
  72. {
  73. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  74. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  75. ASYNC_EVENT_CODE_LINK_STATE);
  76. }
  77. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  78. {
  79. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  80. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  81. if (be_mcc_compl_is_new(compl)) {
  82. queue_tail_inc(mcc_cq);
  83. return compl;
  84. }
  85. return NULL;
  86. }
  87. void be_process_mcc(struct be_adapter *adapter)
  88. {
  89. struct be_mcc_compl *compl;
  90. int num = 0;
  91. spin_lock_bh(&adapter->mcc_cq_lock);
  92. while ((compl = be_mcc_compl_get(adapter))) {
  93. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  94. /* Interpret flags as an async trailer */
  95. BUG_ON(!is_link_state_evt(compl->flags));
  96. /* Interpret compl as a async link evt */
  97. be_async_link_state_process(adapter,
  98. (struct be_async_event_link_state *) compl);
  99. } else {
  100. be_mcc_compl_process(adapter, compl);
  101. atomic_dec(&adapter->mcc_obj.q.used);
  102. }
  103. be_mcc_compl_use(compl);
  104. num++;
  105. }
  106. if (num)
  107. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  108. spin_unlock_bh(&adapter->mcc_cq_lock);
  109. }
  110. /* Wait till no more pending mcc requests are present */
  111. static void be_mcc_wait_compl(struct be_adapter *adapter)
  112. {
  113. #define mcc_timeout 50000 /* 5s timeout */
  114. int i;
  115. for (i = 0; i < mcc_timeout; i++) {
  116. be_process_mcc(adapter);
  117. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  118. break;
  119. udelay(100);
  120. }
  121. if (i == mcc_timeout)
  122. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  123. }
  124. /* Notify MCC requests and wait for completion */
  125. static void be_mcc_notify_wait(struct be_adapter *adapter)
  126. {
  127. be_mcc_notify(adapter);
  128. be_mcc_wait_compl(adapter);
  129. }
  130. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  131. {
  132. int cnt = 0, wait = 5;
  133. u32 ready;
  134. do {
  135. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  136. if (ready)
  137. break;
  138. if (cnt > 200000) {
  139. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  140. return -1;
  141. }
  142. if (cnt > 50)
  143. wait = 200;
  144. cnt += wait;
  145. udelay(wait);
  146. } while (true);
  147. return 0;
  148. }
  149. /*
  150. * Insert the mailbox address into the doorbell in two steps
  151. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  152. */
  153. static int be_mbox_notify(struct be_adapter *adapter)
  154. {
  155. int status;
  156. u32 val = 0;
  157. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  158. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  159. struct be_mcc_mailbox *mbox = mbox_mem->va;
  160. struct be_mcc_compl *compl = &mbox->compl;
  161. memset(compl, 0, sizeof(*compl));
  162. val |= MPU_MAILBOX_DB_HI_MASK;
  163. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  164. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  165. iowrite32(val, db);
  166. /* wait for ready to be set */
  167. status = be_mbox_db_ready_wait(adapter, db);
  168. if (status != 0)
  169. return status;
  170. val = 0;
  171. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  172. val |= (u32)(mbox_mem->dma >> 4) << 2;
  173. iowrite32(val, db);
  174. status = be_mbox_db_ready_wait(adapter, db);
  175. if (status != 0)
  176. return status;
  177. /* A cq entry has been made now */
  178. if (be_mcc_compl_is_new(compl)) {
  179. status = be_mcc_compl_process(adapter, &mbox->compl);
  180. be_mcc_compl_use(compl);
  181. if (status)
  182. return status;
  183. } else {
  184. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  185. return -1;
  186. }
  187. return 0;
  188. }
  189. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  190. {
  191. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  192. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  193. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  194. return -1;
  195. else
  196. return 0;
  197. }
  198. int be_cmd_POST(struct be_adapter *adapter)
  199. {
  200. u16 stage, error;
  201. error = be_POST_stage_get(adapter, &stage);
  202. if (error || stage != POST_STAGE_ARMFW_RDY) {
  203. dev_err(&adapter->pdev->dev, "POST failed.\n");
  204. return -1;
  205. }
  206. return 0;
  207. }
  208. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  209. {
  210. return wrb->payload.embedded_payload;
  211. }
  212. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  213. {
  214. return &wrb->payload.sgl[0];
  215. }
  216. /* Don't touch the hdr after it's prepared */
  217. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  218. bool embedded, u8 sge_cnt)
  219. {
  220. if (embedded)
  221. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  222. else
  223. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  224. MCC_WRB_SGE_CNT_SHIFT;
  225. wrb->payload_length = payload_len;
  226. be_dws_cpu_to_le(wrb, 20);
  227. }
  228. /* Don't touch the hdr after it's prepared */
  229. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  230. u8 subsystem, u8 opcode, int cmd_len)
  231. {
  232. req_hdr->opcode = opcode;
  233. req_hdr->subsystem = subsystem;
  234. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  235. }
  236. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  237. struct be_dma_mem *mem)
  238. {
  239. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  240. u64 dma = (u64)mem->dma;
  241. for (i = 0; i < buf_pages; i++) {
  242. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  243. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  244. dma += PAGE_SIZE_4K;
  245. }
  246. }
  247. /* Converts interrupt delay in microseconds to multiplier value */
  248. static u32 eq_delay_to_mult(u32 usec_delay)
  249. {
  250. #define MAX_INTR_RATE 651042
  251. const u32 round = 10;
  252. u32 multiplier;
  253. if (usec_delay == 0)
  254. multiplier = 0;
  255. else {
  256. u32 interrupt_rate = 1000000 / usec_delay;
  257. /* Max delay, corresponding to the lowest interrupt rate */
  258. if (interrupt_rate == 0)
  259. multiplier = 1023;
  260. else {
  261. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  262. multiplier /= interrupt_rate;
  263. /* Round the multiplier to the closest value.*/
  264. multiplier = (multiplier + round/2) / round;
  265. multiplier = min(multiplier, (u32)1023);
  266. }
  267. }
  268. return multiplier;
  269. }
  270. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
  271. {
  272. return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  273. }
  274. static inline struct be_mcc_wrb *wrb_from_mcc(struct be_queue_info *mccq)
  275. {
  276. struct be_mcc_wrb *wrb = NULL;
  277. if (atomic_read(&mccq->used) < mccq->len) {
  278. wrb = queue_head_node(mccq);
  279. queue_head_inc(mccq);
  280. atomic_inc(&mccq->used);
  281. memset(wrb, 0, sizeof(*wrb));
  282. }
  283. return wrb;
  284. }
  285. int be_cmd_eq_create(struct be_adapter *adapter,
  286. struct be_queue_info *eq, int eq_delay)
  287. {
  288. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  289. struct be_cmd_req_eq_create *req = embedded_payload(wrb);
  290. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  291. struct be_dma_mem *q_mem = &eq->dma_mem;
  292. int status;
  293. spin_lock(&adapter->mbox_lock);
  294. memset(wrb, 0, sizeof(*wrb));
  295. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  296. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  297. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  298. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  299. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  300. be_pci_func(adapter));
  301. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  302. /* 4byte eqe*/
  303. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  304. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  305. __ilog2_u32(eq->len/256));
  306. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  307. eq_delay_to_mult(eq_delay));
  308. be_dws_cpu_to_le(req->context, sizeof(req->context));
  309. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  310. status = be_mbox_notify(adapter);
  311. if (!status) {
  312. eq->id = le16_to_cpu(resp->eq_id);
  313. eq->created = true;
  314. }
  315. spin_unlock(&adapter->mbox_lock);
  316. return status;
  317. }
  318. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  319. u8 type, bool permanent, u32 if_handle)
  320. {
  321. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  322. struct be_cmd_req_mac_query *req = embedded_payload(wrb);
  323. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  324. int status;
  325. spin_lock(&adapter->mbox_lock);
  326. memset(wrb, 0, sizeof(*wrb));
  327. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  328. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  329. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  330. req->type = type;
  331. if (permanent) {
  332. req->permanent = 1;
  333. } else {
  334. req->if_id = cpu_to_le16((u16)if_handle);
  335. req->permanent = 0;
  336. }
  337. status = be_mbox_notify(adapter);
  338. if (!status)
  339. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  340. spin_unlock(&adapter->mbox_lock);
  341. return status;
  342. }
  343. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  344. u32 if_id, u32 *pmac_id)
  345. {
  346. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  347. struct be_cmd_req_pmac_add *req = embedded_payload(wrb);
  348. int status;
  349. spin_lock(&adapter->mbox_lock);
  350. memset(wrb, 0, sizeof(*wrb));
  351. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  352. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  353. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  354. req->if_id = cpu_to_le32(if_id);
  355. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  356. status = be_mbox_notify(adapter);
  357. if (!status) {
  358. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  359. *pmac_id = le32_to_cpu(resp->pmac_id);
  360. }
  361. spin_unlock(&adapter->mbox_lock);
  362. return status;
  363. }
  364. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  365. {
  366. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  367. struct be_cmd_req_pmac_del *req = embedded_payload(wrb);
  368. int status;
  369. spin_lock(&adapter->mbox_lock);
  370. memset(wrb, 0, sizeof(*wrb));
  371. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  372. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  373. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  374. req->if_id = cpu_to_le32(if_id);
  375. req->pmac_id = cpu_to_le32(pmac_id);
  376. status = be_mbox_notify(adapter);
  377. spin_unlock(&adapter->mbox_lock);
  378. return status;
  379. }
  380. int be_cmd_cq_create(struct be_adapter *adapter,
  381. struct be_queue_info *cq, struct be_queue_info *eq,
  382. bool sol_evts, bool no_delay, int coalesce_wm)
  383. {
  384. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  385. struct be_cmd_req_cq_create *req = embedded_payload(wrb);
  386. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  387. struct be_dma_mem *q_mem = &cq->dma_mem;
  388. void *ctxt = &req->context;
  389. int status;
  390. spin_lock(&adapter->mbox_lock);
  391. memset(wrb, 0, sizeof(*wrb));
  392. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  393. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  394. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  395. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  396. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  397. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  398. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  399. __ilog2_u32(cq->len/256));
  400. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  401. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  402. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  403. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  404. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  405. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  406. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  407. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  408. status = be_mbox_notify(adapter);
  409. if (!status) {
  410. cq->id = le16_to_cpu(resp->cq_id);
  411. cq->created = true;
  412. }
  413. spin_unlock(&adapter->mbox_lock);
  414. return status;
  415. }
  416. static u32 be_encoded_q_len(int q_len)
  417. {
  418. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  419. if (len_encoded == 16)
  420. len_encoded = 0;
  421. return len_encoded;
  422. }
  423. int be_cmd_mccq_create(struct be_adapter *adapter,
  424. struct be_queue_info *mccq,
  425. struct be_queue_info *cq)
  426. {
  427. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  428. struct be_cmd_req_mcc_create *req = embedded_payload(wrb);
  429. struct be_dma_mem *q_mem = &mccq->dma_mem;
  430. void *ctxt = &req->context;
  431. int status;
  432. spin_lock(&adapter->mbox_lock);
  433. memset(wrb, 0, sizeof(*wrb));
  434. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  435. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  436. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  437. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  438. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  439. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  440. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  441. be_encoded_q_len(mccq->len));
  442. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  443. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  444. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  445. status = be_mbox_notify(adapter);
  446. if (!status) {
  447. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  448. mccq->id = le16_to_cpu(resp->id);
  449. mccq->created = true;
  450. }
  451. spin_unlock(&adapter->mbox_lock);
  452. return status;
  453. }
  454. int be_cmd_txq_create(struct be_adapter *adapter,
  455. struct be_queue_info *txq,
  456. struct be_queue_info *cq)
  457. {
  458. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  459. struct be_cmd_req_eth_tx_create *req = embedded_payload(wrb);
  460. struct be_dma_mem *q_mem = &txq->dma_mem;
  461. void *ctxt = &req->context;
  462. int status;
  463. u32 len_encoded;
  464. spin_lock(&adapter->mbox_lock);
  465. memset(wrb, 0, sizeof(*wrb));
  466. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  467. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  468. sizeof(*req));
  469. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  470. req->ulp_num = BE_ULP1_NUM;
  471. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  472. len_encoded = fls(txq->len); /* log2(len) + 1 */
  473. if (len_encoded == 16)
  474. len_encoded = 0;
  475. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, len_encoded);
  476. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  477. be_pci_func(adapter));
  478. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  479. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  480. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  481. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  482. status = be_mbox_notify(adapter);
  483. if (!status) {
  484. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  485. txq->id = le16_to_cpu(resp->cid);
  486. txq->created = true;
  487. }
  488. spin_unlock(&adapter->mbox_lock);
  489. return status;
  490. }
  491. int be_cmd_rxq_create(struct be_adapter *adapter,
  492. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  493. u16 max_frame_size, u32 if_id, u32 rss)
  494. {
  495. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  496. struct be_cmd_req_eth_rx_create *req = embedded_payload(wrb);
  497. struct be_dma_mem *q_mem = &rxq->dma_mem;
  498. int status;
  499. spin_lock(&adapter->mbox_lock);
  500. memset(wrb, 0, sizeof(*wrb));
  501. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  502. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  503. sizeof(*req));
  504. req->cq_id = cpu_to_le16(cq_id);
  505. req->frag_size = fls(frag_size) - 1;
  506. req->num_pages = 2;
  507. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  508. req->interface_id = cpu_to_le32(if_id);
  509. req->max_frame_size = cpu_to_le16(max_frame_size);
  510. req->rss_queue = cpu_to_le32(rss);
  511. status = be_mbox_notify(adapter);
  512. if (!status) {
  513. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  514. rxq->id = le16_to_cpu(resp->id);
  515. rxq->created = true;
  516. }
  517. spin_unlock(&adapter->mbox_lock);
  518. return status;
  519. }
  520. /* Generic destroyer function for all types of queues */
  521. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  522. int queue_type)
  523. {
  524. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  525. struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
  526. u8 subsys = 0, opcode = 0;
  527. int status;
  528. spin_lock(&adapter->mbox_lock);
  529. memset(wrb, 0, sizeof(*wrb));
  530. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  531. switch (queue_type) {
  532. case QTYPE_EQ:
  533. subsys = CMD_SUBSYSTEM_COMMON;
  534. opcode = OPCODE_COMMON_EQ_DESTROY;
  535. break;
  536. case QTYPE_CQ:
  537. subsys = CMD_SUBSYSTEM_COMMON;
  538. opcode = OPCODE_COMMON_CQ_DESTROY;
  539. break;
  540. case QTYPE_TXQ:
  541. subsys = CMD_SUBSYSTEM_ETH;
  542. opcode = OPCODE_ETH_TX_DESTROY;
  543. break;
  544. case QTYPE_RXQ:
  545. subsys = CMD_SUBSYSTEM_ETH;
  546. opcode = OPCODE_ETH_RX_DESTROY;
  547. break;
  548. case QTYPE_MCCQ:
  549. subsys = CMD_SUBSYSTEM_COMMON;
  550. opcode = OPCODE_COMMON_MCC_DESTROY;
  551. break;
  552. default:
  553. BUG();
  554. }
  555. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  556. req->id = cpu_to_le16(q->id);
  557. status = be_mbox_notify(adapter);
  558. spin_unlock(&adapter->mbox_lock);
  559. return status;
  560. }
  561. /* Create an rx filtering policy configuration on an i/f */
  562. int be_cmd_if_create(struct be_adapter *adapter, u32 flags, u8 *mac,
  563. bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  564. {
  565. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  566. struct be_cmd_req_if_create *req = embedded_payload(wrb);
  567. int status;
  568. spin_lock(&adapter->mbox_lock);
  569. memset(wrb, 0, sizeof(*wrb));
  570. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  571. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  572. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  573. req->capability_flags = cpu_to_le32(flags);
  574. req->enable_flags = cpu_to_le32(flags);
  575. if (!pmac_invalid)
  576. memcpy(req->mac_addr, mac, ETH_ALEN);
  577. status = be_mbox_notify(adapter);
  578. if (!status) {
  579. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  580. *if_handle = le32_to_cpu(resp->interface_id);
  581. if (!pmac_invalid)
  582. *pmac_id = le32_to_cpu(resp->pmac_id);
  583. }
  584. spin_unlock(&adapter->mbox_lock);
  585. return status;
  586. }
  587. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  588. {
  589. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  590. struct be_cmd_req_if_destroy *req = embedded_payload(wrb);
  591. int status;
  592. spin_lock(&adapter->mbox_lock);
  593. memset(wrb, 0, sizeof(*wrb));
  594. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  595. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  596. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  597. req->interface_id = cpu_to_le32(interface_id);
  598. status = be_mbox_notify(adapter);
  599. spin_unlock(&adapter->mbox_lock);
  600. return status;
  601. }
  602. /* Get stats is a non embedded command: the request is not embedded inside
  603. * WRB but is a separate dma memory block
  604. */
  605. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  606. {
  607. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  608. struct be_cmd_req_get_stats *req = nonemb_cmd->va;
  609. struct be_sge *sge = nonembedded_sgl(wrb);
  610. int status;
  611. spin_lock(&adapter->mbox_lock);
  612. memset(wrb, 0, sizeof(*wrb));
  613. memset(req, 0, sizeof(*req));
  614. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  615. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  616. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  617. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  618. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  619. sge->len = cpu_to_le32(nonemb_cmd->size);
  620. status = be_mbox_notify(adapter);
  621. if (!status) {
  622. struct be_cmd_resp_get_stats *resp = nonemb_cmd->va;
  623. be_dws_le_to_cpu(&resp->hw_stats, sizeof(resp->hw_stats));
  624. }
  625. spin_unlock(&adapter->mbox_lock);
  626. return status;
  627. }
  628. int be_cmd_link_status_query(struct be_adapter *adapter,
  629. bool *link_up)
  630. {
  631. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  632. struct be_cmd_req_link_status *req = embedded_payload(wrb);
  633. int status;
  634. spin_lock(&adapter->mbox_lock);
  635. *link_up = false;
  636. memset(wrb, 0, sizeof(*wrb));
  637. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  638. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  639. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  640. status = be_mbox_notify(adapter);
  641. if (!status) {
  642. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  643. if (resp->mac_speed != PHY_LINK_SPEED_ZERO)
  644. *link_up = true;
  645. }
  646. spin_unlock(&adapter->mbox_lock);
  647. return status;
  648. }
  649. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  650. {
  651. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  652. struct be_cmd_req_get_fw_version *req = embedded_payload(wrb);
  653. int status;
  654. spin_lock(&adapter->mbox_lock);
  655. memset(wrb, 0, sizeof(*wrb));
  656. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  657. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  658. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  659. status = be_mbox_notify(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  662. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  663. }
  664. spin_unlock(&adapter->mbox_lock);
  665. return status;
  666. }
  667. /* set the EQ delay interval of an EQ to specified value */
  668. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  669. {
  670. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  671. struct be_cmd_req_modify_eq_delay *req = embedded_payload(wrb);
  672. int status;
  673. spin_lock(&adapter->mbox_lock);
  674. memset(wrb, 0, sizeof(*wrb));
  675. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  676. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  677. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  678. req->num_eq = cpu_to_le32(1);
  679. req->delay[0].eq_id = cpu_to_le32(eq_id);
  680. req->delay[0].phase = 0;
  681. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  682. status = be_mbox_notify(adapter);
  683. spin_unlock(&adapter->mbox_lock);
  684. return status;
  685. }
  686. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  687. u32 num, bool untagged, bool promiscuous)
  688. {
  689. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  690. struct be_cmd_req_vlan_config *req = embedded_payload(wrb);
  691. int status;
  692. spin_lock(&adapter->mbox_lock);
  693. memset(wrb, 0, sizeof(*wrb));
  694. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  695. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  696. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  697. req->interface_id = if_id;
  698. req->promiscuous = promiscuous;
  699. req->untagged = untagged;
  700. req->num_vlan = num;
  701. if (!promiscuous) {
  702. memcpy(req->normal_vlan, vtag_array,
  703. req->num_vlan * sizeof(vtag_array[0]));
  704. }
  705. status = be_mbox_notify(adapter);
  706. spin_unlock(&adapter->mbox_lock);
  707. return status;
  708. }
  709. /* Use MCC for this command as it may be called in BH context */
  710. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  711. {
  712. struct be_mcc_wrb *wrb;
  713. struct be_cmd_req_promiscuous_config *req;
  714. spin_lock_bh(&adapter->mcc_lock);
  715. wrb = wrb_from_mcc(&adapter->mcc_obj.q);
  716. BUG_ON(!wrb);
  717. req = embedded_payload(wrb);
  718. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  719. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  720. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  721. if (port_num)
  722. req->port1_promiscuous = en;
  723. else
  724. req->port0_promiscuous = en;
  725. be_mcc_notify_wait(adapter);
  726. spin_unlock_bh(&adapter->mcc_lock);
  727. return 0;
  728. }
  729. /*
  730. * Use MCC for this command as it may be called in BH context
  731. * (mc == NULL) => multicast promiscous
  732. */
  733. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  734. struct dev_mc_list *mc_list, u32 mc_count)
  735. {
  736. #define BE_MAX_MC 32 /* set mcast promisc if > 32 */
  737. struct be_mcc_wrb *wrb;
  738. struct be_cmd_req_mcast_mac_config *req;
  739. spin_lock_bh(&adapter->mcc_lock);
  740. wrb = wrb_from_mcc(&adapter->mcc_obj.q);
  741. BUG_ON(!wrb);
  742. req = embedded_payload(wrb);
  743. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  744. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  745. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  746. req->interface_id = if_id;
  747. if (mc_list && mc_count <= BE_MAX_MC) {
  748. int i;
  749. struct dev_mc_list *mc;
  750. req->num_mac = cpu_to_le16(mc_count);
  751. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  752. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  753. } else {
  754. req->promiscuous = 1;
  755. }
  756. be_mcc_notify_wait(adapter);
  757. spin_unlock_bh(&adapter->mcc_lock);
  758. return 0;
  759. }
  760. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  761. {
  762. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  763. struct be_cmd_req_set_flow_control *req = embedded_payload(wrb);
  764. int status;
  765. spin_lock(&adapter->mbox_lock);
  766. memset(wrb, 0, sizeof(*wrb));
  767. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  768. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  769. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  770. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  771. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  772. status = be_mbox_notify(adapter);
  773. spin_unlock(&adapter->mbox_lock);
  774. return status;
  775. }
  776. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  777. {
  778. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  779. struct be_cmd_req_get_flow_control *req = embedded_payload(wrb);
  780. int status;
  781. spin_lock(&adapter->mbox_lock);
  782. memset(wrb, 0, sizeof(*wrb));
  783. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  784. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  785. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  786. status = be_mbox_notify(adapter);
  787. if (!status) {
  788. struct be_cmd_resp_get_flow_control *resp =
  789. embedded_payload(wrb);
  790. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  791. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  792. }
  793. spin_unlock(&adapter->mbox_lock);
  794. return status;
  795. }
  796. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num)
  797. {
  798. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  799. struct be_cmd_req_query_fw_cfg *req = embedded_payload(wrb);
  800. int status;
  801. spin_lock(&adapter->mbox_lock);
  802. memset(wrb, 0, sizeof(*wrb));
  803. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  804. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  805. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  806. status = be_mbox_notify(adapter);
  807. if (!status) {
  808. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  809. *port_num = le32_to_cpu(resp->phys_port);
  810. }
  811. spin_unlock(&adapter->mbox_lock);
  812. return status;
  813. }
  814. int be_cmd_reset_function(struct be_adapter *adapter)
  815. {
  816. struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
  817. struct be_cmd_req_hdr *req = embedded_payload(wrb);
  818. int status;
  819. spin_lock(&adapter->mbox_lock);
  820. memset(wrb, 0, sizeof(*wrb));
  821. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  822. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  823. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  824. status = be_mbox_notify(adapter);
  825. spin_unlock(&adapter->mbox_lock);
  826. return status;
  827. }