base.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/pci-aspm.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <linux/etherdevice.h>
  55. #include <net/ieee80211_radiotap.h>
  56. #include <asm/unaligned.h>
  57. #include "base.h"
  58. #include "reg.h"
  59. #include "debug.h"
  60. #include "ani.h"
  61. static int modparam_nohwcrypt;
  62. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  63. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  64. static int modparam_all_channels;
  65. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  66. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  75. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  76. struct ieee80211_vif *vif);
  77. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  78. /* Known PCI ids */
  79. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  80. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  81. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  82. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  83. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  84. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  85. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  86. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  87. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  88. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  91. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  92. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  93. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  94. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  95. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  96. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  97. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  98. { 0 }
  99. };
  100. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  101. /* Known SREVs */
  102. static const struct ath5k_srev_name srev_names[] = {
  103. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  104. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  105. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  106. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  107. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  108. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  109. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  110. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  111. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  112. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  113. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  114. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  115. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  116. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  117. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  118. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  119. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  120. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  121. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  122. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  123. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  124. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  125. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  126. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  127. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  128. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  129. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  130. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  131. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  132. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  133. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  134. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  135. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  136. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  137. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  138. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  139. };
  140. static const struct ieee80211_rate ath5k_rates[] = {
  141. { .bitrate = 10,
  142. .hw_value = ATH5K_RATE_CODE_1M, },
  143. { .bitrate = 20,
  144. .hw_value = ATH5K_RATE_CODE_2M,
  145. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 55,
  148. .hw_value = ATH5K_RATE_CODE_5_5M,
  149. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 110,
  152. .hw_value = ATH5K_RATE_CODE_11M,
  153. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  154. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  155. { .bitrate = 60,
  156. .hw_value = ATH5K_RATE_CODE_6M,
  157. .flags = 0 },
  158. { .bitrate = 90,
  159. .hw_value = ATH5K_RATE_CODE_9M,
  160. .flags = 0 },
  161. { .bitrate = 120,
  162. .hw_value = ATH5K_RATE_CODE_12M,
  163. .flags = 0 },
  164. { .bitrate = 180,
  165. .hw_value = ATH5K_RATE_CODE_18M,
  166. .flags = 0 },
  167. { .bitrate = 240,
  168. .hw_value = ATH5K_RATE_CODE_24M,
  169. .flags = 0 },
  170. { .bitrate = 360,
  171. .hw_value = ATH5K_RATE_CODE_36M,
  172. .flags = 0 },
  173. { .bitrate = 480,
  174. .hw_value = ATH5K_RATE_CODE_48M,
  175. .flags = 0 },
  176. { .bitrate = 540,
  177. .hw_value = ATH5K_RATE_CODE_54M,
  178. .flags = 0 },
  179. /* XR missing */
  180. };
  181. static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
  182. struct ath5k_buf *bf)
  183. {
  184. BUG_ON(!bf);
  185. if (!bf->skb)
  186. return;
  187. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  188. PCI_DMA_TODEVICE);
  189. dev_kfree_skb_any(bf->skb);
  190. bf->skb = NULL;
  191. bf->skbaddr = 0;
  192. bf->desc->ds_data = 0;
  193. }
  194. static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
  195. struct ath5k_buf *bf)
  196. {
  197. struct ath5k_hw *ah = sc->ah;
  198. struct ath_common *common = ath5k_hw_common(ah);
  199. BUG_ON(!bf);
  200. if (!bf->skb)
  201. return;
  202. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  203. PCI_DMA_FROMDEVICE);
  204. dev_kfree_skb_any(bf->skb);
  205. bf->skb = NULL;
  206. bf->skbaddr = 0;
  207. bf->desc->ds_data = 0;
  208. }
  209. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  210. {
  211. u64 tsf = ath5k_hw_get_tsf64(ah);
  212. if ((tsf & 0x7fff) < rstamp)
  213. tsf -= 0x8000;
  214. return (tsf & ~0x7fff) | rstamp;
  215. }
  216. static const char *
  217. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  218. {
  219. const char *name = "xxxxx";
  220. unsigned int i;
  221. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  222. if (srev_names[i].sr_type != type)
  223. continue;
  224. if ((val & 0xf0) == srev_names[i].sr_val)
  225. name = srev_names[i].sr_name;
  226. if ((val & 0xff) == srev_names[i].sr_val) {
  227. name = srev_names[i].sr_name;
  228. break;
  229. }
  230. }
  231. return name;
  232. }
  233. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  234. {
  235. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  236. return ath5k_hw_reg_read(ah, reg_offset);
  237. }
  238. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  239. {
  240. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  241. ath5k_hw_reg_write(ah, val, reg_offset);
  242. }
  243. static const struct ath_ops ath5k_common_ops = {
  244. .read = ath5k_ioread32,
  245. .write = ath5k_iowrite32,
  246. };
  247. /***********************\
  248. * Driver Initialization *
  249. \***********************/
  250. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  251. {
  252. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  253. struct ath5k_softc *sc = hw->priv;
  254. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  255. return ath_reg_notifier_apply(wiphy, request, regulatory);
  256. }
  257. /********************\
  258. * Channel/mode setup *
  259. \********************/
  260. /*
  261. * Convert IEEE channel number to MHz frequency.
  262. */
  263. static inline short
  264. ath5k_ieee2mhz(short chan)
  265. {
  266. if (chan <= 14 || chan >= 27)
  267. return ieee80211chan2mhz(chan);
  268. else
  269. return 2212 + chan * 20;
  270. }
  271. /*
  272. * Returns true for the channel numbers used without all_channels modparam.
  273. */
  274. static bool ath5k_is_standard_channel(short chan)
  275. {
  276. return ((chan <= 14) ||
  277. /* UNII 1,2 */
  278. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  279. /* midband */
  280. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  281. /* UNII-3 */
  282. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  283. }
  284. static unsigned int
  285. ath5k_copy_channels(struct ath5k_hw *ah,
  286. struct ieee80211_channel *channels,
  287. unsigned int mode,
  288. unsigned int max)
  289. {
  290. unsigned int i, count, size, chfreq, freq, ch;
  291. if (!test_bit(mode, ah->ah_modes))
  292. return 0;
  293. switch (mode) {
  294. case AR5K_MODE_11A:
  295. case AR5K_MODE_11A_TURBO:
  296. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  297. size = 220 ;
  298. chfreq = CHANNEL_5GHZ;
  299. break;
  300. case AR5K_MODE_11B:
  301. case AR5K_MODE_11G:
  302. case AR5K_MODE_11G_TURBO:
  303. size = 26;
  304. chfreq = CHANNEL_2GHZ;
  305. break;
  306. default:
  307. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  308. return 0;
  309. }
  310. for (i = 0, count = 0; i < size && max > 0; i++) {
  311. ch = i + 1 ;
  312. freq = ath5k_ieee2mhz(ch);
  313. /* Check if channel is supported by the chipset */
  314. if (!ath5k_channel_ok(ah, freq, chfreq))
  315. continue;
  316. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  317. continue;
  318. /* Write channel info and increment counter */
  319. channels[count].center_freq = freq;
  320. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  321. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  322. switch (mode) {
  323. case AR5K_MODE_11A:
  324. case AR5K_MODE_11G:
  325. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  326. break;
  327. case AR5K_MODE_11A_TURBO:
  328. case AR5K_MODE_11G_TURBO:
  329. channels[count].hw_value = chfreq |
  330. CHANNEL_OFDM | CHANNEL_TURBO;
  331. break;
  332. case AR5K_MODE_11B:
  333. channels[count].hw_value = CHANNEL_B;
  334. }
  335. count++;
  336. max--;
  337. }
  338. return count;
  339. }
  340. static void
  341. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  342. {
  343. u8 i;
  344. for (i = 0; i < AR5K_MAX_RATES; i++)
  345. sc->rate_idx[b->band][i] = -1;
  346. for (i = 0; i < b->n_bitrates; i++) {
  347. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  348. if (b->bitrates[i].hw_value_short)
  349. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  350. }
  351. }
  352. static int
  353. ath5k_setup_bands(struct ieee80211_hw *hw)
  354. {
  355. struct ath5k_softc *sc = hw->priv;
  356. struct ath5k_hw *ah = sc->ah;
  357. struct ieee80211_supported_band *sband;
  358. int max_c, count_c = 0;
  359. int i;
  360. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  361. max_c = ARRAY_SIZE(sc->channels);
  362. /* 2GHz band */
  363. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  364. sband->band = IEEE80211_BAND_2GHZ;
  365. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  366. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  367. /* G mode */
  368. memcpy(sband->bitrates, &ath5k_rates[0],
  369. sizeof(struct ieee80211_rate) * 12);
  370. sband->n_bitrates = 12;
  371. sband->channels = sc->channels;
  372. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  373. AR5K_MODE_11G, max_c);
  374. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  375. count_c = sband->n_channels;
  376. max_c -= count_c;
  377. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  378. /* B mode */
  379. memcpy(sband->bitrates, &ath5k_rates[0],
  380. sizeof(struct ieee80211_rate) * 4);
  381. sband->n_bitrates = 4;
  382. /* 5211 only supports B rates and uses 4bit rate codes
  383. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  384. * fix them up here:
  385. */
  386. if (ah->ah_version == AR5K_AR5211) {
  387. for (i = 0; i < 4; i++) {
  388. sband->bitrates[i].hw_value =
  389. sband->bitrates[i].hw_value & 0xF;
  390. sband->bitrates[i].hw_value_short =
  391. sband->bitrates[i].hw_value_short & 0xF;
  392. }
  393. }
  394. sband->channels = sc->channels;
  395. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  396. AR5K_MODE_11B, max_c);
  397. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  398. count_c = sband->n_channels;
  399. max_c -= count_c;
  400. }
  401. ath5k_setup_rate_idx(sc, sband);
  402. /* 5GHz band, A mode */
  403. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  404. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  405. sband->band = IEEE80211_BAND_5GHZ;
  406. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  407. memcpy(sband->bitrates, &ath5k_rates[4],
  408. sizeof(struct ieee80211_rate) * 8);
  409. sband->n_bitrates = 8;
  410. sband->channels = &sc->channels[count_c];
  411. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  412. AR5K_MODE_11A, max_c);
  413. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  414. }
  415. ath5k_setup_rate_idx(sc, sband);
  416. ath5k_debug_dump_bands(sc);
  417. return 0;
  418. }
  419. /*
  420. * Set/change channels. We always reset the chip.
  421. * To accomplish this we must first cleanup any pending DMA,
  422. * then restart stuff after a la ath5k_init.
  423. *
  424. * Called with sc->lock.
  425. */
  426. static int
  427. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  428. {
  429. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  430. "channel set, resetting (%u -> %u MHz)\n",
  431. sc->curchan->center_freq, chan->center_freq);
  432. /*
  433. * To switch channels clear any pending DMA operations;
  434. * wait long enough for the RX fifo to drain, reset the
  435. * hardware at the new frequency, and then re-enable
  436. * the relevant bits of the h/w.
  437. */
  438. return ath5k_reset(sc, chan);
  439. }
  440. static void
  441. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  442. {
  443. sc->curmode = mode;
  444. if (mode == AR5K_MODE_11A) {
  445. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  446. } else {
  447. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  448. }
  449. }
  450. struct ath_vif_iter_data {
  451. const u8 *hw_macaddr;
  452. u8 mask[ETH_ALEN];
  453. u8 active_mac[ETH_ALEN]; /* first active MAC */
  454. bool need_set_hw_addr;
  455. bool found_active;
  456. bool any_assoc;
  457. };
  458. static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  459. {
  460. struct ath_vif_iter_data *iter_data = data;
  461. int i;
  462. if (iter_data->hw_macaddr)
  463. for (i = 0; i < ETH_ALEN; i++)
  464. iter_data->mask[i] &=
  465. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  466. if (!iter_data->found_active) {
  467. iter_data->found_active = true;
  468. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  469. }
  470. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  471. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  472. iter_data->need_set_hw_addr = false;
  473. if (!iter_data->any_assoc) {
  474. struct ath5k_vif *avf = (void *)vif->drv_priv;
  475. if (avf->assoc)
  476. iter_data->any_assoc = true;
  477. }
  478. }
  479. void ath5k_update_bssid_mask(struct ath5k_softc *sc, struct ieee80211_vif *vif)
  480. {
  481. struct ath_common *common = ath5k_hw_common(sc->ah);
  482. struct ath_vif_iter_data iter_data;
  483. /*
  484. * Use the hardware MAC address as reference, the hardware uses it
  485. * together with the BSSID mask when matching addresses.
  486. */
  487. iter_data.hw_macaddr = common->macaddr;
  488. memset(&iter_data.mask, 0xff, ETH_ALEN);
  489. iter_data.found_active = false;
  490. iter_data.need_set_hw_addr = true;
  491. if (vif)
  492. ath_vif_iter(&iter_data, vif->addr, vif);
  493. /* Get list of all active MAC addresses */
  494. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  495. &iter_data);
  496. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  497. if (iter_data.need_set_hw_addr && iter_data.found_active)
  498. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  499. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  500. }
  501. static void
  502. ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
  503. {
  504. struct ath5k_hw *ah = sc->ah;
  505. u32 rfilt;
  506. /* configure rx filter */
  507. rfilt = sc->filter_flags;
  508. ath5k_hw_set_rx_filter(ah, rfilt);
  509. if (ath5k_hw_hasbssidmask(ah))
  510. ath5k_update_bssid_mask(sc, vif);
  511. /* configure operational mode */
  512. ath5k_hw_set_opmode(ah, sc->opmode);
  513. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
  514. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  515. }
  516. static inline int
  517. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  518. {
  519. int rix;
  520. /* return base rate on errors */
  521. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  522. "hw_rix out of bounds: %x\n", hw_rix))
  523. return 0;
  524. rix = sc->rate_idx[sc->curband->band][hw_rix];
  525. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  526. rix = 0;
  527. return rix;
  528. }
  529. /***************\
  530. * Buffers setup *
  531. \***************/
  532. static
  533. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  534. {
  535. struct ath_common *common = ath5k_hw_common(sc->ah);
  536. struct sk_buff *skb;
  537. /*
  538. * Allocate buffer with headroom_needed space for the
  539. * fake physical layer header at the start.
  540. */
  541. skb = ath_rxbuf_alloc(common,
  542. common->rx_bufsize,
  543. GFP_ATOMIC);
  544. if (!skb) {
  545. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  546. common->rx_bufsize);
  547. return NULL;
  548. }
  549. *skb_addr = pci_map_single(sc->pdev,
  550. skb->data, common->rx_bufsize,
  551. PCI_DMA_FROMDEVICE);
  552. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  553. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  554. dev_kfree_skb(skb);
  555. return NULL;
  556. }
  557. return skb;
  558. }
  559. static int
  560. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  561. {
  562. struct ath5k_hw *ah = sc->ah;
  563. struct sk_buff *skb = bf->skb;
  564. struct ath5k_desc *ds;
  565. int ret;
  566. if (!skb) {
  567. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  568. if (!skb)
  569. return -ENOMEM;
  570. bf->skb = skb;
  571. }
  572. /*
  573. * Setup descriptors. For receive we always terminate
  574. * the descriptor list with a self-linked entry so we'll
  575. * not get overrun under high load (as can happen with a
  576. * 5212 when ANI processing enables PHY error frames).
  577. *
  578. * To ensure the last descriptor is self-linked we create
  579. * each descriptor as self-linked and add it to the end. As
  580. * each additional descriptor is added the previous self-linked
  581. * entry is "fixed" naturally. This should be safe even
  582. * if DMA is happening. When processing RX interrupts we
  583. * never remove/process the last, self-linked, entry on the
  584. * descriptor list. This ensures the hardware always has
  585. * someplace to write a new frame.
  586. */
  587. ds = bf->desc;
  588. ds->ds_link = bf->daddr; /* link to self */
  589. ds->ds_data = bf->skbaddr;
  590. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  591. if (ret) {
  592. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  593. return ret;
  594. }
  595. if (sc->rxlink != NULL)
  596. *sc->rxlink = bf->daddr;
  597. sc->rxlink = &ds->ds_link;
  598. return 0;
  599. }
  600. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  601. {
  602. struct ieee80211_hdr *hdr;
  603. enum ath5k_pkt_type htype;
  604. __le16 fc;
  605. hdr = (struct ieee80211_hdr *)skb->data;
  606. fc = hdr->frame_control;
  607. if (ieee80211_is_beacon(fc))
  608. htype = AR5K_PKT_TYPE_BEACON;
  609. else if (ieee80211_is_probe_resp(fc))
  610. htype = AR5K_PKT_TYPE_PROBE_RESP;
  611. else if (ieee80211_is_atim(fc))
  612. htype = AR5K_PKT_TYPE_ATIM;
  613. else if (ieee80211_is_pspoll(fc))
  614. htype = AR5K_PKT_TYPE_PSPOLL;
  615. else
  616. htype = AR5K_PKT_TYPE_NORMAL;
  617. return htype;
  618. }
  619. static int
  620. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  621. struct ath5k_txq *txq, int padsize)
  622. {
  623. struct ath5k_hw *ah = sc->ah;
  624. struct ath5k_desc *ds = bf->desc;
  625. struct sk_buff *skb = bf->skb;
  626. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  627. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  628. struct ieee80211_rate *rate;
  629. unsigned int mrr_rate[3], mrr_tries[3];
  630. int i, ret;
  631. u16 hw_rate;
  632. u16 cts_rate = 0;
  633. u16 duration = 0;
  634. u8 rc_flags;
  635. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  636. /* XXX endianness */
  637. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  638. PCI_DMA_TODEVICE);
  639. rate = ieee80211_get_tx_rate(sc->hw, info);
  640. if (!rate) {
  641. ret = -EINVAL;
  642. goto err_unmap;
  643. }
  644. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  645. flags |= AR5K_TXDESC_NOACK;
  646. rc_flags = info->control.rates[0].flags;
  647. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  648. rate->hw_value_short : rate->hw_value;
  649. pktlen = skb->len;
  650. /* FIXME: If we are in g mode and rate is a CCK rate
  651. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  652. * from tx power (value is in dB units already) */
  653. if (info->control.hw_key) {
  654. keyidx = info->control.hw_key->hw_key_idx;
  655. pktlen += info->control.hw_key->icv_len;
  656. }
  657. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  658. flags |= AR5K_TXDESC_RTSENA;
  659. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  660. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  661. info->control.vif, pktlen, info));
  662. }
  663. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  664. flags |= AR5K_TXDESC_CTSENA;
  665. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  666. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  667. info->control.vif, pktlen, info));
  668. }
  669. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  670. ieee80211_get_hdrlen_from_skb(skb), padsize,
  671. get_hw_packet_type(skb),
  672. (sc->power_level * 2),
  673. hw_rate,
  674. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  675. cts_rate, duration);
  676. if (ret)
  677. goto err_unmap;
  678. memset(mrr_rate, 0, sizeof(mrr_rate));
  679. memset(mrr_tries, 0, sizeof(mrr_tries));
  680. for (i = 0; i < 3; i++) {
  681. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  682. if (!rate)
  683. break;
  684. mrr_rate[i] = rate->hw_value;
  685. mrr_tries[i] = info->control.rates[i + 1].count;
  686. }
  687. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  688. mrr_rate[0], mrr_tries[0],
  689. mrr_rate[1], mrr_tries[1],
  690. mrr_rate[2], mrr_tries[2]);
  691. ds->ds_link = 0;
  692. ds->ds_data = bf->skbaddr;
  693. spin_lock_bh(&txq->lock);
  694. list_add_tail(&bf->list, &txq->q);
  695. txq->txq_len++;
  696. if (txq->link == NULL) /* is this first packet? */
  697. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  698. else /* no, so only link it */
  699. *txq->link = bf->daddr;
  700. txq->link = &ds->ds_link;
  701. ath5k_hw_start_tx_dma(ah, txq->qnum);
  702. mmiowb();
  703. spin_unlock_bh(&txq->lock);
  704. return 0;
  705. err_unmap:
  706. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  707. return ret;
  708. }
  709. /*******************\
  710. * Descriptors setup *
  711. \*******************/
  712. static int
  713. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  714. {
  715. struct ath5k_desc *ds;
  716. struct ath5k_buf *bf;
  717. dma_addr_t da;
  718. unsigned int i;
  719. int ret;
  720. /* allocate descriptors */
  721. sc->desc_len = sizeof(struct ath5k_desc) *
  722. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  723. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  724. if (sc->desc == NULL) {
  725. ATH5K_ERR(sc, "can't allocate descriptors\n");
  726. ret = -ENOMEM;
  727. goto err;
  728. }
  729. ds = sc->desc;
  730. da = sc->desc_daddr;
  731. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  732. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  733. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  734. sizeof(struct ath5k_buf), GFP_KERNEL);
  735. if (bf == NULL) {
  736. ATH5K_ERR(sc, "can't allocate bufptr\n");
  737. ret = -ENOMEM;
  738. goto err_free;
  739. }
  740. sc->bufptr = bf;
  741. INIT_LIST_HEAD(&sc->rxbuf);
  742. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  743. bf->desc = ds;
  744. bf->daddr = da;
  745. list_add_tail(&bf->list, &sc->rxbuf);
  746. }
  747. INIT_LIST_HEAD(&sc->txbuf);
  748. sc->txbuf_len = ATH_TXBUF;
  749. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  750. da += sizeof(*ds)) {
  751. bf->desc = ds;
  752. bf->daddr = da;
  753. list_add_tail(&bf->list, &sc->txbuf);
  754. }
  755. /* beacon buffers */
  756. INIT_LIST_HEAD(&sc->bcbuf);
  757. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  758. bf->desc = ds;
  759. bf->daddr = da;
  760. list_add_tail(&bf->list, &sc->bcbuf);
  761. }
  762. return 0;
  763. err_free:
  764. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  765. err:
  766. sc->desc = NULL;
  767. return ret;
  768. }
  769. static void
  770. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  771. {
  772. struct ath5k_buf *bf;
  773. list_for_each_entry(bf, &sc->txbuf, list)
  774. ath5k_txbuf_free_skb(sc, bf);
  775. list_for_each_entry(bf, &sc->rxbuf, list)
  776. ath5k_rxbuf_free_skb(sc, bf);
  777. list_for_each_entry(bf, &sc->bcbuf, list)
  778. ath5k_txbuf_free_skb(sc, bf);
  779. /* Free memory associated with all descriptors */
  780. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  781. sc->desc = NULL;
  782. sc->desc_daddr = 0;
  783. kfree(sc->bufptr);
  784. sc->bufptr = NULL;
  785. }
  786. /**************\
  787. * Queues setup *
  788. \**************/
  789. static struct ath5k_txq *
  790. ath5k_txq_setup(struct ath5k_softc *sc,
  791. int qtype, int subtype)
  792. {
  793. struct ath5k_hw *ah = sc->ah;
  794. struct ath5k_txq *txq;
  795. struct ath5k_txq_info qi = {
  796. .tqi_subtype = subtype,
  797. /* XXX: default values not correct for B and XR channels,
  798. * but who cares? */
  799. .tqi_aifs = AR5K_TUNE_AIFS,
  800. .tqi_cw_min = AR5K_TUNE_CWMIN,
  801. .tqi_cw_max = AR5K_TUNE_CWMAX
  802. };
  803. int qnum;
  804. /*
  805. * Enable interrupts only for EOL and DESC conditions.
  806. * We mark tx descriptors to receive a DESC interrupt
  807. * when a tx queue gets deep; otherwise we wait for the
  808. * EOL to reap descriptors. Note that this is done to
  809. * reduce interrupt load and this only defers reaping
  810. * descriptors, never transmitting frames. Aside from
  811. * reducing interrupts this also permits more concurrency.
  812. * The only potential downside is if the tx queue backs
  813. * up in which case the top half of the kernel may backup
  814. * due to a lack of tx descriptors.
  815. */
  816. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  817. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  818. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  819. if (qnum < 0) {
  820. /*
  821. * NB: don't print a message, this happens
  822. * normally on parts with too few tx queues
  823. */
  824. return ERR_PTR(qnum);
  825. }
  826. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  827. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  828. qnum, ARRAY_SIZE(sc->txqs));
  829. ath5k_hw_release_tx_queue(ah, qnum);
  830. return ERR_PTR(-EINVAL);
  831. }
  832. txq = &sc->txqs[qnum];
  833. if (!txq->setup) {
  834. txq->qnum = qnum;
  835. txq->link = NULL;
  836. INIT_LIST_HEAD(&txq->q);
  837. spin_lock_init(&txq->lock);
  838. txq->setup = true;
  839. txq->txq_len = 0;
  840. txq->txq_poll_mark = false;
  841. txq->txq_stuck = 0;
  842. }
  843. return &sc->txqs[qnum];
  844. }
  845. static int
  846. ath5k_beaconq_setup(struct ath5k_hw *ah)
  847. {
  848. struct ath5k_txq_info qi = {
  849. /* XXX: default values not correct for B and XR channels,
  850. * but who cares? */
  851. .tqi_aifs = AR5K_TUNE_AIFS,
  852. .tqi_cw_min = AR5K_TUNE_CWMIN,
  853. .tqi_cw_max = AR5K_TUNE_CWMAX,
  854. /* NB: for dynamic turbo, don't enable any other interrupts */
  855. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  856. };
  857. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  858. }
  859. static int
  860. ath5k_beaconq_config(struct ath5k_softc *sc)
  861. {
  862. struct ath5k_hw *ah = sc->ah;
  863. struct ath5k_txq_info qi;
  864. int ret;
  865. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  866. if (ret)
  867. goto err;
  868. if (sc->opmode == NL80211_IFTYPE_AP ||
  869. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  870. /*
  871. * Always burst out beacon and CAB traffic
  872. * (aifs = cwmin = cwmax = 0)
  873. */
  874. qi.tqi_aifs = 0;
  875. qi.tqi_cw_min = 0;
  876. qi.tqi_cw_max = 0;
  877. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  878. /*
  879. * Adhoc mode; backoff between 0 and (2 * cw_min).
  880. */
  881. qi.tqi_aifs = 0;
  882. qi.tqi_cw_min = 0;
  883. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  884. }
  885. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  886. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  887. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  888. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  889. if (ret) {
  890. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  891. "hardware queue!\n", __func__);
  892. goto err;
  893. }
  894. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  895. if (ret)
  896. goto err;
  897. /* reconfigure cabq with ready time to 80% of beacon_interval */
  898. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  899. if (ret)
  900. goto err;
  901. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  902. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  903. if (ret)
  904. goto err;
  905. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  906. err:
  907. return ret;
  908. }
  909. static void
  910. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  911. {
  912. struct ath5k_buf *bf, *bf0;
  913. /*
  914. * NB: this assumes output has been stopped and
  915. * we do not need to block ath5k_tx_tasklet
  916. */
  917. spin_lock_bh(&txq->lock);
  918. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  919. ath5k_debug_printtxbuf(sc, bf);
  920. ath5k_txbuf_free_skb(sc, bf);
  921. spin_lock_bh(&sc->txbuflock);
  922. list_move_tail(&bf->list, &sc->txbuf);
  923. sc->txbuf_len++;
  924. txq->txq_len--;
  925. spin_unlock_bh(&sc->txbuflock);
  926. }
  927. txq->link = NULL;
  928. txq->txq_poll_mark = false;
  929. spin_unlock_bh(&txq->lock);
  930. }
  931. /*
  932. * Drain the transmit queues and reclaim resources.
  933. */
  934. static void
  935. ath5k_txq_cleanup(struct ath5k_softc *sc)
  936. {
  937. struct ath5k_hw *ah = sc->ah;
  938. unsigned int i;
  939. /* XXX return value */
  940. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  941. /* don't touch the hardware if marked invalid */
  942. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  943. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  944. ath5k_hw_get_txdp(ah, sc->bhalq));
  945. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  946. if (sc->txqs[i].setup) {
  947. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  948. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  949. "link %p\n",
  950. sc->txqs[i].qnum,
  951. ath5k_hw_get_txdp(ah,
  952. sc->txqs[i].qnum),
  953. sc->txqs[i].link);
  954. }
  955. }
  956. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  957. if (sc->txqs[i].setup)
  958. ath5k_txq_drainq(sc, &sc->txqs[i]);
  959. }
  960. static void
  961. ath5k_txq_release(struct ath5k_softc *sc)
  962. {
  963. struct ath5k_txq *txq = sc->txqs;
  964. unsigned int i;
  965. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  966. if (txq->setup) {
  967. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  968. txq->setup = false;
  969. }
  970. }
  971. /*************\
  972. * RX Handling *
  973. \*************/
  974. /*
  975. * Enable the receive h/w following a reset.
  976. */
  977. static int
  978. ath5k_rx_start(struct ath5k_softc *sc)
  979. {
  980. struct ath5k_hw *ah = sc->ah;
  981. struct ath_common *common = ath5k_hw_common(ah);
  982. struct ath5k_buf *bf;
  983. int ret;
  984. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  985. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  986. common->cachelsz, common->rx_bufsize);
  987. spin_lock_bh(&sc->rxbuflock);
  988. sc->rxlink = NULL;
  989. list_for_each_entry(bf, &sc->rxbuf, list) {
  990. ret = ath5k_rxbuf_setup(sc, bf);
  991. if (ret != 0) {
  992. spin_unlock_bh(&sc->rxbuflock);
  993. goto err;
  994. }
  995. }
  996. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  997. ath5k_hw_set_rxdp(ah, bf->daddr);
  998. spin_unlock_bh(&sc->rxbuflock);
  999. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1000. ath5k_mode_setup(sc, NULL); /* set filters, etc. */
  1001. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1002. return 0;
  1003. err:
  1004. return ret;
  1005. }
  1006. /*
  1007. * Disable the receive h/w in preparation for a reset.
  1008. */
  1009. static void
  1010. ath5k_rx_stop(struct ath5k_softc *sc)
  1011. {
  1012. struct ath5k_hw *ah = sc->ah;
  1013. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1014. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1015. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1016. ath5k_debug_printrxbuffs(sc, ah);
  1017. }
  1018. static unsigned int
  1019. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  1020. struct ath5k_rx_status *rs)
  1021. {
  1022. struct ath5k_hw *ah = sc->ah;
  1023. struct ath_common *common = ath5k_hw_common(ah);
  1024. struct ieee80211_hdr *hdr = (void *)skb->data;
  1025. unsigned int keyix, hlen;
  1026. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1027. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1028. return RX_FLAG_DECRYPTED;
  1029. /* Apparently when a default key is used to decrypt the packet
  1030. the hw does not set the index used to decrypt. In such cases
  1031. get the index from the packet. */
  1032. hlen = ieee80211_hdrlen(hdr->frame_control);
  1033. if (ieee80211_has_protected(hdr->frame_control) &&
  1034. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1035. skb->len >= hlen + 4) {
  1036. keyix = skb->data[hlen + 3] >> 6;
  1037. if (test_bit(keyix, common->keymap))
  1038. return RX_FLAG_DECRYPTED;
  1039. }
  1040. return 0;
  1041. }
  1042. static void
  1043. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1044. struct ieee80211_rx_status *rxs)
  1045. {
  1046. struct ath_common *common = ath5k_hw_common(sc->ah);
  1047. u64 tsf, bc_tstamp;
  1048. u32 hw_tu;
  1049. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1050. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1051. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1052. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1053. /*
  1054. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1055. * have updated the local TSF. We have to work around various
  1056. * hardware bugs, though...
  1057. */
  1058. tsf = ath5k_hw_get_tsf64(sc->ah);
  1059. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1060. hw_tu = TSF_TO_TU(tsf);
  1061. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1062. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1063. (unsigned long long)bc_tstamp,
  1064. (unsigned long long)rxs->mactime,
  1065. (unsigned long long)(rxs->mactime - bc_tstamp),
  1066. (unsigned long long)tsf);
  1067. /*
  1068. * Sometimes the HW will give us a wrong tstamp in the rx
  1069. * status, causing the timestamp extension to go wrong.
  1070. * (This seems to happen especially with beacon frames bigger
  1071. * than 78 byte (incl. FCS))
  1072. * But we know that the receive timestamp must be later than the
  1073. * timestamp of the beacon since HW must have synced to that.
  1074. *
  1075. * NOTE: here we assume mactime to be after the frame was
  1076. * received, not like mac80211 which defines it at the start.
  1077. */
  1078. if (bc_tstamp > rxs->mactime) {
  1079. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1080. "fixing mactime from %llx to %llx\n",
  1081. (unsigned long long)rxs->mactime,
  1082. (unsigned long long)tsf);
  1083. rxs->mactime = tsf;
  1084. }
  1085. /*
  1086. * Local TSF might have moved higher than our beacon timers,
  1087. * in that case we have to update them to continue sending
  1088. * beacons. This also takes care of synchronizing beacon sending
  1089. * times with other stations.
  1090. */
  1091. if (hw_tu >= sc->nexttbtt)
  1092. ath5k_beacon_update_timers(sc, bc_tstamp);
  1093. /* Check if the beacon timers are still correct, because a TSF
  1094. * update might have created a window between them - for a
  1095. * longer description see the comment of this function: */
  1096. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1097. ath5k_beacon_update_timers(sc, bc_tstamp);
  1098. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1099. "fixed beacon timers after beacon receive\n");
  1100. }
  1101. }
  1102. }
  1103. static void
  1104. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1105. {
  1106. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1107. struct ath5k_hw *ah = sc->ah;
  1108. struct ath_common *common = ath5k_hw_common(ah);
  1109. /* only beacons from our BSSID */
  1110. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1111. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1112. return;
  1113. ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
  1114. rssi);
  1115. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1116. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1117. }
  1118. /*
  1119. * Compute padding position. skb must contain an IEEE 802.11 frame
  1120. */
  1121. static int ath5k_common_padpos(struct sk_buff *skb)
  1122. {
  1123. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1124. __le16 frame_control = hdr->frame_control;
  1125. int padpos = 24;
  1126. if (ieee80211_has_a4(frame_control)) {
  1127. padpos += ETH_ALEN;
  1128. }
  1129. if (ieee80211_is_data_qos(frame_control)) {
  1130. padpos += IEEE80211_QOS_CTL_LEN;
  1131. }
  1132. return padpos;
  1133. }
  1134. /*
  1135. * This function expects an 802.11 frame and returns the number of
  1136. * bytes added, or -1 if we don't have enough header room.
  1137. */
  1138. static int ath5k_add_padding(struct sk_buff *skb)
  1139. {
  1140. int padpos = ath5k_common_padpos(skb);
  1141. int padsize = padpos & 3;
  1142. if (padsize && skb->len>padpos) {
  1143. if (skb_headroom(skb) < padsize)
  1144. return -1;
  1145. skb_push(skb, padsize);
  1146. memmove(skb->data, skb->data+padsize, padpos);
  1147. return padsize;
  1148. }
  1149. return 0;
  1150. }
  1151. /*
  1152. * The MAC header is padded to have 32-bit boundary if the
  1153. * packet payload is non-zero. The general calculation for
  1154. * padsize would take into account odd header lengths:
  1155. * padsize = 4 - (hdrlen & 3); however, since only
  1156. * even-length headers are used, padding can only be 0 or 2
  1157. * bytes and we can optimize this a bit. We must not try to
  1158. * remove padding from short control frames that do not have a
  1159. * payload.
  1160. *
  1161. * This function expects an 802.11 frame and returns the number of
  1162. * bytes removed.
  1163. */
  1164. static int ath5k_remove_padding(struct sk_buff *skb)
  1165. {
  1166. int padpos = ath5k_common_padpos(skb);
  1167. int padsize = padpos & 3;
  1168. if (padsize && skb->len>=padpos+padsize) {
  1169. memmove(skb->data + padsize, skb->data, padpos);
  1170. skb_pull(skb, padsize);
  1171. return padsize;
  1172. }
  1173. return 0;
  1174. }
  1175. static void
  1176. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1177. struct ath5k_rx_status *rs)
  1178. {
  1179. struct ieee80211_rx_status *rxs;
  1180. ath5k_remove_padding(skb);
  1181. rxs = IEEE80211_SKB_RXCB(skb);
  1182. rxs->flag = 0;
  1183. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1184. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1185. /*
  1186. * always extend the mac timestamp, since this information is
  1187. * also needed for proper IBSS merging.
  1188. *
  1189. * XXX: it might be too late to do it here, since rs_tstamp is
  1190. * 15bit only. that means TSF extension has to be done within
  1191. * 32768usec (about 32ms). it might be necessary to move this to
  1192. * the interrupt handler, like it is done in madwifi.
  1193. *
  1194. * Unfortunately we don't know when the hardware takes the rx
  1195. * timestamp (beginning of phy frame, data frame, end of rx?).
  1196. * The only thing we know is that it is hardware specific...
  1197. * On AR5213 it seems the rx timestamp is at the end of the
  1198. * frame, but i'm not sure.
  1199. *
  1200. * NOTE: mac80211 defines mactime at the beginning of the first
  1201. * data symbol. Since we don't have any time references it's
  1202. * impossible to comply to that. This affects IBSS merge only
  1203. * right now, so it's not too bad...
  1204. */
  1205. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1206. rxs->flag |= RX_FLAG_TSFT;
  1207. rxs->freq = sc->curchan->center_freq;
  1208. rxs->band = sc->curband->band;
  1209. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1210. rxs->antenna = rs->rs_antenna;
  1211. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1212. sc->stats.antenna_rx[rs->rs_antenna]++;
  1213. else
  1214. sc->stats.antenna_rx[0]++; /* invalid */
  1215. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1216. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1217. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1218. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1219. rxs->flag |= RX_FLAG_SHORTPRE;
  1220. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1221. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1222. /* check beacons in IBSS mode */
  1223. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1224. ath5k_check_ibss_tsf(sc, skb, rxs);
  1225. ieee80211_rx(sc->hw, skb);
  1226. }
  1227. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1228. *
  1229. * Check if we want to further process this frame or not. Also update
  1230. * statistics. Return true if we want this frame, false if not.
  1231. */
  1232. static bool
  1233. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1234. {
  1235. sc->stats.rx_all_count++;
  1236. if (unlikely(rs->rs_status)) {
  1237. if (rs->rs_status & AR5K_RXERR_CRC)
  1238. sc->stats.rxerr_crc++;
  1239. if (rs->rs_status & AR5K_RXERR_FIFO)
  1240. sc->stats.rxerr_fifo++;
  1241. if (rs->rs_status & AR5K_RXERR_PHY) {
  1242. sc->stats.rxerr_phy++;
  1243. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1244. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1245. return false;
  1246. }
  1247. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1248. /*
  1249. * Decrypt error. If the error occurred
  1250. * because there was no hardware key, then
  1251. * let the frame through so the upper layers
  1252. * can process it. This is necessary for 5210
  1253. * parts which have no way to setup a ``clear''
  1254. * key cache entry.
  1255. *
  1256. * XXX do key cache faulting
  1257. */
  1258. sc->stats.rxerr_decrypt++;
  1259. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1260. !(rs->rs_status & AR5K_RXERR_CRC))
  1261. return true;
  1262. }
  1263. if (rs->rs_status & AR5K_RXERR_MIC) {
  1264. sc->stats.rxerr_mic++;
  1265. return true;
  1266. }
  1267. /* reject any frames with non-crypto errors */
  1268. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1269. return false;
  1270. }
  1271. if (unlikely(rs->rs_more)) {
  1272. sc->stats.rxerr_jumbo++;
  1273. return false;
  1274. }
  1275. return true;
  1276. }
  1277. static void
  1278. ath5k_tasklet_rx(unsigned long data)
  1279. {
  1280. struct ath5k_rx_status rs = {};
  1281. struct sk_buff *skb, *next_skb;
  1282. dma_addr_t next_skb_addr;
  1283. struct ath5k_softc *sc = (void *)data;
  1284. struct ath5k_hw *ah = sc->ah;
  1285. struct ath_common *common = ath5k_hw_common(ah);
  1286. struct ath5k_buf *bf;
  1287. struct ath5k_desc *ds;
  1288. int ret;
  1289. spin_lock(&sc->rxbuflock);
  1290. if (list_empty(&sc->rxbuf)) {
  1291. ATH5K_WARN(sc, "empty rx buf pool\n");
  1292. goto unlock;
  1293. }
  1294. do {
  1295. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1296. BUG_ON(bf->skb == NULL);
  1297. skb = bf->skb;
  1298. ds = bf->desc;
  1299. /* bail if HW is still using self-linked descriptor */
  1300. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1301. break;
  1302. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1303. if (unlikely(ret == -EINPROGRESS))
  1304. break;
  1305. else if (unlikely(ret)) {
  1306. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1307. sc->stats.rxerr_proc++;
  1308. break;
  1309. }
  1310. if (ath5k_receive_frame_ok(sc, &rs)) {
  1311. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1312. /*
  1313. * If we can't replace bf->skb with a new skb under
  1314. * memory pressure, just skip this packet
  1315. */
  1316. if (!next_skb)
  1317. goto next;
  1318. pci_unmap_single(sc->pdev, bf->skbaddr,
  1319. common->rx_bufsize,
  1320. PCI_DMA_FROMDEVICE);
  1321. skb_put(skb, rs.rs_datalen);
  1322. ath5k_receive_frame(sc, skb, &rs);
  1323. bf->skb = next_skb;
  1324. bf->skbaddr = next_skb_addr;
  1325. }
  1326. next:
  1327. list_move_tail(&bf->list, &sc->rxbuf);
  1328. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1329. unlock:
  1330. spin_unlock(&sc->rxbuflock);
  1331. }
  1332. /*************\
  1333. * TX Handling *
  1334. \*************/
  1335. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1336. struct ath5k_txq *txq)
  1337. {
  1338. struct ath5k_softc *sc = hw->priv;
  1339. struct ath5k_buf *bf;
  1340. unsigned long flags;
  1341. int padsize;
  1342. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1343. /*
  1344. * The hardware expects the header padded to 4 byte boundaries.
  1345. * If this is not the case, we add the padding after the header.
  1346. */
  1347. padsize = ath5k_add_padding(skb);
  1348. if (padsize < 0) {
  1349. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1350. " headroom to pad");
  1351. goto drop_packet;
  1352. }
  1353. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1354. ieee80211_stop_queue(hw, txq->qnum);
  1355. spin_lock_irqsave(&sc->txbuflock, flags);
  1356. if (list_empty(&sc->txbuf)) {
  1357. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1358. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1359. ieee80211_stop_queues(hw);
  1360. goto drop_packet;
  1361. }
  1362. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1363. list_del(&bf->list);
  1364. sc->txbuf_len--;
  1365. if (list_empty(&sc->txbuf))
  1366. ieee80211_stop_queues(hw);
  1367. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1368. bf->skb = skb;
  1369. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1370. bf->skb = NULL;
  1371. spin_lock_irqsave(&sc->txbuflock, flags);
  1372. list_add_tail(&bf->list, &sc->txbuf);
  1373. sc->txbuf_len++;
  1374. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1375. goto drop_packet;
  1376. }
  1377. return NETDEV_TX_OK;
  1378. drop_packet:
  1379. dev_kfree_skb_any(skb);
  1380. return NETDEV_TX_OK;
  1381. }
  1382. static void
  1383. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1384. struct ath5k_tx_status *ts)
  1385. {
  1386. struct ieee80211_tx_info *info;
  1387. int i;
  1388. sc->stats.tx_all_count++;
  1389. info = IEEE80211_SKB_CB(skb);
  1390. ieee80211_tx_info_clear_status(info);
  1391. for (i = 0; i < 4; i++) {
  1392. struct ieee80211_tx_rate *r =
  1393. &info->status.rates[i];
  1394. if (ts->ts_rate[i]) {
  1395. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1396. r->count = ts->ts_retry[i];
  1397. } else {
  1398. r->idx = -1;
  1399. r->count = 0;
  1400. }
  1401. }
  1402. /* count the successful attempt as well */
  1403. info->status.rates[ts->ts_final_idx].count++;
  1404. if (unlikely(ts->ts_status)) {
  1405. sc->stats.ack_fail++;
  1406. if (ts->ts_status & AR5K_TXERR_FILT) {
  1407. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1408. sc->stats.txerr_filt++;
  1409. }
  1410. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1411. sc->stats.txerr_retry++;
  1412. if (ts->ts_status & AR5K_TXERR_FIFO)
  1413. sc->stats.txerr_fifo++;
  1414. } else {
  1415. info->flags |= IEEE80211_TX_STAT_ACK;
  1416. info->status.ack_signal = ts->ts_rssi;
  1417. }
  1418. /*
  1419. * Remove MAC header padding before giving the frame
  1420. * back to mac80211.
  1421. */
  1422. ath5k_remove_padding(skb);
  1423. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1424. sc->stats.antenna_tx[ts->ts_antenna]++;
  1425. else
  1426. sc->stats.antenna_tx[0]++; /* invalid */
  1427. ieee80211_tx_status(sc->hw, skb);
  1428. }
  1429. static void
  1430. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1431. {
  1432. struct ath5k_tx_status ts = {};
  1433. struct ath5k_buf *bf, *bf0;
  1434. struct ath5k_desc *ds;
  1435. struct sk_buff *skb;
  1436. int ret;
  1437. spin_lock(&txq->lock);
  1438. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1439. txq->txq_poll_mark = false;
  1440. /* skb might already have been processed last time. */
  1441. if (bf->skb != NULL) {
  1442. ds = bf->desc;
  1443. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1444. if (unlikely(ret == -EINPROGRESS))
  1445. break;
  1446. else if (unlikely(ret)) {
  1447. ATH5K_ERR(sc,
  1448. "error %d while processing "
  1449. "queue %u\n", ret, txq->qnum);
  1450. break;
  1451. }
  1452. skb = bf->skb;
  1453. bf->skb = NULL;
  1454. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1455. PCI_DMA_TODEVICE);
  1456. ath5k_tx_frame_completed(sc, skb, &ts);
  1457. }
  1458. /*
  1459. * It's possible that the hardware can say the buffer is
  1460. * completed when it hasn't yet loaded the ds_link from
  1461. * host memory and moved on.
  1462. * Always keep the last descriptor to avoid HW races...
  1463. */
  1464. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1465. spin_lock(&sc->txbuflock);
  1466. list_move_tail(&bf->list, &sc->txbuf);
  1467. sc->txbuf_len++;
  1468. txq->txq_len--;
  1469. spin_unlock(&sc->txbuflock);
  1470. }
  1471. }
  1472. spin_unlock(&txq->lock);
  1473. if (txq->txq_len < ATH5K_TXQ_LEN_LOW)
  1474. ieee80211_wake_queue(sc->hw, txq->qnum);
  1475. }
  1476. static void
  1477. ath5k_tasklet_tx(unsigned long data)
  1478. {
  1479. int i;
  1480. struct ath5k_softc *sc = (void *)data;
  1481. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1482. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1483. ath5k_tx_processq(sc, &sc->txqs[i]);
  1484. }
  1485. /*****************\
  1486. * Beacon handling *
  1487. \*****************/
  1488. /*
  1489. * Setup the beacon frame for transmit.
  1490. */
  1491. static int
  1492. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1493. {
  1494. struct sk_buff *skb = bf->skb;
  1495. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1496. struct ath5k_hw *ah = sc->ah;
  1497. struct ath5k_desc *ds;
  1498. int ret = 0;
  1499. u8 antenna;
  1500. u32 flags;
  1501. const int padsize = 0;
  1502. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1503. PCI_DMA_TODEVICE);
  1504. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1505. "skbaddr %llx\n", skb, skb->data, skb->len,
  1506. (unsigned long long)bf->skbaddr);
  1507. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1508. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1509. return -EIO;
  1510. }
  1511. ds = bf->desc;
  1512. antenna = ah->ah_tx_ant;
  1513. flags = AR5K_TXDESC_NOACK;
  1514. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1515. ds->ds_link = bf->daddr; /* self-linked */
  1516. flags |= AR5K_TXDESC_VEOL;
  1517. } else
  1518. ds->ds_link = 0;
  1519. /*
  1520. * If we use multiple antennas on AP and use
  1521. * the Sectored AP scenario, switch antenna every
  1522. * 4 beacons to make sure everybody hears our AP.
  1523. * When a client tries to associate, hw will keep
  1524. * track of the tx antenna to be used for this client
  1525. * automaticaly, based on ACKed packets.
  1526. *
  1527. * Note: AP still listens and transmits RTS on the
  1528. * default antenna which is supposed to be an omni.
  1529. *
  1530. * Note2: On sectored scenarios it's possible to have
  1531. * multiple antennas (1 omni -- the default -- and 14
  1532. * sectors), so if we choose to actually support this
  1533. * mode, we need to allow the user to set how many antennas
  1534. * we have and tweak the code below to send beacons
  1535. * on all of them.
  1536. */
  1537. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1538. antenna = sc->bsent & 4 ? 2 : 1;
  1539. /* FIXME: If we are in g mode and rate is a CCK rate
  1540. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1541. * from tx power (value is in dB units already) */
  1542. ds->ds_data = bf->skbaddr;
  1543. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1544. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1545. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1546. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1547. 1, AR5K_TXKEYIX_INVALID,
  1548. antenna, flags, 0, 0);
  1549. if (ret)
  1550. goto err_unmap;
  1551. return 0;
  1552. err_unmap:
  1553. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1554. return ret;
  1555. }
  1556. /*
  1557. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1558. * this is called only once at config_bss time, for AP we do it every
  1559. * SWBA interrupt so that the TIM will reflect buffered frames.
  1560. *
  1561. * Called with the beacon lock.
  1562. */
  1563. static int
  1564. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1565. {
  1566. int ret;
  1567. struct ath5k_softc *sc = hw->priv;
  1568. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1569. struct sk_buff *skb;
  1570. if (WARN_ON(!vif)) {
  1571. ret = -EINVAL;
  1572. goto out;
  1573. }
  1574. skb = ieee80211_beacon_get(hw, vif);
  1575. if (!skb) {
  1576. ret = -ENOMEM;
  1577. goto out;
  1578. }
  1579. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1580. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1581. avf->bbuf->skb = skb;
  1582. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1583. if (ret)
  1584. avf->bbuf->skb = NULL;
  1585. out:
  1586. return ret;
  1587. }
  1588. /*
  1589. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1590. * frame contents are done as needed and the slot time is
  1591. * also adjusted based on current state.
  1592. *
  1593. * This is called from software irq context (beacontq tasklets)
  1594. * or user context from ath5k_beacon_config.
  1595. */
  1596. static void
  1597. ath5k_beacon_send(struct ath5k_softc *sc)
  1598. {
  1599. struct ath5k_hw *ah = sc->ah;
  1600. struct ieee80211_vif *vif;
  1601. struct ath5k_vif *avf;
  1602. struct ath5k_buf *bf;
  1603. struct sk_buff *skb;
  1604. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1605. /*
  1606. * Check if the previous beacon has gone out. If
  1607. * not, don't don't try to post another: skip this
  1608. * period and wait for the next. Missed beacons
  1609. * indicate a problem and should not occur. If we
  1610. * miss too many consecutive beacons reset the device.
  1611. */
  1612. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1613. sc->bmisscount++;
  1614. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1615. "missed %u consecutive beacons\n", sc->bmisscount);
  1616. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1617. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1618. "stuck beacon time (%u missed)\n",
  1619. sc->bmisscount);
  1620. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1621. "stuck beacon, resetting\n");
  1622. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1623. }
  1624. return;
  1625. }
  1626. if (unlikely(sc->bmisscount != 0)) {
  1627. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1628. "resume beacon xmit after %u misses\n",
  1629. sc->bmisscount);
  1630. sc->bmisscount = 0;
  1631. }
  1632. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1633. u64 tsf = ath5k_hw_get_tsf64(ah);
  1634. u32 tsftu = TSF_TO_TU(tsf);
  1635. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1636. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1637. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1638. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1639. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1640. } else /* only one interface */
  1641. vif = sc->bslot[0];
  1642. if (!vif)
  1643. return;
  1644. avf = (void *)vif->drv_priv;
  1645. bf = avf->bbuf;
  1646. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1647. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1648. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1649. return;
  1650. }
  1651. /*
  1652. * Stop any current dma and put the new frame on the queue.
  1653. * This should never fail since we check above that no frames
  1654. * are still pending on the queue.
  1655. */
  1656. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1657. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1658. /* NB: hw still stops DMA, so proceed */
  1659. }
  1660. /* refresh the beacon for AP mode */
  1661. if (sc->opmode == NL80211_IFTYPE_AP)
  1662. ath5k_beacon_update(sc->hw, vif);
  1663. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1664. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1665. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1666. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1667. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1668. while (skb) {
  1669. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1670. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1671. }
  1672. sc->bsent++;
  1673. }
  1674. /**
  1675. * ath5k_beacon_update_timers - update beacon timers
  1676. *
  1677. * @sc: struct ath5k_softc pointer we are operating on
  1678. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1679. * beacon timer update based on the current HW TSF.
  1680. *
  1681. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1682. * of a received beacon or the current local hardware TSF and write it to the
  1683. * beacon timer registers.
  1684. *
  1685. * This is called in a variety of situations, e.g. when a beacon is received,
  1686. * when a TSF update has been detected, but also when an new IBSS is created or
  1687. * when we otherwise know we have to update the timers, but we keep it in this
  1688. * function to have it all together in one place.
  1689. */
  1690. static void
  1691. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1692. {
  1693. struct ath5k_hw *ah = sc->ah;
  1694. u32 nexttbtt, intval, hw_tu, bc_tu;
  1695. u64 hw_tsf;
  1696. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1697. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1698. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1699. if (intval < 15)
  1700. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1701. intval);
  1702. }
  1703. if (WARN_ON(!intval))
  1704. return;
  1705. /* beacon TSF converted to TU */
  1706. bc_tu = TSF_TO_TU(bc_tsf);
  1707. /* current TSF converted to TU */
  1708. hw_tsf = ath5k_hw_get_tsf64(ah);
  1709. hw_tu = TSF_TO_TU(hw_tsf);
  1710. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1711. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1712. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1713. * configuration we need to make sure it is bigger than that. */
  1714. if (bc_tsf == -1) {
  1715. /*
  1716. * no beacons received, called internally.
  1717. * just need to refresh timers based on HW TSF.
  1718. */
  1719. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1720. } else if (bc_tsf == 0) {
  1721. /*
  1722. * no beacon received, probably called by ath5k_reset_tsf().
  1723. * reset TSF to start with 0.
  1724. */
  1725. nexttbtt = intval;
  1726. intval |= AR5K_BEACON_RESET_TSF;
  1727. } else if (bc_tsf > hw_tsf) {
  1728. /*
  1729. * beacon received, SW merge happend but HW TSF not yet updated.
  1730. * not possible to reconfigure timers yet, but next time we
  1731. * receive a beacon with the same BSSID, the hardware will
  1732. * automatically update the TSF and then we need to reconfigure
  1733. * the timers.
  1734. */
  1735. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1736. "need to wait for HW TSF sync\n");
  1737. return;
  1738. } else {
  1739. /*
  1740. * most important case for beacon synchronization between STA.
  1741. *
  1742. * beacon received and HW TSF has been already updated by HW.
  1743. * update next TBTT based on the TSF of the beacon, but make
  1744. * sure it is ahead of our local TSF timer.
  1745. */
  1746. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1747. }
  1748. #undef FUDGE
  1749. sc->nexttbtt = nexttbtt;
  1750. intval |= AR5K_BEACON_ENA;
  1751. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1752. /*
  1753. * debugging output last in order to preserve the time critical aspect
  1754. * of this function
  1755. */
  1756. if (bc_tsf == -1)
  1757. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1758. "reconfigured timers based on HW TSF\n");
  1759. else if (bc_tsf == 0)
  1760. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1761. "reset HW TSF and timers\n");
  1762. else
  1763. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1764. "updated timers based on beacon TSF\n");
  1765. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1766. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1767. (unsigned long long) bc_tsf,
  1768. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1769. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1770. intval & AR5K_BEACON_PERIOD,
  1771. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1772. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1773. }
  1774. /**
  1775. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1776. *
  1777. * @sc: struct ath5k_softc pointer we are operating on
  1778. *
  1779. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1780. * interrupts to detect TSF updates only.
  1781. */
  1782. static void
  1783. ath5k_beacon_config(struct ath5k_softc *sc)
  1784. {
  1785. struct ath5k_hw *ah = sc->ah;
  1786. unsigned long flags;
  1787. spin_lock_irqsave(&sc->block, flags);
  1788. sc->bmisscount = 0;
  1789. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1790. if (sc->enable_beacon) {
  1791. /*
  1792. * In IBSS mode we use a self-linked tx descriptor and let the
  1793. * hardware send the beacons automatically. We have to load it
  1794. * only once here.
  1795. * We use the SWBA interrupt only to keep track of the beacon
  1796. * timers in order to detect automatic TSF updates.
  1797. */
  1798. ath5k_beaconq_config(sc);
  1799. sc->imask |= AR5K_INT_SWBA;
  1800. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1801. if (ath5k_hw_hasveol(ah))
  1802. ath5k_beacon_send(sc);
  1803. } else
  1804. ath5k_beacon_update_timers(sc, -1);
  1805. } else {
  1806. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1807. }
  1808. ath5k_hw_set_imr(ah, sc->imask);
  1809. mmiowb();
  1810. spin_unlock_irqrestore(&sc->block, flags);
  1811. }
  1812. static void ath5k_tasklet_beacon(unsigned long data)
  1813. {
  1814. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1815. /*
  1816. * Software beacon alert--time to send a beacon.
  1817. *
  1818. * In IBSS mode we use this interrupt just to
  1819. * keep track of the next TBTT (target beacon
  1820. * transmission time) in order to detect wether
  1821. * automatic TSF updates happened.
  1822. */
  1823. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1824. /* XXX: only if VEOL suppported */
  1825. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1826. sc->nexttbtt += sc->bintval;
  1827. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1828. "SWBA nexttbtt: %x hw_tu: %x "
  1829. "TSF: %llx\n",
  1830. sc->nexttbtt,
  1831. TSF_TO_TU(tsf),
  1832. (unsigned long long) tsf);
  1833. } else {
  1834. spin_lock(&sc->block);
  1835. ath5k_beacon_send(sc);
  1836. spin_unlock(&sc->block);
  1837. }
  1838. }
  1839. /********************\
  1840. * Interrupt handling *
  1841. \********************/
  1842. static void
  1843. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1844. {
  1845. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1846. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1847. /* run ANI only when full calibration is not active */
  1848. ah->ah_cal_next_ani = jiffies +
  1849. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1850. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1851. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1852. ah->ah_cal_next_full = jiffies +
  1853. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1854. tasklet_schedule(&ah->ah_sc->calib);
  1855. }
  1856. /* we could use SWI to generate enough interrupts to meet our
  1857. * calibration interval requirements, if necessary:
  1858. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1859. }
  1860. static irqreturn_t
  1861. ath5k_intr(int irq, void *dev_id)
  1862. {
  1863. struct ath5k_softc *sc = dev_id;
  1864. struct ath5k_hw *ah = sc->ah;
  1865. enum ath5k_int status;
  1866. unsigned int counter = 1000;
  1867. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1868. !ath5k_hw_is_intr_pending(ah)))
  1869. return IRQ_NONE;
  1870. do {
  1871. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1872. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1873. status, sc->imask);
  1874. if (unlikely(status & AR5K_INT_FATAL)) {
  1875. /*
  1876. * Fatal errors are unrecoverable.
  1877. * Typically these are caused by DMA errors.
  1878. */
  1879. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1880. "fatal int, resetting\n");
  1881. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1882. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1883. /*
  1884. * Receive buffers are full. Either the bus is busy or
  1885. * the CPU is not fast enough to process all received
  1886. * frames.
  1887. * Older chipsets need a reset to come out of this
  1888. * condition, but we treat it as RX for newer chips.
  1889. * We don't know exactly which versions need a reset -
  1890. * this guess is copied from the HAL.
  1891. */
  1892. sc->stats.rxorn_intr++;
  1893. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1894. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1895. "rx overrun, resetting\n");
  1896. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1897. }
  1898. else
  1899. tasklet_schedule(&sc->rxtq);
  1900. } else {
  1901. if (status & AR5K_INT_SWBA) {
  1902. tasklet_hi_schedule(&sc->beacontq);
  1903. }
  1904. if (status & AR5K_INT_RXEOL) {
  1905. /*
  1906. * NB: the hardware should re-read the link when
  1907. * RXE bit is written, but it doesn't work at
  1908. * least on older hardware revs.
  1909. */
  1910. sc->stats.rxeol_intr++;
  1911. }
  1912. if (status & AR5K_INT_TXURN) {
  1913. /* bump tx trigger level */
  1914. ath5k_hw_update_tx_triglevel(ah, true);
  1915. }
  1916. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1917. tasklet_schedule(&sc->rxtq);
  1918. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1919. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1920. tasklet_schedule(&sc->txtq);
  1921. if (status & AR5K_INT_BMISS) {
  1922. /* TODO */
  1923. }
  1924. if (status & AR5K_INT_MIB) {
  1925. sc->stats.mib_intr++;
  1926. ath5k_hw_update_mib_counters(ah);
  1927. ath5k_ani_mib_intr(ah);
  1928. }
  1929. if (status & AR5K_INT_GPIO)
  1930. tasklet_schedule(&sc->rf_kill.toggleq);
  1931. }
  1932. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1933. if (unlikely(!counter))
  1934. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1935. ath5k_intr_calibration_poll(ah);
  1936. return IRQ_HANDLED;
  1937. }
  1938. /*
  1939. * Periodically recalibrate the PHY to account
  1940. * for temperature/environment changes.
  1941. */
  1942. static void
  1943. ath5k_tasklet_calibrate(unsigned long data)
  1944. {
  1945. struct ath5k_softc *sc = (void *)data;
  1946. struct ath5k_hw *ah = sc->ah;
  1947. /* Only full calibration for now */
  1948. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1949. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1950. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1951. sc->curchan->hw_value);
  1952. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1953. /*
  1954. * Rfgain is out of bounds, reset the chip
  1955. * to load new gain values.
  1956. */
  1957. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1958. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1959. }
  1960. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1961. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1962. ieee80211_frequency_to_channel(
  1963. sc->curchan->center_freq));
  1964. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1965. * doesn't.
  1966. * TODO: We should stop TX here, so that it doesn't interfere.
  1967. * Note that stopping the queues is not enough to stop TX! */
  1968. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1969. ah->ah_cal_next_nf = jiffies +
  1970. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1971. ath5k_hw_update_noise_floor(ah);
  1972. }
  1973. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1974. }
  1975. static void
  1976. ath5k_tasklet_ani(unsigned long data)
  1977. {
  1978. struct ath5k_softc *sc = (void *)data;
  1979. struct ath5k_hw *ah = sc->ah;
  1980. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1981. ath5k_ani_calibration(ah);
  1982. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1983. }
  1984. static void
  1985. ath5k_tx_complete_poll_work(struct work_struct *work)
  1986. {
  1987. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1988. tx_complete_work.work);
  1989. struct ath5k_txq *txq;
  1990. int i;
  1991. bool needreset = false;
  1992. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1993. if (sc->txqs[i].setup) {
  1994. txq = &sc->txqs[i];
  1995. spin_lock_bh(&txq->lock);
  1996. if (txq->txq_len > 1) {
  1997. if (txq->txq_poll_mark) {
  1998. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  1999. "TX queue stuck %d\n",
  2000. txq->qnum);
  2001. needreset = true;
  2002. txq->txq_stuck++;
  2003. spin_unlock_bh(&txq->lock);
  2004. break;
  2005. } else {
  2006. txq->txq_poll_mark = true;
  2007. }
  2008. }
  2009. spin_unlock_bh(&txq->lock);
  2010. }
  2011. }
  2012. if (needreset) {
  2013. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2014. "TX queues stuck, resetting\n");
  2015. ath5k_reset(sc, sc->curchan);
  2016. }
  2017. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2018. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2019. }
  2020. /*************************\
  2021. * Initialization routines *
  2022. \*************************/
  2023. static int
  2024. ath5k_stop_locked(struct ath5k_softc *sc)
  2025. {
  2026. struct ath5k_hw *ah = sc->ah;
  2027. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2028. test_bit(ATH_STAT_INVALID, sc->status));
  2029. /*
  2030. * Shutdown the hardware and driver:
  2031. * stop output from above
  2032. * disable interrupts
  2033. * turn off timers
  2034. * turn off the radio
  2035. * clear transmit machinery
  2036. * clear receive machinery
  2037. * drain and release tx queues
  2038. * reclaim beacon resources
  2039. * power down hardware
  2040. *
  2041. * Note that some of this work is not possible if the
  2042. * hardware is gone (invalid).
  2043. */
  2044. ieee80211_stop_queues(sc->hw);
  2045. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2046. ath5k_led_off(sc);
  2047. ath5k_hw_set_imr(ah, 0);
  2048. synchronize_irq(sc->pdev->irq);
  2049. }
  2050. ath5k_txq_cleanup(sc);
  2051. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2052. ath5k_rx_stop(sc);
  2053. ath5k_hw_phy_disable(ah);
  2054. }
  2055. return 0;
  2056. }
  2057. static int
  2058. ath5k_init(struct ath5k_softc *sc)
  2059. {
  2060. struct ath5k_hw *ah = sc->ah;
  2061. struct ath_common *common = ath5k_hw_common(ah);
  2062. int ret, i;
  2063. mutex_lock(&sc->lock);
  2064. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2065. /*
  2066. * Stop anything previously setup. This is safe
  2067. * no matter this is the first time through or not.
  2068. */
  2069. ath5k_stop_locked(sc);
  2070. /*
  2071. * The basic interface to setting the hardware in a good
  2072. * state is ``reset''. On return the hardware is known to
  2073. * be powered up and with interrupts disabled. This must
  2074. * be followed by initialization of the appropriate bits
  2075. * and then setup of the interrupt mask.
  2076. */
  2077. sc->curchan = sc->hw->conf.channel;
  2078. sc->curband = &sc->sbands[sc->curchan->band];
  2079. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2080. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2081. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2082. ret = ath5k_reset(sc, NULL);
  2083. if (ret)
  2084. goto done;
  2085. ath5k_rfkill_hw_start(ah);
  2086. /*
  2087. * Reset the key cache since some parts do not reset the
  2088. * contents on initial power up or resume from suspend.
  2089. */
  2090. for (i = 0; i < common->keymax; i++)
  2091. ath_hw_keyreset(common, (u16) i);
  2092. ath5k_hw_set_ack_bitrate_high(ah, true);
  2093. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2094. sc->bslot[i] = NULL;
  2095. ret = 0;
  2096. done:
  2097. mmiowb();
  2098. mutex_unlock(&sc->lock);
  2099. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2100. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2101. return ret;
  2102. }
  2103. static void stop_tasklets(struct ath5k_softc *sc)
  2104. {
  2105. tasklet_kill(&sc->rxtq);
  2106. tasklet_kill(&sc->txtq);
  2107. tasklet_kill(&sc->calib);
  2108. tasklet_kill(&sc->beacontq);
  2109. tasklet_kill(&sc->ani_tasklet);
  2110. }
  2111. /*
  2112. * Stop the device, grabbing the top-level lock to protect
  2113. * against concurrent entry through ath5k_init (which can happen
  2114. * if another thread does a system call and the thread doing the
  2115. * stop is preempted).
  2116. */
  2117. static int
  2118. ath5k_stop_hw(struct ath5k_softc *sc)
  2119. {
  2120. int ret;
  2121. mutex_lock(&sc->lock);
  2122. ret = ath5k_stop_locked(sc);
  2123. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2124. /*
  2125. * Don't set the card in full sleep mode!
  2126. *
  2127. * a) When the device is in this state it must be carefully
  2128. * woken up or references to registers in the PCI clock
  2129. * domain may freeze the bus (and system). This varies
  2130. * by chip and is mostly an issue with newer parts
  2131. * (madwifi sources mentioned srev >= 0x78) that go to
  2132. * sleep more quickly.
  2133. *
  2134. * b) On older chips full sleep results a weird behaviour
  2135. * during wakeup. I tested various cards with srev < 0x78
  2136. * and they don't wake up after module reload, a second
  2137. * module reload is needed to bring the card up again.
  2138. *
  2139. * Until we figure out what's going on don't enable
  2140. * full chip reset on any chip (this is what Legacy HAL
  2141. * and Sam's HAL do anyway). Instead Perform a full reset
  2142. * on the device (same as initial state after attach) and
  2143. * leave it idle (keep MAC/BB on warm reset) */
  2144. ret = ath5k_hw_on_hold(sc->ah);
  2145. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2146. "putting device to sleep\n");
  2147. }
  2148. mmiowb();
  2149. mutex_unlock(&sc->lock);
  2150. stop_tasklets(sc);
  2151. cancel_delayed_work_sync(&sc->tx_complete_work);
  2152. ath5k_rfkill_hw_stop(sc->ah);
  2153. return ret;
  2154. }
  2155. /*
  2156. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2157. * and change to the given channel.
  2158. *
  2159. * This should be called with sc->lock.
  2160. */
  2161. static int
  2162. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2163. {
  2164. struct ath5k_hw *ah = sc->ah;
  2165. int ret;
  2166. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2167. ath5k_hw_set_imr(ah, 0);
  2168. synchronize_irq(sc->pdev->irq);
  2169. stop_tasklets(sc);
  2170. if (chan) {
  2171. ath5k_txq_cleanup(sc);
  2172. ath5k_rx_stop(sc);
  2173. sc->curchan = chan;
  2174. sc->curband = &sc->sbands[chan->band];
  2175. }
  2176. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2177. if (ret) {
  2178. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2179. goto err;
  2180. }
  2181. ret = ath5k_rx_start(sc);
  2182. if (ret) {
  2183. ATH5K_ERR(sc, "can't start recv logic\n");
  2184. goto err;
  2185. }
  2186. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2187. ah->ah_cal_next_full = jiffies;
  2188. ah->ah_cal_next_ani = jiffies;
  2189. ah->ah_cal_next_nf = jiffies;
  2190. /*
  2191. * Change channels and update the h/w rate map if we're switching;
  2192. * e.g. 11a to 11b/g.
  2193. *
  2194. * We may be doing a reset in response to an ioctl that changes the
  2195. * channel so update any state that might change as a result.
  2196. *
  2197. * XXX needed?
  2198. */
  2199. /* ath5k_chan_change(sc, c); */
  2200. ath5k_beacon_config(sc);
  2201. /* intrs are enabled by ath5k_beacon_config */
  2202. ieee80211_wake_queues(sc->hw);
  2203. return 0;
  2204. err:
  2205. return ret;
  2206. }
  2207. static void ath5k_reset_work(struct work_struct *work)
  2208. {
  2209. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2210. reset_work);
  2211. mutex_lock(&sc->lock);
  2212. ath5k_reset(sc, sc->curchan);
  2213. mutex_unlock(&sc->lock);
  2214. }
  2215. static int
  2216. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2217. {
  2218. struct ath5k_softc *sc = hw->priv;
  2219. struct ath5k_hw *ah = sc->ah;
  2220. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2221. struct ath5k_txq *txq;
  2222. u8 mac[ETH_ALEN] = {};
  2223. int ret;
  2224. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  2225. /*
  2226. * Check if the MAC has multi-rate retry support.
  2227. * We do this by trying to setup a fake extended
  2228. * descriptor. MACs that don't have support will
  2229. * return false w/o doing anything. MACs that do
  2230. * support it will return true w/o doing anything.
  2231. */
  2232. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2233. if (ret < 0)
  2234. goto err;
  2235. if (ret > 0)
  2236. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2237. /*
  2238. * Collect the channel list. The 802.11 layer
  2239. * is resposible for filtering this list based
  2240. * on settings like the phy mode and regulatory
  2241. * domain restrictions.
  2242. */
  2243. ret = ath5k_setup_bands(hw);
  2244. if (ret) {
  2245. ATH5K_ERR(sc, "can't get channels\n");
  2246. goto err;
  2247. }
  2248. /* NB: setup here so ath5k_rate_update is happy */
  2249. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2250. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2251. else
  2252. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2253. /*
  2254. * Allocate tx+rx descriptors and populate the lists.
  2255. */
  2256. ret = ath5k_desc_alloc(sc, pdev);
  2257. if (ret) {
  2258. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2259. goto err;
  2260. }
  2261. /*
  2262. * Allocate hardware transmit queues: one queue for
  2263. * beacon frames and one data queue for each QoS
  2264. * priority. Note that hw functions handle resetting
  2265. * these queues at the needed time.
  2266. */
  2267. ret = ath5k_beaconq_setup(ah);
  2268. if (ret < 0) {
  2269. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2270. goto err_desc;
  2271. }
  2272. sc->bhalq = ret;
  2273. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2274. if (IS_ERR(sc->cabq)) {
  2275. ATH5K_ERR(sc, "can't setup cab queue\n");
  2276. ret = PTR_ERR(sc->cabq);
  2277. goto err_bhal;
  2278. }
  2279. /* This order matches mac80211's queue priority, so we can
  2280. * directly use the mac80211 queue number without any mapping */
  2281. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2282. if (IS_ERR(txq)) {
  2283. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2284. ret = PTR_ERR(txq);
  2285. goto err_queues;
  2286. }
  2287. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2288. if (IS_ERR(txq)) {
  2289. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2290. ret = PTR_ERR(txq);
  2291. goto err_queues;
  2292. }
  2293. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2294. if (IS_ERR(txq)) {
  2295. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2296. ret = PTR_ERR(txq);
  2297. goto err_queues;
  2298. }
  2299. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2300. if (IS_ERR(txq)) {
  2301. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2302. ret = PTR_ERR(txq);
  2303. goto err_queues;
  2304. }
  2305. hw->queues = 4;
  2306. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2307. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2308. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2309. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2310. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2311. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2312. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2313. ret = ath5k_eeprom_read_mac(ah, mac);
  2314. if (ret) {
  2315. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  2316. sc->pdev->device);
  2317. goto err_queues;
  2318. }
  2319. SET_IEEE80211_PERM_ADDR(hw, mac);
  2320. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2321. /* All MAC address bits matter for ACKs */
  2322. ath5k_update_bssid_mask(sc, NULL);
  2323. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2324. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2325. if (ret) {
  2326. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2327. goto err_queues;
  2328. }
  2329. ret = ieee80211_register_hw(hw);
  2330. if (ret) {
  2331. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2332. goto err_queues;
  2333. }
  2334. if (!ath_is_world_regd(regulatory))
  2335. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2336. ath5k_init_leds(sc);
  2337. ath5k_sysfs_register(sc);
  2338. return 0;
  2339. err_queues:
  2340. ath5k_txq_release(sc);
  2341. err_bhal:
  2342. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2343. err_desc:
  2344. ath5k_desc_free(sc, pdev);
  2345. err:
  2346. return ret;
  2347. }
  2348. static void
  2349. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2350. {
  2351. struct ath5k_softc *sc = hw->priv;
  2352. /*
  2353. * NB: the order of these is important:
  2354. * o call the 802.11 layer before detaching ath5k_hw to
  2355. * ensure callbacks into the driver to delete global
  2356. * key cache entries can be handled
  2357. * o reclaim the tx queue data structures after calling
  2358. * the 802.11 layer as we'll get called back to reclaim
  2359. * node state and potentially want to use them
  2360. * o to cleanup the tx queues the hal is called, so detach
  2361. * it last
  2362. * XXX: ??? detach ath5k_hw ???
  2363. * Other than that, it's straightforward...
  2364. */
  2365. ieee80211_unregister_hw(hw);
  2366. ath5k_desc_free(sc, pdev);
  2367. ath5k_txq_release(sc);
  2368. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2369. ath5k_unregister_leds(sc);
  2370. ath5k_sysfs_unregister(sc);
  2371. /*
  2372. * NB: can't reclaim these until after ieee80211_ifdetach
  2373. * returns because we'll get called back to reclaim node
  2374. * state and potentially want to use them.
  2375. */
  2376. }
  2377. /********************\
  2378. * Mac80211 functions *
  2379. \********************/
  2380. static int
  2381. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2382. {
  2383. struct ath5k_softc *sc = hw->priv;
  2384. u16 qnum = skb_get_queue_mapping(skb);
  2385. if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
  2386. dev_kfree_skb_any(skb);
  2387. return 0;
  2388. }
  2389. return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
  2390. }
  2391. static int ath5k_start(struct ieee80211_hw *hw)
  2392. {
  2393. return ath5k_init(hw->priv);
  2394. }
  2395. static void ath5k_stop(struct ieee80211_hw *hw)
  2396. {
  2397. ath5k_stop_hw(hw->priv);
  2398. }
  2399. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2400. struct ieee80211_vif *vif)
  2401. {
  2402. struct ath5k_softc *sc = hw->priv;
  2403. int ret;
  2404. struct ath5k_hw *ah = sc->ah;
  2405. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2406. mutex_lock(&sc->lock);
  2407. if ((vif->type == NL80211_IFTYPE_AP ||
  2408. vif->type == NL80211_IFTYPE_ADHOC)
  2409. && (sc->num_ap_vifs + sc->num_adhoc_vifs) >= ATH_BCBUF) {
  2410. ret = -ELNRNG;
  2411. goto end;
  2412. }
  2413. /* Don't allow other interfaces if one ad-hoc is configured.
  2414. * TODO: Fix the problems with ad-hoc and multiple other interfaces.
  2415. * We would need to operate the HW in ad-hoc mode to allow TSF updates
  2416. * for the IBSS, but this breaks with additional AP or STA interfaces
  2417. * at the moment. */
  2418. if (sc->num_adhoc_vifs ||
  2419. (sc->nvifs && vif->type == NL80211_IFTYPE_ADHOC)) {
  2420. ATH5K_ERR(sc, "Only one single ad-hoc interface is allowed.\n");
  2421. ret = -ELNRNG;
  2422. goto end;
  2423. }
  2424. switch (vif->type) {
  2425. case NL80211_IFTYPE_AP:
  2426. case NL80211_IFTYPE_STATION:
  2427. case NL80211_IFTYPE_ADHOC:
  2428. case NL80211_IFTYPE_MESH_POINT:
  2429. avf->opmode = vif->type;
  2430. break;
  2431. default:
  2432. ret = -EOPNOTSUPP;
  2433. goto end;
  2434. }
  2435. sc->nvifs++;
  2436. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", avf->opmode);
  2437. /* Assign the vap/adhoc to a beacon xmit slot. */
  2438. if ((avf->opmode == NL80211_IFTYPE_AP) ||
  2439. (avf->opmode == NL80211_IFTYPE_ADHOC)) {
  2440. int slot;
  2441. WARN_ON(list_empty(&sc->bcbuf));
  2442. avf->bbuf = list_first_entry(&sc->bcbuf, struct ath5k_buf,
  2443. list);
  2444. list_del(&avf->bbuf->list);
  2445. avf->bslot = 0;
  2446. for (slot = 0; slot < ATH_BCBUF; slot++) {
  2447. if (!sc->bslot[slot]) {
  2448. avf->bslot = slot;
  2449. break;
  2450. }
  2451. }
  2452. BUG_ON(sc->bslot[avf->bslot] != NULL);
  2453. sc->bslot[avf->bslot] = vif;
  2454. if (avf->opmode == NL80211_IFTYPE_AP)
  2455. sc->num_ap_vifs++;
  2456. else
  2457. sc->num_adhoc_vifs++;
  2458. }
  2459. /* Set combined mode - when APs are configured, operate in AP mode.
  2460. * Otherwise use the mode of the new interface. This can currently
  2461. * only deal with combinations of APs and STAs. Only one ad-hoc
  2462. * interfaces is allowed above.
  2463. */
  2464. if (sc->num_ap_vifs)
  2465. sc->opmode = NL80211_IFTYPE_AP;
  2466. else
  2467. sc->opmode = vif->type;
  2468. ath5k_hw_set_opmode(ah, sc->opmode);
  2469. /* Any MAC address is fine, all others are included through the
  2470. * filter.
  2471. */
  2472. memcpy(&sc->lladdr, vif->addr, ETH_ALEN);
  2473. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2474. memcpy(&avf->lladdr, vif->addr, ETH_ALEN);
  2475. ath5k_mode_setup(sc, vif);
  2476. ret = 0;
  2477. end:
  2478. mutex_unlock(&sc->lock);
  2479. return ret;
  2480. }
  2481. static void
  2482. ath5k_remove_interface(struct ieee80211_hw *hw,
  2483. struct ieee80211_vif *vif)
  2484. {
  2485. struct ath5k_softc *sc = hw->priv;
  2486. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2487. unsigned int i;
  2488. mutex_lock(&sc->lock);
  2489. sc->nvifs--;
  2490. if (avf->bbuf) {
  2491. ath5k_txbuf_free_skb(sc, avf->bbuf);
  2492. list_add_tail(&avf->bbuf->list, &sc->bcbuf);
  2493. for (i = 0; i < ATH_BCBUF; i++) {
  2494. if (sc->bslot[i] == vif) {
  2495. sc->bslot[i] = NULL;
  2496. break;
  2497. }
  2498. }
  2499. avf->bbuf = NULL;
  2500. }
  2501. if (avf->opmode == NL80211_IFTYPE_AP)
  2502. sc->num_ap_vifs--;
  2503. else if (avf->opmode == NL80211_IFTYPE_ADHOC)
  2504. sc->num_adhoc_vifs--;
  2505. ath5k_update_bssid_mask(sc, NULL);
  2506. mutex_unlock(&sc->lock);
  2507. }
  2508. /*
  2509. * TODO: Phy disable/diversity etc
  2510. */
  2511. static int
  2512. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2513. {
  2514. struct ath5k_softc *sc = hw->priv;
  2515. struct ath5k_hw *ah = sc->ah;
  2516. struct ieee80211_conf *conf = &hw->conf;
  2517. int ret = 0;
  2518. mutex_lock(&sc->lock);
  2519. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2520. ret = ath5k_chan_set(sc, conf->channel);
  2521. if (ret < 0)
  2522. goto unlock;
  2523. }
  2524. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2525. (sc->power_level != conf->power_level)) {
  2526. sc->power_level = conf->power_level;
  2527. /* Half dB steps */
  2528. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2529. }
  2530. /* TODO:
  2531. * 1) Move this on config_interface and handle each case
  2532. * separately eg. when we have only one STA vif, use
  2533. * AR5K_ANTMODE_SINGLE_AP
  2534. *
  2535. * 2) Allow the user to change antenna mode eg. when only
  2536. * one antenna is present
  2537. *
  2538. * 3) Allow the user to set default/tx antenna when possible
  2539. *
  2540. * 4) Default mode should handle 90% of the cases, together
  2541. * with fixed a/b and single AP modes we should be able to
  2542. * handle 99%. Sectored modes are extreme cases and i still
  2543. * haven't found a usage for them. If we decide to support them,
  2544. * then we must allow the user to set how many tx antennas we
  2545. * have available
  2546. */
  2547. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2548. unlock:
  2549. mutex_unlock(&sc->lock);
  2550. return ret;
  2551. }
  2552. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2553. struct netdev_hw_addr_list *mc_list)
  2554. {
  2555. u32 mfilt[2], val;
  2556. u8 pos;
  2557. struct netdev_hw_addr *ha;
  2558. mfilt[0] = 0;
  2559. mfilt[1] = 1;
  2560. netdev_hw_addr_list_for_each(ha, mc_list) {
  2561. /* calculate XOR of eight 6-bit values */
  2562. val = get_unaligned_le32(ha->addr + 0);
  2563. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2564. val = get_unaligned_le32(ha->addr + 3);
  2565. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2566. pos &= 0x3f;
  2567. mfilt[pos / 32] |= (1 << (pos % 32));
  2568. /* XXX: we might be able to just do this instead,
  2569. * but not sure, needs testing, if we do use this we'd
  2570. * neet to inform below to not reset the mcast */
  2571. /* ath5k_hw_set_mcast_filterindex(ah,
  2572. * ha->addr[5]); */
  2573. }
  2574. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2575. }
  2576. static bool ath_any_vif_assoc(struct ath5k_softc *sc)
  2577. {
  2578. struct ath_vif_iter_data iter_data;
  2579. iter_data.hw_macaddr = NULL;
  2580. iter_data.any_assoc = false;
  2581. iter_data.need_set_hw_addr = false;
  2582. iter_data.found_active = true;
  2583. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  2584. &iter_data);
  2585. return iter_data.any_assoc;
  2586. }
  2587. #define SUPPORTED_FIF_FLAGS \
  2588. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2589. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2590. FIF_BCN_PRBRESP_PROMISC
  2591. /*
  2592. * o always accept unicast, broadcast, and multicast traffic
  2593. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2594. * says it should be
  2595. * o maintain current state of phy ofdm or phy cck error reception.
  2596. * If the hardware detects any of these type of errors then
  2597. * ath5k_hw_get_rx_filter() will pass to us the respective
  2598. * hardware filters to be able to receive these type of frames.
  2599. * o probe request frames are accepted only when operating in
  2600. * hostap, adhoc, or monitor modes
  2601. * o enable promiscuous mode according to the interface state
  2602. * o accept beacons:
  2603. * - when operating in adhoc mode so the 802.11 layer creates
  2604. * node table entries for peers,
  2605. * - when operating in station mode for collecting rssi data when
  2606. * the station is otherwise quiet, or
  2607. * - when scanning
  2608. */
  2609. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2610. unsigned int changed_flags,
  2611. unsigned int *new_flags,
  2612. u64 multicast)
  2613. {
  2614. struct ath5k_softc *sc = hw->priv;
  2615. struct ath5k_hw *ah = sc->ah;
  2616. u32 mfilt[2], rfilt;
  2617. mutex_lock(&sc->lock);
  2618. mfilt[0] = multicast;
  2619. mfilt[1] = multicast >> 32;
  2620. /* Only deal with supported flags */
  2621. changed_flags &= SUPPORTED_FIF_FLAGS;
  2622. *new_flags &= SUPPORTED_FIF_FLAGS;
  2623. /* If HW detects any phy or radar errors, leave those filters on.
  2624. * Also, always enable Unicast, Broadcasts and Multicast
  2625. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2626. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2627. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2628. AR5K_RX_FILTER_MCAST);
  2629. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2630. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2631. __set_bit(ATH_STAT_PROMISC, sc->status);
  2632. } else {
  2633. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2634. }
  2635. }
  2636. if (test_bit(ATH_STAT_PROMISC, sc->status))
  2637. rfilt |= AR5K_RX_FILTER_PROM;
  2638. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2639. if (*new_flags & FIF_ALLMULTI) {
  2640. mfilt[0] = ~0;
  2641. mfilt[1] = ~0;
  2642. }
  2643. /* This is the best we can do */
  2644. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2645. rfilt |= AR5K_RX_FILTER_PHYERR;
  2646. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2647. * and probes for any BSSID */
  2648. if ((*new_flags & FIF_BCN_PRBRESP_PROMISC) || (sc->nvifs > 1))
  2649. rfilt |= AR5K_RX_FILTER_BEACON;
  2650. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2651. * set we should only pass on control frames for this
  2652. * station. This needs testing. I believe right now this
  2653. * enables *all* control frames, which is OK.. but
  2654. * but we should see if we can improve on granularity */
  2655. if (*new_flags & FIF_CONTROL)
  2656. rfilt |= AR5K_RX_FILTER_CONTROL;
  2657. /* Additional settings per mode -- this is per ath5k */
  2658. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2659. switch (sc->opmode) {
  2660. case NL80211_IFTYPE_MESH_POINT:
  2661. rfilt |= AR5K_RX_FILTER_CONTROL |
  2662. AR5K_RX_FILTER_BEACON |
  2663. AR5K_RX_FILTER_PROBEREQ |
  2664. AR5K_RX_FILTER_PROM;
  2665. break;
  2666. case NL80211_IFTYPE_AP:
  2667. case NL80211_IFTYPE_ADHOC:
  2668. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2669. AR5K_RX_FILTER_BEACON;
  2670. break;
  2671. case NL80211_IFTYPE_STATION:
  2672. if (sc->assoc)
  2673. rfilt |= AR5K_RX_FILTER_BEACON;
  2674. default:
  2675. break;
  2676. }
  2677. /* Set filters */
  2678. ath5k_hw_set_rx_filter(ah, rfilt);
  2679. /* Set multicast bits */
  2680. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2681. /* Set the cached hw filter flags, this will later actually
  2682. * be set in HW */
  2683. sc->filter_flags = rfilt;
  2684. mutex_unlock(&sc->lock);
  2685. }
  2686. static int
  2687. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2688. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2689. struct ieee80211_key_conf *key)
  2690. {
  2691. struct ath5k_softc *sc = hw->priv;
  2692. struct ath5k_hw *ah = sc->ah;
  2693. struct ath_common *common = ath5k_hw_common(ah);
  2694. int ret = 0;
  2695. if (modparam_nohwcrypt)
  2696. return -EOPNOTSUPP;
  2697. switch (key->cipher) {
  2698. case WLAN_CIPHER_SUITE_WEP40:
  2699. case WLAN_CIPHER_SUITE_WEP104:
  2700. case WLAN_CIPHER_SUITE_TKIP:
  2701. break;
  2702. case WLAN_CIPHER_SUITE_CCMP:
  2703. if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
  2704. break;
  2705. return -EOPNOTSUPP;
  2706. default:
  2707. WARN_ON(1);
  2708. return -EINVAL;
  2709. }
  2710. mutex_lock(&sc->lock);
  2711. switch (cmd) {
  2712. case SET_KEY:
  2713. ret = ath_key_config(common, vif, sta, key);
  2714. if (ret >= 0) {
  2715. key->hw_key_idx = ret;
  2716. /* push IV and Michael MIC generation to stack */
  2717. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2718. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  2719. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2720. if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
  2721. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2722. ret = 0;
  2723. }
  2724. break;
  2725. case DISABLE_KEY:
  2726. ath_key_delete(common, key);
  2727. break;
  2728. default:
  2729. ret = -EINVAL;
  2730. }
  2731. mmiowb();
  2732. mutex_unlock(&sc->lock);
  2733. return ret;
  2734. }
  2735. static int
  2736. ath5k_get_stats(struct ieee80211_hw *hw,
  2737. struct ieee80211_low_level_stats *stats)
  2738. {
  2739. struct ath5k_softc *sc = hw->priv;
  2740. /* Force update */
  2741. ath5k_hw_update_mib_counters(sc->ah);
  2742. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2743. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2744. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2745. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2746. return 0;
  2747. }
  2748. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2749. struct survey_info *survey)
  2750. {
  2751. struct ath5k_softc *sc = hw->priv;
  2752. struct ieee80211_conf *conf = &hw->conf;
  2753. if (idx != 0)
  2754. return -ENOENT;
  2755. survey->channel = conf->channel;
  2756. survey->filled = SURVEY_INFO_NOISE_DBM;
  2757. survey->noise = sc->ah->ah_noise_floor;
  2758. return 0;
  2759. }
  2760. static u64
  2761. ath5k_get_tsf(struct ieee80211_hw *hw)
  2762. {
  2763. struct ath5k_softc *sc = hw->priv;
  2764. return ath5k_hw_get_tsf64(sc->ah);
  2765. }
  2766. static void
  2767. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2768. {
  2769. struct ath5k_softc *sc = hw->priv;
  2770. ath5k_hw_set_tsf64(sc->ah, tsf);
  2771. }
  2772. static void
  2773. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2774. {
  2775. struct ath5k_softc *sc = hw->priv;
  2776. /*
  2777. * in IBSS mode we need to update the beacon timers too.
  2778. * this will also reset the TSF if we call it with 0
  2779. */
  2780. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2781. ath5k_beacon_update_timers(sc, 0);
  2782. else
  2783. ath5k_hw_reset_tsf(sc->ah);
  2784. }
  2785. static void
  2786. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2787. {
  2788. struct ath5k_softc *sc = hw->priv;
  2789. struct ath5k_hw *ah = sc->ah;
  2790. u32 rfilt;
  2791. rfilt = ath5k_hw_get_rx_filter(ah);
  2792. if (enable)
  2793. rfilt |= AR5K_RX_FILTER_BEACON;
  2794. else
  2795. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2796. ath5k_hw_set_rx_filter(ah, rfilt);
  2797. sc->filter_flags = rfilt;
  2798. }
  2799. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2800. struct ieee80211_vif *vif,
  2801. struct ieee80211_bss_conf *bss_conf,
  2802. u32 changes)
  2803. {
  2804. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2805. struct ath5k_softc *sc = hw->priv;
  2806. struct ath5k_hw *ah = sc->ah;
  2807. struct ath_common *common = ath5k_hw_common(ah);
  2808. unsigned long flags;
  2809. mutex_lock(&sc->lock);
  2810. if (changes & BSS_CHANGED_BSSID) {
  2811. /* Cache for later use during resets */
  2812. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2813. common->curaid = 0;
  2814. ath5k_hw_set_bssid(ah);
  2815. mmiowb();
  2816. }
  2817. if (changes & BSS_CHANGED_BEACON_INT)
  2818. sc->bintval = bss_conf->beacon_int;
  2819. if (changes & BSS_CHANGED_ASSOC) {
  2820. avf->assoc = bss_conf->assoc;
  2821. if (bss_conf->assoc)
  2822. sc->assoc = bss_conf->assoc;
  2823. else
  2824. sc->assoc = ath_any_vif_assoc(sc);
  2825. if (sc->opmode == NL80211_IFTYPE_STATION)
  2826. set_beacon_filter(hw, sc->assoc);
  2827. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2828. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2829. if (bss_conf->assoc) {
  2830. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2831. "Bss Info ASSOC %d, bssid: %pM\n",
  2832. bss_conf->aid, common->curbssid);
  2833. common->curaid = bss_conf->aid;
  2834. ath5k_hw_set_bssid(ah);
  2835. /* Once ANI is available you would start it here */
  2836. }
  2837. }
  2838. if (changes & BSS_CHANGED_BEACON) {
  2839. spin_lock_irqsave(&sc->block, flags);
  2840. ath5k_beacon_update(hw, vif);
  2841. spin_unlock_irqrestore(&sc->block, flags);
  2842. }
  2843. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2844. sc->enable_beacon = bss_conf->enable_beacon;
  2845. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2846. BSS_CHANGED_BEACON_INT))
  2847. ath5k_beacon_config(sc);
  2848. mutex_unlock(&sc->lock);
  2849. }
  2850. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2851. {
  2852. struct ath5k_softc *sc = hw->priv;
  2853. if (!sc->assoc)
  2854. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2855. }
  2856. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2857. {
  2858. struct ath5k_softc *sc = hw->priv;
  2859. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2860. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2861. }
  2862. /**
  2863. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2864. *
  2865. * @hw: struct ieee80211_hw pointer
  2866. * @coverage_class: IEEE 802.11 coverage class number
  2867. *
  2868. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2869. * coverage class. The values are persistent, they are restored after device
  2870. * reset.
  2871. */
  2872. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2873. {
  2874. struct ath5k_softc *sc = hw->priv;
  2875. mutex_lock(&sc->lock);
  2876. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2877. mutex_unlock(&sc->lock);
  2878. }
  2879. static int ath5k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2880. const struct ieee80211_tx_queue_params *params)
  2881. {
  2882. struct ath5k_softc *sc = hw->priv;
  2883. struct ath5k_hw *ah = sc->ah;
  2884. struct ath5k_txq_info qi;
  2885. int ret = 0;
  2886. if (queue >= ah->ah_capabilities.cap_queues.q_tx_num)
  2887. return 0;
  2888. mutex_lock(&sc->lock);
  2889. ath5k_hw_get_tx_queueprops(ah, queue, &qi);
  2890. qi.tqi_aifs = params->aifs;
  2891. qi.tqi_cw_min = params->cw_min;
  2892. qi.tqi_cw_max = params->cw_max;
  2893. qi.tqi_burst_time = params->txop;
  2894. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2895. "Configure tx [queue %d], "
  2896. "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  2897. queue, params->aifs, params->cw_min,
  2898. params->cw_max, params->txop);
  2899. if (ath5k_hw_set_tx_queueprops(ah, queue, &qi)) {
  2900. ATH5K_ERR(sc,
  2901. "Unable to update hardware queue %u!\n", queue);
  2902. ret = -EIO;
  2903. } else
  2904. ath5k_hw_reset_tx_queue(ah, queue);
  2905. mutex_unlock(&sc->lock);
  2906. return ret;
  2907. }
  2908. static const struct ieee80211_ops ath5k_hw_ops = {
  2909. .tx = ath5k_tx,
  2910. .start = ath5k_start,
  2911. .stop = ath5k_stop,
  2912. .add_interface = ath5k_add_interface,
  2913. .remove_interface = ath5k_remove_interface,
  2914. .config = ath5k_config,
  2915. .prepare_multicast = ath5k_prepare_multicast,
  2916. .configure_filter = ath5k_configure_filter,
  2917. .set_key = ath5k_set_key,
  2918. .get_stats = ath5k_get_stats,
  2919. .get_survey = ath5k_get_survey,
  2920. .conf_tx = ath5k_conf_tx,
  2921. .get_tsf = ath5k_get_tsf,
  2922. .set_tsf = ath5k_set_tsf,
  2923. .reset_tsf = ath5k_reset_tsf,
  2924. .bss_info_changed = ath5k_bss_info_changed,
  2925. .sw_scan_start = ath5k_sw_scan_start,
  2926. .sw_scan_complete = ath5k_sw_scan_complete,
  2927. .set_coverage_class = ath5k_set_coverage_class,
  2928. };
  2929. /********************\
  2930. * PCI Initialization *
  2931. \********************/
  2932. static int __devinit
  2933. ath5k_pci_probe(struct pci_dev *pdev,
  2934. const struct pci_device_id *id)
  2935. {
  2936. void __iomem *mem;
  2937. struct ath5k_softc *sc;
  2938. struct ath_common *common;
  2939. struct ieee80211_hw *hw;
  2940. int ret;
  2941. u8 csz;
  2942. /*
  2943. * L0s needs to be disabled on all ath5k cards.
  2944. *
  2945. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  2946. * by default in the future in 2.6.36) this will also mean both L1 and
  2947. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  2948. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  2949. * though but cannot currently undue the effect of a blacklist, for
  2950. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  2951. * the device link capability.
  2952. *
  2953. * It may be possible in the future to implement some PCI API to allow
  2954. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  2955. * best to accept that both L0s and L1 will be disabled completely for
  2956. * distributions shipping with CONFIG_PCIEASPM rather than having this
  2957. * issue present. Motivation for adding this new API will be to help
  2958. * with power consumption for some of these devices.
  2959. */
  2960. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  2961. ret = pci_enable_device(pdev);
  2962. if (ret) {
  2963. dev_err(&pdev->dev, "can't enable device\n");
  2964. goto err;
  2965. }
  2966. /* XXX 32-bit addressing only */
  2967. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2968. if (ret) {
  2969. dev_err(&pdev->dev, "32-bit DMA not available\n");
  2970. goto err_dis;
  2971. }
  2972. /*
  2973. * Cache line size is used to size and align various
  2974. * structures used to communicate with the hardware.
  2975. */
  2976. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  2977. if (csz == 0) {
  2978. /*
  2979. * Linux 2.4.18 (at least) writes the cache line size
  2980. * register as a 16-bit wide register which is wrong.
  2981. * We must have this setup properly for rx buffer
  2982. * DMA to work so force a reasonable value here if it
  2983. * comes up zero.
  2984. */
  2985. csz = L1_CACHE_BYTES >> 2;
  2986. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  2987. }
  2988. /*
  2989. * The default setting of latency timer yields poor results,
  2990. * set it to the value used by other systems. It may be worth
  2991. * tweaking this setting more.
  2992. */
  2993. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  2994. /* Enable bus mastering */
  2995. pci_set_master(pdev);
  2996. /*
  2997. * Disable the RETRY_TIMEOUT register (0x41) to keep
  2998. * PCI Tx retries from interfering with C3 CPU state.
  2999. */
  3000. pci_write_config_byte(pdev, 0x41, 0);
  3001. ret = pci_request_region(pdev, 0, "ath5k");
  3002. if (ret) {
  3003. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  3004. goto err_dis;
  3005. }
  3006. mem = pci_iomap(pdev, 0, 0);
  3007. if (!mem) {
  3008. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  3009. ret = -EIO;
  3010. goto err_reg;
  3011. }
  3012. /*
  3013. * Allocate hw (mac80211 main struct)
  3014. * and hw->priv (driver private data)
  3015. */
  3016. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  3017. if (hw == NULL) {
  3018. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  3019. ret = -ENOMEM;
  3020. goto err_map;
  3021. }
  3022. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  3023. /* Initialize driver private data */
  3024. SET_IEEE80211_DEV(hw, &pdev->dev);
  3025. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  3026. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  3027. IEEE80211_HW_SIGNAL_DBM;
  3028. hw->wiphy->interface_modes =
  3029. BIT(NL80211_IFTYPE_AP) |
  3030. BIT(NL80211_IFTYPE_STATION) |
  3031. BIT(NL80211_IFTYPE_ADHOC) |
  3032. BIT(NL80211_IFTYPE_MESH_POINT);
  3033. hw->extra_tx_headroom = 2;
  3034. hw->channel_change_time = 5000;
  3035. sc = hw->priv;
  3036. sc->hw = hw;
  3037. sc->pdev = pdev;
  3038. ath5k_debug_init_device(sc);
  3039. /*
  3040. * Mark the device as detached to avoid processing
  3041. * interrupts until setup is complete.
  3042. */
  3043. __set_bit(ATH_STAT_INVALID, sc->status);
  3044. sc->iobase = mem; /* So we can unmap it on detach */
  3045. sc->opmode = NL80211_IFTYPE_STATION;
  3046. sc->bintval = 1000;
  3047. mutex_init(&sc->lock);
  3048. spin_lock_init(&sc->rxbuflock);
  3049. spin_lock_init(&sc->txbuflock);
  3050. spin_lock_init(&sc->block);
  3051. /* Set private data */
  3052. pci_set_drvdata(pdev, sc);
  3053. /* Setup interrupt handler */
  3054. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  3055. if (ret) {
  3056. ATH5K_ERR(sc, "request_irq failed\n");
  3057. goto err_free;
  3058. }
  3059. /* If we passed the test, malloc an ath5k_hw struct */
  3060. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  3061. if (!sc->ah) {
  3062. ret = -ENOMEM;
  3063. ATH5K_ERR(sc, "out of memory\n");
  3064. goto err_irq;
  3065. }
  3066. sc->ah->ah_sc = sc;
  3067. sc->ah->ah_iobase = sc->iobase;
  3068. common = ath5k_hw_common(sc->ah);
  3069. common->ops = &ath5k_common_ops;
  3070. common->ah = sc->ah;
  3071. common->hw = hw;
  3072. common->cachelsz = csz << 2; /* convert to bytes */
  3073. /* Initialize device */
  3074. ret = ath5k_hw_attach(sc);
  3075. if (ret) {
  3076. goto err_free_ah;
  3077. }
  3078. /* set up multi-rate retry capabilities */
  3079. if (sc->ah->ah_version == AR5K_AR5212) {
  3080. hw->max_rates = 4;
  3081. hw->max_rate_tries = 11;
  3082. }
  3083. hw->vif_data_size = sizeof(struct ath5k_vif);
  3084. /* Finish private driver data initialization */
  3085. ret = ath5k_attach(pdev, hw);
  3086. if (ret)
  3087. goto err_ah;
  3088. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  3089. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  3090. sc->ah->ah_mac_srev,
  3091. sc->ah->ah_phy_revision);
  3092. if (!sc->ah->ah_single_chip) {
  3093. /* Single chip radio (!RF5111) */
  3094. if (sc->ah->ah_radio_5ghz_revision &&
  3095. !sc->ah->ah_radio_2ghz_revision) {
  3096. /* No 5GHz support -> report 2GHz radio */
  3097. if (!test_bit(AR5K_MODE_11A,
  3098. sc->ah->ah_capabilities.cap_mode)) {
  3099. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  3100. ath5k_chip_name(AR5K_VERSION_RAD,
  3101. sc->ah->ah_radio_5ghz_revision),
  3102. sc->ah->ah_radio_5ghz_revision);
  3103. /* No 2GHz support (5110 and some
  3104. * 5Ghz only cards) -> report 5Ghz radio */
  3105. } else if (!test_bit(AR5K_MODE_11B,
  3106. sc->ah->ah_capabilities.cap_mode)) {
  3107. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  3108. ath5k_chip_name(AR5K_VERSION_RAD,
  3109. sc->ah->ah_radio_5ghz_revision),
  3110. sc->ah->ah_radio_5ghz_revision);
  3111. /* Multiband radio */
  3112. } else {
  3113. ATH5K_INFO(sc, "RF%s multiband radio found"
  3114. " (0x%x)\n",
  3115. ath5k_chip_name(AR5K_VERSION_RAD,
  3116. sc->ah->ah_radio_5ghz_revision),
  3117. sc->ah->ah_radio_5ghz_revision);
  3118. }
  3119. }
  3120. /* Multi chip radio (RF5111 - RF2111) ->
  3121. * report both 2GHz/5GHz radios */
  3122. else if (sc->ah->ah_radio_5ghz_revision &&
  3123. sc->ah->ah_radio_2ghz_revision){
  3124. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  3125. ath5k_chip_name(AR5K_VERSION_RAD,
  3126. sc->ah->ah_radio_5ghz_revision),
  3127. sc->ah->ah_radio_5ghz_revision);
  3128. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  3129. ath5k_chip_name(AR5K_VERSION_RAD,
  3130. sc->ah->ah_radio_2ghz_revision),
  3131. sc->ah->ah_radio_2ghz_revision);
  3132. }
  3133. }
  3134. /* ready to process interrupts */
  3135. __clear_bit(ATH_STAT_INVALID, sc->status);
  3136. return 0;
  3137. err_ah:
  3138. ath5k_hw_detach(sc->ah);
  3139. err_free_ah:
  3140. kfree(sc->ah);
  3141. err_irq:
  3142. free_irq(pdev->irq, sc);
  3143. err_free:
  3144. ieee80211_free_hw(hw);
  3145. err_map:
  3146. pci_iounmap(pdev, mem);
  3147. err_reg:
  3148. pci_release_region(pdev, 0);
  3149. err_dis:
  3150. pci_disable_device(pdev);
  3151. err:
  3152. return ret;
  3153. }
  3154. static void __devexit
  3155. ath5k_pci_remove(struct pci_dev *pdev)
  3156. {
  3157. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  3158. ath5k_debug_finish_device(sc);
  3159. ath5k_detach(pdev, sc->hw);
  3160. ath5k_hw_detach(sc->ah);
  3161. kfree(sc->ah);
  3162. free_irq(pdev->irq, sc);
  3163. pci_iounmap(pdev, sc->iobase);
  3164. pci_release_region(pdev, 0);
  3165. pci_disable_device(pdev);
  3166. ieee80211_free_hw(sc->hw);
  3167. }
  3168. #ifdef CONFIG_PM_SLEEP
  3169. static int ath5k_pci_suspend(struct device *dev)
  3170. {
  3171. struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
  3172. ath5k_led_off(sc);
  3173. return 0;
  3174. }
  3175. static int ath5k_pci_resume(struct device *dev)
  3176. {
  3177. struct pci_dev *pdev = to_pci_dev(dev);
  3178. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  3179. /*
  3180. * Suspend/Resume resets the PCI configuration space, so we have to
  3181. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  3182. * PCI Tx retries from interfering with C3 CPU state
  3183. */
  3184. pci_write_config_byte(pdev, 0x41, 0);
  3185. ath5k_led_enable(sc);
  3186. return 0;
  3187. }
  3188. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  3189. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  3190. #else
  3191. #define ATH5K_PM_OPS NULL
  3192. #endif /* CONFIG_PM_SLEEP */
  3193. static struct pci_driver ath5k_pci_driver = {
  3194. .name = KBUILD_MODNAME,
  3195. .id_table = ath5k_pci_id_table,
  3196. .probe = ath5k_pci_probe,
  3197. .remove = __devexit_p(ath5k_pci_remove),
  3198. .driver.pm = ATH5K_PM_OPS,
  3199. };
  3200. /*
  3201. * Module init/exit functions
  3202. */
  3203. static int __init
  3204. init_ath5k_pci(void)
  3205. {
  3206. int ret;
  3207. ath5k_debug_init();
  3208. ret = pci_register_driver(&ath5k_pci_driver);
  3209. if (ret) {
  3210. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  3211. return ret;
  3212. }
  3213. return 0;
  3214. }
  3215. static void __exit
  3216. exit_ath5k_pci(void)
  3217. {
  3218. pci_unregister_driver(&ath5k_pci_driver);
  3219. ath5k_debug_finish();
  3220. }
  3221. module_init(init_ath5k_pci);
  3222. module_exit(exit_ath5k_pci);