base.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/hardirq.h>
  46. #include <linux/if.h>
  47. #include <linux/io.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/cache.h>
  50. #include <linux/pci.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  59. /******************\
  60. * Internal defines *
  61. \******************/
  62. /* Module info */
  63. MODULE_AUTHOR("Jiri Slaby");
  64. MODULE_AUTHOR("Nick Kossifidis");
  65. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  66. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  67. MODULE_LICENSE("Dual BSD/GPL");
  68. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  69. /* Known PCI ids */
  70. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  71. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  72. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  73. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  74. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  75. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  76. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  77. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  79. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  86. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  87. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  94. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  95. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  96. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  97. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  98. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  99. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  100. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  101. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  102. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  103. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  104. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  105. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  106. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  107. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  108. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  109. { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
  110. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  111. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  112. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  113. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  114. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  115. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  116. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  117. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  118. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  119. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  120. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  121. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  122. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  123. };
  124. /*
  125. * Prototypes - PCI stack related functions
  126. */
  127. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  128. const struct pci_device_id *id);
  129. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  130. #ifdef CONFIG_PM
  131. static int ath5k_pci_suspend(struct pci_dev *pdev,
  132. pm_message_t state);
  133. static int ath5k_pci_resume(struct pci_dev *pdev);
  134. #else
  135. #define ath5k_pci_suspend NULL
  136. #define ath5k_pci_resume NULL
  137. #endif /* CONFIG_PM */
  138. static struct pci_driver ath5k_pci_driver = {
  139. .name = "ath5k_pci",
  140. .id_table = ath5k_pci_id_table,
  141. .probe = ath5k_pci_probe,
  142. .remove = __devexit_p(ath5k_pci_remove),
  143. .suspend = ath5k_pci_suspend,
  144. .resume = ath5k_pci_resume,
  145. };
  146. /*
  147. * Prototypes - MAC 802.11 stack related functions
  148. */
  149. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  150. static int ath5k_reset(struct ieee80211_hw *hw);
  151. static int ath5k_start(struct ieee80211_hw *hw);
  152. static void ath5k_stop(struct ieee80211_hw *hw);
  153. static int ath5k_add_interface(struct ieee80211_hw *hw,
  154. struct ieee80211_if_init_conf *conf);
  155. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  156. struct ieee80211_if_init_conf *conf);
  157. static int ath5k_config(struct ieee80211_hw *hw,
  158. struct ieee80211_conf *conf);
  159. static int ath5k_config_interface(struct ieee80211_hw *hw,
  160. struct ieee80211_vif *vif,
  161. struct ieee80211_if_conf *conf);
  162. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  163. unsigned int changed_flags,
  164. unsigned int *new_flags,
  165. int mc_count, struct dev_mc_list *mclist);
  166. static int ath5k_set_key(struct ieee80211_hw *hw,
  167. enum set_key_cmd cmd,
  168. const u8 *local_addr, const u8 *addr,
  169. struct ieee80211_key_conf *key);
  170. static int ath5k_get_stats(struct ieee80211_hw *hw,
  171. struct ieee80211_low_level_stats *stats);
  172. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  173. struct ieee80211_tx_queue_stats *stats);
  174. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  175. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  176. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  177. struct sk_buff *skb);
  178. static struct ieee80211_ops ath5k_hw_ops = {
  179. .tx = ath5k_tx,
  180. .start = ath5k_start,
  181. .stop = ath5k_stop,
  182. .add_interface = ath5k_add_interface,
  183. .remove_interface = ath5k_remove_interface,
  184. .config = ath5k_config,
  185. .config_interface = ath5k_config_interface,
  186. .configure_filter = ath5k_configure_filter,
  187. .set_key = ath5k_set_key,
  188. .get_stats = ath5k_get_stats,
  189. .conf_tx = NULL,
  190. .get_tx_stats = ath5k_get_tx_stats,
  191. .get_tsf = ath5k_get_tsf,
  192. .reset_tsf = ath5k_reset_tsf,
  193. };
  194. /*
  195. * Prototypes - Internal functions
  196. */
  197. /* Attach detach */
  198. static int ath5k_attach(struct pci_dev *pdev,
  199. struct ieee80211_hw *hw);
  200. static void ath5k_detach(struct pci_dev *pdev,
  201. struct ieee80211_hw *hw);
  202. /* Channel/mode setup */
  203. static inline short ath5k_ieee2mhz(short chan);
  204. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  205. const struct ath5k_rate_table *rt,
  206. unsigned int max);
  207. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  208. struct ieee80211_channel *channels,
  209. unsigned int mode,
  210. unsigned int max);
  211. static int ath5k_getchannels(struct ieee80211_hw *hw);
  212. static int ath5k_chan_set(struct ath5k_softc *sc,
  213. struct ieee80211_channel *chan);
  214. static void ath5k_setcurmode(struct ath5k_softc *sc,
  215. unsigned int mode);
  216. static void ath5k_mode_setup(struct ath5k_softc *sc);
  217. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  218. /* Descriptor setup */
  219. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  220. struct pci_dev *pdev);
  221. static void ath5k_desc_free(struct ath5k_softc *sc,
  222. struct pci_dev *pdev);
  223. /* Buffers setup */
  224. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  225. struct ath5k_buf *bf);
  226. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  227. struct ath5k_buf *bf);
  228. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  229. struct ath5k_buf *bf)
  230. {
  231. BUG_ON(!bf);
  232. if (!bf->skb)
  233. return;
  234. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  235. PCI_DMA_TODEVICE);
  236. dev_kfree_skb(bf->skb);
  237. bf->skb = NULL;
  238. }
  239. /* Queues setup */
  240. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  241. int qtype, int subtype);
  242. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  243. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  244. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  245. struct ath5k_txq *txq);
  246. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  247. static void ath5k_txq_release(struct ath5k_softc *sc);
  248. /* Rx handling */
  249. static int ath5k_rx_start(struct ath5k_softc *sc);
  250. static void ath5k_rx_stop(struct ath5k_softc *sc);
  251. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  252. struct ath5k_desc *ds,
  253. struct sk_buff *skb,
  254. struct ath5k_rx_status *rs);
  255. static void ath5k_tasklet_rx(unsigned long data);
  256. /* Tx handling */
  257. static void ath5k_tx_processq(struct ath5k_softc *sc,
  258. struct ath5k_txq *txq);
  259. static void ath5k_tasklet_tx(unsigned long data);
  260. /* Beacon handling */
  261. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  262. struct ath5k_buf *bf);
  263. static void ath5k_beacon_send(struct ath5k_softc *sc);
  264. static void ath5k_beacon_config(struct ath5k_softc *sc);
  265. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  266. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  267. {
  268. u64 tsf = ath5k_hw_get_tsf64(ah);
  269. if ((tsf & 0x7fff) < rstamp)
  270. tsf -= 0x8000;
  271. return (tsf & ~0x7fff) | rstamp;
  272. }
  273. /* Interrupt handling */
  274. static int ath5k_init(struct ath5k_softc *sc);
  275. static int ath5k_stop_locked(struct ath5k_softc *sc);
  276. static int ath5k_stop_hw(struct ath5k_softc *sc);
  277. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  278. static void ath5k_tasklet_reset(unsigned long data);
  279. static void ath5k_calibrate(unsigned long data);
  280. /* LED functions */
  281. static int ath5k_init_leds(struct ath5k_softc *sc);
  282. static void ath5k_led_enable(struct ath5k_softc *sc);
  283. static void ath5k_led_off(struct ath5k_softc *sc);
  284. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  285. /*
  286. * Module init/exit functions
  287. */
  288. static int __init
  289. init_ath5k_pci(void)
  290. {
  291. int ret;
  292. ath5k_debug_init();
  293. ret = pci_register_driver(&ath5k_pci_driver);
  294. if (ret) {
  295. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  296. return ret;
  297. }
  298. return 0;
  299. }
  300. static void __exit
  301. exit_ath5k_pci(void)
  302. {
  303. pci_unregister_driver(&ath5k_pci_driver);
  304. ath5k_debug_finish();
  305. }
  306. module_init(init_ath5k_pci);
  307. module_exit(exit_ath5k_pci);
  308. /********************\
  309. * PCI Initialization *
  310. \********************/
  311. static const char *
  312. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  313. {
  314. const char *name = "xxxxx";
  315. unsigned int i;
  316. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  317. if (srev_names[i].sr_type != type)
  318. continue;
  319. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  320. name = srev_names[i].sr_name;
  321. break;
  322. }
  323. }
  324. return name;
  325. }
  326. static int __devinit
  327. ath5k_pci_probe(struct pci_dev *pdev,
  328. const struct pci_device_id *id)
  329. {
  330. void __iomem *mem;
  331. struct ath5k_softc *sc;
  332. struct ieee80211_hw *hw;
  333. int ret;
  334. u8 csz;
  335. ret = pci_enable_device(pdev);
  336. if (ret) {
  337. dev_err(&pdev->dev, "can't enable device\n");
  338. goto err;
  339. }
  340. /* XXX 32-bit addressing only */
  341. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  342. if (ret) {
  343. dev_err(&pdev->dev, "32-bit DMA not available\n");
  344. goto err_dis;
  345. }
  346. /*
  347. * Cache line size is used to size and align various
  348. * structures used to communicate with the hardware.
  349. */
  350. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  351. if (csz == 0) {
  352. /*
  353. * Linux 2.4.18 (at least) writes the cache line size
  354. * register as a 16-bit wide register which is wrong.
  355. * We must have this setup properly for rx buffer
  356. * DMA to work so force a reasonable value here if it
  357. * comes up zero.
  358. */
  359. csz = L1_CACHE_BYTES / sizeof(u32);
  360. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  361. }
  362. /*
  363. * The default setting of latency timer yields poor results,
  364. * set it to the value used by other systems. It may be worth
  365. * tweaking this setting more.
  366. */
  367. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  368. /* Enable bus mastering */
  369. pci_set_master(pdev);
  370. /*
  371. * Disable the RETRY_TIMEOUT register (0x41) to keep
  372. * PCI Tx retries from interfering with C3 CPU state.
  373. */
  374. pci_write_config_byte(pdev, 0x41, 0);
  375. ret = pci_request_region(pdev, 0, "ath5k");
  376. if (ret) {
  377. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  378. goto err_dis;
  379. }
  380. mem = pci_iomap(pdev, 0, 0);
  381. if (!mem) {
  382. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  383. ret = -EIO;
  384. goto err_reg;
  385. }
  386. /*
  387. * Allocate hw (mac80211 main struct)
  388. * and hw->priv (driver private data)
  389. */
  390. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  391. if (hw == NULL) {
  392. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  393. ret = -ENOMEM;
  394. goto err_map;
  395. }
  396. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  397. /* Initialize driver private data */
  398. SET_IEEE80211_DEV(hw, &pdev->dev);
  399. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  400. IEEE80211_HW_SIGNAL_DBM |
  401. IEEE80211_HW_NOISE_DBM;
  402. hw->extra_tx_headroom = 2;
  403. hw->channel_change_time = 5000;
  404. sc = hw->priv;
  405. sc->hw = hw;
  406. sc->pdev = pdev;
  407. ath5k_debug_init_device(sc);
  408. /*
  409. * Mark the device as detached to avoid processing
  410. * interrupts until setup is complete.
  411. */
  412. __set_bit(ATH_STAT_INVALID, sc->status);
  413. sc->iobase = mem; /* So we can unmap it on detach */
  414. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  415. sc->opmode = IEEE80211_IF_TYPE_STA;
  416. mutex_init(&sc->lock);
  417. spin_lock_init(&sc->rxbuflock);
  418. spin_lock_init(&sc->txbuflock);
  419. /* Set private data */
  420. pci_set_drvdata(pdev, hw);
  421. /* Setup interrupt handler */
  422. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  423. if (ret) {
  424. ATH5K_ERR(sc, "request_irq failed\n");
  425. goto err_free;
  426. }
  427. /* Initialize device */
  428. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  429. if (IS_ERR(sc->ah)) {
  430. ret = PTR_ERR(sc->ah);
  431. goto err_irq;
  432. }
  433. /* Finish private driver data initialization */
  434. ret = ath5k_attach(pdev, hw);
  435. if (ret)
  436. goto err_ah;
  437. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  438. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  439. sc->ah->ah_mac_srev,
  440. sc->ah->ah_phy_revision);
  441. if (!sc->ah->ah_single_chip) {
  442. /* Single chip radio (!RF5111) */
  443. if (sc->ah->ah_radio_5ghz_revision &&
  444. !sc->ah->ah_radio_2ghz_revision) {
  445. /* No 5GHz support -> report 2GHz radio */
  446. if (!test_bit(AR5K_MODE_11A,
  447. sc->ah->ah_capabilities.cap_mode)) {
  448. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  449. ath5k_chip_name(AR5K_VERSION_RAD,
  450. sc->ah->ah_radio_5ghz_revision),
  451. sc->ah->ah_radio_5ghz_revision);
  452. /* No 2GHz support (5110 and some
  453. * 5Ghz only cards) -> report 5Ghz radio */
  454. } else if (!test_bit(AR5K_MODE_11B,
  455. sc->ah->ah_capabilities.cap_mode)) {
  456. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  457. ath5k_chip_name(AR5K_VERSION_RAD,
  458. sc->ah->ah_radio_5ghz_revision),
  459. sc->ah->ah_radio_5ghz_revision);
  460. /* Multiband radio */
  461. } else {
  462. ATH5K_INFO(sc, "RF%s multiband radio found"
  463. " (0x%x)\n",
  464. ath5k_chip_name(AR5K_VERSION_RAD,
  465. sc->ah->ah_radio_5ghz_revision),
  466. sc->ah->ah_radio_5ghz_revision);
  467. }
  468. }
  469. /* Multi chip radio (RF5111 - RF2111) ->
  470. * report both 2GHz/5GHz radios */
  471. else if (sc->ah->ah_radio_5ghz_revision &&
  472. sc->ah->ah_radio_2ghz_revision){
  473. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  474. ath5k_chip_name(AR5K_VERSION_RAD,
  475. sc->ah->ah_radio_5ghz_revision),
  476. sc->ah->ah_radio_5ghz_revision);
  477. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  478. ath5k_chip_name(AR5K_VERSION_RAD,
  479. sc->ah->ah_radio_2ghz_revision),
  480. sc->ah->ah_radio_2ghz_revision);
  481. }
  482. }
  483. /* ready to process interrupts */
  484. __clear_bit(ATH_STAT_INVALID, sc->status);
  485. return 0;
  486. err_ah:
  487. ath5k_hw_detach(sc->ah);
  488. err_irq:
  489. free_irq(pdev->irq, sc);
  490. err_free:
  491. ieee80211_free_hw(hw);
  492. err_map:
  493. pci_iounmap(pdev, mem);
  494. err_reg:
  495. pci_release_region(pdev, 0);
  496. err_dis:
  497. pci_disable_device(pdev);
  498. err:
  499. return ret;
  500. }
  501. static void __devexit
  502. ath5k_pci_remove(struct pci_dev *pdev)
  503. {
  504. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  505. struct ath5k_softc *sc = hw->priv;
  506. ath5k_debug_finish_device(sc);
  507. ath5k_detach(pdev, hw);
  508. ath5k_hw_detach(sc->ah);
  509. free_irq(pdev->irq, sc);
  510. pci_iounmap(pdev, sc->iobase);
  511. pci_release_region(pdev, 0);
  512. pci_disable_device(pdev);
  513. ieee80211_free_hw(hw);
  514. }
  515. #ifdef CONFIG_PM
  516. static int
  517. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  518. {
  519. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  520. struct ath5k_softc *sc = hw->priv;
  521. ath5k_led_off(sc);
  522. ath5k_stop_hw(sc);
  523. free_irq(pdev->irq, sc);
  524. pci_disable_msi(pdev);
  525. pci_save_state(pdev);
  526. pci_disable_device(pdev);
  527. pci_set_power_state(pdev, PCI_D3hot);
  528. return 0;
  529. }
  530. static int
  531. ath5k_pci_resume(struct pci_dev *pdev)
  532. {
  533. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  534. struct ath5k_softc *sc = hw->priv;
  535. struct ath5k_hw *ah = sc->ah;
  536. int i, err;
  537. pci_restore_state(pdev);
  538. err = pci_enable_device(pdev);
  539. if (err)
  540. return err;
  541. /*
  542. * Suspend/Resume resets the PCI configuration space, so we have to
  543. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  544. * PCI Tx retries from interfering with C3 CPU state
  545. */
  546. pci_write_config_byte(pdev, 0x41, 0);
  547. pci_enable_msi(pdev);
  548. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  549. if (err) {
  550. ATH5K_ERR(sc, "request_irq failed\n");
  551. goto err_msi;
  552. }
  553. err = ath5k_init(sc);
  554. if (err)
  555. goto err_irq;
  556. ath5k_led_enable(sc);
  557. /*
  558. * Reset the key cache since some parts do not
  559. * reset the contents on initial power up or resume.
  560. *
  561. * FIXME: This may need to be revisited when mac80211 becomes
  562. * aware of suspend/resume.
  563. */
  564. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  565. ath5k_hw_reset_key(ah, i);
  566. return 0;
  567. err_irq:
  568. free_irq(pdev->irq, sc);
  569. err_msi:
  570. pci_disable_msi(pdev);
  571. pci_disable_device(pdev);
  572. return err;
  573. }
  574. #endif /* CONFIG_PM */
  575. /***********************\
  576. * Driver Initialization *
  577. \***********************/
  578. static int
  579. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  580. {
  581. struct ath5k_softc *sc = hw->priv;
  582. struct ath5k_hw *ah = sc->ah;
  583. u8 mac[ETH_ALEN];
  584. unsigned int i;
  585. int ret;
  586. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  587. /*
  588. * Check if the MAC has multi-rate retry support.
  589. * We do this by trying to setup a fake extended
  590. * descriptor. MAC's that don't have support will
  591. * return false w/o doing anything. MAC's that do
  592. * support it will return true w/o doing anything.
  593. */
  594. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  595. if (ret < 0)
  596. goto err;
  597. if (ret > 0)
  598. __set_bit(ATH_STAT_MRRETRY, sc->status);
  599. /*
  600. * Reset the key cache since some parts do not
  601. * reset the contents on initial power up.
  602. */
  603. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  604. ath5k_hw_reset_key(ah, i);
  605. /*
  606. * Collect the channel list. The 802.11 layer
  607. * is resposible for filtering this list based
  608. * on settings like the phy mode and regulatory
  609. * domain restrictions.
  610. */
  611. ret = ath5k_getchannels(hw);
  612. if (ret) {
  613. ATH5K_ERR(sc, "can't get channels\n");
  614. goto err;
  615. }
  616. /* Set *_rates so we can map hw rate index */
  617. ath5k_set_total_hw_rates(sc);
  618. /* NB: setup here so ath5k_rate_update is happy */
  619. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  620. ath5k_setcurmode(sc, AR5K_MODE_11A);
  621. else
  622. ath5k_setcurmode(sc, AR5K_MODE_11B);
  623. /*
  624. * Allocate tx+rx descriptors and populate the lists.
  625. */
  626. ret = ath5k_desc_alloc(sc, pdev);
  627. if (ret) {
  628. ATH5K_ERR(sc, "can't allocate descriptors\n");
  629. goto err;
  630. }
  631. /*
  632. * Allocate hardware transmit queues: one queue for
  633. * beacon frames and one data queue for each QoS
  634. * priority. Note that hw functions handle reseting
  635. * these queues at the needed time.
  636. */
  637. ret = ath5k_beaconq_setup(ah);
  638. if (ret < 0) {
  639. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  640. goto err_desc;
  641. }
  642. sc->bhalq = ret;
  643. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  644. if (IS_ERR(sc->txq)) {
  645. ATH5K_ERR(sc, "can't setup xmit queue\n");
  646. ret = PTR_ERR(sc->txq);
  647. goto err_bhal;
  648. }
  649. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  650. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  651. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  652. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  653. ath5k_hw_get_lladdr(ah, mac);
  654. SET_IEEE80211_PERM_ADDR(hw, mac);
  655. /* All MAC address bits matter for ACKs */
  656. memset(sc->bssidmask, 0xff, ETH_ALEN);
  657. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  658. ret = ieee80211_register_hw(hw);
  659. if (ret) {
  660. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  661. goto err_queues;
  662. }
  663. ath5k_init_leds(sc);
  664. return 0;
  665. err_queues:
  666. ath5k_txq_release(sc);
  667. err_bhal:
  668. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  669. err_desc:
  670. ath5k_desc_free(sc, pdev);
  671. err:
  672. return ret;
  673. }
  674. static void
  675. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  676. {
  677. struct ath5k_softc *sc = hw->priv;
  678. /*
  679. * NB: the order of these is important:
  680. * o call the 802.11 layer before detaching ath5k_hw to
  681. * insure callbacks into the driver to delete global
  682. * key cache entries can be handled
  683. * o reclaim the tx queue data structures after calling
  684. * the 802.11 layer as we'll get called back to reclaim
  685. * node state and potentially want to use them
  686. * o to cleanup the tx queues the hal is called, so detach
  687. * it last
  688. * XXX: ??? detach ath5k_hw ???
  689. * Other than that, it's straightforward...
  690. */
  691. ieee80211_unregister_hw(hw);
  692. ath5k_desc_free(sc, pdev);
  693. ath5k_txq_release(sc);
  694. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  695. ath5k_unregister_leds(sc);
  696. /*
  697. * NB: can't reclaim these until after ieee80211_ifdetach
  698. * returns because we'll get called back to reclaim node
  699. * state and potentially want to use them.
  700. */
  701. }
  702. /********************\
  703. * Channel/mode setup *
  704. \********************/
  705. /*
  706. * Convert IEEE channel number to MHz frequency.
  707. */
  708. static inline short
  709. ath5k_ieee2mhz(short chan)
  710. {
  711. if (chan <= 14 || chan >= 27)
  712. return ieee80211chan2mhz(chan);
  713. else
  714. return 2212 + chan * 20;
  715. }
  716. static unsigned int
  717. ath5k_copy_rates(struct ieee80211_rate *rates,
  718. const struct ath5k_rate_table *rt,
  719. unsigned int max)
  720. {
  721. unsigned int i, count;
  722. if (rt == NULL)
  723. return 0;
  724. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  725. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  726. rates[count].hw_value = rt->rates[i].rate_code;
  727. rates[count].flags = rt->rates[i].modulation;
  728. count++;
  729. max--;
  730. }
  731. return count;
  732. }
  733. static unsigned int
  734. ath5k_copy_channels(struct ath5k_hw *ah,
  735. struct ieee80211_channel *channels,
  736. unsigned int mode,
  737. unsigned int max)
  738. {
  739. unsigned int i, count, size, chfreq, freq, ch;
  740. if (!test_bit(mode, ah->ah_modes))
  741. return 0;
  742. switch (mode) {
  743. case AR5K_MODE_11A:
  744. case AR5K_MODE_11A_TURBO:
  745. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  746. size = 220 ;
  747. chfreq = CHANNEL_5GHZ;
  748. break;
  749. case AR5K_MODE_11B:
  750. case AR5K_MODE_11G:
  751. case AR5K_MODE_11G_TURBO:
  752. size = 26;
  753. chfreq = CHANNEL_2GHZ;
  754. break;
  755. default:
  756. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  757. return 0;
  758. }
  759. for (i = 0, count = 0; i < size && max > 0; i++) {
  760. ch = i + 1 ;
  761. freq = ath5k_ieee2mhz(ch);
  762. /* Check if channel is supported by the chipset */
  763. if (!ath5k_channel_ok(ah, freq, chfreq))
  764. continue;
  765. /* Write channel info and increment counter */
  766. channels[count].center_freq = freq;
  767. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  768. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  769. switch (mode) {
  770. case AR5K_MODE_11A:
  771. case AR5K_MODE_11G:
  772. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  773. break;
  774. case AR5K_MODE_11A_TURBO:
  775. case AR5K_MODE_11G_TURBO:
  776. channels[count].hw_value = chfreq |
  777. CHANNEL_OFDM | CHANNEL_TURBO;
  778. break;
  779. case AR5K_MODE_11B:
  780. channels[count].hw_value = CHANNEL_B;
  781. }
  782. count++;
  783. max--;
  784. }
  785. return count;
  786. }
  787. static int
  788. ath5k_getchannels(struct ieee80211_hw *hw)
  789. {
  790. struct ath5k_softc *sc = hw->priv;
  791. struct ath5k_hw *ah = sc->ah;
  792. struct ieee80211_supported_band *sbands = sc->sbands;
  793. const struct ath5k_rate_table *hw_rates;
  794. unsigned int max_r, max_c, count_r, count_c;
  795. int mode2g = AR5K_MODE_11G;
  796. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  797. max_r = ARRAY_SIZE(sc->rates);
  798. max_c = ARRAY_SIZE(sc->channels);
  799. count_r = count_c = 0;
  800. /* 2GHz band */
  801. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  802. mode2g = AR5K_MODE_11B;
  803. if (!test_bit(AR5K_MODE_11B,
  804. sc->ah->ah_capabilities.cap_mode))
  805. mode2g = -1;
  806. }
  807. if (mode2g > 0) {
  808. struct ieee80211_supported_band *sband =
  809. &sbands[IEEE80211_BAND_2GHZ];
  810. sband->bitrates = sc->rates;
  811. sband->channels = sc->channels;
  812. sband->band = IEEE80211_BAND_2GHZ;
  813. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  814. mode2g, max_c);
  815. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  816. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  817. hw_rates, max_r);
  818. count_c = sband->n_channels;
  819. count_r = sband->n_bitrates;
  820. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  821. max_r -= count_r;
  822. max_c -= count_c;
  823. }
  824. /* 5GHz band */
  825. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  826. struct ieee80211_supported_band *sband =
  827. &sbands[IEEE80211_BAND_5GHZ];
  828. sband->bitrates = &sc->rates[count_r];
  829. sband->channels = &sc->channels[count_c];
  830. sband->band = IEEE80211_BAND_5GHZ;
  831. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  832. AR5K_MODE_11A, max_c);
  833. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  834. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  835. hw_rates, max_r);
  836. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  837. }
  838. ath5k_debug_dump_bands(sc);
  839. return 0;
  840. }
  841. /*
  842. * Set/change channels. If the channel is really being changed,
  843. * it's done by reseting the chip. To accomplish this we must
  844. * first cleanup any pending DMA, then restart stuff after a la
  845. * ath5k_init.
  846. */
  847. static int
  848. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  849. {
  850. struct ath5k_hw *ah = sc->ah;
  851. int ret;
  852. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  853. sc->curchan->center_freq, chan->center_freq);
  854. if (chan->center_freq != sc->curchan->center_freq ||
  855. chan->hw_value != sc->curchan->hw_value) {
  856. sc->curchan = chan;
  857. sc->curband = &sc->sbands[chan->band];
  858. /*
  859. * To switch channels clear any pending DMA operations;
  860. * wait long enough for the RX fifo to drain, reset the
  861. * hardware at the new frequency, and then re-enable
  862. * the relevant bits of the h/w.
  863. */
  864. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  865. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  866. ath5k_rx_stop(sc); /* turn off frame recv */
  867. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  868. if (ret) {
  869. ATH5K_ERR(sc, "%s: unable to reset channel "
  870. "(%u Mhz)\n", __func__, chan->center_freq);
  871. return ret;
  872. }
  873. ath5k_hw_set_txpower_limit(sc->ah, 0);
  874. /*
  875. * Re-enable rx framework.
  876. */
  877. ret = ath5k_rx_start(sc);
  878. if (ret) {
  879. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  880. __func__);
  881. return ret;
  882. }
  883. /*
  884. * Change channels and update the h/w rate map
  885. * if we're switching; e.g. 11a to 11b/g.
  886. *
  887. * XXX needed?
  888. */
  889. /* ath5k_chan_change(sc, chan); */
  890. ath5k_beacon_config(sc);
  891. /*
  892. * Re-enable interrupts.
  893. */
  894. ath5k_hw_set_intr(ah, sc->imask);
  895. }
  896. return 0;
  897. }
  898. static void
  899. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  900. {
  901. sc->curmode = mode;
  902. if (mode == AR5K_MODE_11A) {
  903. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  904. } else {
  905. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  906. }
  907. }
  908. static void
  909. ath5k_mode_setup(struct ath5k_softc *sc)
  910. {
  911. struct ath5k_hw *ah = sc->ah;
  912. u32 rfilt;
  913. /* configure rx filter */
  914. rfilt = sc->filter_flags;
  915. ath5k_hw_set_rx_filter(ah, rfilt);
  916. if (ath5k_hw_hasbssidmask(ah))
  917. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  918. /* configure operational mode */
  919. ath5k_hw_set_opmode(ah);
  920. ath5k_hw_set_mcast_filter(ah, 0, 0);
  921. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  922. }
  923. /*
  924. * Match the hw provided rate index (through descriptors)
  925. * to an index for sc->curband->bitrates, so it can be used
  926. * by the stack.
  927. *
  928. * This one is a little bit tricky but i think i'm right
  929. * about this...
  930. *
  931. * We have 4 rate tables in the following order:
  932. * XR (4 rates)
  933. * 802.11a (8 rates)
  934. * 802.11b (4 rates)
  935. * 802.11g (12 rates)
  936. * that make the hw rate table.
  937. *
  938. * Lets take a 5211 for example that supports a and b modes only.
  939. * First comes the 802.11a table and then 802.11b (total 12 rates).
  940. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  941. * if it returns 2 it points to the second 802.11a rate etc.
  942. *
  943. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  944. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  945. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  946. */
  947. static void
  948. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  949. struct ath5k_hw *ah = sc->ah;
  950. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  951. sc->a_rates = 8;
  952. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  953. sc->b_rates = 4;
  954. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  955. sc->g_rates = 12;
  956. /* XXX: Need to see what what happens when
  957. xr disable bits in eeprom are set */
  958. if (ah->ah_version >= AR5K_AR5212)
  959. sc->xr_rates = 4;
  960. }
  961. static inline int
  962. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  963. int mac80211_rix;
  964. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  965. /* We setup a g ratetable for both b/g modes */
  966. mac80211_rix =
  967. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  968. } else {
  969. mac80211_rix = hw_rix - sc->xr_rates;
  970. }
  971. /* Something went wrong, fallback to basic rate for this band */
  972. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  973. (mac80211_rix <= 0 ))
  974. mac80211_rix = 1;
  975. return mac80211_rix;
  976. }
  977. /***************\
  978. * Buffers setup *
  979. \***************/
  980. static int
  981. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  982. {
  983. struct ath5k_hw *ah = sc->ah;
  984. struct sk_buff *skb = bf->skb;
  985. struct ath5k_desc *ds;
  986. if (likely(skb == NULL)) {
  987. unsigned int off;
  988. /*
  989. * Allocate buffer with headroom_needed space for the
  990. * fake physical layer header at the start.
  991. */
  992. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  993. if (unlikely(skb == NULL)) {
  994. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  995. sc->rxbufsize + sc->cachelsz - 1);
  996. return -ENOMEM;
  997. }
  998. /*
  999. * Cache-line-align. This is important (for the
  1000. * 5210 at least) as not doing so causes bogus data
  1001. * in rx'd frames.
  1002. */
  1003. off = ((unsigned long)skb->data) % sc->cachelsz;
  1004. if (off != 0)
  1005. skb_reserve(skb, sc->cachelsz - off);
  1006. bf->skb = skb;
  1007. bf->skbaddr = pci_map_single(sc->pdev,
  1008. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1009. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  1010. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1011. dev_kfree_skb(skb);
  1012. bf->skb = NULL;
  1013. return -ENOMEM;
  1014. }
  1015. }
  1016. /*
  1017. * Setup descriptors. For receive we always terminate
  1018. * the descriptor list with a self-linked entry so we'll
  1019. * not get overrun under high load (as can happen with a
  1020. * 5212 when ANI processing enables PHY error frames).
  1021. *
  1022. * To insure the last descriptor is self-linked we create
  1023. * each descriptor as self-linked and add it to the end. As
  1024. * each additional descriptor is added the previous self-linked
  1025. * entry is ``fixed'' naturally. This should be safe even
  1026. * if DMA is happening. When processing RX interrupts we
  1027. * never remove/process the last, self-linked, entry on the
  1028. * descriptor list. This insures the hardware always has
  1029. * someplace to write a new frame.
  1030. */
  1031. ds = bf->desc;
  1032. ds->ds_link = bf->daddr; /* link to self */
  1033. ds->ds_data = bf->skbaddr;
  1034. ath5k_hw_setup_rx_desc(ah, ds,
  1035. skb_tailroom(skb), /* buffer size */
  1036. 0);
  1037. if (sc->rxlink != NULL)
  1038. *sc->rxlink = bf->daddr;
  1039. sc->rxlink = &ds->ds_link;
  1040. return 0;
  1041. }
  1042. static int
  1043. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1044. {
  1045. struct ath5k_hw *ah = sc->ah;
  1046. struct ath5k_txq *txq = sc->txq;
  1047. struct ath5k_desc *ds = bf->desc;
  1048. struct sk_buff *skb = bf->skb;
  1049. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1050. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1051. int ret;
  1052. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1053. /* XXX endianness */
  1054. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1055. PCI_DMA_TODEVICE);
  1056. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1057. flags |= AR5K_TXDESC_NOACK;
  1058. pktlen = skb->len;
  1059. if (info->control.hw_key) {
  1060. keyidx = info->control.hw_key->hw_key_idx;
  1061. pktlen += info->control.icv_len;
  1062. }
  1063. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1064. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1065. (sc->power_level * 2),
  1066. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1067. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1068. if (ret)
  1069. goto err_unmap;
  1070. ds->ds_link = 0;
  1071. ds->ds_data = bf->skbaddr;
  1072. spin_lock_bh(&txq->lock);
  1073. list_add_tail(&bf->list, &txq->q);
  1074. sc->tx_stats[txq->qnum].len++;
  1075. if (txq->link == NULL) /* is this first packet? */
  1076. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1077. else /* no, so only link it */
  1078. *txq->link = bf->daddr;
  1079. txq->link = &ds->ds_link;
  1080. ath5k_hw_tx_start(ah, txq->qnum);
  1081. mmiowb();
  1082. spin_unlock_bh(&txq->lock);
  1083. return 0;
  1084. err_unmap:
  1085. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1086. return ret;
  1087. }
  1088. /*******************\
  1089. * Descriptors setup *
  1090. \*******************/
  1091. static int
  1092. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1093. {
  1094. struct ath5k_desc *ds;
  1095. struct ath5k_buf *bf;
  1096. dma_addr_t da;
  1097. unsigned int i;
  1098. int ret;
  1099. /* allocate descriptors */
  1100. sc->desc_len = sizeof(struct ath5k_desc) *
  1101. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1102. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1103. if (sc->desc == NULL) {
  1104. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1105. ret = -ENOMEM;
  1106. goto err;
  1107. }
  1108. ds = sc->desc;
  1109. da = sc->desc_daddr;
  1110. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1111. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1112. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1113. sizeof(struct ath5k_buf), GFP_KERNEL);
  1114. if (bf == NULL) {
  1115. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1116. ret = -ENOMEM;
  1117. goto err_free;
  1118. }
  1119. sc->bufptr = bf;
  1120. INIT_LIST_HEAD(&sc->rxbuf);
  1121. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1122. bf->desc = ds;
  1123. bf->daddr = da;
  1124. list_add_tail(&bf->list, &sc->rxbuf);
  1125. }
  1126. INIT_LIST_HEAD(&sc->txbuf);
  1127. sc->txbuf_len = ATH_TXBUF;
  1128. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1129. da += sizeof(*ds)) {
  1130. bf->desc = ds;
  1131. bf->daddr = da;
  1132. list_add_tail(&bf->list, &sc->txbuf);
  1133. }
  1134. /* beacon buffer */
  1135. bf->desc = ds;
  1136. bf->daddr = da;
  1137. sc->bbuf = bf;
  1138. return 0;
  1139. err_free:
  1140. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1141. err:
  1142. sc->desc = NULL;
  1143. return ret;
  1144. }
  1145. static void
  1146. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1147. {
  1148. struct ath5k_buf *bf;
  1149. ath5k_txbuf_free(sc, sc->bbuf);
  1150. list_for_each_entry(bf, &sc->txbuf, list)
  1151. ath5k_txbuf_free(sc, bf);
  1152. list_for_each_entry(bf, &sc->rxbuf, list)
  1153. ath5k_txbuf_free(sc, bf);
  1154. /* Free memory associated with all descriptors */
  1155. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1156. kfree(sc->bufptr);
  1157. sc->bufptr = NULL;
  1158. }
  1159. /**************\
  1160. * Queues setup *
  1161. \**************/
  1162. static struct ath5k_txq *
  1163. ath5k_txq_setup(struct ath5k_softc *sc,
  1164. int qtype, int subtype)
  1165. {
  1166. struct ath5k_hw *ah = sc->ah;
  1167. struct ath5k_txq *txq;
  1168. struct ath5k_txq_info qi = {
  1169. .tqi_subtype = subtype,
  1170. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1171. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1172. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1173. };
  1174. int qnum;
  1175. /*
  1176. * Enable interrupts only for EOL and DESC conditions.
  1177. * We mark tx descriptors to receive a DESC interrupt
  1178. * when a tx queue gets deep; otherwise waiting for the
  1179. * EOL to reap descriptors. Note that this is done to
  1180. * reduce interrupt load and this only defers reaping
  1181. * descriptors, never transmitting frames. Aside from
  1182. * reducing interrupts this also permits more concurrency.
  1183. * The only potential downside is if the tx queue backs
  1184. * up in which case the top half of the kernel may backup
  1185. * due to a lack of tx descriptors.
  1186. */
  1187. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1188. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1189. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1190. if (qnum < 0) {
  1191. /*
  1192. * NB: don't print a message, this happens
  1193. * normally on parts with too few tx queues
  1194. */
  1195. return ERR_PTR(qnum);
  1196. }
  1197. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1198. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1199. qnum, ARRAY_SIZE(sc->txqs));
  1200. ath5k_hw_release_tx_queue(ah, qnum);
  1201. return ERR_PTR(-EINVAL);
  1202. }
  1203. txq = &sc->txqs[qnum];
  1204. if (!txq->setup) {
  1205. txq->qnum = qnum;
  1206. txq->link = NULL;
  1207. INIT_LIST_HEAD(&txq->q);
  1208. spin_lock_init(&txq->lock);
  1209. txq->setup = true;
  1210. }
  1211. return &sc->txqs[qnum];
  1212. }
  1213. static int
  1214. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1215. {
  1216. struct ath5k_txq_info qi = {
  1217. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1218. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1219. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1220. /* NB: for dynamic turbo, don't enable any other interrupts */
  1221. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1222. };
  1223. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1224. }
  1225. static int
  1226. ath5k_beaconq_config(struct ath5k_softc *sc)
  1227. {
  1228. struct ath5k_hw *ah = sc->ah;
  1229. struct ath5k_txq_info qi;
  1230. int ret;
  1231. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1232. if (ret)
  1233. return ret;
  1234. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1235. /*
  1236. * Always burst out beacon and CAB traffic
  1237. * (aifs = cwmin = cwmax = 0)
  1238. */
  1239. qi.tqi_aifs = 0;
  1240. qi.tqi_cw_min = 0;
  1241. qi.tqi_cw_max = 0;
  1242. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1243. /*
  1244. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1245. */
  1246. qi.tqi_aifs = 0;
  1247. qi.tqi_cw_min = 0;
  1248. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1249. }
  1250. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1251. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1252. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1253. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1254. if (ret) {
  1255. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1256. "hardware queue!\n", __func__);
  1257. return ret;
  1258. }
  1259. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1260. }
  1261. static void
  1262. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1263. {
  1264. struct ath5k_buf *bf, *bf0;
  1265. /*
  1266. * NB: this assumes output has been stopped and
  1267. * we do not need to block ath5k_tx_tasklet
  1268. */
  1269. spin_lock_bh(&txq->lock);
  1270. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1271. ath5k_debug_printtxbuf(sc, bf);
  1272. ath5k_txbuf_free(sc, bf);
  1273. spin_lock_bh(&sc->txbuflock);
  1274. sc->tx_stats[txq->qnum].len--;
  1275. list_move_tail(&bf->list, &sc->txbuf);
  1276. sc->txbuf_len++;
  1277. spin_unlock_bh(&sc->txbuflock);
  1278. }
  1279. txq->link = NULL;
  1280. spin_unlock_bh(&txq->lock);
  1281. }
  1282. /*
  1283. * Drain the transmit queues and reclaim resources.
  1284. */
  1285. static void
  1286. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1287. {
  1288. struct ath5k_hw *ah = sc->ah;
  1289. unsigned int i;
  1290. /* XXX return value */
  1291. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1292. /* don't touch the hardware if marked invalid */
  1293. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1294. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1295. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1296. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1297. if (sc->txqs[i].setup) {
  1298. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1299. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1300. "link %p\n",
  1301. sc->txqs[i].qnum,
  1302. ath5k_hw_get_tx_buf(ah,
  1303. sc->txqs[i].qnum),
  1304. sc->txqs[i].link);
  1305. }
  1306. }
  1307. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1308. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1309. if (sc->txqs[i].setup)
  1310. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1311. }
  1312. static void
  1313. ath5k_txq_release(struct ath5k_softc *sc)
  1314. {
  1315. struct ath5k_txq *txq = sc->txqs;
  1316. unsigned int i;
  1317. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1318. if (txq->setup) {
  1319. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1320. txq->setup = false;
  1321. }
  1322. }
  1323. /*************\
  1324. * RX Handling *
  1325. \*************/
  1326. /*
  1327. * Enable the receive h/w following a reset.
  1328. */
  1329. static int
  1330. ath5k_rx_start(struct ath5k_softc *sc)
  1331. {
  1332. struct ath5k_hw *ah = sc->ah;
  1333. struct ath5k_buf *bf;
  1334. int ret;
  1335. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1336. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1337. sc->cachelsz, sc->rxbufsize);
  1338. sc->rxlink = NULL;
  1339. spin_lock_bh(&sc->rxbuflock);
  1340. list_for_each_entry(bf, &sc->rxbuf, list) {
  1341. ret = ath5k_rxbuf_setup(sc, bf);
  1342. if (ret != 0) {
  1343. spin_unlock_bh(&sc->rxbuflock);
  1344. goto err;
  1345. }
  1346. }
  1347. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1348. spin_unlock_bh(&sc->rxbuflock);
  1349. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1350. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1351. ath5k_mode_setup(sc); /* set filters, etc. */
  1352. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1353. return 0;
  1354. err:
  1355. return ret;
  1356. }
  1357. /*
  1358. * Disable the receive h/w in preparation for a reset.
  1359. */
  1360. static void
  1361. ath5k_rx_stop(struct ath5k_softc *sc)
  1362. {
  1363. struct ath5k_hw *ah = sc->ah;
  1364. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1365. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1366. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1367. ath5k_debug_printrxbuffs(sc, ah);
  1368. sc->rxlink = NULL; /* just in case */
  1369. }
  1370. static unsigned int
  1371. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1372. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1373. {
  1374. struct ieee80211_hdr *hdr = (void *)skb->data;
  1375. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1376. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1377. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1378. return RX_FLAG_DECRYPTED;
  1379. /* Apparently when a default key is used to decrypt the packet
  1380. the hw does not set the index used to decrypt. In such cases
  1381. get the index from the packet. */
  1382. if (ieee80211_has_protected(hdr->frame_control) &&
  1383. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1384. skb->len >= hlen + 4) {
  1385. keyix = skb->data[hlen + 3] >> 6;
  1386. if (test_bit(keyix, sc->keymap))
  1387. return RX_FLAG_DECRYPTED;
  1388. }
  1389. return 0;
  1390. }
  1391. static void
  1392. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1393. struct ieee80211_rx_status *rxs)
  1394. {
  1395. u64 tsf, bc_tstamp;
  1396. u32 hw_tu;
  1397. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1398. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1399. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1400. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1401. /*
  1402. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1403. * have updated the local TSF. We have to work around various
  1404. * hardware bugs, though...
  1405. */
  1406. tsf = ath5k_hw_get_tsf64(sc->ah);
  1407. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1408. hw_tu = TSF_TO_TU(tsf);
  1409. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1410. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1411. (unsigned long long)bc_tstamp,
  1412. (unsigned long long)rxs->mactime,
  1413. (unsigned long long)(rxs->mactime - bc_tstamp),
  1414. (unsigned long long)tsf);
  1415. /*
  1416. * Sometimes the HW will give us a wrong tstamp in the rx
  1417. * status, causing the timestamp extension to go wrong.
  1418. * (This seems to happen especially with beacon frames bigger
  1419. * than 78 byte (incl. FCS))
  1420. * But we know that the receive timestamp must be later than the
  1421. * timestamp of the beacon since HW must have synced to that.
  1422. *
  1423. * NOTE: here we assume mactime to be after the frame was
  1424. * received, not like mac80211 which defines it at the start.
  1425. */
  1426. if (bc_tstamp > rxs->mactime) {
  1427. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1428. "fixing mactime from %llx to %llx\n",
  1429. (unsigned long long)rxs->mactime,
  1430. (unsigned long long)tsf);
  1431. rxs->mactime = tsf;
  1432. }
  1433. /*
  1434. * Local TSF might have moved higher than our beacon timers,
  1435. * in that case we have to update them to continue sending
  1436. * beacons. This also takes care of synchronizing beacon sending
  1437. * times with other stations.
  1438. */
  1439. if (hw_tu >= sc->nexttbtt)
  1440. ath5k_beacon_update_timers(sc, bc_tstamp);
  1441. }
  1442. }
  1443. static void
  1444. ath5k_tasklet_rx(unsigned long data)
  1445. {
  1446. struct ieee80211_rx_status rxs = {};
  1447. struct ath5k_rx_status rs = {};
  1448. struct sk_buff *skb;
  1449. struct ath5k_softc *sc = (void *)data;
  1450. struct ath5k_buf *bf, *bf_last;
  1451. struct ath5k_desc *ds;
  1452. int ret;
  1453. int hdrlen;
  1454. int pad;
  1455. spin_lock(&sc->rxbuflock);
  1456. if (list_empty(&sc->rxbuf)) {
  1457. ATH5K_WARN(sc, "empty rx buf pool\n");
  1458. goto unlock;
  1459. }
  1460. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1461. do {
  1462. rxs.flag = 0;
  1463. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1464. BUG_ON(bf->skb == NULL);
  1465. skb = bf->skb;
  1466. ds = bf->desc;
  1467. /*
  1468. * last buffer must not be freed to ensure proper hardware
  1469. * function. When the hardware finishes also a packet next to
  1470. * it, we are sure, it doesn't use it anymore and we can go on.
  1471. */
  1472. if (bf_last == bf)
  1473. bf->flags |= 1;
  1474. if (bf->flags) {
  1475. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1476. struct ath5k_buf, list);
  1477. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1478. &rs);
  1479. if (ret)
  1480. break;
  1481. bf->flags &= ~1;
  1482. /* skip the overwritten one (even status is martian) */
  1483. goto next;
  1484. }
  1485. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1486. if (unlikely(ret == -EINPROGRESS))
  1487. break;
  1488. else if (unlikely(ret)) {
  1489. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1490. spin_unlock(&sc->rxbuflock);
  1491. return;
  1492. }
  1493. if (unlikely(rs.rs_more)) {
  1494. ATH5K_WARN(sc, "unsupported jumbo\n");
  1495. goto next;
  1496. }
  1497. if (unlikely(rs.rs_status)) {
  1498. if (rs.rs_status & AR5K_RXERR_PHY)
  1499. goto next;
  1500. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1501. /*
  1502. * Decrypt error. If the error occurred
  1503. * because there was no hardware key, then
  1504. * let the frame through so the upper layers
  1505. * can process it. This is necessary for 5210
  1506. * parts which have no way to setup a ``clear''
  1507. * key cache entry.
  1508. *
  1509. * XXX do key cache faulting
  1510. */
  1511. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1512. !(rs.rs_status & AR5K_RXERR_CRC))
  1513. goto accept;
  1514. }
  1515. if (rs.rs_status & AR5K_RXERR_MIC) {
  1516. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1517. goto accept;
  1518. }
  1519. /* let crypto-error packets fall through in MNTR */
  1520. if ((rs.rs_status &
  1521. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1522. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1523. goto next;
  1524. }
  1525. accept:
  1526. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1527. PCI_DMA_FROMDEVICE);
  1528. bf->skb = NULL;
  1529. skb_put(skb, rs.rs_datalen);
  1530. /*
  1531. * the hardware adds a padding to 4 byte boundaries between
  1532. * the header and the payload data if the header length is
  1533. * not multiples of 4 - remove it
  1534. */
  1535. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1536. if (hdrlen & 3) {
  1537. pad = hdrlen % 4;
  1538. memmove(skb->data + pad, skb->data, hdrlen);
  1539. skb_pull(skb, pad);
  1540. }
  1541. /*
  1542. * always extend the mac timestamp, since this information is
  1543. * also needed for proper IBSS merging.
  1544. *
  1545. * XXX: it might be too late to do it here, since rs_tstamp is
  1546. * 15bit only. that means TSF extension has to be done within
  1547. * 32768usec (about 32ms). it might be necessary to move this to
  1548. * the interrupt handler, like it is done in madwifi.
  1549. *
  1550. * Unfortunately we don't know when the hardware takes the rx
  1551. * timestamp (beginning of phy frame, data frame, end of rx?).
  1552. * The only thing we know is that it is hardware specific...
  1553. * On AR5213 it seems the rx timestamp is at the end of the
  1554. * frame, but i'm not sure.
  1555. *
  1556. * NOTE: mac80211 defines mactime at the beginning of the first
  1557. * data symbol. Since we don't have any time references it's
  1558. * impossible to comply to that. This affects IBSS merge only
  1559. * right now, so it's not too bad...
  1560. */
  1561. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1562. rxs.flag |= RX_FLAG_TSFT;
  1563. rxs.freq = sc->curchan->center_freq;
  1564. rxs.band = sc->curband->band;
  1565. rxs.noise = sc->ah->ah_noise_floor;
  1566. rxs.signal = rxs.noise + rs.rs_rssi;
  1567. rxs.qual = rs.rs_rssi * 100 / 64;
  1568. rxs.antenna = rs.rs_antenna;
  1569. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1570. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1571. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1572. /* check beacons in IBSS mode */
  1573. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1574. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1575. __ieee80211_rx(sc->hw, skb, &rxs);
  1576. next:
  1577. list_move_tail(&bf->list, &sc->rxbuf);
  1578. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1579. unlock:
  1580. spin_unlock(&sc->rxbuflock);
  1581. }
  1582. /*************\
  1583. * TX Handling *
  1584. \*************/
  1585. static void
  1586. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1587. {
  1588. struct ath5k_tx_status ts = {};
  1589. struct ath5k_buf *bf, *bf0;
  1590. struct ath5k_desc *ds;
  1591. struct sk_buff *skb;
  1592. struct ieee80211_tx_info *info;
  1593. int ret;
  1594. spin_lock(&txq->lock);
  1595. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1596. ds = bf->desc;
  1597. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1598. if (unlikely(ret == -EINPROGRESS))
  1599. break;
  1600. else if (unlikely(ret)) {
  1601. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1602. ret, txq->qnum);
  1603. break;
  1604. }
  1605. skb = bf->skb;
  1606. info = IEEE80211_SKB_CB(skb);
  1607. bf->skb = NULL;
  1608. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1609. PCI_DMA_TODEVICE);
  1610. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1611. if (unlikely(ts.ts_status)) {
  1612. sc->ll_stats.dot11ACKFailureCount++;
  1613. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1614. info->status.excessive_retries = 1;
  1615. else if (ts.ts_status & AR5K_TXERR_FILT)
  1616. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1617. } else {
  1618. info->flags |= IEEE80211_TX_STAT_ACK;
  1619. info->status.ack_signal = ts.ts_rssi;
  1620. }
  1621. ieee80211_tx_status(sc->hw, skb);
  1622. sc->tx_stats[txq->qnum].count++;
  1623. spin_lock(&sc->txbuflock);
  1624. sc->tx_stats[txq->qnum].len--;
  1625. list_move_tail(&bf->list, &sc->txbuf);
  1626. sc->txbuf_len++;
  1627. spin_unlock(&sc->txbuflock);
  1628. }
  1629. if (likely(list_empty(&txq->q)))
  1630. txq->link = NULL;
  1631. spin_unlock(&txq->lock);
  1632. if (sc->txbuf_len > ATH_TXBUF / 5)
  1633. ieee80211_wake_queues(sc->hw);
  1634. }
  1635. static void
  1636. ath5k_tasklet_tx(unsigned long data)
  1637. {
  1638. struct ath5k_softc *sc = (void *)data;
  1639. ath5k_tx_processq(sc, sc->txq);
  1640. }
  1641. /*****************\
  1642. * Beacon handling *
  1643. \*****************/
  1644. /*
  1645. * Setup the beacon frame for transmit.
  1646. */
  1647. static int
  1648. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1649. {
  1650. struct sk_buff *skb = bf->skb;
  1651. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1652. struct ath5k_hw *ah = sc->ah;
  1653. struct ath5k_desc *ds;
  1654. int ret, antenna = 0;
  1655. u32 flags;
  1656. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1657. PCI_DMA_TODEVICE);
  1658. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1659. "skbaddr %llx\n", skb, skb->data, skb->len,
  1660. (unsigned long long)bf->skbaddr);
  1661. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1662. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1663. return -EIO;
  1664. }
  1665. ds = bf->desc;
  1666. flags = AR5K_TXDESC_NOACK;
  1667. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1668. ds->ds_link = bf->daddr; /* self-linked */
  1669. flags |= AR5K_TXDESC_VEOL;
  1670. /*
  1671. * Let hardware handle antenna switching if txantenna is not set
  1672. */
  1673. } else {
  1674. ds->ds_link = 0;
  1675. /*
  1676. * Switch antenna every 4 beacons if txantenna is not set
  1677. * XXX assumes two antennas
  1678. */
  1679. if (antenna == 0)
  1680. antenna = sc->bsent & 4 ? 2 : 1;
  1681. }
  1682. ds->ds_data = bf->skbaddr;
  1683. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1684. ieee80211_get_hdrlen_from_skb(skb),
  1685. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1686. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1687. 1, AR5K_TXKEYIX_INVALID,
  1688. antenna, flags, 0, 0);
  1689. if (ret)
  1690. goto err_unmap;
  1691. return 0;
  1692. err_unmap:
  1693. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1694. return ret;
  1695. }
  1696. /*
  1697. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1698. * frame contents are done as needed and the slot time is
  1699. * also adjusted based on current state.
  1700. *
  1701. * this is usually called from interrupt context (ath5k_intr())
  1702. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1703. * can be called from a tasklet and user context
  1704. */
  1705. static void
  1706. ath5k_beacon_send(struct ath5k_softc *sc)
  1707. {
  1708. struct ath5k_buf *bf = sc->bbuf;
  1709. struct ath5k_hw *ah = sc->ah;
  1710. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1711. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1712. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1713. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1714. return;
  1715. }
  1716. /*
  1717. * Check if the previous beacon has gone out. If
  1718. * not don't don't try to post another, skip this
  1719. * period and wait for the next. Missed beacons
  1720. * indicate a problem and should not occur. If we
  1721. * miss too many consecutive beacons reset the device.
  1722. */
  1723. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1724. sc->bmisscount++;
  1725. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1726. "missed %u consecutive beacons\n", sc->bmisscount);
  1727. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1728. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1729. "stuck beacon time (%u missed)\n",
  1730. sc->bmisscount);
  1731. tasklet_schedule(&sc->restq);
  1732. }
  1733. return;
  1734. }
  1735. if (unlikely(sc->bmisscount != 0)) {
  1736. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1737. "resume beacon xmit after %u misses\n",
  1738. sc->bmisscount);
  1739. sc->bmisscount = 0;
  1740. }
  1741. /*
  1742. * Stop any current dma and put the new frame on the queue.
  1743. * This should never fail since we check above that no frames
  1744. * are still pending on the queue.
  1745. */
  1746. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1747. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1748. /* NB: hw still stops DMA, so proceed */
  1749. }
  1750. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1751. ath5k_hw_tx_start(ah, sc->bhalq);
  1752. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1753. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1754. sc->bsent++;
  1755. }
  1756. /**
  1757. * ath5k_beacon_update_timers - update beacon timers
  1758. *
  1759. * @sc: struct ath5k_softc pointer we are operating on
  1760. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1761. * beacon timer update based on the current HW TSF.
  1762. *
  1763. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1764. * of a received beacon or the current local hardware TSF and write it to the
  1765. * beacon timer registers.
  1766. *
  1767. * This is called in a variety of situations, e.g. when a beacon is received,
  1768. * when a TSF update has been detected, but also when an new IBSS is created or
  1769. * when we otherwise know we have to update the timers, but we keep it in this
  1770. * function to have it all together in one place.
  1771. */
  1772. static void
  1773. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1774. {
  1775. struct ath5k_hw *ah = sc->ah;
  1776. u32 nexttbtt, intval, hw_tu, bc_tu;
  1777. u64 hw_tsf;
  1778. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1779. if (WARN_ON(!intval))
  1780. return;
  1781. /* beacon TSF converted to TU */
  1782. bc_tu = TSF_TO_TU(bc_tsf);
  1783. /* current TSF converted to TU */
  1784. hw_tsf = ath5k_hw_get_tsf64(ah);
  1785. hw_tu = TSF_TO_TU(hw_tsf);
  1786. #define FUDGE 3
  1787. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1788. if (bc_tsf == -1) {
  1789. /*
  1790. * no beacons received, called internally.
  1791. * just need to refresh timers based on HW TSF.
  1792. */
  1793. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1794. } else if (bc_tsf == 0) {
  1795. /*
  1796. * no beacon received, probably called by ath5k_reset_tsf().
  1797. * reset TSF to start with 0.
  1798. */
  1799. nexttbtt = intval;
  1800. intval |= AR5K_BEACON_RESET_TSF;
  1801. } else if (bc_tsf > hw_tsf) {
  1802. /*
  1803. * beacon received, SW merge happend but HW TSF not yet updated.
  1804. * not possible to reconfigure timers yet, but next time we
  1805. * receive a beacon with the same BSSID, the hardware will
  1806. * automatically update the TSF and then we need to reconfigure
  1807. * the timers.
  1808. */
  1809. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1810. "need to wait for HW TSF sync\n");
  1811. return;
  1812. } else {
  1813. /*
  1814. * most important case for beacon synchronization between STA.
  1815. *
  1816. * beacon received and HW TSF has been already updated by HW.
  1817. * update next TBTT based on the TSF of the beacon, but make
  1818. * sure it is ahead of our local TSF timer.
  1819. */
  1820. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1821. }
  1822. #undef FUDGE
  1823. sc->nexttbtt = nexttbtt;
  1824. intval |= AR5K_BEACON_ENA;
  1825. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1826. /*
  1827. * debugging output last in order to preserve the time critical aspect
  1828. * of this function
  1829. */
  1830. if (bc_tsf == -1)
  1831. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1832. "reconfigured timers based on HW TSF\n");
  1833. else if (bc_tsf == 0)
  1834. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1835. "reset HW TSF and timers\n");
  1836. else
  1837. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1838. "updated timers based on beacon TSF\n");
  1839. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1840. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1841. (unsigned long long) bc_tsf,
  1842. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1843. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1844. intval & AR5K_BEACON_PERIOD,
  1845. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1846. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1847. }
  1848. /**
  1849. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1850. *
  1851. * @sc: struct ath5k_softc pointer we are operating on
  1852. *
  1853. * When operating in station mode we want to receive a BMISS interrupt when we
  1854. * stop seeing beacons from the AP we've associated with so we can look for
  1855. * another AP to associate with.
  1856. *
  1857. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1858. * interrupts to detect TSF updates only.
  1859. *
  1860. * AP mode is missing.
  1861. */
  1862. static void
  1863. ath5k_beacon_config(struct ath5k_softc *sc)
  1864. {
  1865. struct ath5k_hw *ah = sc->ah;
  1866. ath5k_hw_set_intr(ah, 0);
  1867. sc->bmisscount = 0;
  1868. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1869. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1870. sc->imask |= AR5K_INT_BMISS;
  1871. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1872. /*
  1873. * In IBSS mode we use a self-linked tx descriptor and let the
  1874. * hardware send the beacons automatically. We have to load it
  1875. * only once here.
  1876. * We use the SWBA interrupt only to keep track of the beacon
  1877. * timers in order to detect automatic TSF updates.
  1878. */
  1879. ath5k_beaconq_config(sc);
  1880. sc->imask |= AR5K_INT_SWBA;
  1881. if (ath5k_hw_hasveol(ah))
  1882. ath5k_beacon_send(sc);
  1883. }
  1884. /* TODO else AP */
  1885. ath5k_hw_set_intr(ah, sc->imask);
  1886. }
  1887. /********************\
  1888. * Interrupt handling *
  1889. \********************/
  1890. static int
  1891. ath5k_init(struct ath5k_softc *sc)
  1892. {
  1893. int ret;
  1894. mutex_lock(&sc->lock);
  1895. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1896. /*
  1897. * Stop anything previously setup. This is safe
  1898. * no matter this is the first time through or not.
  1899. */
  1900. ath5k_stop_locked(sc);
  1901. /*
  1902. * The basic interface to setting the hardware in a good
  1903. * state is ``reset''. On return the hardware is known to
  1904. * be powered up and with interrupts disabled. This must
  1905. * be followed by initialization of the appropriate bits
  1906. * and then setup of the interrupt mask.
  1907. */
  1908. sc->curchan = sc->hw->conf.channel;
  1909. sc->curband = &sc->sbands[sc->curchan->band];
  1910. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1911. if (ret) {
  1912. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1913. goto done;
  1914. }
  1915. /*
  1916. * This is needed only to setup initial state
  1917. * but it's best done after a reset.
  1918. */
  1919. ath5k_hw_set_txpower_limit(sc->ah, 0);
  1920. /*
  1921. * Setup the hardware after reset: the key cache
  1922. * is filled as needed and the receive engine is
  1923. * set going. Frame transmit is handled entirely
  1924. * in the frame output path; there's nothing to do
  1925. * here except setup the interrupt mask.
  1926. */
  1927. ret = ath5k_rx_start(sc);
  1928. if (ret)
  1929. goto done;
  1930. /*
  1931. * Enable interrupts.
  1932. */
  1933. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1934. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1935. AR5K_INT_MIB;
  1936. ath5k_hw_set_intr(sc->ah, sc->imask);
  1937. /* Set ack to be sent at low bit-rates */
  1938. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1939. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1940. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1941. ret = 0;
  1942. done:
  1943. mmiowb();
  1944. mutex_unlock(&sc->lock);
  1945. return ret;
  1946. }
  1947. static int
  1948. ath5k_stop_locked(struct ath5k_softc *sc)
  1949. {
  1950. struct ath5k_hw *ah = sc->ah;
  1951. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1952. test_bit(ATH_STAT_INVALID, sc->status));
  1953. /*
  1954. * Shutdown the hardware and driver:
  1955. * stop output from above
  1956. * disable interrupts
  1957. * turn off timers
  1958. * turn off the radio
  1959. * clear transmit machinery
  1960. * clear receive machinery
  1961. * drain and release tx queues
  1962. * reclaim beacon resources
  1963. * power down hardware
  1964. *
  1965. * Note that some of this work is not possible if the
  1966. * hardware is gone (invalid).
  1967. */
  1968. ieee80211_stop_queues(sc->hw);
  1969. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1970. ath5k_led_off(sc);
  1971. ath5k_hw_set_intr(ah, 0);
  1972. synchronize_irq(sc->pdev->irq);
  1973. }
  1974. ath5k_txq_cleanup(sc);
  1975. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1976. ath5k_rx_stop(sc);
  1977. ath5k_hw_phy_disable(ah);
  1978. } else
  1979. sc->rxlink = NULL;
  1980. return 0;
  1981. }
  1982. /*
  1983. * Stop the device, grabbing the top-level lock to protect
  1984. * against concurrent entry through ath5k_init (which can happen
  1985. * if another thread does a system call and the thread doing the
  1986. * stop is preempted).
  1987. */
  1988. static int
  1989. ath5k_stop_hw(struct ath5k_softc *sc)
  1990. {
  1991. int ret;
  1992. mutex_lock(&sc->lock);
  1993. ret = ath5k_stop_locked(sc);
  1994. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1995. /*
  1996. * Set the chip in full sleep mode. Note that we are
  1997. * careful to do this only when bringing the interface
  1998. * completely to a stop. When the chip is in this state
  1999. * it must be carefully woken up or references to
  2000. * registers in the PCI clock domain may freeze the bus
  2001. * (and system). This varies by chip and is mostly an
  2002. * issue with newer parts that go to sleep more quickly.
  2003. */
  2004. if (sc->ah->ah_mac_srev >= 0x78) {
  2005. /*
  2006. * XXX
  2007. * don't put newer MAC revisions > 7.8 to sleep because
  2008. * of the above mentioned problems
  2009. */
  2010. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2011. "not putting device to sleep\n");
  2012. } else {
  2013. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2014. "putting device to full sleep\n");
  2015. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2016. }
  2017. }
  2018. ath5k_txbuf_free(sc, sc->bbuf);
  2019. mmiowb();
  2020. mutex_unlock(&sc->lock);
  2021. del_timer_sync(&sc->calib_tim);
  2022. tasklet_kill(&sc->rxtq);
  2023. tasklet_kill(&sc->txtq);
  2024. tasklet_kill(&sc->restq);
  2025. return ret;
  2026. }
  2027. static irqreturn_t
  2028. ath5k_intr(int irq, void *dev_id)
  2029. {
  2030. struct ath5k_softc *sc = dev_id;
  2031. struct ath5k_hw *ah = sc->ah;
  2032. enum ath5k_int status;
  2033. unsigned int counter = 1000;
  2034. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2035. !ath5k_hw_is_intr_pending(ah)))
  2036. return IRQ_NONE;
  2037. do {
  2038. /*
  2039. * Figure out the reason(s) for the interrupt. Note
  2040. * that get_isr returns a pseudo-ISR that may include
  2041. * bits we haven't explicitly enabled so we mask the
  2042. * value to insure we only process bits we requested.
  2043. */
  2044. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2045. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2046. status, sc->imask);
  2047. status &= sc->imask; /* discard unasked for bits */
  2048. if (unlikely(status & AR5K_INT_FATAL)) {
  2049. /*
  2050. * Fatal errors are unrecoverable.
  2051. * Typically these are caused by DMA errors.
  2052. */
  2053. tasklet_schedule(&sc->restq);
  2054. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2055. tasklet_schedule(&sc->restq);
  2056. } else {
  2057. if (status & AR5K_INT_SWBA) {
  2058. /*
  2059. * Software beacon alert--time to send a beacon.
  2060. * Handle beacon transmission directly; deferring
  2061. * this is too slow to meet timing constraints
  2062. * under load.
  2063. *
  2064. * In IBSS mode we use this interrupt just to
  2065. * keep track of the next TBTT (target beacon
  2066. * transmission time) in order to detect wether
  2067. * automatic TSF updates happened.
  2068. */
  2069. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2070. /* XXX: only if VEOL suppported */
  2071. u64 tsf = ath5k_hw_get_tsf64(ah);
  2072. sc->nexttbtt += sc->bintval;
  2073. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2074. "SWBA nexttbtt: %x hw_tu: %x "
  2075. "TSF: %llx\n",
  2076. sc->nexttbtt,
  2077. TSF_TO_TU(tsf),
  2078. (unsigned long long) tsf);
  2079. } else {
  2080. ath5k_beacon_send(sc);
  2081. }
  2082. }
  2083. if (status & AR5K_INT_RXEOL) {
  2084. /*
  2085. * NB: the hardware should re-read the link when
  2086. * RXE bit is written, but it doesn't work at
  2087. * least on older hardware revs.
  2088. */
  2089. sc->rxlink = NULL;
  2090. }
  2091. if (status & AR5K_INT_TXURN) {
  2092. /* bump tx trigger level */
  2093. ath5k_hw_update_tx_triglevel(ah, true);
  2094. }
  2095. if (status & AR5K_INT_RX)
  2096. tasklet_schedule(&sc->rxtq);
  2097. if (status & AR5K_INT_TX)
  2098. tasklet_schedule(&sc->txtq);
  2099. if (status & AR5K_INT_BMISS) {
  2100. }
  2101. if (status & AR5K_INT_MIB) {
  2102. /*
  2103. * These stats are also used for ANI i think
  2104. * so how about updating them more often ?
  2105. */
  2106. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2107. }
  2108. }
  2109. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2110. if (unlikely(!counter))
  2111. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2112. return IRQ_HANDLED;
  2113. }
  2114. static void
  2115. ath5k_tasklet_reset(unsigned long data)
  2116. {
  2117. struct ath5k_softc *sc = (void *)data;
  2118. ath5k_reset(sc->hw);
  2119. }
  2120. /*
  2121. * Periodically recalibrate the PHY to account
  2122. * for temperature/environment changes.
  2123. */
  2124. static void
  2125. ath5k_calibrate(unsigned long data)
  2126. {
  2127. struct ath5k_softc *sc = (void *)data;
  2128. struct ath5k_hw *ah = sc->ah;
  2129. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2130. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2131. sc->curchan->hw_value);
  2132. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2133. /*
  2134. * Rfgain is out of bounds, reset the chip
  2135. * to load new gain values.
  2136. */
  2137. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2138. ath5k_reset(sc->hw);
  2139. }
  2140. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2141. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2142. ieee80211_frequency_to_channel(
  2143. sc->curchan->center_freq));
  2144. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2145. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2146. }
  2147. /***************\
  2148. * LED functions *
  2149. \***************/
  2150. static void
  2151. ath5k_led_enable(struct ath5k_softc *sc)
  2152. {
  2153. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2154. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2155. ath5k_led_off(sc);
  2156. }
  2157. }
  2158. static void
  2159. ath5k_led_on(struct ath5k_softc *sc)
  2160. {
  2161. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2162. return;
  2163. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2164. }
  2165. static void
  2166. ath5k_led_off(struct ath5k_softc *sc)
  2167. {
  2168. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2169. return;
  2170. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2171. }
  2172. static void
  2173. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2174. enum led_brightness brightness)
  2175. {
  2176. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2177. led_dev);
  2178. if (brightness == LED_OFF)
  2179. ath5k_led_off(led->sc);
  2180. else
  2181. ath5k_led_on(led->sc);
  2182. }
  2183. static int
  2184. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2185. const char *name, char *trigger)
  2186. {
  2187. int err;
  2188. led->sc = sc;
  2189. strncpy(led->name, name, sizeof(led->name));
  2190. led->led_dev.name = led->name;
  2191. led->led_dev.default_trigger = trigger;
  2192. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2193. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2194. if (err)
  2195. {
  2196. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2197. led->sc = NULL;
  2198. }
  2199. return err;
  2200. }
  2201. static void
  2202. ath5k_unregister_led(struct ath5k_led *led)
  2203. {
  2204. if (!led->sc)
  2205. return;
  2206. led_classdev_unregister(&led->led_dev);
  2207. ath5k_led_off(led->sc);
  2208. led->sc = NULL;
  2209. }
  2210. static void
  2211. ath5k_unregister_leds(struct ath5k_softc *sc)
  2212. {
  2213. ath5k_unregister_led(&sc->rx_led);
  2214. ath5k_unregister_led(&sc->tx_led);
  2215. }
  2216. static int
  2217. ath5k_init_leds(struct ath5k_softc *sc)
  2218. {
  2219. int ret = 0;
  2220. struct ieee80211_hw *hw = sc->hw;
  2221. struct pci_dev *pdev = sc->pdev;
  2222. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2223. /*
  2224. * Auto-enable soft led processing for IBM cards and for
  2225. * 5211 minipci cards.
  2226. */
  2227. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2228. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2229. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2230. sc->led_pin = 0;
  2231. sc->led_on = 0; /* active low */
  2232. }
  2233. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2234. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2235. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2236. sc->led_pin = 1;
  2237. sc->led_on = 1; /* active high */
  2238. }
  2239. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2240. goto out;
  2241. ath5k_led_enable(sc);
  2242. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2243. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2244. ieee80211_get_rx_led_name(hw));
  2245. if (ret)
  2246. goto out;
  2247. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2248. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2249. ieee80211_get_tx_led_name(hw));
  2250. out:
  2251. return ret;
  2252. }
  2253. /********************\
  2254. * Mac80211 functions *
  2255. \********************/
  2256. static int
  2257. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2258. {
  2259. struct ath5k_softc *sc = hw->priv;
  2260. struct ath5k_buf *bf;
  2261. unsigned long flags;
  2262. int hdrlen;
  2263. int pad;
  2264. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2265. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2266. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2267. /*
  2268. * the hardware expects the header padded to 4 byte boundaries
  2269. * if this is not the case we add the padding after the header
  2270. */
  2271. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2272. if (hdrlen & 3) {
  2273. pad = hdrlen % 4;
  2274. if (skb_headroom(skb) < pad) {
  2275. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2276. " headroom to pad %d\n", hdrlen, pad);
  2277. return -1;
  2278. }
  2279. skb_push(skb, pad);
  2280. memmove(skb->data, skb->data+pad, hdrlen);
  2281. }
  2282. spin_lock_irqsave(&sc->txbuflock, flags);
  2283. if (list_empty(&sc->txbuf)) {
  2284. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2285. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2286. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2287. return -1;
  2288. }
  2289. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2290. list_del(&bf->list);
  2291. sc->txbuf_len--;
  2292. if (list_empty(&sc->txbuf))
  2293. ieee80211_stop_queues(hw);
  2294. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2295. bf->skb = skb;
  2296. if (ath5k_txbuf_setup(sc, bf)) {
  2297. bf->skb = NULL;
  2298. spin_lock_irqsave(&sc->txbuflock, flags);
  2299. list_add_tail(&bf->list, &sc->txbuf);
  2300. sc->txbuf_len++;
  2301. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2302. dev_kfree_skb_any(skb);
  2303. return 0;
  2304. }
  2305. return 0;
  2306. }
  2307. static int
  2308. ath5k_reset(struct ieee80211_hw *hw)
  2309. {
  2310. struct ath5k_softc *sc = hw->priv;
  2311. struct ath5k_hw *ah = sc->ah;
  2312. int ret;
  2313. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2314. ath5k_hw_set_intr(ah, 0);
  2315. ath5k_txq_cleanup(sc);
  2316. ath5k_rx_stop(sc);
  2317. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2318. if (unlikely(ret)) {
  2319. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2320. goto err;
  2321. }
  2322. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2323. ret = ath5k_rx_start(sc);
  2324. if (unlikely(ret)) {
  2325. ATH5K_ERR(sc, "can't start recv logic\n");
  2326. goto err;
  2327. }
  2328. /*
  2329. * We may be doing a reset in response to an ioctl
  2330. * that changes the channel so update any state that
  2331. * might change as a result.
  2332. *
  2333. * XXX needed?
  2334. */
  2335. /* ath5k_chan_change(sc, c); */
  2336. ath5k_beacon_config(sc);
  2337. /* intrs are started by ath5k_beacon_config */
  2338. ieee80211_wake_queues(hw);
  2339. return 0;
  2340. err:
  2341. return ret;
  2342. }
  2343. static int ath5k_start(struct ieee80211_hw *hw)
  2344. {
  2345. return ath5k_init(hw->priv);
  2346. }
  2347. static void ath5k_stop(struct ieee80211_hw *hw)
  2348. {
  2349. ath5k_stop_hw(hw->priv);
  2350. }
  2351. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2352. struct ieee80211_if_init_conf *conf)
  2353. {
  2354. struct ath5k_softc *sc = hw->priv;
  2355. int ret;
  2356. mutex_lock(&sc->lock);
  2357. if (sc->vif) {
  2358. ret = 0;
  2359. goto end;
  2360. }
  2361. sc->vif = conf->vif;
  2362. switch (conf->type) {
  2363. case IEEE80211_IF_TYPE_STA:
  2364. case IEEE80211_IF_TYPE_IBSS:
  2365. case IEEE80211_IF_TYPE_MNTR:
  2366. sc->opmode = conf->type;
  2367. break;
  2368. default:
  2369. ret = -EOPNOTSUPP;
  2370. goto end;
  2371. }
  2372. ret = 0;
  2373. end:
  2374. mutex_unlock(&sc->lock);
  2375. return ret;
  2376. }
  2377. static void
  2378. ath5k_remove_interface(struct ieee80211_hw *hw,
  2379. struct ieee80211_if_init_conf *conf)
  2380. {
  2381. struct ath5k_softc *sc = hw->priv;
  2382. mutex_lock(&sc->lock);
  2383. if (sc->vif != conf->vif)
  2384. goto end;
  2385. sc->vif = NULL;
  2386. end:
  2387. mutex_unlock(&sc->lock);
  2388. }
  2389. /*
  2390. * TODO: Phy disable/diversity etc
  2391. */
  2392. static int
  2393. ath5k_config(struct ieee80211_hw *hw,
  2394. struct ieee80211_conf *conf)
  2395. {
  2396. struct ath5k_softc *sc = hw->priv;
  2397. sc->bintval = conf->beacon_int;
  2398. sc->power_level = conf->power_level;
  2399. return ath5k_chan_set(sc, conf->channel);
  2400. }
  2401. static int
  2402. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2403. struct ieee80211_if_conf *conf)
  2404. {
  2405. struct ath5k_softc *sc = hw->priv;
  2406. struct ath5k_hw *ah = sc->ah;
  2407. int ret;
  2408. /* Set to a reasonable value. Note that this will
  2409. * be set to mac80211's value at ath5k_config(). */
  2410. sc->bintval = 1000;
  2411. mutex_lock(&sc->lock);
  2412. if (sc->vif != vif) {
  2413. ret = -EIO;
  2414. goto unlock;
  2415. }
  2416. if (conf->bssid) {
  2417. /* Cache for later use during resets */
  2418. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2419. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2420. * a clean way of letting us retrieve this yet. */
  2421. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2422. mmiowb();
  2423. }
  2424. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2425. vif->type == IEEE80211_IF_TYPE_IBSS) {
  2426. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2427. if (!beacon) {
  2428. ret = -ENOMEM;
  2429. goto unlock;
  2430. }
  2431. /* call old handler for now */
  2432. ath5k_beacon_update(hw, beacon);
  2433. }
  2434. mutex_unlock(&sc->lock);
  2435. return ath5k_reset(hw);
  2436. unlock:
  2437. mutex_unlock(&sc->lock);
  2438. return ret;
  2439. }
  2440. #define SUPPORTED_FIF_FLAGS \
  2441. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2442. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2443. FIF_BCN_PRBRESP_PROMISC
  2444. /*
  2445. * o always accept unicast, broadcast, and multicast traffic
  2446. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2447. * says it should be
  2448. * o maintain current state of phy ofdm or phy cck error reception.
  2449. * If the hardware detects any of these type of errors then
  2450. * ath5k_hw_get_rx_filter() will pass to us the respective
  2451. * hardware filters to be able to receive these type of frames.
  2452. * o probe request frames are accepted only when operating in
  2453. * hostap, adhoc, or monitor modes
  2454. * o enable promiscuous mode according to the interface state
  2455. * o accept beacons:
  2456. * - when operating in adhoc mode so the 802.11 layer creates
  2457. * node table entries for peers,
  2458. * - when operating in station mode for collecting rssi data when
  2459. * the station is otherwise quiet, or
  2460. * - when scanning
  2461. */
  2462. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2463. unsigned int changed_flags,
  2464. unsigned int *new_flags,
  2465. int mc_count, struct dev_mc_list *mclist)
  2466. {
  2467. struct ath5k_softc *sc = hw->priv;
  2468. struct ath5k_hw *ah = sc->ah;
  2469. u32 mfilt[2], val, rfilt;
  2470. u8 pos;
  2471. int i;
  2472. mfilt[0] = 0;
  2473. mfilt[1] = 0;
  2474. /* Only deal with supported flags */
  2475. changed_flags &= SUPPORTED_FIF_FLAGS;
  2476. *new_flags &= SUPPORTED_FIF_FLAGS;
  2477. /* If HW detects any phy or radar errors, leave those filters on.
  2478. * Also, always enable Unicast, Broadcasts and Multicast
  2479. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2480. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2481. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2482. AR5K_RX_FILTER_MCAST);
  2483. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2484. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2485. rfilt |= AR5K_RX_FILTER_PROM;
  2486. __set_bit(ATH_STAT_PROMISC, sc->status);
  2487. }
  2488. else
  2489. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2490. }
  2491. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2492. if (*new_flags & FIF_ALLMULTI) {
  2493. mfilt[0] = ~0;
  2494. mfilt[1] = ~0;
  2495. } else {
  2496. for (i = 0; i < mc_count; i++) {
  2497. if (!mclist)
  2498. break;
  2499. /* calculate XOR of eight 6-bit values */
  2500. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2501. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2502. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2503. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2504. pos &= 0x3f;
  2505. mfilt[pos / 32] |= (1 << (pos % 32));
  2506. /* XXX: we might be able to just do this instead,
  2507. * but not sure, needs testing, if we do use this we'd
  2508. * neet to inform below to not reset the mcast */
  2509. /* ath5k_hw_set_mcast_filterindex(ah,
  2510. * mclist->dmi_addr[5]); */
  2511. mclist = mclist->next;
  2512. }
  2513. }
  2514. /* This is the best we can do */
  2515. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2516. rfilt |= AR5K_RX_FILTER_PHYERR;
  2517. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2518. * and probes for any BSSID, this needs testing */
  2519. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2520. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2521. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2522. * set we should only pass on control frames for this
  2523. * station. This needs testing. I believe right now this
  2524. * enables *all* control frames, which is OK.. but
  2525. * but we should see if we can improve on granularity */
  2526. if (*new_flags & FIF_CONTROL)
  2527. rfilt |= AR5K_RX_FILTER_CONTROL;
  2528. /* Additional settings per mode -- this is per ath5k */
  2529. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2530. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2531. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2532. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2533. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2534. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2535. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2536. test_bit(ATH_STAT_PROMISC, sc->status))
  2537. rfilt |= AR5K_RX_FILTER_PROM;
  2538. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2539. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2540. rfilt |= AR5K_RX_FILTER_BEACON;
  2541. }
  2542. /* Set filters */
  2543. ath5k_hw_set_rx_filter(ah,rfilt);
  2544. /* Set multicast bits */
  2545. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2546. /* Set the cached hw filter flags, this will alter actually
  2547. * be set in HW */
  2548. sc->filter_flags = rfilt;
  2549. }
  2550. static int
  2551. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2552. const u8 *local_addr, const u8 *addr,
  2553. struct ieee80211_key_conf *key)
  2554. {
  2555. struct ath5k_softc *sc = hw->priv;
  2556. int ret = 0;
  2557. switch(key->alg) {
  2558. case ALG_WEP:
  2559. /* XXX: fix hardware encryption, its not working. For now
  2560. * allow software encryption */
  2561. /* break; */
  2562. case ALG_TKIP:
  2563. case ALG_CCMP:
  2564. return -EOPNOTSUPP;
  2565. default:
  2566. WARN_ON(1);
  2567. return -EINVAL;
  2568. }
  2569. mutex_lock(&sc->lock);
  2570. switch (cmd) {
  2571. case SET_KEY:
  2572. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2573. if (ret) {
  2574. ATH5K_ERR(sc, "can't set the key\n");
  2575. goto unlock;
  2576. }
  2577. __set_bit(key->keyidx, sc->keymap);
  2578. key->hw_key_idx = key->keyidx;
  2579. break;
  2580. case DISABLE_KEY:
  2581. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2582. __clear_bit(key->keyidx, sc->keymap);
  2583. break;
  2584. default:
  2585. ret = -EINVAL;
  2586. goto unlock;
  2587. }
  2588. unlock:
  2589. mmiowb();
  2590. mutex_unlock(&sc->lock);
  2591. return ret;
  2592. }
  2593. static int
  2594. ath5k_get_stats(struct ieee80211_hw *hw,
  2595. struct ieee80211_low_level_stats *stats)
  2596. {
  2597. struct ath5k_softc *sc = hw->priv;
  2598. struct ath5k_hw *ah = sc->ah;
  2599. /* Force update */
  2600. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2601. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2602. return 0;
  2603. }
  2604. static int
  2605. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2606. struct ieee80211_tx_queue_stats *stats)
  2607. {
  2608. struct ath5k_softc *sc = hw->priv;
  2609. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2610. return 0;
  2611. }
  2612. static u64
  2613. ath5k_get_tsf(struct ieee80211_hw *hw)
  2614. {
  2615. struct ath5k_softc *sc = hw->priv;
  2616. return ath5k_hw_get_tsf64(sc->ah);
  2617. }
  2618. static void
  2619. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2620. {
  2621. struct ath5k_softc *sc = hw->priv;
  2622. /*
  2623. * in IBSS mode we need to update the beacon timers too.
  2624. * this will also reset the TSF if we call it with 0
  2625. */
  2626. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2627. ath5k_beacon_update_timers(sc, 0);
  2628. else
  2629. ath5k_hw_reset_tsf(sc->ah);
  2630. }
  2631. static int
  2632. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2633. {
  2634. struct ath5k_softc *sc = hw->priv;
  2635. int ret;
  2636. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2637. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2638. ret = -EIO;
  2639. goto end;
  2640. }
  2641. ath5k_txbuf_free(sc, sc->bbuf);
  2642. sc->bbuf->skb = skb;
  2643. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2644. if (ret)
  2645. sc->bbuf->skb = NULL;
  2646. else {
  2647. ath5k_beacon_config(sc);
  2648. mmiowb();
  2649. }
  2650. end:
  2651. return ret;
  2652. }