dhd_sdio.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <asm/unaligned.h>
  34. #include <defs.h>
  35. #include <brcmu_wifi.h>
  36. #include <brcmu_utils.h>
  37. #include <brcm_hw_ids.h>
  38. #include <soc.h>
  39. #include "sdio_host.h"
  40. #include "sdio_chip.h"
  41. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  42. #ifdef DEBUG
  43. #define BRCMF_TRAP_INFO_SIZE 80
  44. #define CBUF_LEN (128)
  45. /* Device console log buffer state */
  46. #define CONSOLE_BUFFER_MAX 2024
  47. struct rte_log_le {
  48. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  49. __le32 buf_size;
  50. __le32 idx;
  51. char *_buf_compat; /* Redundant pointer for backward compat. */
  52. };
  53. struct rte_console {
  54. /* Virtual UART
  55. * When there is no UART (e.g. Quickturn),
  56. * the host should write a complete
  57. * input line directly into cbuf and then write
  58. * the length into vcons_in.
  59. * This may also be used when there is a real UART
  60. * (at risk of conflicting with
  61. * the real UART). vcons_out is currently unused.
  62. */
  63. uint vcons_in;
  64. uint vcons_out;
  65. /* Output (logging) buffer
  66. * Console output is written to a ring buffer log_buf at index log_idx.
  67. * The host may read the output when it sees log_idx advance.
  68. * Output will be lost if the output wraps around faster than the host
  69. * polls.
  70. */
  71. struct rte_log_le log_le;
  72. /* Console input line buffer
  73. * Characters are read one at a time into cbuf
  74. * until <CR> is received, then
  75. * the buffer is processed as a command line.
  76. * Also used for virtual UART.
  77. */
  78. uint cbuf_idx;
  79. char cbuf[CBUF_LEN];
  80. };
  81. #endif /* DEBUG */
  82. #include <chipcommon.h>
  83. #include "dhd_bus.h"
  84. #include "dhd_dbg.h"
  85. #define TXQLEN 2048 /* bulk tx queue length */
  86. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  87. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  88. #define PRIOMASK 7
  89. #define TXRETRIES 2 /* # of retries for tx frames */
  90. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  91. one scheduling */
  92. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  93. one scheduling */
  94. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  95. #define MEMBLOCK 2048 /* Block size used for downloading
  96. of dongle image */
  97. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  98. biggest possible glom */
  99. #define BRCMF_FIRSTREAD (1 << 6)
  100. /* SBSDIO_DEVICE_CTL */
  101. /* 1: device will assert busy signal when receiving CMD53 */
  102. #define SBSDIO_DEVCTL_SETBUSY 0x01
  103. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  104. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  105. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  106. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  107. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  108. * sdio bus power cycle to clear (rev 9) */
  109. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  110. /* Force SD->SB reset mapping (rev 11) */
  111. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  112. /* Determined by CoreControl bit */
  113. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  114. /* Force backplane reset */
  115. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  116. /* Force no backplane reset */
  117. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  118. /* direct(mapped) cis space */
  119. /* MAPPED common CIS address */
  120. #define SBSDIO_CIS_BASE_COMMON 0x1000
  121. /* maximum bytes in one CIS */
  122. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  123. /* cis offset addr is < 17 bits */
  124. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  125. /* manfid tuple length, include tuple, link bytes */
  126. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  127. /* intstatus */
  128. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  129. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  130. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  131. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  132. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  133. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  134. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  135. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  136. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  137. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  138. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  139. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  140. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  141. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  142. #define I_PC (1 << 10) /* descriptor error */
  143. #define I_PD (1 << 11) /* data error */
  144. #define I_DE (1 << 12) /* Descriptor protocol Error */
  145. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  146. #define I_RO (1 << 14) /* Receive fifo Overflow */
  147. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  148. #define I_RI (1 << 16) /* Receive Interrupt */
  149. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  150. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  151. #define I_XI (1 << 24) /* Transmit Interrupt */
  152. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  153. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  154. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  155. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  156. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  157. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  158. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  159. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  160. #define I_DMA (I_RI | I_XI | I_ERRORS)
  161. /* corecontrol */
  162. #define CC_CISRDY (1 << 0) /* CIS Ready */
  163. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  164. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  165. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  166. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  167. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  168. /* SDA_FRAMECTRL */
  169. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  170. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  171. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  172. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  173. /* HW frame tag */
  174. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  175. /* Total length of frame header for dongle protocol */
  176. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  177. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  178. /*
  179. * Software allocation of To SB Mailbox resources
  180. */
  181. /* tosbmailbox bits corresponding to intstatus bits */
  182. #define SMB_NAK (1 << 0) /* Frame NAK */
  183. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  184. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  185. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  186. /* tosbmailboxdata */
  187. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  188. /*
  189. * Software allocation of To Host Mailbox resources
  190. */
  191. /* intstatus bits */
  192. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  193. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  194. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  195. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  196. /* tohostmailboxdata */
  197. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  198. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  199. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  200. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  201. #define HMB_DATA_FCDATA_MASK 0xff000000
  202. #define HMB_DATA_FCDATA_SHIFT 24
  203. #define HMB_DATA_VERSION_MASK 0x00ff0000
  204. #define HMB_DATA_VERSION_SHIFT 16
  205. /*
  206. * Software-defined protocol header
  207. */
  208. /* Current protocol version */
  209. #define SDPCM_PROT_VERSION 4
  210. /* SW frame header */
  211. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  212. #define SDPCM_CHANNEL_MASK 0x00000f00
  213. #define SDPCM_CHANNEL_SHIFT 8
  214. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  215. #define SDPCM_NEXTLEN_OFFSET 2
  216. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  217. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  218. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  219. #define SDPCM_DOFFSET_MASK 0xff000000
  220. #define SDPCM_DOFFSET_SHIFT 24
  221. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  222. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  223. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  224. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  225. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  226. /* logical channel numbers */
  227. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  228. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  229. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  230. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  231. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  232. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  233. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  234. /*
  235. * Shared structure between dongle and the host.
  236. * The structure contains pointers to trap or assert information.
  237. */
  238. #define SDPCM_SHARED_VERSION 0x0003
  239. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  240. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  241. #define SDPCM_SHARED_ASSERT 0x0200
  242. #define SDPCM_SHARED_TRAP 0x0400
  243. /* Space for header read, limit for data packets */
  244. #define MAX_HDR_READ (1 << 6)
  245. #define MAX_RX_DATASZ 2048
  246. /* Maximum milliseconds to wait for F2 to come up */
  247. #define BRCMF_WAIT_F2RDY 3000
  248. /* Bump up limit on waiting for HT to account for first startup;
  249. * if the image is doing a CRC calculation before programming the PMU
  250. * for HT availability, it could take a couple hundred ms more, so
  251. * max out at a 1 second (1000000us).
  252. */
  253. #undef PMU_MAX_TRANSITION_DLY
  254. #define PMU_MAX_TRANSITION_DLY 1000000
  255. /* Value for ChipClockCSR during initial setup */
  256. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  257. SBSDIO_ALP_AVAIL_REQ)
  258. /* Flags for SDH calls */
  259. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  260. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  261. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  262. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  263. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  264. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  265. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  266. * when idle
  267. */
  268. #define BRCMF_IDLE_INTERVAL 1
  269. /*
  270. * Conversion of 802.1D priority to precedence level
  271. */
  272. static uint prio2prec(u32 prio)
  273. {
  274. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  275. (prio^2) : prio;
  276. }
  277. /* core registers */
  278. struct sdpcmd_regs {
  279. u32 corecontrol; /* 0x00, rev8 */
  280. u32 corestatus; /* rev8 */
  281. u32 PAD[1];
  282. u32 biststatus; /* rev8 */
  283. /* PCMCIA access */
  284. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  285. u16 PAD[1];
  286. u16 pcmciamesportalmask; /* rev8 */
  287. u16 PAD[1];
  288. u16 pcmciawrframebc; /* rev8 */
  289. u16 PAD[1];
  290. u16 pcmciaunderflowtimer; /* rev8 */
  291. u16 PAD[1];
  292. /* interrupt */
  293. u32 intstatus; /* 0x020, rev8 */
  294. u32 hostintmask; /* rev8 */
  295. u32 intmask; /* rev8 */
  296. u32 sbintstatus; /* rev8 */
  297. u32 sbintmask; /* rev8 */
  298. u32 funcintmask; /* rev4 */
  299. u32 PAD[2];
  300. u32 tosbmailbox; /* 0x040, rev8 */
  301. u32 tohostmailbox; /* rev8 */
  302. u32 tosbmailboxdata; /* rev8 */
  303. u32 tohostmailboxdata; /* rev8 */
  304. /* synchronized access to registers in SDIO clock domain */
  305. u32 sdioaccess; /* 0x050, rev8 */
  306. u32 PAD[3];
  307. /* PCMCIA frame control */
  308. u8 pcmciaframectrl; /* 0x060, rev8 */
  309. u8 PAD[3];
  310. u8 pcmciawatermark; /* rev8 */
  311. u8 PAD[155];
  312. /* interrupt batching control */
  313. u32 intrcvlazy; /* 0x100, rev8 */
  314. u32 PAD[3];
  315. /* counters */
  316. u32 cmd52rd; /* 0x110, rev8 */
  317. u32 cmd52wr; /* rev8 */
  318. u32 cmd53rd; /* rev8 */
  319. u32 cmd53wr; /* rev8 */
  320. u32 abort; /* rev8 */
  321. u32 datacrcerror; /* rev8 */
  322. u32 rdoutofsync; /* rev8 */
  323. u32 wroutofsync; /* rev8 */
  324. u32 writebusy; /* rev8 */
  325. u32 readwait; /* rev8 */
  326. u32 readterm; /* rev8 */
  327. u32 writeterm; /* rev8 */
  328. u32 PAD[40];
  329. u32 clockctlstatus; /* rev8 */
  330. u32 PAD[7];
  331. u32 PAD[128]; /* DMA engines */
  332. /* SDIO/PCMCIA CIS region */
  333. char cis[512]; /* 0x400-0x5ff, rev6 */
  334. /* PCMCIA function control registers */
  335. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  336. u16 PAD[55];
  337. /* PCMCIA backplane access */
  338. u16 backplanecsr; /* 0x76E, rev6 */
  339. u16 backplaneaddr0; /* rev6 */
  340. u16 backplaneaddr1; /* rev6 */
  341. u16 backplaneaddr2; /* rev6 */
  342. u16 backplaneaddr3; /* rev6 */
  343. u16 backplanedata0; /* rev6 */
  344. u16 backplanedata1; /* rev6 */
  345. u16 backplanedata2; /* rev6 */
  346. u16 backplanedata3; /* rev6 */
  347. u16 PAD[31];
  348. /* sprom "size" & "blank" info */
  349. u16 spromstatus; /* 0x7BE, rev2 */
  350. u32 PAD[464];
  351. u16 PAD[0x80];
  352. };
  353. #ifdef DEBUG
  354. /* Device console log buffer state */
  355. struct brcmf_console {
  356. uint count; /* Poll interval msec counter */
  357. uint log_addr; /* Log struct address (fixed) */
  358. struct rte_log_le log_le; /* Log struct (host copy) */
  359. uint bufsize; /* Size of log buffer */
  360. u8 *buf; /* Log buffer (host copy) */
  361. uint last; /* Last buffer read index */
  362. };
  363. struct brcmf_trap_info {
  364. __le32 type;
  365. __le32 epc;
  366. __le32 cpsr;
  367. __le32 spsr;
  368. __le32 r0; /* a1 */
  369. __le32 r1; /* a2 */
  370. __le32 r2; /* a3 */
  371. __le32 r3; /* a4 */
  372. __le32 r4; /* v1 */
  373. __le32 r5; /* v2 */
  374. __le32 r6; /* v3 */
  375. __le32 r7; /* v4 */
  376. __le32 r8; /* v5 */
  377. __le32 r9; /* sb/v6 */
  378. __le32 r10; /* sl/v7 */
  379. __le32 r11; /* fp/v8 */
  380. __le32 r12; /* ip */
  381. __le32 r13; /* sp */
  382. __le32 r14; /* lr */
  383. __le32 pc; /* r15 */
  384. };
  385. #endif /* DEBUG */
  386. struct sdpcm_shared {
  387. u32 flags;
  388. u32 trap_addr;
  389. u32 assert_exp_addr;
  390. u32 assert_file_addr;
  391. u32 assert_line;
  392. u32 console_addr; /* Address of struct rte_console */
  393. u32 msgtrace_addr;
  394. u8 tag[32];
  395. u32 brpt_addr;
  396. };
  397. struct sdpcm_shared_le {
  398. __le32 flags;
  399. __le32 trap_addr;
  400. __le32 assert_exp_addr;
  401. __le32 assert_file_addr;
  402. __le32 assert_line;
  403. __le32 console_addr; /* Address of struct rte_console */
  404. __le32 msgtrace_addr;
  405. u8 tag[32];
  406. __le32 brpt_addr;
  407. };
  408. /* SDIO read frame info */
  409. struct brcmf_sdio_read {
  410. u8 seq_num;
  411. u8 channel;
  412. u16 len;
  413. u16 len_left;
  414. u16 len_nxtfrm;
  415. u8 dat_offset;
  416. };
  417. /* misc chip info needed by some of the routines */
  418. /* Private data for SDIO bus interaction */
  419. struct brcmf_sdio {
  420. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  421. struct chip_info *ci; /* Chip info struct */
  422. char *vars; /* Variables (from CIS and/or other) */
  423. uint varsz; /* Size of variables buffer */
  424. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  425. u32 hostintmask; /* Copy of Host Interrupt Mask */
  426. atomic_t intstatus; /* Intstatus bits (events) pending */
  427. atomic_t fcstate; /* State of dongle flow-control */
  428. uint blocksize; /* Block size of SDIO transfers */
  429. uint roundup; /* Max roundup limit */
  430. struct pktq txq; /* Queue length used for flow-control */
  431. u8 flowcontrol; /* per prio flow control bitmask */
  432. u8 tx_seq; /* Transmit sequence number (next) */
  433. u8 tx_max; /* Maximum transmit sequence allowed */
  434. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  435. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  436. u8 rx_seq; /* Receive sequence number (expected) */
  437. struct brcmf_sdio_read cur_read;
  438. /* info of current read frame */
  439. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  440. bool rxpending; /* Data frame pending in dongle */
  441. uint rxbound; /* Rx frames to read before resched */
  442. uint txbound; /* Tx frames to send before resched */
  443. uint txminmax;
  444. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  445. struct sk_buff_head glom; /* Packet list for glommed superframe */
  446. uint glomerr; /* Glom packet read errors */
  447. u8 *rxbuf; /* Buffer for receiving control packets */
  448. uint rxblen; /* Allocated length of rxbuf */
  449. u8 *rxctl; /* Aligned pointer into rxbuf */
  450. u8 *rxctl_orig; /* pointer for freeing rxctl */
  451. u8 *databuf; /* Buffer for receiving big glom packet */
  452. u8 *dataptr; /* Aligned pointer into databuf */
  453. uint rxlen; /* Length of valid data in buffer */
  454. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  455. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  456. bool intr; /* Use interrupts */
  457. bool poll; /* Use polling */
  458. atomic_t ipend; /* Device interrupt is pending */
  459. uint spurious; /* Count of spurious interrupts */
  460. uint pollrate; /* Ticks between device polls */
  461. uint polltick; /* Tick counter */
  462. #ifdef DEBUG
  463. uint console_interval;
  464. struct brcmf_console console; /* Console output polling support */
  465. uint console_addr; /* Console address from shared struct */
  466. #endif /* DEBUG */
  467. uint clkstate; /* State of sd and backplane clock(s) */
  468. bool activity; /* Activity flag for clock down */
  469. s32 idletime; /* Control for activity timeout */
  470. s32 idlecount; /* Activity timeout counter */
  471. s32 idleclock; /* How to set bus driver when idle */
  472. s32 sd_rxchain;
  473. bool use_rxchain; /* If brcmf should use PKT chains */
  474. bool rxflow_mode; /* Rx flow control mode */
  475. bool rxflow; /* Is rx flow control on */
  476. bool alp_only; /* Don't use HT clock (ALP only) */
  477. u8 *ctrl_frame_buf;
  478. u32 ctrl_frame_len;
  479. bool ctrl_frame_stat;
  480. spinlock_t txqlock;
  481. wait_queue_head_t ctrl_wait;
  482. wait_queue_head_t dcmd_resp_wait;
  483. struct timer_list timer;
  484. struct completion watchdog_wait;
  485. struct task_struct *watchdog_tsk;
  486. bool wd_timer_valid;
  487. uint save_ms;
  488. struct workqueue_struct *brcmf_wq;
  489. struct work_struct datawork;
  490. struct list_head dpc_tsklst;
  491. spinlock_t dpc_tl_lock;
  492. const struct firmware *firmware;
  493. u32 fw_ptr;
  494. bool txoff; /* Transmit flow-controlled */
  495. struct brcmf_sdio_count sdcnt;
  496. };
  497. /* clkstate */
  498. #define CLK_NONE 0
  499. #define CLK_SDONLY 1
  500. #define CLK_PENDING 2 /* Not used yet */
  501. #define CLK_AVAIL 3
  502. #ifdef DEBUG
  503. static int qcount[NUMPRIO];
  504. static int tx_packets[NUMPRIO];
  505. #endif /* DEBUG */
  506. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  507. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  508. /* Retry count for register access failures */
  509. static const uint retry_limit = 2;
  510. /* Limit on rounding up frames */
  511. static const uint max_roundup = 512;
  512. #define ALIGNMENT 4
  513. enum brcmf_sdio_frmtype {
  514. BRCMF_SDIO_FT_NORMAL,
  515. BRCMF_SDIO_FT_SUPER,
  516. BRCMF_SDIO_FT_SUB,
  517. };
  518. static void pkt_align(struct sk_buff *p, int len, int align)
  519. {
  520. uint datalign;
  521. datalign = (unsigned long)(p->data);
  522. datalign = roundup(datalign, (align)) - datalign;
  523. if (datalign)
  524. skb_pull(p, datalign);
  525. __skb_trim(p, len);
  526. }
  527. /* To check if there's window offered */
  528. static bool data_ok(struct brcmf_sdio *bus)
  529. {
  530. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  531. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  532. }
  533. /*
  534. * Reads a register in the SDIO hardware block. This block occupies a series of
  535. * adresses on the 32 bit backplane bus.
  536. */
  537. static int
  538. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  539. {
  540. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  541. int ret;
  542. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  543. bus->ci->c_inf[idx].base + offset, &ret);
  544. return ret;
  545. }
  546. static int
  547. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  548. {
  549. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  550. int ret;
  551. brcmf_sdio_regwl(bus->sdiodev,
  552. bus->ci->c_inf[idx].base + reg_offset,
  553. regval, &ret);
  554. return ret;
  555. }
  556. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  557. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  558. /* Turn backplane clock on or off */
  559. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  560. {
  561. int err;
  562. u8 clkctl, clkreq, devctl;
  563. unsigned long timeout;
  564. brcmf_dbg(TRACE, "Enter\n");
  565. clkctl = 0;
  566. if (on) {
  567. /* Request HT Avail */
  568. clkreq =
  569. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  570. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  571. clkreq, &err);
  572. if (err) {
  573. brcmf_err("HT Avail request error: %d\n", err);
  574. return -EBADE;
  575. }
  576. /* Check current status */
  577. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  578. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  579. if (err) {
  580. brcmf_err("HT Avail read error: %d\n", err);
  581. return -EBADE;
  582. }
  583. /* Go to pending and await interrupt if appropriate */
  584. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  585. /* Allow only clock-available interrupt */
  586. devctl = brcmf_sdio_regrb(bus->sdiodev,
  587. SBSDIO_DEVICE_CTL, &err);
  588. if (err) {
  589. brcmf_err("Devctl error setting CA: %d\n",
  590. err);
  591. return -EBADE;
  592. }
  593. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  594. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  595. devctl, &err);
  596. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  597. bus->clkstate = CLK_PENDING;
  598. return 0;
  599. } else if (bus->clkstate == CLK_PENDING) {
  600. /* Cancel CA-only interrupt filter */
  601. devctl = brcmf_sdio_regrb(bus->sdiodev,
  602. SBSDIO_DEVICE_CTL, &err);
  603. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  604. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  605. devctl, &err);
  606. }
  607. /* Otherwise, wait here (polling) for HT Avail */
  608. timeout = jiffies +
  609. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  610. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  611. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  612. SBSDIO_FUNC1_CHIPCLKCSR,
  613. &err);
  614. if (time_after(jiffies, timeout))
  615. break;
  616. else
  617. usleep_range(5000, 10000);
  618. }
  619. if (err) {
  620. brcmf_err("HT Avail request error: %d\n", err);
  621. return -EBADE;
  622. }
  623. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  624. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  625. PMU_MAX_TRANSITION_DLY, clkctl);
  626. return -EBADE;
  627. }
  628. /* Mark clock available */
  629. bus->clkstate = CLK_AVAIL;
  630. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  631. #if defined(DEBUG)
  632. if (!bus->alp_only) {
  633. if (SBSDIO_ALPONLY(clkctl))
  634. brcmf_err("HT Clock should be on\n");
  635. }
  636. #endif /* defined (DEBUG) */
  637. bus->activity = true;
  638. } else {
  639. clkreq = 0;
  640. if (bus->clkstate == CLK_PENDING) {
  641. /* Cancel CA-only interrupt filter */
  642. devctl = brcmf_sdio_regrb(bus->sdiodev,
  643. SBSDIO_DEVICE_CTL, &err);
  644. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  645. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  646. devctl, &err);
  647. }
  648. bus->clkstate = CLK_SDONLY;
  649. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  650. clkreq, &err);
  651. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  652. if (err) {
  653. brcmf_err("Failed access turning clock off: %d\n",
  654. err);
  655. return -EBADE;
  656. }
  657. }
  658. return 0;
  659. }
  660. /* Change idle/active SD state */
  661. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  662. {
  663. brcmf_dbg(TRACE, "Enter\n");
  664. if (on)
  665. bus->clkstate = CLK_SDONLY;
  666. else
  667. bus->clkstate = CLK_NONE;
  668. return 0;
  669. }
  670. /* Transition SD and backplane clock readiness */
  671. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  672. {
  673. #ifdef DEBUG
  674. uint oldstate = bus->clkstate;
  675. #endif /* DEBUG */
  676. brcmf_dbg(TRACE, "Enter\n");
  677. /* Early exit if we're already there */
  678. if (bus->clkstate == target) {
  679. if (target == CLK_AVAIL) {
  680. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  681. bus->activity = true;
  682. }
  683. return 0;
  684. }
  685. switch (target) {
  686. case CLK_AVAIL:
  687. /* Make sure SD clock is available */
  688. if (bus->clkstate == CLK_NONE)
  689. brcmf_sdbrcm_sdclk(bus, true);
  690. /* Now request HT Avail on the backplane */
  691. brcmf_sdbrcm_htclk(bus, true, pendok);
  692. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  693. bus->activity = true;
  694. break;
  695. case CLK_SDONLY:
  696. /* Remove HT request, or bring up SD clock */
  697. if (bus->clkstate == CLK_NONE)
  698. brcmf_sdbrcm_sdclk(bus, true);
  699. else if (bus->clkstate == CLK_AVAIL)
  700. brcmf_sdbrcm_htclk(bus, false, false);
  701. else
  702. brcmf_err("request for %d -> %d\n",
  703. bus->clkstate, target);
  704. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  705. break;
  706. case CLK_NONE:
  707. /* Make sure to remove HT request */
  708. if (bus->clkstate == CLK_AVAIL)
  709. brcmf_sdbrcm_htclk(bus, false, false);
  710. /* Now remove the SD clock */
  711. brcmf_sdbrcm_sdclk(bus, false);
  712. brcmf_sdbrcm_wd_timer(bus, 0);
  713. break;
  714. }
  715. #ifdef DEBUG
  716. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  717. #endif /* DEBUG */
  718. return 0;
  719. }
  720. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  721. {
  722. u32 intstatus = 0;
  723. u32 hmb_data;
  724. u8 fcbits;
  725. int ret;
  726. brcmf_dbg(TRACE, "Enter\n");
  727. /* Read mailbox data and ack that we did so */
  728. ret = r_sdreg32(bus, &hmb_data,
  729. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  730. if (ret == 0)
  731. w_sdreg32(bus, SMB_INT_ACK,
  732. offsetof(struct sdpcmd_regs, tosbmailbox));
  733. bus->sdcnt.f1regdata += 2;
  734. /* Dongle recomposed rx frames, accept them again */
  735. if (hmb_data & HMB_DATA_NAKHANDLED) {
  736. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  737. bus->rx_seq);
  738. if (!bus->rxskip)
  739. brcmf_err("unexpected NAKHANDLED!\n");
  740. bus->rxskip = false;
  741. intstatus |= I_HMB_FRAME_IND;
  742. }
  743. /*
  744. * DEVREADY does not occur with gSPI.
  745. */
  746. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  747. bus->sdpcm_ver =
  748. (hmb_data & HMB_DATA_VERSION_MASK) >>
  749. HMB_DATA_VERSION_SHIFT;
  750. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  751. brcmf_err("Version mismatch, dongle reports %d, "
  752. "expecting %d\n",
  753. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  754. else
  755. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  756. bus->sdpcm_ver);
  757. }
  758. /*
  759. * Flow Control has been moved into the RX headers and this out of band
  760. * method isn't used any more.
  761. * remaining backward compatible with older dongles.
  762. */
  763. if (hmb_data & HMB_DATA_FC) {
  764. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  765. HMB_DATA_FCDATA_SHIFT;
  766. if (fcbits & ~bus->flowcontrol)
  767. bus->sdcnt.fc_xoff++;
  768. if (bus->flowcontrol & ~fcbits)
  769. bus->sdcnt.fc_xon++;
  770. bus->sdcnt.fc_rcvd++;
  771. bus->flowcontrol = fcbits;
  772. }
  773. /* Shouldn't be any others */
  774. if (hmb_data & ~(HMB_DATA_DEVREADY |
  775. HMB_DATA_NAKHANDLED |
  776. HMB_DATA_FC |
  777. HMB_DATA_FWREADY |
  778. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  779. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  780. hmb_data);
  781. return intstatus;
  782. }
  783. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  784. {
  785. uint retries = 0;
  786. u16 lastrbc;
  787. u8 hi, lo;
  788. int err;
  789. brcmf_err("%sterminate frame%s\n",
  790. abort ? "abort command, " : "",
  791. rtx ? ", send NAK" : "");
  792. if (abort)
  793. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  794. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  795. SFC_RF_TERM, &err);
  796. bus->sdcnt.f1regdata++;
  797. /* Wait until the packet has been flushed (device/FIFO stable) */
  798. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  799. hi = brcmf_sdio_regrb(bus->sdiodev,
  800. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  801. lo = brcmf_sdio_regrb(bus->sdiodev,
  802. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  803. bus->sdcnt.f1regdata += 2;
  804. if ((hi == 0) && (lo == 0))
  805. break;
  806. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  807. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  808. lastrbc, (hi << 8) + lo);
  809. }
  810. lastrbc = (hi << 8) + lo;
  811. }
  812. if (!retries)
  813. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  814. else
  815. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  816. if (rtx) {
  817. bus->sdcnt.rxrtx++;
  818. err = w_sdreg32(bus, SMB_NAK,
  819. offsetof(struct sdpcmd_regs, tosbmailbox));
  820. bus->sdcnt.f1regdata++;
  821. if (err == 0)
  822. bus->rxskip = true;
  823. }
  824. /* Clear partial in any case */
  825. bus->cur_read.len = 0;
  826. /* If we can't reach the device, signal failure */
  827. if (err)
  828. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  829. }
  830. /* copy a buffer into a pkt buffer chain */
  831. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  832. {
  833. uint n, ret = 0;
  834. struct sk_buff *p;
  835. u8 *buf;
  836. buf = bus->dataptr;
  837. /* copy the data */
  838. skb_queue_walk(&bus->glom, p) {
  839. n = min_t(uint, p->len, len);
  840. memcpy(p->data, buf, n);
  841. buf += n;
  842. len -= n;
  843. ret += n;
  844. if (!len)
  845. break;
  846. }
  847. return ret;
  848. }
  849. /* return total length of buffer chain */
  850. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  851. {
  852. struct sk_buff *p;
  853. uint total;
  854. total = 0;
  855. skb_queue_walk(&bus->glom, p)
  856. total += p->len;
  857. return total;
  858. }
  859. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  860. {
  861. struct sk_buff *cur, *next;
  862. skb_queue_walk_safe(&bus->glom, cur, next) {
  863. skb_unlink(cur, &bus->glom);
  864. brcmu_pkt_buf_free_skb(cur);
  865. }
  866. }
  867. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  868. struct brcmf_sdio_read *rd,
  869. enum brcmf_sdio_frmtype type)
  870. {
  871. u16 len, checksum;
  872. u8 rx_seq, fc, tx_seq_max;
  873. /*
  874. * 4 bytes hardware header (frame tag)
  875. * Byte 0~1: Frame length
  876. * Byte 2~3: Checksum, bit-wise inverse of frame length
  877. */
  878. len = get_unaligned_le16(header);
  879. checksum = get_unaligned_le16(header + sizeof(u16));
  880. /* All zero means no more to read */
  881. if (!(len | checksum)) {
  882. bus->rxpending = false;
  883. return -ENODATA;
  884. }
  885. if ((u16)(~(len ^ checksum))) {
  886. brcmf_err("HW header checksum error\n");
  887. bus->sdcnt.rx_badhdr++;
  888. brcmf_sdbrcm_rxfail(bus, false, false);
  889. return -EIO;
  890. }
  891. if (len < SDPCM_HDRLEN) {
  892. brcmf_err("HW header length error\n");
  893. return -EPROTO;
  894. }
  895. if (type == BRCMF_SDIO_FT_SUPER &&
  896. (roundup(len, bus->blocksize) != rd->len)) {
  897. brcmf_err("HW superframe header length error\n");
  898. return -EPROTO;
  899. }
  900. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  901. brcmf_err("HW subframe header length error\n");
  902. return -EPROTO;
  903. }
  904. rd->len = len;
  905. /*
  906. * 8 bytes hardware header
  907. * Byte 0: Rx sequence number
  908. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  909. * Byte 2: Length of next data frame
  910. * Byte 3: Data offset
  911. * Byte 4: Flow control bits
  912. * Byte 5: Maximum Sequence number allow for Tx
  913. * Byte 6~7: Reserved
  914. */
  915. if (type == BRCMF_SDIO_FT_SUPER &&
  916. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  917. brcmf_err("Glom descriptor found in superframe head\n");
  918. rd->len = 0;
  919. return -EINVAL;
  920. }
  921. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  922. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  923. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  924. type != BRCMF_SDIO_FT_SUPER) {
  925. brcmf_err("HW header length too long\n");
  926. bus->sdcnt.rx_toolong++;
  927. brcmf_sdbrcm_rxfail(bus, false, false);
  928. rd->len = 0;
  929. return -EPROTO;
  930. }
  931. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  932. brcmf_err("Wrong channel for superframe\n");
  933. rd->len = 0;
  934. return -EINVAL;
  935. }
  936. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  937. rd->channel != SDPCM_EVENT_CHANNEL) {
  938. brcmf_err("Wrong channel for subframe\n");
  939. rd->len = 0;
  940. return -EINVAL;
  941. }
  942. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  943. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  944. brcmf_err("seq %d: bad data offset\n", rx_seq);
  945. bus->sdcnt.rx_badhdr++;
  946. brcmf_sdbrcm_rxfail(bus, false, false);
  947. rd->len = 0;
  948. return -ENXIO;
  949. }
  950. if (rd->seq_num != rx_seq) {
  951. brcmf_err("seq %d: sequence number error, expect %d\n",
  952. rx_seq, rd->seq_num);
  953. bus->sdcnt.rx_badseq++;
  954. rd->seq_num = rx_seq;
  955. }
  956. /* no need to check the reset for subframe */
  957. if (type == BRCMF_SDIO_FT_SUB)
  958. return 0;
  959. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  960. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  961. /* only warm for NON glom packet */
  962. if (rd->channel != SDPCM_GLOM_CHANNEL)
  963. brcmf_err("seq %d: next length error\n", rx_seq);
  964. rd->len_nxtfrm = 0;
  965. }
  966. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  967. if (bus->flowcontrol != fc) {
  968. if (~bus->flowcontrol & fc)
  969. bus->sdcnt.fc_xoff++;
  970. if (bus->flowcontrol & ~fc)
  971. bus->sdcnt.fc_xon++;
  972. bus->sdcnt.fc_rcvd++;
  973. bus->flowcontrol = fc;
  974. }
  975. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  976. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  977. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  978. tx_seq_max = bus->tx_seq + 2;
  979. }
  980. bus->tx_max = tx_seq_max;
  981. return 0;
  982. }
  983. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  984. {
  985. u16 dlen, totlen;
  986. u8 *dptr, num = 0;
  987. u16 sublen;
  988. struct sk_buff *pfirst, *pnext;
  989. int errcode;
  990. u8 doff, sfdoff;
  991. bool usechain = bus->use_rxchain;
  992. struct brcmf_sdio_read rd_new;
  993. /* If packets, issue read(s) and send up packet chain */
  994. /* Return sequence numbers consumed? */
  995. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  996. bus->glomd, skb_peek(&bus->glom));
  997. /* If there's a descriptor, generate the packet chain */
  998. if (bus->glomd) {
  999. pfirst = pnext = NULL;
  1000. dlen = (u16) (bus->glomd->len);
  1001. dptr = bus->glomd->data;
  1002. if (!dlen || (dlen & 1)) {
  1003. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1004. dlen);
  1005. dlen = 0;
  1006. }
  1007. for (totlen = num = 0; dlen; num++) {
  1008. /* Get (and move past) next length */
  1009. sublen = get_unaligned_le16(dptr);
  1010. dlen -= sizeof(u16);
  1011. dptr += sizeof(u16);
  1012. if ((sublen < SDPCM_HDRLEN) ||
  1013. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1014. brcmf_err("descriptor len %d bad: %d\n",
  1015. num, sublen);
  1016. pnext = NULL;
  1017. break;
  1018. }
  1019. if (sublen % BRCMF_SDALIGN) {
  1020. brcmf_err("sublen %d not multiple of %d\n",
  1021. sublen, BRCMF_SDALIGN);
  1022. usechain = false;
  1023. }
  1024. totlen += sublen;
  1025. /* For last frame, adjust read len so total
  1026. is a block multiple */
  1027. if (!dlen) {
  1028. sublen +=
  1029. (roundup(totlen, bus->blocksize) - totlen);
  1030. totlen = roundup(totlen, bus->blocksize);
  1031. }
  1032. /* Allocate/chain packet for next subframe */
  1033. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1034. if (pnext == NULL) {
  1035. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1036. num, sublen);
  1037. break;
  1038. }
  1039. skb_queue_tail(&bus->glom, pnext);
  1040. /* Adhere to start alignment requirements */
  1041. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1042. }
  1043. /* If all allocations succeeded, save packet chain
  1044. in bus structure */
  1045. if (pnext) {
  1046. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1047. totlen, num);
  1048. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1049. totlen != bus->cur_read.len) {
  1050. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1051. bus->cur_read.len, totlen, rxseq);
  1052. }
  1053. pfirst = pnext = NULL;
  1054. } else {
  1055. brcmf_sdbrcm_free_glom(bus);
  1056. num = 0;
  1057. }
  1058. /* Done with descriptor packet */
  1059. brcmu_pkt_buf_free_skb(bus->glomd);
  1060. bus->glomd = NULL;
  1061. bus->cur_read.len = 0;
  1062. }
  1063. /* Ok -- either we just generated a packet chain,
  1064. or had one from before */
  1065. if (!skb_queue_empty(&bus->glom)) {
  1066. if (BRCMF_GLOM_ON()) {
  1067. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1068. skb_queue_walk(&bus->glom, pnext) {
  1069. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1070. pnext, (u8 *) (pnext->data),
  1071. pnext->len, pnext->len);
  1072. }
  1073. }
  1074. pfirst = skb_peek(&bus->glom);
  1075. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1076. /* Do an SDIO read for the superframe. Configurable iovar to
  1077. * read directly into the chained packet, or allocate a large
  1078. * packet and and copy into the chain.
  1079. */
  1080. sdio_claim_host(bus->sdiodev->func[1]);
  1081. if (usechain) {
  1082. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1083. bus->sdiodev->sbwad,
  1084. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1085. } else if (bus->dataptr) {
  1086. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1087. bus->sdiodev->sbwad,
  1088. SDIO_FUNC_2, F2SYNC,
  1089. bus->dataptr, dlen);
  1090. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1091. if (sublen != dlen) {
  1092. brcmf_err("FAILED TO COPY, dlen %d sublen %d\n",
  1093. dlen, sublen);
  1094. errcode = -1;
  1095. }
  1096. pnext = NULL;
  1097. } else {
  1098. brcmf_err("COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1099. dlen);
  1100. errcode = -1;
  1101. }
  1102. sdio_release_host(bus->sdiodev->func[1]);
  1103. bus->sdcnt.f2rxdata++;
  1104. /* On failure, kill the superframe, allow a couple retries */
  1105. if (errcode < 0) {
  1106. brcmf_err("glom read of %d bytes failed: %d\n",
  1107. dlen, errcode);
  1108. sdio_claim_host(bus->sdiodev->func[1]);
  1109. if (bus->glomerr++ < 3) {
  1110. brcmf_sdbrcm_rxfail(bus, true, true);
  1111. } else {
  1112. bus->glomerr = 0;
  1113. brcmf_sdbrcm_rxfail(bus, true, false);
  1114. bus->sdcnt.rxglomfail++;
  1115. brcmf_sdbrcm_free_glom(bus);
  1116. }
  1117. sdio_release_host(bus->sdiodev->func[1]);
  1118. return 0;
  1119. }
  1120. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1121. pfirst->data, min_t(int, pfirst->len, 48),
  1122. "SUPERFRAME:\n");
  1123. rd_new.seq_num = rxseq;
  1124. rd_new.len = dlen;
  1125. sdio_claim_host(bus->sdiodev->func[1]);
  1126. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1127. BRCMF_SDIO_FT_SUPER);
  1128. sdio_release_host(bus->sdiodev->func[1]);
  1129. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1130. /* Remove superframe header, remember offset */
  1131. skb_pull(pfirst, rd_new.dat_offset);
  1132. sfdoff = rd_new.dat_offset;
  1133. num = 0;
  1134. /* Validate all the subframe headers */
  1135. skb_queue_walk(&bus->glom, pnext) {
  1136. /* leave when invalid subframe is found */
  1137. if (errcode)
  1138. break;
  1139. rd_new.len = pnext->len;
  1140. rd_new.seq_num = rxseq++;
  1141. sdio_claim_host(bus->sdiodev->func[1]);
  1142. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1143. BRCMF_SDIO_FT_SUB);
  1144. sdio_release_host(bus->sdiodev->func[1]);
  1145. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1146. pnext->data, 32, "subframe:\n");
  1147. num++;
  1148. }
  1149. if (errcode) {
  1150. /* Terminate frame on error, request
  1151. a couple retries */
  1152. sdio_claim_host(bus->sdiodev->func[1]);
  1153. if (bus->glomerr++ < 3) {
  1154. /* Restore superframe header space */
  1155. skb_push(pfirst, sfdoff);
  1156. brcmf_sdbrcm_rxfail(bus, true, true);
  1157. } else {
  1158. bus->glomerr = 0;
  1159. brcmf_sdbrcm_rxfail(bus, true, false);
  1160. bus->sdcnt.rxglomfail++;
  1161. brcmf_sdbrcm_free_glom(bus);
  1162. }
  1163. sdio_release_host(bus->sdiodev->func[1]);
  1164. bus->cur_read.len = 0;
  1165. return 0;
  1166. }
  1167. /* Basic SD framing looks ok - process each packet (header) */
  1168. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1169. dptr = (u8 *) (pfirst->data);
  1170. sublen = get_unaligned_le16(dptr);
  1171. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1172. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1173. dptr, pfirst->len,
  1174. "Rx Subframe Data:\n");
  1175. __skb_trim(pfirst, sublen);
  1176. skb_pull(pfirst, doff);
  1177. if (pfirst->len == 0) {
  1178. skb_unlink(pfirst, &bus->glom);
  1179. brcmu_pkt_buf_free_skb(pfirst);
  1180. continue;
  1181. }
  1182. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1183. pfirst->data,
  1184. min_t(int, pfirst->len, 32),
  1185. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1186. bus->glom.qlen, pfirst, pfirst->data,
  1187. pfirst->len, pfirst->next,
  1188. pfirst->prev);
  1189. }
  1190. /* sent any remaining packets up */
  1191. if (bus->glom.qlen)
  1192. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1193. bus->sdcnt.rxglomframes++;
  1194. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1195. }
  1196. return num;
  1197. }
  1198. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1199. bool *pending)
  1200. {
  1201. DECLARE_WAITQUEUE(wait, current);
  1202. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1203. /* Wait until control frame is available */
  1204. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1205. set_current_state(TASK_INTERRUPTIBLE);
  1206. while (!(*condition) && (!signal_pending(current) && timeout))
  1207. timeout = schedule_timeout(timeout);
  1208. if (signal_pending(current))
  1209. *pending = true;
  1210. set_current_state(TASK_RUNNING);
  1211. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1212. return timeout;
  1213. }
  1214. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1215. {
  1216. if (waitqueue_active(&bus->dcmd_resp_wait))
  1217. wake_up_interruptible(&bus->dcmd_resp_wait);
  1218. return 0;
  1219. }
  1220. static void
  1221. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1222. {
  1223. uint rdlen, pad;
  1224. u8 *buf = NULL, *rbuf;
  1225. int sdret;
  1226. brcmf_dbg(TRACE, "Enter\n");
  1227. if (bus->rxblen)
  1228. buf = vzalloc(bus->rxblen);
  1229. if (!buf) {
  1230. brcmf_err("no memory for control frame\n");
  1231. goto done;
  1232. }
  1233. rbuf = bus->rxbuf;
  1234. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1235. if (pad)
  1236. rbuf += (BRCMF_SDALIGN - pad);
  1237. /* Copy the already-read portion over */
  1238. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1239. if (len <= BRCMF_FIRSTREAD)
  1240. goto gotpkt;
  1241. /* Raise rdlen to next SDIO block to avoid tail command */
  1242. rdlen = len - BRCMF_FIRSTREAD;
  1243. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1244. pad = bus->blocksize - (rdlen % bus->blocksize);
  1245. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1246. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1247. rdlen += pad;
  1248. } else if (rdlen % BRCMF_SDALIGN) {
  1249. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1250. }
  1251. /* Satisfy length-alignment requirements */
  1252. if (rdlen & (ALIGNMENT - 1))
  1253. rdlen = roundup(rdlen, ALIGNMENT);
  1254. /* Drop if the read is too big or it exceeds our maximum */
  1255. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1256. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1257. rdlen, bus->sdiodev->bus_if->maxctl);
  1258. brcmf_sdbrcm_rxfail(bus, false, false);
  1259. goto done;
  1260. }
  1261. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1262. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1263. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1264. bus->sdcnt.rx_toolong++;
  1265. brcmf_sdbrcm_rxfail(bus, false, false);
  1266. goto done;
  1267. }
  1268. /* Read remain of frame body */
  1269. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1270. bus->sdiodev->sbwad,
  1271. SDIO_FUNC_2,
  1272. F2SYNC, rbuf, rdlen);
  1273. bus->sdcnt.f2rxdata++;
  1274. /* Control frame failures need retransmission */
  1275. if (sdret < 0) {
  1276. brcmf_err("read %d control bytes failed: %d\n",
  1277. rdlen, sdret);
  1278. bus->sdcnt.rxc_errors++;
  1279. brcmf_sdbrcm_rxfail(bus, true, true);
  1280. goto done;
  1281. } else
  1282. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1283. gotpkt:
  1284. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1285. buf, len, "RxCtrl:\n");
  1286. /* Point to valid data and indicate its length */
  1287. spin_lock_bh(&bus->rxctl_lock);
  1288. if (bus->rxctl) {
  1289. brcmf_err("last control frame is being processed.\n");
  1290. spin_unlock_bh(&bus->rxctl_lock);
  1291. vfree(buf);
  1292. goto done;
  1293. }
  1294. bus->rxctl = buf + doff;
  1295. bus->rxctl_orig = buf;
  1296. bus->rxlen = len - doff;
  1297. spin_unlock_bh(&bus->rxctl_lock);
  1298. done:
  1299. /* Awake any waiters */
  1300. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1301. }
  1302. /* Pad read to blocksize for efficiency */
  1303. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1304. {
  1305. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1306. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1307. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1308. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1309. *rdlen += *pad;
  1310. } else if (*rdlen % BRCMF_SDALIGN) {
  1311. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1312. }
  1313. }
  1314. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1315. {
  1316. struct sk_buff *pkt; /* Packet for event or data frames */
  1317. struct sk_buff_head pktlist; /* needed for bus interface */
  1318. u16 pad; /* Number of pad bytes to read */
  1319. uint rxleft = 0; /* Remaining number of frames allowed */
  1320. int sdret; /* Return code from calls */
  1321. uint rxcount = 0; /* Total frames read */
  1322. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1323. u8 head_read = 0;
  1324. brcmf_dbg(TRACE, "Enter\n");
  1325. /* Not finished unless we encounter no more frames indication */
  1326. bus->rxpending = true;
  1327. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1328. !bus->rxskip && rxleft &&
  1329. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1330. rd->seq_num++, rxleft--) {
  1331. /* Handle glomming separately */
  1332. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1333. u8 cnt;
  1334. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1335. bus->glomd, skb_peek(&bus->glom));
  1336. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1337. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1338. rd->seq_num += cnt - 1;
  1339. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1340. continue;
  1341. }
  1342. rd->len_left = rd->len;
  1343. /* read header first for unknow frame length */
  1344. sdio_claim_host(bus->sdiodev->func[1]);
  1345. if (!rd->len) {
  1346. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1347. bus->sdiodev->sbwad,
  1348. SDIO_FUNC_2, F2SYNC,
  1349. bus->rxhdr,
  1350. BRCMF_FIRSTREAD);
  1351. bus->sdcnt.f2rxhdrs++;
  1352. if (sdret < 0) {
  1353. brcmf_err("RXHEADER FAILED: %d\n",
  1354. sdret);
  1355. bus->sdcnt.rx_hdrfail++;
  1356. brcmf_sdbrcm_rxfail(bus, true, true);
  1357. sdio_release_host(bus->sdiodev->func[1]);
  1358. continue;
  1359. }
  1360. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1361. bus->rxhdr, SDPCM_HDRLEN,
  1362. "RxHdr:\n");
  1363. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1364. BRCMF_SDIO_FT_NORMAL)) {
  1365. sdio_release_host(bus->sdiodev->func[1]);
  1366. if (!bus->rxpending)
  1367. break;
  1368. else
  1369. continue;
  1370. }
  1371. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1372. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1373. rd->len,
  1374. rd->dat_offset);
  1375. /* prepare the descriptor for the next read */
  1376. rd->len = rd->len_nxtfrm << 4;
  1377. rd->len_nxtfrm = 0;
  1378. /* treat all packet as event if we don't know */
  1379. rd->channel = SDPCM_EVENT_CHANNEL;
  1380. sdio_release_host(bus->sdiodev->func[1]);
  1381. continue;
  1382. }
  1383. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1384. rd->len - BRCMF_FIRSTREAD : 0;
  1385. head_read = BRCMF_FIRSTREAD;
  1386. }
  1387. brcmf_pad(bus, &pad, &rd->len_left);
  1388. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1389. BRCMF_SDALIGN);
  1390. if (!pkt) {
  1391. /* Give up on data, request rtx of events */
  1392. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1393. brcmf_sdbrcm_rxfail(bus, false,
  1394. RETRYCHAN(rd->channel));
  1395. sdio_release_host(bus->sdiodev->func[1]);
  1396. continue;
  1397. }
  1398. skb_pull(pkt, head_read);
  1399. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1400. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1401. SDIO_FUNC_2, F2SYNC, pkt);
  1402. bus->sdcnt.f2rxdata++;
  1403. sdio_release_host(bus->sdiodev->func[1]);
  1404. if (sdret < 0) {
  1405. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1406. rd->len, rd->channel, sdret);
  1407. brcmu_pkt_buf_free_skb(pkt);
  1408. sdio_claim_host(bus->sdiodev->func[1]);
  1409. brcmf_sdbrcm_rxfail(bus, true,
  1410. RETRYCHAN(rd->channel));
  1411. sdio_release_host(bus->sdiodev->func[1]);
  1412. continue;
  1413. }
  1414. if (head_read) {
  1415. skb_push(pkt, head_read);
  1416. memcpy(pkt->data, bus->rxhdr, head_read);
  1417. head_read = 0;
  1418. } else {
  1419. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1420. rd_new.seq_num = rd->seq_num;
  1421. sdio_claim_host(bus->sdiodev->func[1]);
  1422. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1423. BRCMF_SDIO_FT_NORMAL)) {
  1424. rd->len = 0;
  1425. brcmu_pkt_buf_free_skb(pkt);
  1426. }
  1427. bus->sdcnt.rx_readahead_cnt++;
  1428. if (rd->len != roundup(rd_new.len, 16)) {
  1429. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1430. rd->len,
  1431. roundup(rd_new.len, 16) >> 4);
  1432. rd->len = 0;
  1433. brcmf_sdbrcm_rxfail(bus, true, true);
  1434. sdio_release_host(bus->sdiodev->func[1]);
  1435. brcmu_pkt_buf_free_skb(pkt);
  1436. continue;
  1437. }
  1438. sdio_release_host(bus->sdiodev->func[1]);
  1439. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1440. rd->channel = rd_new.channel;
  1441. rd->dat_offset = rd_new.dat_offset;
  1442. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1443. BRCMF_DATA_ON()) &&
  1444. BRCMF_HDRS_ON(),
  1445. bus->rxhdr, SDPCM_HDRLEN,
  1446. "RxHdr:\n");
  1447. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1448. brcmf_err("readahead on control packet %d?\n",
  1449. rd_new.seq_num);
  1450. /* Force retry w/normal header read */
  1451. rd->len = 0;
  1452. sdio_claim_host(bus->sdiodev->func[1]);
  1453. brcmf_sdbrcm_rxfail(bus, false, true);
  1454. sdio_release_host(bus->sdiodev->func[1]);
  1455. brcmu_pkt_buf_free_skb(pkt);
  1456. continue;
  1457. }
  1458. }
  1459. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1460. pkt->data, rd->len, "Rx Data:\n");
  1461. /* Save superframe descriptor and allocate packet frame */
  1462. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1463. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1464. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1465. rd->len);
  1466. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1467. pkt->data, rd->len,
  1468. "Glom Data:\n");
  1469. __skb_trim(pkt, rd->len);
  1470. skb_pull(pkt, SDPCM_HDRLEN);
  1471. bus->glomd = pkt;
  1472. } else {
  1473. brcmf_err("%s: glom superframe w/o "
  1474. "descriptor!\n", __func__);
  1475. sdio_claim_host(bus->sdiodev->func[1]);
  1476. brcmf_sdbrcm_rxfail(bus, false, false);
  1477. sdio_release_host(bus->sdiodev->func[1]);
  1478. }
  1479. /* prepare the descriptor for the next read */
  1480. rd->len = rd->len_nxtfrm << 4;
  1481. rd->len_nxtfrm = 0;
  1482. /* treat all packet as event if we don't know */
  1483. rd->channel = SDPCM_EVENT_CHANNEL;
  1484. continue;
  1485. }
  1486. /* Fill in packet len and prio, deliver upward */
  1487. __skb_trim(pkt, rd->len);
  1488. skb_pull(pkt, rd->dat_offset);
  1489. /* prepare the descriptor for the next read */
  1490. rd->len = rd->len_nxtfrm << 4;
  1491. rd->len_nxtfrm = 0;
  1492. /* treat all packet as event if we don't know */
  1493. rd->channel = SDPCM_EVENT_CHANNEL;
  1494. if (pkt->len == 0) {
  1495. brcmu_pkt_buf_free_skb(pkt);
  1496. continue;
  1497. }
  1498. skb_queue_head_init(&pktlist);
  1499. skb_queue_tail(&pktlist, pkt);
  1500. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1501. }
  1502. rxcount = maxframes - rxleft;
  1503. /* Message if we hit the limit */
  1504. if (!rxleft)
  1505. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1506. else
  1507. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1508. /* Back off rxseq if awaiting rtx, update rx_seq */
  1509. if (bus->rxskip)
  1510. rd->seq_num--;
  1511. bus->rx_seq = rd->seq_num;
  1512. return rxcount;
  1513. }
  1514. static void
  1515. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1516. {
  1517. if (waitqueue_active(&bus->ctrl_wait))
  1518. wake_up_interruptible(&bus->ctrl_wait);
  1519. return;
  1520. }
  1521. /* Writes a HW/SW header into the packet and sends it. */
  1522. /* Assumes: (a) header space already there, (b) caller holds lock */
  1523. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1524. uint chan, bool free_pkt)
  1525. {
  1526. int ret;
  1527. u8 *frame;
  1528. u16 len, pad = 0;
  1529. u32 swheader;
  1530. struct sk_buff *new;
  1531. int i;
  1532. brcmf_dbg(TRACE, "Enter\n");
  1533. frame = (u8 *) (pkt->data);
  1534. /* Add alignment padding, allocate new packet if needed */
  1535. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1536. if (pad) {
  1537. if (skb_headroom(pkt) < pad) {
  1538. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1539. skb_headroom(pkt), pad);
  1540. bus->sdiodev->bus_if->tx_realloc++;
  1541. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1542. if (!new) {
  1543. brcmf_err("couldn't allocate new %d-byte packet\n",
  1544. pkt->len + BRCMF_SDALIGN);
  1545. ret = -ENOMEM;
  1546. goto done;
  1547. }
  1548. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1549. memcpy(new->data, pkt->data, pkt->len);
  1550. if (free_pkt)
  1551. brcmu_pkt_buf_free_skb(pkt);
  1552. /* free the pkt if canned one is not used */
  1553. free_pkt = true;
  1554. pkt = new;
  1555. frame = (u8 *) (pkt->data);
  1556. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1557. pad = 0;
  1558. } else {
  1559. skb_push(pkt, pad);
  1560. frame = (u8 *) (pkt->data);
  1561. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1562. memset(frame, 0, pad + SDPCM_HDRLEN);
  1563. }
  1564. }
  1565. /* precondition: pad < BRCMF_SDALIGN */
  1566. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1567. len = (u16) (pkt->len);
  1568. *(__le16 *) frame = cpu_to_le16(len);
  1569. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1570. /* Software tag: channel, sequence number, data offset */
  1571. swheader =
  1572. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1573. (((pad +
  1574. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1575. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1576. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1577. #ifdef DEBUG
  1578. tx_packets[pkt->priority]++;
  1579. #endif
  1580. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1581. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1582. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1583. frame, len, "Tx Frame:\n");
  1584. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1585. ((BRCMF_CTL_ON() &&
  1586. chan == SDPCM_CONTROL_CHANNEL) ||
  1587. (BRCMF_DATA_ON() &&
  1588. chan != SDPCM_CONTROL_CHANNEL))) &&
  1589. BRCMF_HDRS_ON(),
  1590. frame, min_t(u16, len, 16), "TxHdr:\n");
  1591. /* Raise len to next SDIO block to eliminate tail command */
  1592. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1593. u16 pad = bus->blocksize - (len % bus->blocksize);
  1594. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1595. len += pad;
  1596. } else if (len % BRCMF_SDALIGN) {
  1597. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1598. }
  1599. /* Some controllers have trouble with odd bytes -- round to even */
  1600. if (len & (ALIGNMENT - 1))
  1601. len = roundup(len, ALIGNMENT);
  1602. sdio_claim_host(bus->sdiodev->func[1]);
  1603. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1604. SDIO_FUNC_2, F2SYNC, pkt);
  1605. bus->sdcnt.f2txdata++;
  1606. if (ret < 0) {
  1607. /* On failure, abort the command and terminate the frame */
  1608. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1609. ret);
  1610. bus->sdcnt.tx_sderrs++;
  1611. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1612. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1613. SFC_WF_TERM, NULL);
  1614. bus->sdcnt.f1regdata++;
  1615. for (i = 0; i < 3; i++) {
  1616. u8 hi, lo;
  1617. hi = brcmf_sdio_regrb(bus->sdiodev,
  1618. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1619. lo = brcmf_sdio_regrb(bus->sdiodev,
  1620. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1621. bus->sdcnt.f1regdata += 2;
  1622. if ((hi == 0) && (lo == 0))
  1623. break;
  1624. }
  1625. }
  1626. sdio_release_host(bus->sdiodev->func[1]);
  1627. if (ret == 0)
  1628. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1629. done:
  1630. /* restore pkt buffer pointer before calling tx complete routine */
  1631. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1632. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1633. if (free_pkt)
  1634. brcmu_pkt_buf_free_skb(pkt);
  1635. return ret;
  1636. }
  1637. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1638. {
  1639. struct sk_buff *pkt;
  1640. u32 intstatus = 0;
  1641. int ret = 0, prec_out;
  1642. uint cnt = 0;
  1643. uint datalen;
  1644. u8 tx_prec_map;
  1645. brcmf_dbg(TRACE, "Enter\n");
  1646. tx_prec_map = ~bus->flowcontrol;
  1647. /* Send frames until the limit or some other event */
  1648. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1649. spin_lock_bh(&bus->txqlock);
  1650. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1651. if (pkt == NULL) {
  1652. spin_unlock_bh(&bus->txqlock);
  1653. break;
  1654. }
  1655. spin_unlock_bh(&bus->txqlock);
  1656. datalen = pkt->len - SDPCM_HDRLEN;
  1657. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1658. /* In poll mode, need to check for other events */
  1659. if (!bus->intr && cnt) {
  1660. /* Check device status, signal pending interrupt */
  1661. sdio_claim_host(bus->sdiodev->func[1]);
  1662. ret = r_sdreg32(bus, &intstatus,
  1663. offsetof(struct sdpcmd_regs,
  1664. intstatus));
  1665. sdio_release_host(bus->sdiodev->func[1]);
  1666. bus->sdcnt.f2txdata++;
  1667. if (ret != 0)
  1668. break;
  1669. if (intstatus & bus->hostintmask)
  1670. atomic_set(&bus->ipend, 1);
  1671. }
  1672. }
  1673. /* Deflow-control stack if needed */
  1674. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1675. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1676. bus->txoff = false;
  1677. brcmf_txflowblock(bus->sdiodev->dev, false);
  1678. }
  1679. return cnt;
  1680. }
  1681. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1682. {
  1683. u32 local_hostintmask;
  1684. u8 saveclk;
  1685. int err;
  1686. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1687. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1688. struct brcmf_sdio *bus = sdiodev->bus;
  1689. brcmf_dbg(TRACE, "Enter\n");
  1690. if (bus->watchdog_tsk) {
  1691. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1692. kthread_stop(bus->watchdog_tsk);
  1693. bus->watchdog_tsk = NULL;
  1694. }
  1695. sdio_claim_host(bus->sdiodev->func[1]);
  1696. /* Enable clock for device interrupts */
  1697. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1698. /* Disable and clear interrupts at the chip level also */
  1699. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1700. local_hostintmask = bus->hostintmask;
  1701. bus->hostintmask = 0;
  1702. /* Change our idea of bus state */
  1703. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1704. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1705. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1706. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1707. if (!err) {
  1708. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1709. (saveclk | SBSDIO_FORCE_HT), &err);
  1710. }
  1711. if (err)
  1712. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1713. /* Turn off the bus (F2), free any pending packets */
  1714. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1715. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1716. NULL);
  1717. /* Clear any pending interrupts now that F2 is disabled */
  1718. w_sdreg32(bus, local_hostintmask,
  1719. offsetof(struct sdpcmd_regs, intstatus));
  1720. /* Turn off the backplane clock (only) */
  1721. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1722. sdio_release_host(bus->sdiodev->func[1]);
  1723. /* Clear the data packet queues */
  1724. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1725. /* Clear any held glomming stuff */
  1726. if (bus->glomd)
  1727. brcmu_pkt_buf_free_skb(bus->glomd);
  1728. brcmf_sdbrcm_free_glom(bus);
  1729. /* Clear rx control and wake any waiters */
  1730. spin_lock_bh(&bus->rxctl_lock);
  1731. bus->rxlen = 0;
  1732. spin_unlock_bh(&bus->rxctl_lock);
  1733. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1734. /* Reset some F2 state stuff */
  1735. bus->rxskip = false;
  1736. bus->tx_seq = bus->rx_seq = 0;
  1737. }
  1738. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1739. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1740. {
  1741. unsigned long flags;
  1742. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1743. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1744. enable_irq(bus->sdiodev->irq);
  1745. bus->sdiodev->irq_en = true;
  1746. }
  1747. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1748. }
  1749. #else
  1750. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1751. {
  1752. }
  1753. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1754. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  1755. {
  1756. struct list_head *new_hd;
  1757. unsigned long flags;
  1758. if (in_interrupt())
  1759. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  1760. else
  1761. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1762. if (new_hd == NULL)
  1763. return;
  1764. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  1765. list_add_tail(new_hd, &bus->dpc_tsklst);
  1766. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  1767. }
  1768. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1769. {
  1770. u8 idx;
  1771. u32 addr;
  1772. unsigned long val;
  1773. int n, ret;
  1774. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1775. addr = bus->ci->c_inf[idx].base +
  1776. offsetof(struct sdpcmd_regs, intstatus);
  1777. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1778. bus->sdcnt.f1regdata++;
  1779. if (ret != 0)
  1780. val = 0;
  1781. val &= bus->hostintmask;
  1782. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1783. /* Clear interrupts */
  1784. if (val) {
  1785. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1786. bus->sdcnt.f1regdata++;
  1787. }
  1788. if (ret) {
  1789. atomic_set(&bus->intstatus, 0);
  1790. } else if (val) {
  1791. for_each_set_bit(n, &val, 32)
  1792. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1793. }
  1794. return ret;
  1795. }
  1796. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1797. {
  1798. u32 newstatus = 0;
  1799. unsigned long intstatus;
  1800. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1801. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1802. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1803. int err = 0, n;
  1804. brcmf_dbg(TRACE, "Enter\n");
  1805. sdio_claim_host(bus->sdiodev->func[1]);
  1806. /* If waiting for HTAVAIL, check status */
  1807. if (bus->clkstate == CLK_PENDING) {
  1808. u8 clkctl, devctl = 0;
  1809. #ifdef DEBUG
  1810. /* Check for inconsistent device control */
  1811. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1812. SBSDIO_DEVICE_CTL, &err);
  1813. if (err) {
  1814. brcmf_err("error reading DEVCTL: %d\n", err);
  1815. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1816. }
  1817. #endif /* DEBUG */
  1818. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1819. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1820. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1821. if (err) {
  1822. brcmf_err("error reading CSR: %d\n",
  1823. err);
  1824. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1825. }
  1826. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1827. devctl, clkctl);
  1828. if (SBSDIO_HTAV(clkctl)) {
  1829. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1830. SBSDIO_DEVICE_CTL, &err);
  1831. if (err) {
  1832. brcmf_err("error reading DEVCTL: %d\n",
  1833. err);
  1834. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1835. }
  1836. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1837. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1838. devctl, &err);
  1839. if (err) {
  1840. brcmf_err("error writing DEVCTL: %d\n",
  1841. err);
  1842. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1843. }
  1844. bus->clkstate = CLK_AVAIL;
  1845. }
  1846. }
  1847. /* Make sure backplane clock is on */
  1848. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  1849. /* Pending interrupt indicates new device status */
  1850. if (atomic_read(&bus->ipend) > 0) {
  1851. atomic_set(&bus->ipend, 0);
  1852. err = brcmf_sdio_intr_rstatus(bus);
  1853. }
  1854. /* Start with leftover status bits */
  1855. intstatus = atomic_xchg(&bus->intstatus, 0);
  1856. /* Handle flow-control change: read new state in case our ack
  1857. * crossed another change interrupt. If change still set, assume
  1858. * FC ON for safety, let next loop through do the debounce.
  1859. */
  1860. if (intstatus & I_HMB_FC_CHANGE) {
  1861. intstatus &= ~I_HMB_FC_CHANGE;
  1862. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1863. offsetof(struct sdpcmd_regs, intstatus));
  1864. err = r_sdreg32(bus, &newstatus,
  1865. offsetof(struct sdpcmd_regs, intstatus));
  1866. bus->sdcnt.f1regdata += 2;
  1867. atomic_set(&bus->fcstate,
  1868. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1869. intstatus |= (newstatus & bus->hostintmask);
  1870. }
  1871. /* Handle host mailbox indication */
  1872. if (intstatus & I_HMB_HOST_INT) {
  1873. intstatus &= ~I_HMB_HOST_INT;
  1874. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1875. }
  1876. sdio_release_host(bus->sdiodev->func[1]);
  1877. /* Generally don't ask for these, can get CRC errors... */
  1878. if (intstatus & I_WR_OOSYNC) {
  1879. brcmf_err("Dongle reports WR_OOSYNC\n");
  1880. intstatus &= ~I_WR_OOSYNC;
  1881. }
  1882. if (intstatus & I_RD_OOSYNC) {
  1883. brcmf_err("Dongle reports RD_OOSYNC\n");
  1884. intstatus &= ~I_RD_OOSYNC;
  1885. }
  1886. if (intstatus & I_SBINT) {
  1887. brcmf_err("Dongle reports SBINT\n");
  1888. intstatus &= ~I_SBINT;
  1889. }
  1890. /* Would be active due to wake-wlan in gSPI */
  1891. if (intstatus & I_CHIPACTIVE) {
  1892. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1893. intstatus &= ~I_CHIPACTIVE;
  1894. }
  1895. /* Ignore frame indications if rxskip is set */
  1896. if (bus->rxskip)
  1897. intstatus &= ~I_HMB_FRAME_IND;
  1898. /* On frame indication, read available frames */
  1899. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1900. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1901. if (!bus->rxpending)
  1902. intstatus &= ~I_HMB_FRAME_IND;
  1903. rxlimit -= min(framecnt, rxlimit);
  1904. }
  1905. /* Keep still-pending events for next scheduling */
  1906. if (intstatus) {
  1907. for_each_set_bit(n, &intstatus, 32)
  1908. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1909. }
  1910. brcmf_sdbrcm_clrintr(bus);
  1911. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1912. (bus->clkstate == CLK_AVAIL)) {
  1913. int i;
  1914. sdio_claim_host(bus->sdiodev->func[1]);
  1915. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1916. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1917. (u32) bus->ctrl_frame_len);
  1918. if (err < 0) {
  1919. /* On failure, abort the command and
  1920. terminate the frame */
  1921. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1922. err);
  1923. bus->sdcnt.tx_sderrs++;
  1924. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1925. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1926. SFC_WF_TERM, &err);
  1927. bus->sdcnt.f1regdata++;
  1928. for (i = 0; i < 3; i++) {
  1929. u8 hi, lo;
  1930. hi = brcmf_sdio_regrb(bus->sdiodev,
  1931. SBSDIO_FUNC1_WFRAMEBCHI,
  1932. &err);
  1933. lo = brcmf_sdio_regrb(bus->sdiodev,
  1934. SBSDIO_FUNC1_WFRAMEBCLO,
  1935. &err);
  1936. bus->sdcnt.f1regdata += 2;
  1937. if ((hi == 0) && (lo == 0))
  1938. break;
  1939. }
  1940. } else {
  1941. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1942. }
  1943. sdio_release_host(bus->sdiodev->func[1]);
  1944. bus->ctrl_frame_stat = false;
  1945. brcmf_sdbrcm_wait_event_wakeup(bus);
  1946. }
  1947. /* Send queued frames (limit 1 if rx may still be pending) */
  1948. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1949. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1950. && data_ok(bus)) {
  1951. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1952. txlimit;
  1953. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1954. txlimit -= framecnt;
  1955. }
  1956. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1957. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1958. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1959. atomic_set(&bus->intstatus, 0);
  1960. } else if (atomic_read(&bus->intstatus) ||
  1961. atomic_read(&bus->ipend) > 0 ||
  1962. (!atomic_read(&bus->fcstate) &&
  1963. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1964. data_ok(bus)) || PKT_AVAILABLE()) {
  1965. brcmf_sdbrcm_adddpctsk(bus);
  1966. }
  1967. /* If we're done for now, turn off clock request. */
  1968. if ((bus->clkstate != CLK_PENDING)
  1969. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1970. bus->activity = false;
  1971. sdio_claim_host(bus->sdiodev->func[1]);
  1972. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  1973. sdio_release_host(bus->sdiodev->func[1]);
  1974. }
  1975. }
  1976. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1977. {
  1978. int ret = -EBADE;
  1979. uint datalen, prec;
  1980. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1981. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1982. struct brcmf_sdio *bus = sdiodev->bus;
  1983. unsigned long flags;
  1984. brcmf_dbg(TRACE, "Enter\n");
  1985. datalen = pkt->len;
  1986. /* Add space for the header */
  1987. skb_push(pkt, SDPCM_HDRLEN);
  1988. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  1989. prec = prio2prec((pkt->priority & PRIOMASK));
  1990. /* Check for existing queue, current flow-control,
  1991. pending event, or pending clock */
  1992. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  1993. bus->sdcnt.fcqueued++;
  1994. /* Priority based enq */
  1995. spin_lock_bh(&bus->txqlock);
  1996. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  1997. skb_pull(pkt, SDPCM_HDRLEN);
  1998. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  1999. brcmu_pkt_buf_free_skb(pkt);
  2000. brcmf_err("out of bus->txq !!!\n");
  2001. ret = -ENOSR;
  2002. } else {
  2003. ret = 0;
  2004. }
  2005. spin_unlock_bh(&bus->txqlock);
  2006. if (pktq_len(&bus->txq) >= TXHI) {
  2007. bus->txoff = true;
  2008. brcmf_txflowblock(bus->sdiodev->dev, true);
  2009. }
  2010. #ifdef DEBUG
  2011. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2012. qcount[prec] = pktq_plen(&bus->txq, prec);
  2013. #endif
  2014. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2015. if (list_empty(&bus->dpc_tsklst)) {
  2016. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2017. brcmf_sdbrcm_adddpctsk(bus);
  2018. queue_work(bus->brcmf_wq, &bus->datawork);
  2019. } else {
  2020. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2021. }
  2022. return ret;
  2023. }
  2024. static int
  2025. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2026. uint size)
  2027. {
  2028. int bcmerror = 0;
  2029. u32 sdaddr;
  2030. uint dsize;
  2031. /* Determine initial transfer parameters */
  2032. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2033. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2034. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2035. else
  2036. dsize = size;
  2037. sdio_claim_host(bus->sdiodev->func[1]);
  2038. /* Set the backplane window to include the start address */
  2039. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2040. if (bcmerror) {
  2041. brcmf_err("window change failed\n");
  2042. goto xfer_done;
  2043. }
  2044. /* Do the transfer(s) */
  2045. while (size) {
  2046. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2047. write ? "write" : "read", dsize,
  2048. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2049. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2050. sdaddr, data, dsize);
  2051. if (bcmerror) {
  2052. brcmf_err("membytes transfer failed\n");
  2053. break;
  2054. }
  2055. /* Adjust for next transfer (if any) */
  2056. size -= dsize;
  2057. if (size) {
  2058. data += dsize;
  2059. address += dsize;
  2060. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2061. address);
  2062. if (bcmerror) {
  2063. brcmf_err("window change failed\n");
  2064. break;
  2065. }
  2066. sdaddr = 0;
  2067. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2068. }
  2069. }
  2070. xfer_done:
  2071. /* Return the window to backplane enumeration space for core access */
  2072. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2073. brcmf_err("FAILED to set window back to 0x%x\n",
  2074. bus->sdiodev->sbwad);
  2075. sdio_release_host(bus->sdiodev->func[1]);
  2076. return bcmerror;
  2077. }
  2078. #ifdef DEBUG
  2079. #define CONSOLE_LINE_MAX 192
  2080. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2081. {
  2082. struct brcmf_console *c = &bus->console;
  2083. u8 line[CONSOLE_LINE_MAX], ch;
  2084. u32 n, idx, addr;
  2085. int rv;
  2086. /* Don't do anything until FWREADY updates console address */
  2087. if (bus->console_addr == 0)
  2088. return 0;
  2089. /* Read console log struct */
  2090. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2091. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2092. sizeof(c->log_le));
  2093. if (rv < 0)
  2094. return rv;
  2095. /* Allocate console buffer (one time only) */
  2096. if (c->buf == NULL) {
  2097. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2098. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2099. if (c->buf == NULL)
  2100. return -ENOMEM;
  2101. }
  2102. idx = le32_to_cpu(c->log_le.idx);
  2103. /* Protect against corrupt value */
  2104. if (idx > c->bufsize)
  2105. return -EBADE;
  2106. /* Skip reading the console buffer if the index pointer
  2107. has not moved */
  2108. if (idx == c->last)
  2109. return 0;
  2110. /* Read the console buffer */
  2111. addr = le32_to_cpu(c->log_le.buf);
  2112. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2113. if (rv < 0)
  2114. return rv;
  2115. while (c->last != idx) {
  2116. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2117. if (c->last == idx) {
  2118. /* This would output a partial line.
  2119. * Instead, back up
  2120. * the buffer pointer and output this
  2121. * line next time around.
  2122. */
  2123. if (c->last >= n)
  2124. c->last -= n;
  2125. else
  2126. c->last = c->bufsize - n;
  2127. goto break2;
  2128. }
  2129. ch = c->buf[c->last];
  2130. c->last = (c->last + 1) % c->bufsize;
  2131. if (ch == '\n')
  2132. break;
  2133. line[n] = ch;
  2134. }
  2135. if (n > 0) {
  2136. if (line[n - 1] == '\r')
  2137. n--;
  2138. line[n] = 0;
  2139. pr_debug("CONSOLE: %s\n", line);
  2140. }
  2141. }
  2142. break2:
  2143. return 0;
  2144. }
  2145. #endif /* DEBUG */
  2146. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2147. {
  2148. int i;
  2149. int ret;
  2150. bus->ctrl_frame_stat = false;
  2151. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2152. SDIO_FUNC_2, F2SYNC, frame, len);
  2153. if (ret < 0) {
  2154. /* On failure, abort the command and terminate the frame */
  2155. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2156. ret);
  2157. bus->sdcnt.tx_sderrs++;
  2158. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2159. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2160. SFC_WF_TERM, NULL);
  2161. bus->sdcnt.f1regdata++;
  2162. for (i = 0; i < 3; i++) {
  2163. u8 hi, lo;
  2164. hi = brcmf_sdio_regrb(bus->sdiodev,
  2165. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2166. lo = brcmf_sdio_regrb(bus->sdiodev,
  2167. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2168. bus->sdcnt.f1regdata += 2;
  2169. if (hi == 0 && lo == 0)
  2170. break;
  2171. }
  2172. return ret;
  2173. }
  2174. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2175. return ret;
  2176. }
  2177. static int
  2178. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2179. {
  2180. u8 *frame;
  2181. u16 len;
  2182. u32 swheader;
  2183. uint retries = 0;
  2184. u8 doff = 0;
  2185. int ret = -1;
  2186. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2187. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2188. struct brcmf_sdio *bus = sdiodev->bus;
  2189. unsigned long flags;
  2190. brcmf_dbg(TRACE, "Enter\n");
  2191. /* Back the pointer to make a room for bus header */
  2192. frame = msg - SDPCM_HDRLEN;
  2193. len = (msglen += SDPCM_HDRLEN);
  2194. /* Add alignment padding (optional for ctl frames) */
  2195. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2196. if (doff) {
  2197. frame -= doff;
  2198. len += doff;
  2199. msglen += doff;
  2200. memset(frame, 0, doff + SDPCM_HDRLEN);
  2201. }
  2202. /* precondition: doff < BRCMF_SDALIGN */
  2203. doff += SDPCM_HDRLEN;
  2204. /* Round send length to next SDIO block */
  2205. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2206. u16 pad = bus->blocksize - (len % bus->blocksize);
  2207. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2208. len += pad;
  2209. } else if (len % BRCMF_SDALIGN) {
  2210. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2211. }
  2212. /* Satisfy length-alignment requirements */
  2213. if (len & (ALIGNMENT - 1))
  2214. len = roundup(len, ALIGNMENT);
  2215. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2216. /* Make sure backplane clock is on */
  2217. sdio_claim_host(bus->sdiodev->func[1]);
  2218. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2219. sdio_release_host(bus->sdiodev->func[1]);
  2220. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2221. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2222. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2223. /* Software tag: channel, sequence number, data offset */
  2224. swheader =
  2225. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2226. SDPCM_CHANNEL_MASK)
  2227. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2228. SDPCM_DOFFSET_MASK);
  2229. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2230. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2231. if (!data_ok(bus)) {
  2232. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2233. bus->tx_max, bus->tx_seq);
  2234. bus->ctrl_frame_stat = true;
  2235. /* Send from dpc */
  2236. bus->ctrl_frame_buf = frame;
  2237. bus->ctrl_frame_len = len;
  2238. wait_event_interruptible_timeout(bus->ctrl_wait,
  2239. !bus->ctrl_frame_stat,
  2240. msecs_to_jiffies(2000));
  2241. if (!bus->ctrl_frame_stat) {
  2242. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2243. ret = 0;
  2244. } else {
  2245. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2246. ret = -1;
  2247. }
  2248. }
  2249. if (ret == -1) {
  2250. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2251. frame, len, "Tx Frame:\n");
  2252. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2253. BRCMF_HDRS_ON(),
  2254. frame, min_t(u16, len, 16), "TxHdr:\n");
  2255. do {
  2256. sdio_claim_host(bus->sdiodev->func[1]);
  2257. ret = brcmf_tx_frame(bus, frame, len);
  2258. sdio_release_host(bus->sdiodev->func[1]);
  2259. } while (ret < 0 && retries++ < TXRETRIES);
  2260. }
  2261. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2262. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2263. list_empty(&bus->dpc_tsklst)) {
  2264. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2265. bus->activity = false;
  2266. sdio_claim_host(bus->sdiodev->func[1]);
  2267. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2268. sdio_release_host(bus->sdiodev->func[1]);
  2269. } else {
  2270. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2271. }
  2272. if (ret)
  2273. bus->sdcnt.tx_ctlerrs++;
  2274. else
  2275. bus->sdcnt.tx_ctlpkts++;
  2276. return ret ? -EIO : 0;
  2277. }
  2278. #ifdef DEBUG
  2279. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2280. {
  2281. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2282. }
  2283. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2284. struct sdpcm_shared *sh)
  2285. {
  2286. u32 addr;
  2287. int rv;
  2288. u32 shaddr = 0;
  2289. struct sdpcm_shared_le sh_le;
  2290. __le32 addr_le;
  2291. shaddr = bus->ramsize - 4;
  2292. /*
  2293. * Read last word in socram to determine
  2294. * address of sdpcm_shared structure
  2295. */
  2296. sdio_claim_host(bus->sdiodev->func[1]);
  2297. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2298. (u8 *)&addr_le, 4);
  2299. sdio_claim_host(bus->sdiodev->func[1]);
  2300. if (rv < 0)
  2301. return rv;
  2302. addr = le32_to_cpu(addr_le);
  2303. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2304. /*
  2305. * Check if addr is valid.
  2306. * NVRAM length at the end of memory should have been overwritten.
  2307. */
  2308. if (!brcmf_sdio_valid_shared_address(addr)) {
  2309. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2310. addr);
  2311. return -EINVAL;
  2312. }
  2313. /* Read hndrte_shared structure */
  2314. sdio_claim_host(bus->sdiodev->func[1]);
  2315. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2316. sizeof(struct sdpcm_shared_le));
  2317. sdio_release_host(bus->sdiodev->func[1]);
  2318. if (rv < 0)
  2319. return rv;
  2320. /* Endianness */
  2321. sh->flags = le32_to_cpu(sh_le.flags);
  2322. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2323. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2324. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2325. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2326. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2327. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2328. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2329. brcmf_err("sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2330. SDPCM_SHARED_VERSION,
  2331. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2332. return -EPROTO;
  2333. }
  2334. return 0;
  2335. }
  2336. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2337. struct sdpcm_shared *sh, char __user *data,
  2338. size_t count)
  2339. {
  2340. u32 addr, console_ptr, console_size, console_index;
  2341. char *conbuf = NULL;
  2342. __le32 sh_val;
  2343. int rv;
  2344. loff_t pos = 0;
  2345. int nbytes = 0;
  2346. /* obtain console information from device memory */
  2347. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2348. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2349. (u8 *)&sh_val, sizeof(u32));
  2350. if (rv < 0)
  2351. return rv;
  2352. console_ptr = le32_to_cpu(sh_val);
  2353. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2354. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2355. (u8 *)&sh_val, sizeof(u32));
  2356. if (rv < 0)
  2357. return rv;
  2358. console_size = le32_to_cpu(sh_val);
  2359. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2360. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2361. (u8 *)&sh_val, sizeof(u32));
  2362. if (rv < 0)
  2363. return rv;
  2364. console_index = le32_to_cpu(sh_val);
  2365. /* allocate buffer for console data */
  2366. if (console_size <= CONSOLE_BUFFER_MAX)
  2367. conbuf = vzalloc(console_size+1);
  2368. if (!conbuf)
  2369. return -ENOMEM;
  2370. /* obtain the console data from device */
  2371. conbuf[console_size] = '\0';
  2372. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2373. console_size);
  2374. if (rv < 0)
  2375. goto done;
  2376. rv = simple_read_from_buffer(data, count, &pos,
  2377. conbuf + console_index,
  2378. console_size - console_index);
  2379. if (rv < 0)
  2380. goto done;
  2381. nbytes = rv;
  2382. if (console_index > 0) {
  2383. pos = 0;
  2384. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2385. conbuf, console_index - 1);
  2386. if (rv < 0)
  2387. goto done;
  2388. rv += nbytes;
  2389. }
  2390. done:
  2391. vfree(conbuf);
  2392. return rv;
  2393. }
  2394. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2395. char __user *data, size_t count)
  2396. {
  2397. int error, res;
  2398. char buf[350];
  2399. struct brcmf_trap_info tr;
  2400. int nbytes;
  2401. loff_t pos = 0;
  2402. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2403. return 0;
  2404. sdio_claim_host(bus->sdiodev->func[1]);
  2405. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2406. sizeof(struct brcmf_trap_info));
  2407. if (error < 0)
  2408. return error;
  2409. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2410. sdio_release_host(bus->sdiodev->func[1]);
  2411. if (nbytes < 0)
  2412. return nbytes;
  2413. res = scnprintf(buf, sizeof(buf),
  2414. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2415. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2416. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2417. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2418. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2419. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2420. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2421. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2422. le32_to_cpu(tr.pc), sh->trap_addr,
  2423. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2424. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2425. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2426. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2427. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2428. if (error < 0)
  2429. return error;
  2430. nbytes += error;
  2431. return nbytes;
  2432. }
  2433. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2434. struct sdpcm_shared *sh, char __user *data,
  2435. size_t count)
  2436. {
  2437. int error = 0;
  2438. char buf[200];
  2439. char file[80] = "?";
  2440. char expr[80] = "<???>";
  2441. int res;
  2442. loff_t pos = 0;
  2443. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2444. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2445. return 0;
  2446. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2447. brcmf_dbg(INFO, "no assert in dongle\n");
  2448. return 0;
  2449. }
  2450. sdio_claim_host(bus->sdiodev->func[1]);
  2451. if (sh->assert_file_addr != 0) {
  2452. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2453. (u8 *)file, 80);
  2454. if (error < 0)
  2455. return error;
  2456. }
  2457. if (sh->assert_exp_addr != 0) {
  2458. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2459. (u8 *)expr, 80);
  2460. if (error < 0)
  2461. return error;
  2462. }
  2463. sdio_release_host(bus->sdiodev->func[1]);
  2464. res = scnprintf(buf, sizeof(buf),
  2465. "dongle assert: %s:%d: assert(%s)\n",
  2466. file, sh->assert_line, expr);
  2467. return simple_read_from_buffer(data, count, &pos, buf, res);
  2468. }
  2469. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2470. {
  2471. int error;
  2472. struct sdpcm_shared sh;
  2473. error = brcmf_sdio_readshared(bus, &sh);
  2474. if (error < 0)
  2475. return error;
  2476. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2477. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2478. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2479. brcmf_err("assertion in dongle\n");
  2480. if (sh.flags & SDPCM_SHARED_TRAP)
  2481. brcmf_err("firmware trap in dongle\n");
  2482. return 0;
  2483. }
  2484. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2485. size_t count, loff_t *ppos)
  2486. {
  2487. int error = 0;
  2488. struct sdpcm_shared sh;
  2489. int nbytes = 0;
  2490. loff_t pos = *ppos;
  2491. if (pos != 0)
  2492. return 0;
  2493. error = brcmf_sdio_readshared(bus, &sh);
  2494. if (error < 0)
  2495. goto done;
  2496. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2497. if (error < 0)
  2498. goto done;
  2499. nbytes = error;
  2500. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2501. if (error < 0)
  2502. goto done;
  2503. error += nbytes;
  2504. *ppos += error;
  2505. done:
  2506. return error;
  2507. }
  2508. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2509. size_t count, loff_t *ppos)
  2510. {
  2511. struct brcmf_sdio *bus = f->private_data;
  2512. int res;
  2513. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2514. if (res > 0)
  2515. *ppos += res;
  2516. return (ssize_t)res;
  2517. }
  2518. static const struct file_operations brcmf_sdio_forensic_ops = {
  2519. .owner = THIS_MODULE,
  2520. .open = simple_open,
  2521. .read = brcmf_sdio_forensic_read
  2522. };
  2523. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2524. {
  2525. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2526. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2527. if (IS_ERR_OR_NULL(dentry))
  2528. return;
  2529. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2530. &brcmf_sdio_forensic_ops);
  2531. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2532. }
  2533. #else
  2534. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2535. {
  2536. return 0;
  2537. }
  2538. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2539. {
  2540. }
  2541. #endif /* DEBUG */
  2542. static int
  2543. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2544. {
  2545. int timeleft;
  2546. uint rxlen = 0;
  2547. bool pending;
  2548. u8 *buf;
  2549. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2550. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2551. struct brcmf_sdio *bus = sdiodev->bus;
  2552. brcmf_dbg(TRACE, "Enter\n");
  2553. /* Wait until control frame is available */
  2554. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2555. spin_lock_bh(&bus->rxctl_lock);
  2556. rxlen = bus->rxlen;
  2557. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2558. bus->rxctl = NULL;
  2559. buf = bus->rxctl_orig;
  2560. bus->rxctl_orig = NULL;
  2561. bus->rxlen = 0;
  2562. spin_unlock_bh(&bus->rxctl_lock);
  2563. vfree(buf);
  2564. if (rxlen) {
  2565. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2566. rxlen, msglen);
  2567. } else if (timeleft == 0) {
  2568. brcmf_err("resumed on timeout\n");
  2569. brcmf_sdbrcm_checkdied(bus);
  2570. } else if (pending) {
  2571. brcmf_dbg(CTL, "cancelled\n");
  2572. return -ERESTARTSYS;
  2573. } else {
  2574. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2575. brcmf_sdbrcm_checkdied(bus);
  2576. }
  2577. if (rxlen)
  2578. bus->sdcnt.rx_ctlpkts++;
  2579. else
  2580. bus->sdcnt.rx_ctlerrs++;
  2581. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2582. }
  2583. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2584. {
  2585. int bcmerror = 0;
  2586. u32 varaddr;
  2587. u32 varsizew;
  2588. __le32 varsizew_le;
  2589. #ifdef DEBUG
  2590. char *nvram_ularray;
  2591. #endif /* DEBUG */
  2592. /* Even if there are no vars are to be written, we still
  2593. need to set the ramsize. */
  2594. varaddr = (bus->ramsize - 4) - bus->varsz;
  2595. if (bus->vars) {
  2596. /* Write the vars list */
  2597. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2598. bus->vars, bus->varsz);
  2599. #ifdef DEBUG
  2600. /* Verify NVRAM bytes */
  2601. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2602. bus->varsz);
  2603. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2604. if (!nvram_ularray)
  2605. return -ENOMEM;
  2606. /* Upload image to verify downloaded contents. */
  2607. memset(nvram_ularray, 0xaa, bus->varsz);
  2608. /* Read the vars list to temp buffer for comparison */
  2609. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2610. nvram_ularray, bus->varsz);
  2611. if (bcmerror) {
  2612. brcmf_err("error %d on reading %d nvram bytes at 0x%08x\n",
  2613. bcmerror, bus->varsz, varaddr);
  2614. }
  2615. /* Compare the org NVRAM with the one read from RAM */
  2616. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2617. brcmf_err("Downloaded NVRAM image is corrupted\n");
  2618. else
  2619. brcmf_err("Download/Upload/Compare of NVRAM ok\n");
  2620. kfree(nvram_ularray);
  2621. #endif /* DEBUG */
  2622. }
  2623. /* adjust to the user specified RAM */
  2624. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2625. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2626. varaddr, bus->varsz);
  2627. /*
  2628. * Determine the length token:
  2629. * Varsize, converted to words, in lower 16-bits, checksum
  2630. * in upper 16-bits.
  2631. */
  2632. if (bcmerror) {
  2633. varsizew = 0;
  2634. varsizew_le = cpu_to_le32(0);
  2635. } else {
  2636. varsizew = bus->varsz / 4;
  2637. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2638. varsizew_le = cpu_to_le32(varsizew);
  2639. }
  2640. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2641. bus->varsz, varsizew);
  2642. /* Write the length token to the last word */
  2643. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2644. (u8 *)&varsizew_le, 4);
  2645. return bcmerror;
  2646. }
  2647. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2648. {
  2649. int bcmerror = 0;
  2650. struct chip_info *ci = bus->ci;
  2651. /* To enter download state, disable ARM and reset SOCRAM.
  2652. * To exit download state, simply reset ARM (default is RAM boot).
  2653. */
  2654. if (enter) {
  2655. bus->alp_only = true;
  2656. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2657. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2658. /* Clear the top bit of memory */
  2659. if (bus->ramsize) {
  2660. u32 zeros = 0;
  2661. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2662. (u8 *)&zeros, 4);
  2663. }
  2664. } else {
  2665. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2666. brcmf_err("SOCRAM core is down after reset?\n");
  2667. bcmerror = -EBADE;
  2668. goto fail;
  2669. }
  2670. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2671. if (bcmerror) {
  2672. brcmf_err("no vars written to RAM\n");
  2673. bcmerror = 0;
  2674. }
  2675. w_sdreg32(bus, 0xFFFFFFFF,
  2676. offsetof(struct sdpcmd_regs, intstatus));
  2677. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2678. /* Allow HT Clock now that the ARM is running. */
  2679. bus->alp_only = false;
  2680. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2681. }
  2682. fail:
  2683. return bcmerror;
  2684. }
  2685. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2686. {
  2687. if (bus->firmware->size < bus->fw_ptr + len)
  2688. len = bus->firmware->size - bus->fw_ptr;
  2689. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2690. bus->fw_ptr += len;
  2691. return len;
  2692. }
  2693. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2694. {
  2695. int offset = 0;
  2696. uint len;
  2697. u8 *memblock = NULL, *memptr;
  2698. int ret;
  2699. brcmf_dbg(INFO, "Enter\n");
  2700. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2701. &bus->sdiodev->func[2]->dev);
  2702. if (ret) {
  2703. brcmf_err("Fail to request firmware %d\n", ret);
  2704. return ret;
  2705. }
  2706. bus->fw_ptr = 0;
  2707. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2708. if (memblock == NULL) {
  2709. ret = -ENOMEM;
  2710. goto err;
  2711. }
  2712. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2713. memptr += (BRCMF_SDALIGN -
  2714. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2715. /* Download image */
  2716. while ((len =
  2717. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2718. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2719. if (ret) {
  2720. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2721. ret, MEMBLOCK, offset);
  2722. goto err;
  2723. }
  2724. offset += MEMBLOCK;
  2725. }
  2726. err:
  2727. kfree(memblock);
  2728. release_firmware(bus->firmware);
  2729. bus->fw_ptr = 0;
  2730. return ret;
  2731. }
  2732. /*
  2733. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2734. * and ending in a NUL.
  2735. * Removes carriage returns, empty lines, comment lines, and converts
  2736. * newlines to NULs.
  2737. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2738. * by two NULs.
  2739. */
  2740. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2741. {
  2742. char *varbuf;
  2743. char *dp;
  2744. bool findNewline;
  2745. int column;
  2746. int ret = 0;
  2747. uint buf_len, n, len;
  2748. len = bus->firmware->size;
  2749. varbuf = vmalloc(len);
  2750. if (!varbuf)
  2751. return -ENOMEM;
  2752. memcpy(varbuf, bus->firmware->data, len);
  2753. dp = varbuf;
  2754. findNewline = false;
  2755. column = 0;
  2756. for (n = 0; n < len; n++) {
  2757. if (varbuf[n] == 0)
  2758. break;
  2759. if (varbuf[n] == '\r')
  2760. continue;
  2761. if (findNewline && varbuf[n] != '\n')
  2762. continue;
  2763. findNewline = false;
  2764. if (varbuf[n] == '#') {
  2765. findNewline = true;
  2766. continue;
  2767. }
  2768. if (varbuf[n] == '\n') {
  2769. if (column == 0)
  2770. continue;
  2771. *dp++ = 0;
  2772. column = 0;
  2773. continue;
  2774. }
  2775. *dp++ = varbuf[n];
  2776. column++;
  2777. }
  2778. buf_len = dp - varbuf;
  2779. while (dp < varbuf + n)
  2780. *dp++ = 0;
  2781. kfree(bus->vars);
  2782. /* roundup needed for download to device */
  2783. bus->varsz = roundup(buf_len + 1, 4);
  2784. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2785. if (bus->vars == NULL) {
  2786. bus->varsz = 0;
  2787. ret = -ENOMEM;
  2788. goto err;
  2789. }
  2790. /* copy the processed variables and add null termination */
  2791. memcpy(bus->vars, varbuf, buf_len);
  2792. bus->vars[buf_len] = 0;
  2793. err:
  2794. vfree(varbuf);
  2795. return ret;
  2796. }
  2797. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2798. {
  2799. int ret;
  2800. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2801. &bus->sdiodev->func[2]->dev);
  2802. if (ret) {
  2803. brcmf_err("Fail to request nvram %d\n", ret);
  2804. return ret;
  2805. }
  2806. ret = brcmf_process_nvram_vars(bus);
  2807. release_firmware(bus->firmware);
  2808. return ret;
  2809. }
  2810. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2811. {
  2812. int bcmerror = -1;
  2813. /* Keep arm in reset */
  2814. if (brcmf_sdbrcm_download_state(bus, true)) {
  2815. brcmf_err("error placing ARM core in reset\n");
  2816. goto err;
  2817. }
  2818. /* External image takes precedence if specified */
  2819. if (brcmf_sdbrcm_download_code_file(bus)) {
  2820. brcmf_err("dongle image file download failed\n");
  2821. goto err;
  2822. }
  2823. /* External nvram takes precedence if specified */
  2824. if (brcmf_sdbrcm_download_nvram(bus))
  2825. brcmf_err("dongle nvram file download failed\n");
  2826. /* Take arm out of reset */
  2827. if (brcmf_sdbrcm_download_state(bus, false)) {
  2828. brcmf_err("error getting out of ARM core reset\n");
  2829. goto err;
  2830. }
  2831. bcmerror = 0;
  2832. err:
  2833. return bcmerror;
  2834. }
  2835. static bool
  2836. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2837. {
  2838. bool ret;
  2839. sdio_claim_host(bus->sdiodev->func[1]);
  2840. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2841. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2842. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2843. sdio_release_host(bus->sdiodev->func[1]);
  2844. return ret;
  2845. }
  2846. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2847. {
  2848. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2849. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2850. struct brcmf_sdio *bus = sdiodev->bus;
  2851. unsigned long timeout;
  2852. u8 ready, enable;
  2853. int err, ret = 0;
  2854. u8 saveclk;
  2855. brcmf_dbg(TRACE, "Enter\n");
  2856. /* try to download image and nvram to the dongle */
  2857. if (bus_if->state == BRCMF_BUS_DOWN) {
  2858. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2859. return -1;
  2860. }
  2861. if (!bus->sdiodev->bus_if->drvr)
  2862. return 0;
  2863. /* Start the watchdog timer */
  2864. bus->sdcnt.tickcnt = 0;
  2865. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2866. sdio_claim_host(bus->sdiodev->func[1]);
  2867. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2868. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2869. if (bus->clkstate != CLK_AVAIL)
  2870. goto exit;
  2871. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2872. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2873. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2874. if (!err) {
  2875. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2876. (saveclk | SBSDIO_FORCE_HT), &err);
  2877. }
  2878. if (err) {
  2879. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2880. goto exit;
  2881. }
  2882. /* Enable function 2 (frame transfers) */
  2883. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2884. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2885. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2886. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2887. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2888. ready = 0;
  2889. while (enable != ready) {
  2890. ready = brcmf_sdio_regrb(bus->sdiodev,
  2891. SDIO_CCCR_IORx, NULL);
  2892. if (time_after(jiffies, timeout))
  2893. break;
  2894. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2895. /* prevent busy waiting if it takes too long */
  2896. msleep_interruptible(20);
  2897. }
  2898. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2899. /* If F2 successfully enabled, set core and enable interrupts */
  2900. if (ready == enable) {
  2901. /* Set up the interrupt mask and enable interrupts */
  2902. bus->hostintmask = HOSTINTMASK;
  2903. w_sdreg32(bus, bus->hostintmask,
  2904. offsetof(struct sdpcmd_regs, hostintmask));
  2905. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2906. } else {
  2907. /* Disable F2 again */
  2908. enable = SDIO_FUNC_ENABLE_1;
  2909. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2910. ret = -ENODEV;
  2911. }
  2912. /* Restore previous clock setting */
  2913. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2914. if (ret == 0) {
  2915. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2916. if (ret != 0)
  2917. brcmf_err("intr register failed:%d\n", ret);
  2918. }
  2919. /* If we didn't come up, turn off backplane clock */
  2920. if (bus_if->state != BRCMF_BUS_DATA)
  2921. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2922. exit:
  2923. sdio_release_host(bus->sdiodev->func[1]);
  2924. return ret;
  2925. }
  2926. void brcmf_sdbrcm_isr(void *arg)
  2927. {
  2928. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2929. brcmf_dbg(TRACE, "Enter\n");
  2930. if (!bus) {
  2931. brcmf_err("bus is null pointer, exiting\n");
  2932. return;
  2933. }
  2934. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2935. brcmf_err("bus is down. we have nothing to do\n");
  2936. return;
  2937. }
  2938. /* Count the interrupt call */
  2939. bus->sdcnt.intrcount++;
  2940. if (in_interrupt())
  2941. atomic_set(&bus->ipend, 1);
  2942. else
  2943. if (brcmf_sdio_intr_rstatus(bus)) {
  2944. brcmf_err("failed backplane access\n");
  2945. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2946. }
  2947. /* Disable additional interrupts (is this needed now)? */
  2948. if (!bus->intr)
  2949. brcmf_err("isr w/o interrupt configured!\n");
  2950. brcmf_sdbrcm_adddpctsk(bus);
  2951. queue_work(bus->brcmf_wq, &bus->datawork);
  2952. }
  2953. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2954. {
  2955. #ifdef DEBUG
  2956. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2957. #endif /* DEBUG */
  2958. unsigned long flags;
  2959. brcmf_dbg(TIMER, "Enter\n");
  2960. /* Poll period: check device if appropriate. */
  2961. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2962. u32 intstatus = 0;
  2963. /* Reset poll tick */
  2964. bus->polltick = 0;
  2965. /* Check device if no interrupts */
  2966. if (!bus->intr ||
  2967. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2968. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2969. if (list_empty(&bus->dpc_tsklst)) {
  2970. u8 devpend;
  2971. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2972. flags);
  2973. sdio_claim_host(bus->sdiodev->func[1]);
  2974. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2975. SDIO_CCCR_INTx,
  2976. NULL);
  2977. sdio_release_host(bus->sdiodev->func[1]);
  2978. intstatus =
  2979. devpend & (INTR_STATUS_FUNC1 |
  2980. INTR_STATUS_FUNC2);
  2981. } else {
  2982. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2983. flags);
  2984. }
  2985. /* If there is something, make like the ISR and
  2986. schedule the DPC */
  2987. if (intstatus) {
  2988. bus->sdcnt.pollcnt++;
  2989. atomic_set(&bus->ipend, 1);
  2990. brcmf_sdbrcm_adddpctsk(bus);
  2991. queue_work(bus->brcmf_wq, &bus->datawork);
  2992. }
  2993. }
  2994. /* Update interrupt tracking */
  2995. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2996. }
  2997. #ifdef DEBUG
  2998. /* Poll for console output periodically */
  2999. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3000. bus->console_interval != 0) {
  3001. bus->console.count += BRCMF_WD_POLL_MS;
  3002. if (bus->console.count >= bus->console_interval) {
  3003. bus->console.count -= bus->console_interval;
  3004. sdio_claim_host(bus->sdiodev->func[1]);
  3005. /* Make sure backplane clock is on */
  3006. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3007. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3008. /* stop on error */
  3009. bus->console_interval = 0;
  3010. sdio_release_host(bus->sdiodev->func[1]);
  3011. }
  3012. }
  3013. #endif /* DEBUG */
  3014. /* On idle timeout clear activity flag and/or turn off clock */
  3015. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3016. if (++bus->idlecount >= bus->idletime) {
  3017. bus->idlecount = 0;
  3018. if (bus->activity) {
  3019. bus->activity = false;
  3020. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3021. } else {
  3022. sdio_claim_host(bus->sdiodev->func[1]);
  3023. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3024. sdio_release_host(bus->sdiodev->func[1]);
  3025. }
  3026. }
  3027. }
  3028. return (atomic_read(&bus->ipend) > 0);
  3029. }
  3030. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3031. {
  3032. if (chipid == BCM43241_CHIP_ID)
  3033. return true;
  3034. if (chipid == BCM4329_CHIP_ID)
  3035. return true;
  3036. if (chipid == BCM4330_CHIP_ID)
  3037. return true;
  3038. if (chipid == BCM4334_CHIP_ID)
  3039. return true;
  3040. return false;
  3041. }
  3042. static void brcmf_sdio_dataworker(struct work_struct *work)
  3043. {
  3044. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3045. datawork);
  3046. struct list_head *cur_hd, *tmp_hd;
  3047. unsigned long flags;
  3048. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3049. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  3050. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3051. brcmf_sdbrcm_dpc(bus);
  3052. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3053. list_del(cur_hd);
  3054. kfree(cur_hd);
  3055. }
  3056. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3057. }
  3058. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3059. {
  3060. brcmf_dbg(TRACE, "Enter\n");
  3061. kfree(bus->rxbuf);
  3062. bus->rxctl = bus->rxbuf = NULL;
  3063. bus->rxlen = 0;
  3064. kfree(bus->databuf);
  3065. bus->databuf = NULL;
  3066. }
  3067. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3068. {
  3069. brcmf_dbg(TRACE, "Enter\n");
  3070. if (bus->sdiodev->bus_if->maxctl) {
  3071. bus->rxblen =
  3072. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3073. ALIGNMENT) + BRCMF_SDALIGN;
  3074. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3075. if (!(bus->rxbuf))
  3076. goto fail;
  3077. }
  3078. /* Allocate buffer to receive glomed packet */
  3079. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3080. if (!(bus->databuf)) {
  3081. /* release rxbuf which was already located as above */
  3082. if (!bus->rxblen)
  3083. kfree(bus->rxbuf);
  3084. goto fail;
  3085. }
  3086. /* Align the buffer */
  3087. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3088. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3089. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3090. else
  3091. bus->dataptr = bus->databuf;
  3092. return true;
  3093. fail:
  3094. return false;
  3095. }
  3096. static bool
  3097. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3098. {
  3099. u8 clkctl = 0;
  3100. int err = 0;
  3101. int reg_addr;
  3102. u32 reg_val;
  3103. u8 idx;
  3104. bus->alp_only = true;
  3105. sdio_claim_host(bus->sdiodev->func[1]);
  3106. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3107. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3108. /*
  3109. * Force PLL off until brcmf_sdio_chip_attach()
  3110. * programs PLL control regs
  3111. */
  3112. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3113. BRCMF_INIT_CLKCTL1, &err);
  3114. if (!err)
  3115. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3116. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3117. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3118. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3119. err, BRCMF_INIT_CLKCTL1, clkctl);
  3120. goto fail;
  3121. }
  3122. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3123. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3124. goto fail;
  3125. }
  3126. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3127. brcmf_err("unsupported chip: 0x%04x\n", bus->ci->chip);
  3128. goto fail;
  3129. }
  3130. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3131. SDIO_DRIVE_STRENGTH);
  3132. /* Get info on the SOCRAM cores... */
  3133. bus->ramsize = bus->ci->ramsize;
  3134. if (!(bus->ramsize)) {
  3135. brcmf_err("failed to find SOCRAM memory!\n");
  3136. goto fail;
  3137. }
  3138. /* Set core control so an SDIO reset does a backplane reset */
  3139. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3140. reg_addr = bus->ci->c_inf[idx].base +
  3141. offsetof(struct sdpcmd_regs, corecontrol);
  3142. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3143. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3144. sdio_release_host(bus->sdiodev->func[1]);
  3145. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3146. /* Locate an appropriately-aligned portion of hdrbuf */
  3147. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3148. BRCMF_SDALIGN);
  3149. /* Set the poll and/or interrupt flags */
  3150. bus->intr = true;
  3151. bus->poll = false;
  3152. if (bus->poll)
  3153. bus->pollrate = 1;
  3154. return true;
  3155. fail:
  3156. sdio_release_host(bus->sdiodev->func[1]);
  3157. return false;
  3158. }
  3159. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3160. {
  3161. brcmf_dbg(TRACE, "Enter\n");
  3162. sdio_claim_host(bus->sdiodev->func[1]);
  3163. /* Disable F2 to clear any intermediate frame state on the dongle */
  3164. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3165. SDIO_FUNC_ENABLE_1, NULL);
  3166. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3167. bus->rxflow = false;
  3168. /* Done with backplane-dependent accesses, can drop clock... */
  3169. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3170. sdio_release_host(bus->sdiodev->func[1]);
  3171. /* ...and initialize clock/power states */
  3172. bus->clkstate = CLK_SDONLY;
  3173. bus->idletime = BRCMF_IDLE_INTERVAL;
  3174. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3175. /* Query the F2 block size, set roundup accordingly */
  3176. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3177. bus->roundup = min(max_roundup, bus->blocksize);
  3178. /* bus module does not support packet chaining */
  3179. bus->use_rxchain = false;
  3180. bus->sd_rxchain = false;
  3181. return true;
  3182. }
  3183. static int
  3184. brcmf_sdbrcm_watchdog_thread(void *data)
  3185. {
  3186. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3187. allow_signal(SIGTERM);
  3188. /* Run until signal received */
  3189. while (1) {
  3190. if (kthread_should_stop())
  3191. break;
  3192. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3193. brcmf_sdbrcm_bus_watchdog(bus);
  3194. /* Count the tick for reference */
  3195. bus->sdcnt.tickcnt++;
  3196. } else
  3197. break;
  3198. }
  3199. return 0;
  3200. }
  3201. static void
  3202. brcmf_sdbrcm_watchdog(unsigned long data)
  3203. {
  3204. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3205. if (bus->watchdog_tsk) {
  3206. complete(&bus->watchdog_wait);
  3207. /* Reschedule the watchdog */
  3208. if (bus->wd_timer_valid)
  3209. mod_timer(&bus->timer,
  3210. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3211. }
  3212. }
  3213. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3214. {
  3215. brcmf_dbg(TRACE, "Enter\n");
  3216. if (bus->ci) {
  3217. sdio_claim_host(bus->sdiodev->func[1]);
  3218. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3219. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3220. sdio_release_host(bus->sdiodev->func[1]);
  3221. brcmf_sdio_chip_detach(&bus->ci);
  3222. if (bus->vars && bus->varsz)
  3223. kfree(bus->vars);
  3224. bus->vars = NULL;
  3225. }
  3226. brcmf_dbg(TRACE, "Disconnected\n");
  3227. }
  3228. /* Detach and free everything */
  3229. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3230. {
  3231. brcmf_dbg(TRACE, "Enter\n");
  3232. if (bus) {
  3233. /* De-register interrupt handler */
  3234. brcmf_sdio_intr_unregister(bus->sdiodev);
  3235. cancel_work_sync(&bus->datawork);
  3236. if (bus->brcmf_wq)
  3237. destroy_workqueue(bus->brcmf_wq);
  3238. if (bus->sdiodev->bus_if->drvr) {
  3239. brcmf_detach(bus->sdiodev->dev);
  3240. brcmf_sdbrcm_release_dongle(bus);
  3241. }
  3242. brcmf_sdbrcm_release_malloc(bus);
  3243. kfree(bus);
  3244. }
  3245. brcmf_dbg(TRACE, "Disconnected\n");
  3246. }
  3247. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3248. .stop = brcmf_sdbrcm_bus_stop,
  3249. .init = brcmf_sdbrcm_bus_init,
  3250. .txdata = brcmf_sdbrcm_bus_txdata,
  3251. .txctl = brcmf_sdbrcm_bus_txctl,
  3252. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3253. };
  3254. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3255. {
  3256. int ret;
  3257. struct brcmf_sdio *bus;
  3258. struct brcmf_bus_dcmd *dlst;
  3259. u32 dngl_txglom;
  3260. u32 dngl_txglomalign;
  3261. u8 idx;
  3262. brcmf_dbg(TRACE, "Enter\n");
  3263. /* We make an assumption about address window mappings:
  3264. * regsva == SI_ENUM_BASE*/
  3265. /* Allocate private bus interface state */
  3266. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3267. if (!bus)
  3268. goto fail;
  3269. bus->sdiodev = sdiodev;
  3270. sdiodev->bus = bus;
  3271. skb_queue_head_init(&bus->glom);
  3272. bus->txbound = BRCMF_TXBOUND;
  3273. bus->rxbound = BRCMF_RXBOUND;
  3274. bus->txminmax = BRCMF_TXMINMAX;
  3275. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3276. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3277. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3278. if (bus->brcmf_wq == NULL) {
  3279. brcmf_err("insufficient memory to create txworkqueue\n");
  3280. goto fail;
  3281. }
  3282. /* attempt to attach to the dongle */
  3283. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3284. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3285. goto fail;
  3286. }
  3287. spin_lock_init(&bus->rxctl_lock);
  3288. spin_lock_init(&bus->txqlock);
  3289. init_waitqueue_head(&bus->ctrl_wait);
  3290. init_waitqueue_head(&bus->dcmd_resp_wait);
  3291. /* Set up the watchdog timer */
  3292. init_timer(&bus->timer);
  3293. bus->timer.data = (unsigned long)bus;
  3294. bus->timer.function = brcmf_sdbrcm_watchdog;
  3295. /* Initialize watchdog thread */
  3296. init_completion(&bus->watchdog_wait);
  3297. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3298. bus, "brcmf_watchdog");
  3299. if (IS_ERR(bus->watchdog_tsk)) {
  3300. pr_warn("brcmf_watchdog thread failed to start\n");
  3301. bus->watchdog_tsk = NULL;
  3302. }
  3303. /* Initialize DPC thread */
  3304. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3305. spin_lock_init(&bus->dpc_tl_lock);
  3306. /* Assign bus interface call back */
  3307. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3308. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3309. /* Attach to the brcmf/OS/network interface */
  3310. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3311. if (ret != 0) {
  3312. brcmf_err("brcmf_attach failed\n");
  3313. goto fail;
  3314. }
  3315. /* Allocate buffers */
  3316. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3317. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3318. goto fail;
  3319. }
  3320. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3321. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3322. goto fail;
  3323. }
  3324. brcmf_sdio_debugfs_create(bus);
  3325. brcmf_dbg(INFO, "completed!!\n");
  3326. /* sdio bus core specific dcmd */
  3327. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3328. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3329. if (dlst) {
  3330. if (bus->ci->c_inf[idx].rev < 12) {
  3331. /* for sdio core rev < 12, disable txgloming */
  3332. dngl_txglom = 0;
  3333. dlst->name = "bus:txglom";
  3334. dlst->param = (char *)&dngl_txglom;
  3335. dlst->param_len = sizeof(u32);
  3336. } else {
  3337. /* otherwise, set txglomalign */
  3338. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3339. dlst->name = "bus:txglomalign";
  3340. dlst->param = (char *)&dngl_txglomalign;
  3341. dlst->param_len = sizeof(u32);
  3342. }
  3343. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3344. }
  3345. /* if firmware path present try to download and bring up bus */
  3346. ret = brcmf_bus_start(bus->sdiodev->dev);
  3347. if (ret != 0) {
  3348. brcmf_err("dongle is not responding\n");
  3349. goto fail;
  3350. }
  3351. return bus;
  3352. fail:
  3353. brcmf_sdbrcm_release(bus);
  3354. return NULL;
  3355. }
  3356. void brcmf_sdbrcm_disconnect(void *ptr)
  3357. {
  3358. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3359. brcmf_dbg(TRACE, "Enter\n");
  3360. if (bus)
  3361. brcmf_sdbrcm_release(bus);
  3362. brcmf_dbg(TRACE, "Disconnected\n");
  3363. }
  3364. void
  3365. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3366. {
  3367. /* Totally stop the timer */
  3368. if (!wdtick && bus->wd_timer_valid) {
  3369. del_timer_sync(&bus->timer);
  3370. bus->wd_timer_valid = false;
  3371. bus->save_ms = wdtick;
  3372. return;
  3373. }
  3374. /* don't start the wd until fw is loaded */
  3375. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3376. return;
  3377. if (wdtick) {
  3378. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3379. if (bus->wd_timer_valid)
  3380. /* Stop timer and restart at new value */
  3381. del_timer_sync(&bus->timer);
  3382. /* Create timer again when watchdog period is
  3383. dynamically changed or in the first instance
  3384. */
  3385. bus->timer.expires =
  3386. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3387. add_timer(&bus->timer);
  3388. } else {
  3389. /* Re arm the timer, at last watchdog period */
  3390. mod_timer(&bus->timer,
  3391. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3392. }
  3393. bus->wd_timer_valid = true;
  3394. bus->save_ms = wdtick;
  3395. }
  3396. }