xhci-hub.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/gfp.h>
  23. #include <asm/unaligned.h>
  24. #include "xhci.h"
  25. #include "xhci-trace.h"
  26. #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  27. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  28. PORT_RC | PORT_PLC | PORT_PE)
  29. /* USB 3.0 BOS descriptor and a capability descriptor, combined */
  30. static u8 usb_bos_descriptor [] = {
  31. USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
  32. USB_DT_BOS, /* __u8 bDescriptorType */
  33. 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
  34. 0x1, /* __u8 bNumDeviceCaps */
  35. /* First device capability */
  36. USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
  37. USB_DT_DEVICE_CAPABILITY, /* Device Capability */
  38. USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
  39. 0x00, /* bmAttributes, LTM off by default */
  40. USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
  41. 0x03, /* bFunctionalitySupport,
  42. USB 3.0 speed only */
  43. 0x00, /* bU1DevExitLat, set later. */
  44. 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
  45. };
  46. static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
  47. struct usb_hub_descriptor *desc, int ports)
  48. {
  49. u16 temp;
  50. desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
  51. desc->bHubContrCurrent = 0;
  52. desc->bNbrPorts = ports;
  53. temp = 0;
  54. /* Bits 1:0 - support per-port power switching, or power always on */
  55. if (HCC_PPC(xhci->hcc_params))
  56. temp |= HUB_CHAR_INDV_PORT_LPSM;
  57. else
  58. temp |= HUB_CHAR_NO_LPSM;
  59. /* Bit 2 - root hubs are not part of a compound device */
  60. /* Bits 4:3 - individual port over current protection */
  61. temp |= HUB_CHAR_INDV_PORT_OCPM;
  62. /* Bits 6:5 - no TTs in root ports */
  63. /* Bit 7 - no port indicators */
  64. desc->wHubCharacteristics = cpu_to_le16(temp);
  65. }
  66. /* Fill in the USB 2.0 roothub descriptor */
  67. static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  68. struct usb_hub_descriptor *desc)
  69. {
  70. int ports;
  71. u16 temp;
  72. __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
  73. u32 portsc;
  74. unsigned int i;
  75. ports = xhci->num_usb2_ports;
  76. xhci_common_hub_descriptor(xhci, desc, ports);
  77. desc->bDescriptorType = USB_DT_HUB;
  78. temp = 1 + (ports / 8);
  79. desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
  80. /* The Device Removable bits are reported on a byte granularity.
  81. * If the port doesn't exist within that byte, the bit is set to 0.
  82. */
  83. memset(port_removable, 0, sizeof(port_removable));
  84. for (i = 0; i < ports; i++) {
  85. portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
  86. /* If a device is removable, PORTSC reports a 0, same as in the
  87. * hub descriptor DeviceRemovable bits.
  88. */
  89. if (portsc & PORT_DEV_REMOVE)
  90. /* This math is hairy because bit 0 of DeviceRemovable
  91. * is reserved, and bit 1 is for port 1, etc.
  92. */
  93. port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
  94. }
  95. /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
  96. * ports on it. The USB 2.0 specification says that there are two
  97. * variable length fields at the end of the hub descriptor:
  98. * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
  99. * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
  100. * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
  101. * 0xFF, so we initialize the both arrays (DeviceRemovable and
  102. * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
  103. * set of ports that actually exist.
  104. */
  105. memset(desc->u.hs.DeviceRemovable, 0xff,
  106. sizeof(desc->u.hs.DeviceRemovable));
  107. memset(desc->u.hs.PortPwrCtrlMask, 0xff,
  108. sizeof(desc->u.hs.PortPwrCtrlMask));
  109. for (i = 0; i < (ports + 1 + 7) / 8; i++)
  110. memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
  111. sizeof(__u8));
  112. }
  113. /* Fill in the USB 3.0 roothub descriptor */
  114. static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  115. struct usb_hub_descriptor *desc)
  116. {
  117. int ports;
  118. u16 port_removable;
  119. u32 portsc;
  120. unsigned int i;
  121. ports = xhci->num_usb3_ports;
  122. xhci_common_hub_descriptor(xhci, desc, ports);
  123. desc->bDescriptorType = USB_DT_SS_HUB;
  124. desc->bDescLength = USB_DT_SS_HUB_SIZE;
  125. /* header decode latency should be zero for roothubs,
  126. * see section 4.23.5.2.
  127. */
  128. desc->u.ss.bHubHdrDecLat = 0;
  129. desc->u.ss.wHubDelay = 0;
  130. port_removable = 0;
  131. /* bit 0 is reserved, bit 1 is for port 1, etc. */
  132. for (i = 0; i < ports; i++) {
  133. portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
  134. if (portsc & PORT_DEV_REMOVE)
  135. port_removable |= 1 << (i + 1);
  136. }
  137. desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
  138. }
  139. static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  140. struct usb_hub_descriptor *desc)
  141. {
  142. if (hcd->speed == HCD_USB3)
  143. xhci_usb3_hub_descriptor(hcd, xhci, desc);
  144. else
  145. xhci_usb2_hub_descriptor(hcd, xhci, desc);
  146. }
  147. static unsigned int xhci_port_speed(unsigned int port_status)
  148. {
  149. if (DEV_LOWSPEED(port_status))
  150. return USB_PORT_STAT_LOW_SPEED;
  151. if (DEV_HIGHSPEED(port_status))
  152. return USB_PORT_STAT_HIGH_SPEED;
  153. /*
  154. * FIXME: Yes, we should check for full speed, but the core uses that as
  155. * a default in portspeed() in usb/core/hub.c (which is the only place
  156. * USB_PORT_STAT_*_SPEED is used).
  157. */
  158. return 0;
  159. }
  160. /*
  161. * These bits are Read Only (RO) and should be saved and written to the
  162. * registers: 0, 3, 10:13, 30
  163. * connect status, over-current status, port speed, and device removable.
  164. * connect status and port speed are also sticky - meaning they're in
  165. * the AUX well and they aren't changed by a hot, warm, or cold reset.
  166. */
  167. #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
  168. /*
  169. * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
  170. * bits 5:8, 9, 14:15, 25:27
  171. * link state, port power, port indicator state, "wake on" enable state
  172. */
  173. #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
  174. /*
  175. * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
  176. * bit 4 (port reset)
  177. */
  178. #define XHCI_PORT_RW1S ((1<<4))
  179. /*
  180. * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
  181. * bits 1, 17, 18, 19, 20, 21, 22, 23
  182. * port enable/disable, and
  183. * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
  184. * over-current, reset, link state, and L1 change
  185. */
  186. #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
  187. /*
  188. * Bit 16 is RW, and writing a '1' to it causes the link state control to be
  189. * latched in
  190. */
  191. #define XHCI_PORT_RW ((1<<16))
  192. /*
  193. * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
  194. * bits 2, 24, 28:31
  195. */
  196. #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
  197. /*
  198. * Given a port state, this function returns a value that would result in the
  199. * port being in the same state, if the value was written to the port status
  200. * control register.
  201. * Save Read Only (RO) bits and save read/write bits where
  202. * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
  203. * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
  204. */
  205. u32 xhci_port_state_to_neutral(u32 state)
  206. {
  207. /* Save read-only status and port state */
  208. return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
  209. }
  210. /*
  211. * find slot id based on port number.
  212. * @port: The one-based port number from one of the two split roothubs.
  213. */
  214. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  215. u16 port)
  216. {
  217. int slot_id;
  218. int i;
  219. enum usb_device_speed speed;
  220. slot_id = 0;
  221. for (i = 0; i < MAX_HC_SLOTS; i++) {
  222. if (!xhci->devs[i])
  223. continue;
  224. speed = xhci->devs[i]->udev->speed;
  225. if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
  226. && xhci->devs[i]->fake_port == port) {
  227. slot_id = i;
  228. break;
  229. }
  230. }
  231. return slot_id;
  232. }
  233. /*
  234. * Stop device
  235. * It issues stop endpoint command for EP 0 to 30. And wait the last command
  236. * to complete.
  237. * suspend will set to 1, if suspend bit need to set in command.
  238. */
  239. static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
  240. {
  241. struct xhci_virt_device *virt_dev;
  242. struct xhci_command *cmd;
  243. unsigned long flags;
  244. int timeleft;
  245. int ret;
  246. int i;
  247. ret = 0;
  248. virt_dev = xhci->devs[slot_id];
  249. cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  250. if (!cmd) {
  251. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  252. return -ENOMEM;
  253. }
  254. spin_lock_irqsave(&xhci->lock, flags);
  255. for (i = LAST_EP_INDEX; i > 0; i--) {
  256. if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
  257. xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
  258. }
  259. cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  260. list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
  261. xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
  262. xhci_ring_cmd_db(xhci);
  263. spin_unlock_irqrestore(&xhci->lock, flags);
  264. /* Wait for last stop endpoint command to finish */
  265. timeleft = wait_for_completion_interruptible_timeout(
  266. cmd->completion,
  267. XHCI_CMD_DEFAULT_TIMEOUT);
  268. if (timeleft <= 0) {
  269. xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
  270. timeleft == 0 ? "Timeout" : "Signal");
  271. spin_lock_irqsave(&xhci->lock, flags);
  272. /* The timeout might have raced with the event ring handler, so
  273. * only delete from the list if the item isn't poisoned.
  274. */
  275. if (cmd->cmd_list.next != LIST_POISON1)
  276. list_del(&cmd->cmd_list);
  277. spin_unlock_irqrestore(&xhci->lock, flags);
  278. ret = -ETIME;
  279. goto command_cleanup;
  280. }
  281. command_cleanup:
  282. xhci_free_command(xhci, cmd);
  283. return ret;
  284. }
  285. /*
  286. * Ring device, it rings the all doorbells unconditionally.
  287. */
  288. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
  289. {
  290. int i;
  291. for (i = 0; i < LAST_EP_INDEX + 1; i++)
  292. if (xhci->devs[slot_id]->eps[i].ring &&
  293. xhci->devs[slot_id]->eps[i].ring->dequeue)
  294. xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
  295. return;
  296. }
  297. static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  298. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  299. {
  300. /* Don't allow the USB core to disable SuperSpeed ports. */
  301. if (hcd->speed == HCD_USB3) {
  302. xhci_dbg(xhci, "Ignoring request to disable "
  303. "SuperSpeed port.\n");
  304. return;
  305. }
  306. /* Write 1 to disable the port */
  307. xhci_writel(xhci, port_status | PORT_PE, addr);
  308. port_status = xhci_readl(xhci, addr);
  309. xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
  310. wIndex, port_status);
  311. }
  312. static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
  313. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  314. {
  315. char *port_change_bit;
  316. u32 status;
  317. switch (wValue) {
  318. case USB_PORT_FEAT_C_RESET:
  319. status = PORT_RC;
  320. port_change_bit = "reset";
  321. break;
  322. case USB_PORT_FEAT_C_BH_PORT_RESET:
  323. status = PORT_WRC;
  324. port_change_bit = "warm(BH) reset";
  325. break;
  326. case USB_PORT_FEAT_C_CONNECTION:
  327. status = PORT_CSC;
  328. port_change_bit = "connect";
  329. break;
  330. case USB_PORT_FEAT_C_OVER_CURRENT:
  331. status = PORT_OCC;
  332. port_change_bit = "over-current";
  333. break;
  334. case USB_PORT_FEAT_C_ENABLE:
  335. status = PORT_PEC;
  336. port_change_bit = "enable/disable";
  337. break;
  338. case USB_PORT_FEAT_C_SUSPEND:
  339. status = PORT_PLC;
  340. port_change_bit = "suspend/resume";
  341. break;
  342. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  343. status = PORT_PLC;
  344. port_change_bit = "link state";
  345. break;
  346. default:
  347. /* Should never happen */
  348. return;
  349. }
  350. /* Change bits are all write 1 to clear */
  351. xhci_writel(xhci, port_status | status, addr);
  352. port_status = xhci_readl(xhci, addr);
  353. xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
  354. port_change_bit, wIndex, port_status);
  355. }
  356. static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
  357. {
  358. int max_ports;
  359. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  360. if (hcd->speed == HCD_USB3) {
  361. max_ports = xhci->num_usb3_ports;
  362. *port_array = xhci->usb3_ports;
  363. } else {
  364. max_ports = xhci->num_usb2_ports;
  365. *port_array = xhci->usb2_ports;
  366. }
  367. return max_ports;
  368. }
  369. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  370. int port_id, u32 link_state)
  371. {
  372. u32 temp;
  373. temp = xhci_readl(xhci, port_array[port_id]);
  374. temp = xhci_port_state_to_neutral(temp);
  375. temp &= ~PORT_PLS_MASK;
  376. temp |= PORT_LINK_STROBE | link_state;
  377. xhci_writel(xhci, temp, port_array[port_id]);
  378. }
  379. static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
  380. __le32 __iomem **port_array, int port_id, u16 wake_mask)
  381. {
  382. u32 temp;
  383. temp = xhci_readl(xhci, port_array[port_id]);
  384. temp = xhci_port_state_to_neutral(temp);
  385. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
  386. temp |= PORT_WKCONN_E;
  387. else
  388. temp &= ~PORT_WKCONN_E;
  389. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
  390. temp |= PORT_WKDISC_E;
  391. else
  392. temp &= ~PORT_WKDISC_E;
  393. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
  394. temp |= PORT_WKOC_E;
  395. else
  396. temp &= ~PORT_WKOC_E;
  397. xhci_writel(xhci, temp, port_array[port_id]);
  398. }
  399. /* Test and clear port RWC bit */
  400. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  401. int port_id, u32 port_bit)
  402. {
  403. u32 temp;
  404. temp = xhci_readl(xhci, port_array[port_id]);
  405. if (temp & port_bit) {
  406. temp = xhci_port_state_to_neutral(temp);
  407. temp |= port_bit;
  408. xhci_writel(xhci, temp, port_array[port_id]);
  409. }
  410. }
  411. /* Updates Link Status for USB 2.1 port */
  412. static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
  413. {
  414. if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
  415. *status |= USB_PORT_STAT_L1;
  416. }
  417. /* Updates Link Status for super Speed port */
  418. static void xhci_hub_report_usb3_link_state(u32 *status, u32 status_reg)
  419. {
  420. u32 pls = status_reg & PORT_PLS_MASK;
  421. /* resume state is a xHCI internal state.
  422. * Do not report it to usb core.
  423. */
  424. if (pls == XDEV_RESUME)
  425. return;
  426. /* When the CAS bit is set then warm reset
  427. * should be performed on port
  428. */
  429. if (status_reg & PORT_CAS) {
  430. /* The CAS bit can be set while the port is
  431. * in any link state.
  432. * Only roothubs have CAS bit, so we
  433. * pretend to be in compliance mode
  434. * unless we're already in compliance
  435. * or the inactive state.
  436. */
  437. if (pls != USB_SS_PORT_LS_COMP_MOD &&
  438. pls != USB_SS_PORT_LS_SS_INACTIVE) {
  439. pls = USB_SS_PORT_LS_COMP_MOD;
  440. }
  441. /* Return also connection bit -
  442. * hub state machine resets port
  443. * when this bit is set.
  444. */
  445. pls |= USB_PORT_STAT_CONNECTION;
  446. } else {
  447. /*
  448. * If CAS bit isn't set but the Port is already at
  449. * Compliance Mode, fake a connection so the USB core
  450. * notices the Compliance state and resets the port.
  451. * This resolves an issue generated by the SN65LVPE502CP
  452. * in which sometimes the port enters compliance mode
  453. * caused by a delay on the host-device negotiation.
  454. */
  455. if (pls == USB_SS_PORT_LS_COMP_MOD)
  456. pls |= USB_PORT_STAT_CONNECTION;
  457. }
  458. /* update status field */
  459. *status |= pls;
  460. }
  461. /*
  462. * Function for Compliance Mode Quirk.
  463. *
  464. * This Function verifies if all xhc USB3 ports have entered U0, if so,
  465. * the compliance mode timer is deleted. A port won't enter
  466. * compliance mode if it has previously entered U0.
  467. */
  468. static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
  469. u16 wIndex)
  470. {
  471. u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
  472. bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
  473. if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
  474. return;
  475. if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
  476. xhci->port_status_u0 |= 1 << wIndex;
  477. if (xhci->port_status_u0 == all_ports_seen_u0) {
  478. del_timer_sync(&xhci->comp_mode_recovery_timer);
  479. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  480. "All USB3 ports have entered U0 already!");
  481. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  482. "Compliance Mode Recovery Timer Deleted.");
  483. }
  484. }
  485. }
  486. /*
  487. * Converts a raw xHCI port status into the format that external USB 2.0 or USB
  488. * 3.0 hubs use.
  489. *
  490. * Possible side effects:
  491. * - Mark a port as being done with device resume,
  492. * and ring the endpoint doorbells.
  493. * - Stop the Synopsys redriver Compliance Mode polling.
  494. * - Drop and reacquire the xHCI lock, in order to wait for port resume.
  495. */
  496. static u32 xhci_get_port_status(struct usb_hcd *hcd,
  497. struct xhci_bus_state *bus_state,
  498. __le32 __iomem **port_array,
  499. u16 wIndex, u32 raw_port_status,
  500. unsigned long flags)
  501. __releases(&xhci->lock)
  502. __acquires(&xhci->lock)
  503. {
  504. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  505. u32 status = 0;
  506. int slot_id;
  507. /* wPortChange bits */
  508. if (raw_port_status & PORT_CSC)
  509. status |= USB_PORT_STAT_C_CONNECTION << 16;
  510. if (raw_port_status & PORT_PEC)
  511. status |= USB_PORT_STAT_C_ENABLE << 16;
  512. if ((raw_port_status & PORT_OCC))
  513. status |= USB_PORT_STAT_C_OVERCURRENT << 16;
  514. if ((raw_port_status & PORT_RC))
  515. status |= USB_PORT_STAT_C_RESET << 16;
  516. /* USB3.0 only */
  517. if (hcd->speed == HCD_USB3) {
  518. if ((raw_port_status & PORT_PLC))
  519. status |= USB_PORT_STAT_C_LINK_STATE << 16;
  520. if ((raw_port_status & PORT_WRC))
  521. status |= USB_PORT_STAT_C_BH_RESET << 16;
  522. }
  523. if (hcd->speed != HCD_USB3) {
  524. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
  525. && (raw_port_status & PORT_POWER))
  526. status |= USB_PORT_STAT_SUSPEND;
  527. }
  528. if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
  529. !DEV_SUPERSPEED(raw_port_status)) {
  530. if ((raw_port_status & PORT_RESET) ||
  531. !(raw_port_status & PORT_PE))
  532. return 0xffffffff;
  533. if (time_after_eq(jiffies,
  534. bus_state->resume_done[wIndex])) {
  535. int time_left;
  536. xhci_dbg(xhci, "Resume USB2 port %d\n",
  537. wIndex + 1);
  538. bus_state->resume_done[wIndex] = 0;
  539. clear_bit(wIndex, &bus_state->resuming_ports);
  540. set_bit(wIndex, &bus_state->rexit_ports);
  541. xhci_set_link_state(xhci, port_array, wIndex,
  542. XDEV_U0);
  543. spin_unlock_irqrestore(&xhci->lock, flags);
  544. time_left = wait_for_completion_timeout(
  545. &bus_state->rexit_done[wIndex],
  546. msecs_to_jiffies(
  547. XHCI_MAX_REXIT_TIMEOUT));
  548. spin_lock_irqsave(&xhci->lock, flags);
  549. if (time_left) {
  550. slot_id = xhci_find_slot_id_by_port(hcd,
  551. xhci, wIndex + 1);
  552. if (!slot_id) {
  553. xhci_dbg(xhci, "slot_id is zero\n");
  554. return 0xffffffff;
  555. }
  556. xhci_ring_device(xhci, slot_id);
  557. } else {
  558. int port_status = xhci_readl(xhci,
  559. port_array[wIndex]);
  560. xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
  561. XHCI_MAX_REXIT_TIMEOUT,
  562. port_status);
  563. status |= USB_PORT_STAT_SUSPEND;
  564. clear_bit(wIndex, &bus_state->rexit_ports);
  565. }
  566. bus_state->port_c_suspend |= 1 << wIndex;
  567. bus_state->suspended_ports &= ~(1 << wIndex);
  568. } else {
  569. /*
  570. * The resume has been signaling for less than
  571. * 20ms. Report the port status as SUSPEND,
  572. * let the usbcore check port status again
  573. * and clear resume signaling later.
  574. */
  575. status |= USB_PORT_STAT_SUSPEND;
  576. }
  577. }
  578. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
  579. && (raw_port_status & PORT_POWER)
  580. && (bus_state->suspended_ports & (1 << wIndex))) {
  581. bus_state->suspended_ports &= ~(1 << wIndex);
  582. if (hcd->speed != HCD_USB3)
  583. bus_state->port_c_suspend |= 1 << wIndex;
  584. }
  585. if (raw_port_status & PORT_CONNECT) {
  586. status |= USB_PORT_STAT_CONNECTION;
  587. status |= xhci_port_speed(raw_port_status);
  588. }
  589. if (raw_port_status & PORT_PE)
  590. status |= USB_PORT_STAT_ENABLE;
  591. if (raw_port_status & PORT_OC)
  592. status |= USB_PORT_STAT_OVERCURRENT;
  593. if (raw_port_status & PORT_RESET)
  594. status |= USB_PORT_STAT_RESET;
  595. if (raw_port_status & PORT_POWER) {
  596. if (hcd->speed == HCD_USB3)
  597. status |= USB_SS_PORT_STAT_POWER;
  598. else
  599. status |= USB_PORT_STAT_POWER;
  600. }
  601. /* Update Port Link State */
  602. if (hcd->speed == HCD_USB3) {
  603. xhci_hub_report_usb3_link_state(&status, raw_port_status);
  604. /*
  605. * Verify if all USB3 Ports Have entered U0 already.
  606. * Delete Compliance Mode Timer if so.
  607. */
  608. xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
  609. } else {
  610. xhci_hub_report_usb2_link_state(&status, raw_port_status);
  611. }
  612. if (bus_state->port_c_suspend & (1 << wIndex))
  613. status |= 1 << USB_PORT_FEAT_C_SUSPEND;
  614. return status;
  615. }
  616. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  617. u16 wIndex, char *buf, u16 wLength)
  618. {
  619. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  620. int max_ports;
  621. unsigned long flags;
  622. u32 temp, status;
  623. int retval = 0;
  624. __le32 __iomem **port_array;
  625. int slot_id;
  626. struct xhci_bus_state *bus_state;
  627. u16 link_state = 0;
  628. u16 wake_mask = 0;
  629. u16 timeout = 0;
  630. max_ports = xhci_get_ports(hcd, &port_array);
  631. bus_state = &xhci->bus_state[hcd_index(hcd)];
  632. spin_lock_irqsave(&xhci->lock, flags);
  633. switch (typeReq) {
  634. case GetHubStatus:
  635. /* No power source, over-current reported per port */
  636. memset(buf, 0, 4);
  637. break;
  638. case GetHubDescriptor:
  639. /* Check to make sure userspace is asking for the USB 3.0 hub
  640. * descriptor for the USB 3.0 roothub. If not, we stall the
  641. * endpoint, like external hubs do.
  642. */
  643. if (hcd->speed == HCD_USB3 &&
  644. (wLength < USB_DT_SS_HUB_SIZE ||
  645. wValue != (USB_DT_SS_HUB << 8))) {
  646. xhci_dbg(xhci, "Wrong hub descriptor type for "
  647. "USB 3.0 roothub.\n");
  648. goto error;
  649. }
  650. xhci_hub_descriptor(hcd, xhci,
  651. (struct usb_hub_descriptor *) buf);
  652. break;
  653. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  654. if ((wValue & 0xff00) != (USB_DT_BOS << 8))
  655. goto error;
  656. if (hcd->speed != HCD_USB3)
  657. goto error;
  658. /* Set the U1 and U2 exit latencies. */
  659. memcpy(buf, &usb_bos_descriptor,
  660. USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
  661. temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
  662. buf[12] = HCS_U1_LATENCY(temp);
  663. put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
  664. /* Indicate whether the host has LTM support. */
  665. temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
  666. if (HCC_LTC(temp))
  667. buf[8] |= USB_LTM_SUPPORT;
  668. spin_unlock_irqrestore(&xhci->lock, flags);
  669. return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
  670. case GetPortStatus:
  671. if (!wIndex || wIndex > max_ports)
  672. goto error;
  673. wIndex--;
  674. temp = xhci_readl(xhci, port_array[wIndex]);
  675. if (temp == 0xffffffff) {
  676. retval = -ENODEV;
  677. break;
  678. }
  679. status = xhci_get_port_status(hcd, bus_state, port_array,
  680. wIndex, temp, flags);
  681. if (status == 0xffffffff)
  682. goto error;
  683. xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
  684. wIndex, temp);
  685. xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
  686. put_unaligned(cpu_to_le32(status), (__le32 *) buf);
  687. break;
  688. case SetPortFeature:
  689. if (wValue == USB_PORT_FEAT_LINK_STATE)
  690. link_state = (wIndex & 0xff00) >> 3;
  691. if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
  692. wake_mask = wIndex & 0xff00;
  693. /* The MSB of wIndex is the U1/U2 timeout */
  694. timeout = (wIndex & 0xff00) >> 8;
  695. wIndex &= 0xff;
  696. if (!wIndex || wIndex > max_ports)
  697. goto error;
  698. wIndex--;
  699. temp = xhci_readl(xhci, port_array[wIndex]);
  700. if (temp == 0xffffffff) {
  701. retval = -ENODEV;
  702. break;
  703. }
  704. temp = xhci_port_state_to_neutral(temp);
  705. /* FIXME: What new port features do we need to support? */
  706. switch (wValue) {
  707. case USB_PORT_FEAT_SUSPEND:
  708. temp = xhci_readl(xhci, port_array[wIndex]);
  709. if ((temp & PORT_PLS_MASK) != XDEV_U0) {
  710. /* Resume the port to U0 first */
  711. xhci_set_link_state(xhci, port_array, wIndex,
  712. XDEV_U0);
  713. spin_unlock_irqrestore(&xhci->lock, flags);
  714. msleep(10);
  715. spin_lock_irqsave(&xhci->lock, flags);
  716. }
  717. /* In spec software should not attempt to suspend
  718. * a port unless the port reports that it is in the
  719. * enabled (PED = ‘1’,PLS < ‘3’) state.
  720. */
  721. temp = xhci_readl(xhci, port_array[wIndex]);
  722. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
  723. || (temp & PORT_PLS_MASK) >= XDEV_U3) {
  724. xhci_warn(xhci, "USB core suspending device "
  725. "not in U0/U1/U2.\n");
  726. goto error;
  727. }
  728. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  729. wIndex + 1);
  730. if (!slot_id) {
  731. xhci_warn(xhci, "slot_id is zero\n");
  732. goto error;
  733. }
  734. /* unlock to execute stop endpoint commands */
  735. spin_unlock_irqrestore(&xhci->lock, flags);
  736. xhci_stop_device(xhci, slot_id, 1);
  737. spin_lock_irqsave(&xhci->lock, flags);
  738. xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
  739. spin_unlock_irqrestore(&xhci->lock, flags);
  740. msleep(10); /* wait device to enter */
  741. spin_lock_irqsave(&xhci->lock, flags);
  742. temp = xhci_readl(xhci, port_array[wIndex]);
  743. bus_state->suspended_ports |= 1 << wIndex;
  744. break;
  745. case USB_PORT_FEAT_LINK_STATE:
  746. temp = xhci_readl(xhci, port_array[wIndex]);
  747. /* Disable port */
  748. if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
  749. xhci_dbg(xhci, "Disable port %d\n", wIndex);
  750. temp = xhci_port_state_to_neutral(temp);
  751. /*
  752. * Clear all change bits, so that we get a new
  753. * connection event.
  754. */
  755. temp |= PORT_CSC | PORT_PEC | PORT_WRC |
  756. PORT_OCC | PORT_RC | PORT_PLC |
  757. PORT_CEC;
  758. xhci_writel(xhci, temp | PORT_PE,
  759. port_array[wIndex]);
  760. temp = xhci_readl(xhci, port_array[wIndex]);
  761. break;
  762. }
  763. /* Put link in RxDetect (enable port) */
  764. if (link_state == USB_SS_PORT_LS_RX_DETECT) {
  765. xhci_dbg(xhci, "Enable port %d\n", wIndex);
  766. xhci_set_link_state(xhci, port_array, wIndex,
  767. link_state);
  768. temp = xhci_readl(xhci, port_array[wIndex]);
  769. break;
  770. }
  771. /* Software should not attempt to set
  772. * port link state above '3' (U3) and the port
  773. * must be enabled.
  774. */
  775. if ((temp & PORT_PE) == 0 ||
  776. (link_state > USB_SS_PORT_LS_U3)) {
  777. xhci_warn(xhci, "Cannot set link state.\n");
  778. goto error;
  779. }
  780. if (link_state == USB_SS_PORT_LS_U3) {
  781. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  782. wIndex + 1);
  783. if (slot_id) {
  784. /* unlock to execute stop endpoint
  785. * commands */
  786. spin_unlock_irqrestore(&xhci->lock,
  787. flags);
  788. xhci_stop_device(xhci, slot_id, 1);
  789. spin_lock_irqsave(&xhci->lock, flags);
  790. }
  791. }
  792. xhci_set_link_state(xhci, port_array, wIndex,
  793. link_state);
  794. spin_unlock_irqrestore(&xhci->lock, flags);
  795. msleep(20); /* wait device to enter */
  796. spin_lock_irqsave(&xhci->lock, flags);
  797. temp = xhci_readl(xhci, port_array[wIndex]);
  798. if (link_state == USB_SS_PORT_LS_U3)
  799. bus_state->suspended_ports |= 1 << wIndex;
  800. break;
  801. case USB_PORT_FEAT_POWER:
  802. /*
  803. * Turn on ports, even if there isn't per-port switching.
  804. * HC will report connect events even before this is set.
  805. * However, khubd will ignore the roothub events until
  806. * the roothub is registered.
  807. */
  808. xhci_writel(xhci, temp | PORT_POWER,
  809. port_array[wIndex]);
  810. temp = xhci_readl(xhci, port_array[wIndex]);
  811. xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
  812. spin_unlock_irqrestore(&xhci->lock, flags);
  813. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  814. wIndex);
  815. if (temp)
  816. usb_acpi_set_power_state(hcd->self.root_hub,
  817. wIndex, true);
  818. spin_lock_irqsave(&xhci->lock, flags);
  819. break;
  820. case USB_PORT_FEAT_RESET:
  821. temp = (temp | PORT_RESET);
  822. xhci_writel(xhci, temp, port_array[wIndex]);
  823. temp = xhci_readl(xhci, port_array[wIndex]);
  824. xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
  825. break;
  826. case USB_PORT_FEAT_REMOTE_WAKE_MASK:
  827. xhci_set_remote_wake_mask(xhci, port_array,
  828. wIndex, wake_mask);
  829. temp = xhci_readl(xhci, port_array[wIndex]);
  830. xhci_dbg(xhci, "set port remote wake mask, "
  831. "actual port %d status = 0x%x\n",
  832. wIndex, temp);
  833. break;
  834. case USB_PORT_FEAT_BH_PORT_RESET:
  835. temp |= PORT_WR;
  836. xhci_writel(xhci, temp, port_array[wIndex]);
  837. temp = xhci_readl(xhci, port_array[wIndex]);
  838. break;
  839. case USB_PORT_FEAT_U1_TIMEOUT:
  840. if (hcd->speed != HCD_USB3)
  841. goto error;
  842. temp = xhci_readl(xhci, port_array[wIndex] + PORTPMSC);
  843. temp &= ~PORT_U1_TIMEOUT_MASK;
  844. temp |= PORT_U1_TIMEOUT(timeout);
  845. xhci_writel(xhci, temp, port_array[wIndex] + PORTPMSC);
  846. break;
  847. case USB_PORT_FEAT_U2_TIMEOUT:
  848. if (hcd->speed != HCD_USB3)
  849. goto error;
  850. temp = xhci_readl(xhci, port_array[wIndex] + PORTPMSC);
  851. temp &= ~PORT_U2_TIMEOUT_MASK;
  852. temp |= PORT_U2_TIMEOUT(timeout);
  853. xhci_writel(xhci, temp, port_array[wIndex] + PORTPMSC);
  854. break;
  855. default:
  856. goto error;
  857. }
  858. /* unblock any posted writes */
  859. temp = xhci_readl(xhci, port_array[wIndex]);
  860. break;
  861. case ClearPortFeature:
  862. if (!wIndex || wIndex > max_ports)
  863. goto error;
  864. wIndex--;
  865. temp = xhci_readl(xhci, port_array[wIndex]);
  866. if (temp == 0xffffffff) {
  867. retval = -ENODEV;
  868. break;
  869. }
  870. /* FIXME: What new port features do we need to support? */
  871. temp = xhci_port_state_to_neutral(temp);
  872. switch (wValue) {
  873. case USB_PORT_FEAT_SUSPEND:
  874. temp = xhci_readl(xhci, port_array[wIndex]);
  875. xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
  876. xhci_dbg(xhci, "PORTSC %04x\n", temp);
  877. if (temp & PORT_RESET)
  878. goto error;
  879. if ((temp & PORT_PLS_MASK) == XDEV_U3) {
  880. if ((temp & PORT_PE) == 0)
  881. goto error;
  882. xhci_set_link_state(xhci, port_array, wIndex,
  883. XDEV_RESUME);
  884. spin_unlock_irqrestore(&xhci->lock, flags);
  885. msleep(20);
  886. spin_lock_irqsave(&xhci->lock, flags);
  887. xhci_set_link_state(xhci, port_array, wIndex,
  888. XDEV_U0);
  889. }
  890. bus_state->port_c_suspend |= 1 << wIndex;
  891. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  892. wIndex + 1);
  893. if (!slot_id) {
  894. xhci_dbg(xhci, "slot_id is zero\n");
  895. goto error;
  896. }
  897. xhci_ring_device(xhci, slot_id);
  898. break;
  899. case USB_PORT_FEAT_C_SUSPEND:
  900. bus_state->port_c_suspend &= ~(1 << wIndex);
  901. case USB_PORT_FEAT_C_RESET:
  902. case USB_PORT_FEAT_C_BH_PORT_RESET:
  903. case USB_PORT_FEAT_C_CONNECTION:
  904. case USB_PORT_FEAT_C_OVER_CURRENT:
  905. case USB_PORT_FEAT_C_ENABLE:
  906. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  907. xhci_clear_port_change_bit(xhci, wValue, wIndex,
  908. port_array[wIndex], temp);
  909. break;
  910. case USB_PORT_FEAT_ENABLE:
  911. xhci_disable_port(hcd, xhci, wIndex,
  912. port_array[wIndex], temp);
  913. break;
  914. case USB_PORT_FEAT_POWER:
  915. xhci_writel(xhci, temp & ~PORT_POWER,
  916. port_array[wIndex]);
  917. spin_unlock_irqrestore(&xhci->lock, flags);
  918. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  919. wIndex);
  920. if (temp)
  921. usb_acpi_set_power_state(hcd->self.root_hub,
  922. wIndex, false);
  923. spin_lock_irqsave(&xhci->lock, flags);
  924. break;
  925. default:
  926. goto error;
  927. }
  928. break;
  929. default:
  930. error:
  931. /* "stall" on error */
  932. retval = -EPIPE;
  933. }
  934. spin_unlock_irqrestore(&xhci->lock, flags);
  935. return retval;
  936. }
  937. /*
  938. * Returns 0 if the status hasn't changed, or the number of bytes in buf.
  939. * Ports are 0-indexed from the HCD point of view,
  940. * and 1-indexed from the USB core pointer of view.
  941. *
  942. * Note that the status change bits will be cleared as soon as a port status
  943. * change event is generated, so we use the saved status from that event.
  944. */
  945. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
  946. {
  947. unsigned long flags;
  948. u32 temp, status;
  949. u32 mask;
  950. int i, retval;
  951. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  952. int max_ports;
  953. __le32 __iomem **port_array;
  954. struct xhci_bus_state *bus_state;
  955. bool reset_change = false;
  956. max_ports = xhci_get_ports(hcd, &port_array);
  957. bus_state = &xhci->bus_state[hcd_index(hcd)];
  958. /* Initial status is no changes */
  959. retval = (max_ports + 8) / 8;
  960. memset(buf, 0, retval);
  961. /*
  962. * Inform the usbcore about resume-in-progress by returning
  963. * a non-zero value even if there are no status changes.
  964. */
  965. status = bus_state->resuming_ports;
  966. mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
  967. spin_lock_irqsave(&xhci->lock, flags);
  968. /* For each port, did anything change? If so, set that bit in buf. */
  969. for (i = 0; i < max_ports; i++) {
  970. temp = xhci_readl(xhci, port_array[i]);
  971. if (temp == 0xffffffff) {
  972. retval = -ENODEV;
  973. break;
  974. }
  975. if ((temp & mask) != 0 ||
  976. (bus_state->port_c_suspend & 1 << i) ||
  977. (bus_state->resume_done[i] && time_after_eq(
  978. jiffies, bus_state->resume_done[i]))) {
  979. buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
  980. status = 1;
  981. }
  982. if ((temp & PORT_RC))
  983. reset_change = true;
  984. }
  985. if (!status && !reset_change) {
  986. xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
  987. clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  988. }
  989. spin_unlock_irqrestore(&xhci->lock, flags);
  990. return status ? retval : 0;
  991. }
  992. #ifdef CONFIG_PM
  993. int xhci_bus_suspend(struct usb_hcd *hcd)
  994. {
  995. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  996. int max_ports, port_index;
  997. __le32 __iomem **port_array;
  998. struct xhci_bus_state *bus_state;
  999. unsigned long flags;
  1000. max_ports = xhci_get_ports(hcd, &port_array);
  1001. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1002. spin_lock_irqsave(&xhci->lock, flags);
  1003. if (hcd->self.root_hub->do_remote_wakeup) {
  1004. if (bus_state->resuming_ports) {
  1005. spin_unlock_irqrestore(&xhci->lock, flags);
  1006. xhci_dbg(xhci, "suspend failed because "
  1007. "a port is resuming\n");
  1008. return -EBUSY;
  1009. }
  1010. }
  1011. port_index = max_ports;
  1012. bus_state->bus_suspended = 0;
  1013. while (port_index--) {
  1014. /* suspend the port if the port is not suspended */
  1015. u32 t1, t2;
  1016. int slot_id;
  1017. t1 = xhci_readl(xhci, port_array[port_index]);
  1018. t2 = xhci_port_state_to_neutral(t1);
  1019. if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
  1020. xhci_dbg(xhci, "port %d not suspended\n", port_index);
  1021. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1022. port_index + 1);
  1023. if (slot_id) {
  1024. spin_unlock_irqrestore(&xhci->lock, flags);
  1025. xhci_stop_device(xhci, slot_id, 1);
  1026. spin_lock_irqsave(&xhci->lock, flags);
  1027. }
  1028. t2 &= ~PORT_PLS_MASK;
  1029. t2 |= PORT_LINK_STROBE | XDEV_U3;
  1030. set_bit(port_index, &bus_state->bus_suspended);
  1031. }
  1032. /* USB core sets remote wake mask for USB 3.0 hubs,
  1033. * including the USB 3.0 roothub, but only if CONFIG_PM_RUNTIME
  1034. * is enabled, so also enable remote wake here.
  1035. */
  1036. if (hcd->self.root_hub->do_remote_wakeup) {
  1037. if (t1 & PORT_CONNECT) {
  1038. t2 |= PORT_WKOC_E | PORT_WKDISC_E;
  1039. t2 &= ~PORT_WKCONN_E;
  1040. } else {
  1041. t2 |= PORT_WKOC_E | PORT_WKCONN_E;
  1042. t2 &= ~PORT_WKDISC_E;
  1043. }
  1044. } else
  1045. t2 &= ~PORT_WAKE_BITS;
  1046. t1 = xhci_port_state_to_neutral(t1);
  1047. if (t1 != t2)
  1048. xhci_writel(xhci, t2, port_array[port_index]);
  1049. }
  1050. hcd->state = HC_STATE_SUSPENDED;
  1051. bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
  1052. spin_unlock_irqrestore(&xhci->lock, flags);
  1053. return 0;
  1054. }
  1055. int xhci_bus_resume(struct usb_hcd *hcd)
  1056. {
  1057. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1058. int max_ports, port_index;
  1059. __le32 __iomem **port_array;
  1060. struct xhci_bus_state *bus_state;
  1061. u32 temp;
  1062. unsigned long flags;
  1063. max_ports = xhci_get_ports(hcd, &port_array);
  1064. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1065. if (time_before(jiffies, bus_state->next_statechange))
  1066. msleep(5);
  1067. spin_lock_irqsave(&xhci->lock, flags);
  1068. if (!HCD_HW_ACCESSIBLE(hcd)) {
  1069. spin_unlock_irqrestore(&xhci->lock, flags);
  1070. return -ESHUTDOWN;
  1071. }
  1072. /* delay the irqs */
  1073. temp = xhci_readl(xhci, &xhci->op_regs->command);
  1074. temp &= ~CMD_EIE;
  1075. xhci_writel(xhci, temp, &xhci->op_regs->command);
  1076. port_index = max_ports;
  1077. while (port_index--) {
  1078. /* Check whether need resume ports. If needed
  1079. resume port and disable remote wakeup */
  1080. u32 temp;
  1081. int slot_id;
  1082. temp = xhci_readl(xhci, port_array[port_index]);
  1083. if (DEV_SUPERSPEED(temp))
  1084. temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
  1085. else
  1086. temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
  1087. if (test_bit(port_index, &bus_state->bus_suspended) &&
  1088. (temp & PORT_PLS_MASK)) {
  1089. if (DEV_SUPERSPEED(temp)) {
  1090. xhci_set_link_state(xhci, port_array,
  1091. port_index, XDEV_U0);
  1092. } else {
  1093. xhci_set_link_state(xhci, port_array,
  1094. port_index, XDEV_RESUME);
  1095. spin_unlock_irqrestore(&xhci->lock, flags);
  1096. msleep(20);
  1097. spin_lock_irqsave(&xhci->lock, flags);
  1098. xhci_set_link_state(xhci, port_array,
  1099. port_index, XDEV_U0);
  1100. }
  1101. /* wait for the port to enter U0 and report port link
  1102. * state change.
  1103. */
  1104. spin_unlock_irqrestore(&xhci->lock, flags);
  1105. msleep(20);
  1106. spin_lock_irqsave(&xhci->lock, flags);
  1107. /* Clear PLC */
  1108. xhci_test_and_clear_bit(xhci, port_array, port_index,
  1109. PORT_PLC);
  1110. slot_id = xhci_find_slot_id_by_port(hcd,
  1111. xhci, port_index + 1);
  1112. if (slot_id)
  1113. xhci_ring_device(xhci, slot_id);
  1114. } else
  1115. xhci_writel(xhci, temp, port_array[port_index]);
  1116. }
  1117. (void) xhci_readl(xhci, &xhci->op_regs->command);
  1118. bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
  1119. /* re-enable irqs */
  1120. temp = xhci_readl(xhci, &xhci->op_regs->command);
  1121. temp |= CMD_EIE;
  1122. xhci_writel(xhci, temp, &xhci->op_regs->command);
  1123. temp = xhci_readl(xhci, &xhci->op_regs->command);
  1124. spin_unlock_irqrestore(&xhci->lock, flags);
  1125. return 0;
  1126. }
  1127. #endif /* CONFIG_PM */