ohci-pxa27x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
  6. * (C) Copyright 2002 Hewlett-Packard Company
  7. *
  8. * Bus Glue for pxa27x
  9. *
  10. * Written by Christopher Hoover <ch@hpl.hp.com>
  11. * Based on fragments of previous driver by Russell King et al.
  12. *
  13. * Modified for LH7A404 from ohci-sa1111.c
  14. * by Durgesh Pattamatta <pattamattad@sharpsec.com>
  15. *
  16. * Modified for pxa27x from ohci-lh7a404.c
  17. * by Nick Bane <nick@cecomputing.co.uk> 26-8-2004
  18. *
  19. * This file is licenced under the GPL.
  20. */
  21. #include <linux/clk.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/io.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/of_gpio.h>
  29. #include <linux/platform_data/usb-ohci-pxa27x.h>
  30. #include <linux/platform_data/usb-pxa3xx-ulpi.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/signal.h>
  33. #include <linux/usb.h>
  34. #include <linux/usb/hcd.h>
  35. #include <linux/usb/otg.h>
  36. #include <mach/hardware.h>
  37. #include "ohci.h"
  38. #define DRIVER_DESC "OHCI PXA27x/PXA3x driver"
  39. /*
  40. * UHC: USB Host Controller (OHCI-like) register definitions
  41. */
  42. #define UHCREV (0x0000) /* UHC HCI Spec Revision */
  43. #define UHCHCON (0x0004) /* UHC Host Control Register */
  44. #define UHCCOMS (0x0008) /* UHC Command Status Register */
  45. #define UHCINTS (0x000C) /* UHC Interrupt Status Register */
  46. #define UHCINTE (0x0010) /* UHC Interrupt Enable */
  47. #define UHCINTD (0x0014) /* UHC Interrupt Disable */
  48. #define UHCHCCA (0x0018) /* UHC Host Controller Comm. Area */
  49. #define UHCPCED (0x001C) /* UHC Period Current Endpt Descr */
  50. #define UHCCHED (0x0020) /* UHC Control Head Endpt Descr */
  51. #define UHCCCED (0x0024) /* UHC Control Current Endpt Descr */
  52. #define UHCBHED (0x0028) /* UHC Bulk Head Endpt Descr */
  53. #define UHCBCED (0x002C) /* UHC Bulk Current Endpt Descr */
  54. #define UHCDHEAD (0x0030) /* UHC Done Head */
  55. #define UHCFMI (0x0034) /* UHC Frame Interval */
  56. #define UHCFMR (0x0038) /* UHC Frame Remaining */
  57. #define UHCFMN (0x003C) /* UHC Frame Number */
  58. #define UHCPERS (0x0040) /* UHC Periodic Start */
  59. #define UHCLS (0x0044) /* UHC Low Speed Threshold */
  60. #define UHCRHDA (0x0048) /* UHC Root Hub Descriptor A */
  61. #define UHCRHDA_NOCP (1 << 12) /* No over current protection */
  62. #define UHCRHDA_OCPM (1 << 11) /* Over Current Protection Mode */
  63. #define UHCRHDA_POTPGT(x) \
  64. (((x) & 0xff) << 24) /* Power On To Power Good Time */
  65. #define UHCRHDB (0x004C) /* UHC Root Hub Descriptor B */
  66. #define UHCRHS (0x0050) /* UHC Root Hub Status */
  67. #define UHCRHPS1 (0x0054) /* UHC Root Hub Port 1 Status */
  68. #define UHCRHPS2 (0x0058) /* UHC Root Hub Port 2 Status */
  69. #define UHCRHPS3 (0x005C) /* UHC Root Hub Port 3 Status */
  70. #define UHCSTAT (0x0060) /* UHC Status Register */
  71. #define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
  72. #define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
  73. #define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
  74. #define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
  75. #define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
  76. #define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
  77. #define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
  78. #define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
  79. #define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
  80. #define UHCHR (0x0064) /* UHC Reset Register */
  81. #define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
  82. #define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
  83. #define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
  84. #define UHCHR_PCPL (1 << 7) /* Power control polarity low */
  85. #define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
  86. #define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
  87. #define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
  88. #define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
  89. #define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
  90. #define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
  91. #define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
  92. #define UHCHIE (0x0068) /* UHC Interrupt Enable Register*/
  93. #define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
  94. #define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
  95. #define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
  96. #define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
  97. #define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
  98. Interrupt Enable*/
  99. #define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
  100. #define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
  101. #define UHCHIT (0x006C) /* UHC Interrupt Test register */
  102. #define PXA_UHC_MAX_PORTNUM 3
  103. static const char hcd_name[] = "ohci-pxa27x";
  104. static struct hc_driver __read_mostly ohci_pxa27x_hc_driver;
  105. struct pxa27x_ohci {
  106. struct clk *clk;
  107. void __iomem *mmio_base;
  108. };
  109. #define to_pxa27x_ohci(hcd) (struct pxa27x_ohci *)(hcd_to_ohci(hcd)->priv)
  110. /*
  111. PMM_NPS_MODE -- PMM Non-power switching mode
  112. Ports are powered continuously.
  113. PMM_GLOBAL_MODE -- PMM global switching mode
  114. All ports are powered at the same time.
  115. PMM_PERPORT_MODE -- PMM per port switching mode
  116. Ports are powered individually.
  117. */
  118. static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *pxa_ohci, int mode)
  119. {
  120. uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
  121. uint32_t uhcrhdb = __raw_readl(pxa_ohci->mmio_base + UHCRHDB);
  122. switch (mode) {
  123. case PMM_NPS_MODE:
  124. uhcrhda |= RH_A_NPS;
  125. break;
  126. case PMM_GLOBAL_MODE:
  127. uhcrhda &= ~(RH_A_NPS & RH_A_PSM);
  128. break;
  129. case PMM_PERPORT_MODE:
  130. uhcrhda &= ~(RH_A_NPS);
  131. uhcrhda |= RH_A_PSM;
  132. /* Set port power control mask bits, only 3 ports. */
  133. uhcrhdb |= (0x7<<17);
  134. break;
  135. default:
  136. printk( KERN_ERR
  137. "Invalid mode %d, set to non-power switch mode.\n",
  138. mode );
  139. uhcrhda |= RH_A_NPS;
  140. }
  141. __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
  142. __raw_writel(uhcrhdb, pxa_ohci->mmio_base + UHCRHDB);
  143. return 0;
  144. }
  145. /*-------------------------------------------------------------------------*/
  146. static inline void pxa27x_setup_hc(struct pxa27x_ohci *pxa_ohci,
  147. struct pxaohci_platform_data *inf)
  148. {
  149. uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
  150. uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
  151. if (inf->flags & ENABLE_PORT1)
  152. uhchr &= ~UHCHR_SSEP1;
  153. if (inf->flags & ENABLE_PORT2)
  154. uhchr &= ~UHCHR_SSEP2;
  155. if (inf->flags & ENABLE_PORT3)
  156. uhchr &= ~UHCHR_SSEP3;
  157. if (inf->flags & POWER_CONTROL_LOW)
  158. uhchr |= UHCHR_PCPL;
  159. if (inf->flags & POWER_SENSE_LOW)
  160. uhchr |= UHCHR_PSPL;
  161. if (inf->flags & NO_OC_PROTECTION)
  162. uhcrhda |= UHCRHDA_NOCP;
  163. else
  164. uhcrhda &= ~UHCRHDA_NOCP;
  165. if (inf->flags & OC_MODE_PERPORT)
  166. uhcrhda |= UHCRHDA_OCPM;
  167. else
  168. uhcrhda &= ~UHCRHDA_OCPM;
  169. if (inf->power_on_delay) {
  170. uhcrhda &= ~UHCRHDA_POTPGT(0xff);
  171. uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2);
  172. }
  173. __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
  174. __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
  175. }
  176. static inline void pxa27x_reset_hc(struct pxa27x_ohci *pxa_ohci)
  177. {
  178. uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
  179. __raw_writel(uhchr | UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
  180. udelay(11);
  181. __raw_writel(uhchr & ~UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
  182. }
  183. #ifdef CONFIG_PXA27x
  184. extern void pxa27x_clear_otgph(void);
  185. #else
  186. #define pxa27x_clear_otgph() do {} while (0)
  187. #endif
  188. static int pxa27x_start_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
  189. {
  190. int retval = 0;
  191. struct pxaohci_platform_data *inf;
  192. uint32_t uhchr;
  193. struct usb_hcd *hcd = dev_get_drvdata(dev);
  194. inf = dev_get_platdata(dev);
  195. clk_prepare_enable(pxa_ohci->clk);
  196. pxa27x_reset_hc(pxa_ohci);
  197. uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) | UHCHR_FSBIR;
  198. __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
  199. while (__raw_readl(pxa_ohci->mmio_base + UHCHR) & UHCHR_FSBIR)
  200. cpu_relax();
  201. pxa27x_setup_hc(pxa_ohci, inf);
  202. if (inf->init)
  203. retval = inf->init(dev);
  204. if (retval < 0)
  205. return retval;
  206. if (cpu_is_pxa3xx())
  207. pxa3xx_u2d_start_hc(&hcd->self);
  208. uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) & ~UHCHR_SSE;
  209. __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
  210. __raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, pxa_ohci->mmio_base + UHCHIE);
  211. /* Clear any OTG Pin Hold */
  212. pxa27x_clear_otgph();
  213. return 0;
  214. }
  215. static void pxa27x_stop_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
  216. {
  217. struct pxaohci_platform_data *inf;
  218. struct usb_hcd *hcd = dev_get_drvdata(dev);
  219. uint32_t uhccoms;
  220. inf = dev_get_platdata(dev);
  221. if (cpu_is_pxa3xx())
  222. pxa3xx_u2d_stop_hc(&hcd->self);
  223. if (inf->exit)
  224. inf->exit(dev);
  225. pxa27x_reset_hc(pxa_ohci);
  226. /* Host Controller Reset */
  227. uhccoms = __raw_readl(pxa_ohci->mmio_base + UHCCOMS) | 0x01;
  228. __raw_writel(uhccoms, pxa_ohci->mmio_base + UHCCOMS);
  229. udelay(10);
  230. clk_disable_unprepare(pxa_ohci->clk);
  231. }
  232. #ifdef CONFIG_OF
  233. static const struct of_device_id pxa_ohci_dt_ids[] = {
  234. { .compatible = "marvell,pxa-ohci" },
  235. { }
  236. };
  237. MODULE_DEVICE_TABLE(of, pxa_ohci_dt_ids);
  238. static int ohci_pxa_of_init(struct platform_device *pdev)
  239. {
  240. struct device_node *np = pdev->dev.of_node;
  241. struct pxaohci_platform_data *pdata;
  242. u32 tmp;
  243. int ret;
  244. if (!np)
  245. return 0;
  246. /* Right now device-tree probed devices don't get dma_mask set.
  247. * Since shared usb code relies on it, set it here for now.
  248. * Once we have dma capability bindings this can go away.
  249. */
  250. ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  251. if (ret)
  252. return ret;
  253. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  254. if (!pdata)
  255. return -ENOMEM;
  256. if (of_get_property(np, "marvell,enable-port1", NULL))
  257. pdata->flags |= ENABLE_PORT1;
  258. if (of_get_property(np, "marvell,enable-port2", NULL))
  259. pdata->flags |= ENABLE_PORT2;
  260. if (of_get_property(np, "marvell,enable-port3", NULL))
  261. pdata->flags |= ENABLE_PORT3;
  262. if (of_get_property(np, "marvell,port-sense-low", NULL))
  263. pdata->flags |= POWER_SENSE_LOW;
  264. if (of_get_property(np, "marvell,power-control-low", NULL))
  265. pdata->flags |= POWER_CONTROL_LOW;
  266. if (of_get_property(np, "marvell,no-oc-protection", NULL))
  267. pdata->flags |= NO_OC_PROTECTION;
  268. if (of_get_property(np, "marvell,oc-mode-perport", NULL))
  269. pdata->flags |= OC_MODE_PERPORT;
  270. if (!of_property_read_u32(np, "marvell,power-on-delay", &tmp))
  271. pdata->power_on_delay = tmp;
  272. if (!of_property_read_u32(np, "marvell,port-mode", &tmp))
  273. pdata->port_mode = tmp;
  274. if (!of_property_read_u32(np, "marvell,power-budget", &tmp))
  275. pdata->power_budget = tmp;
  276. pdev->dev.platform_data = pdata;
  277. return 0;
  278. }
  279. #else
  280. static int ohci_pxa_of_init(struct platform_device *pdev)
  281. {
  282. return 0;
  283. }
  284. #endif
  285. /*-------------------------------------------------------------------------*/
  286. /* configure so an HC device and id are always provided */
  287. /* always called with process context; sleeping is OK */
  288. /**
  289. * usb_hcd_pxa27x_probe - initialize pxa27x-based HCDs
  290. * Context: !in_interrupt()
  291. *
  292. * Allocates basic resources for this USB host controller, and
  293. * then invokes the start() method for the HCD associated with it
  294. * through the hotplug entry's driver_data.
  295. *
  296. */
  297. int usb_hcd_pxa27x_probe (const struct hc_driver *driver, struct platform_device *pdev)
  298. {
  299. int retval, irq;
  300. struct usb_hcd *hcd;
  301. struct pxaohci_platform_data *inf;
  302. struct pxa27x_ohci *pxa_ohci;
  303. struct ohci_hcd *ohci;
  304. struct resource *r;
  305. struct clk *usb_clk;
  306. retval = ohci_pxa_of_init(pdev);
  307. if (retval)
  308. return retval;
  309. inf = dev_get_platdata(&pdev->dev);
  310. if (!inf)
  311. return -ENODEV;
  312. irq = platform_get_irq(pdev, 0);
  313. if (irq < 0) {
  314. pr_err("no resource of IORESOURCE_IRQ");
  315. return -ENXIO;
  316. }
  317. usb_clk = clk_get(&pdev->dev, NULL);
  318. if (IS_ERR(usb_clk))
  319. return PTR_ERR(usb_clk);
  320. hcd = usb_create_hcd (driver, &pdev->dev, "pxa27x");
  321. if (!hcd) {
  322. retval = -ENOMEM;
  323. goto err0;
  324. }
  325. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  326. if (!r) {
  327. pr_err("no resource of IORESOURCE_MEM");
  328. retval = -ENXIO;
  329. goto err1;
  330. }
  331. hcd->rsrc_start = r->start;
  332. hcd->rsrc_len = resource_size(r);
  333. if (!request_mem_region(hcd->rsrc_start, hcd->rsrc_len, hcd_name)) {
  334. pr_debug("request_mem_region failed");
  335. retval = -EBUSY;
  336. goto err1;
  337. }
  338. hcd->regs = ioremap(hcd->rsrc_start, hcd->rsrc_len);
  339. if (!hcd->regs) {
  340. pr_debug("ioremap failed");
  341. retval = -ENOMEM;
  342. goto err2;
  343. }
  344. /* initialize "struct pxa27x_ohci" */
  345. pxa_ohci = to_pxa27x_ohci(hcd);
  346. pxa_ohci->clk = usb_clk;
  347. pxa_ohci->mmio_base = (void __iomem *)hcd->regs;
  348. retval = pxa27x_start_hc(pxa_ohci, &pdev->dev);
  349. if (retval < 0) {
  350. pr_debug("pxa27x_start_hc failed");
  351. goto err3;
  352. }
  353. /* Select Power Management Mode */
  354. pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
  355. if (inf->power_budget)
  356. hcd->power_budget = inf->power_budget;
  357. /* The value of NDP in roothub_a is incorrect on this hardware */
  358. ohci = hcd_to_ohci(hcd);
  359. ohci->num_ports = 3;
  360. retval = usb_add_hcd(hcd, irq, 0);
  361. if (retval == 0)
  362. return retval;
  363. pxa27x_stop_hc(pxa_ohci, &pdev->dev);
  364. err3:
  365. iounmap(hcd->regs);
  366. err2:
  367. release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
  368. err1:
  369. usb_put_hcd(hcd);
  370. err0:
  371. clk_put(usb_clk);
  372. return retval;
  373. }
  374. /* may be called without controller electrically present */
  375. /* may be called with controller, bus, and devices active */
  376. /**
  377. * usb_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs
  378. * @dev: USB Host Controller being removed
  379. * Context: !in_interrupt()
  380. *
  381. * Reverses the effect of usb_hcd_pxa27x_probe(), first invoking
  382. * the HCD's stop() method. It is always called from a thread
  383. * context, normally "rmmod", "apmd", or something similar.
  384. *
  385. */
  386. void usb_hcd_pxa27x_remove (struct usb_hcd *hcd, struct platform_device *pdev)
  387. {
  388. struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
  389. usb_remove_hcd(hcd);
  390. pxa27x_stop_hc(pxa_ohci, &pdev->dev);
  391. iounmap(hcd->regs);
  392. release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
  393. clk_put(pxa_ohci->clk);
  394. usb_put_hcd(hcd);
  395. }
  396. /*-------------------------------------------------------------------------*/
  397. static int ohci_hcd_pxa27x_drv_probe(struct platform_device *pdev)
  398. {
  399. pr_debug ("In ohci_hcd_pxa27x_drv_probe");
  400. if (usb_disabled())
  401. return -ENODEV;
  402. return usb_hcd_pxa27x_probe(&ohci_pxa27x_hc_driver, pdev);
  403. }
  404. static int ohci_hcd_pxa27x_drv_remove(struct platform_device *pdev)
  405. {
  406. struct usb_hcd *hcd = platform_get_drvdata(pdev);
  407. usb_hcd_pxa27x_remove(hcd, pdev);
  408. return 0;
  409. }
  410. #ifdef CONFIG_PM
  411. static int ohci_hcd_pxa27x_drv_suspend(struct device *dev)
  412. {
  413. struct usb_hcd *hcd = dev_get_drvdata(dev);
  414. struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
  415. struct ohci_hcd *ohci = hcd_to_ohci(hcd);
  416. bool do_wakeup = device_may_wakeup(dev);
  417. int ret;
  418. if (time_before(jiffies, ohci->next_statechange))
  419. msleep(5);
  420. ohci->next_statechange = jiffies;
  421. ret = ohci_suspend(hcd, do_wakeup);
  422. if (ret)
  423. return ret;
  424. pxa27x_stop_hc(pxa_ohci, dev);
  425. return ret;
  426. }
  427. static int ohci_hcd_pxa27x_drv_resume(struct device *dev)
  428. {
  429. struct usb_hcd *hcd = dev_get_drvdata(dev);
  430. struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
  431. struct pxaohci_platform_data *inf = dev_get_platdata(dev);
  432. struct ohci_hcd *ohci = hcd_to_ohci(hcd);
  433. int status;
  434. if (time_before(jiffies, ohci->next_statechange))
  435. msleep(5);
  436. ohci->next_statechange = jiffies;
  437. status = pxa27x_start_hc(pxa_ohci, dev);
  438. if (status < 0)
  439. return status;
  440. /* Select Power Management Mode */
  441. pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
  442. ohci_resume(hcd, false);
  443. return 0;
  444. }
  445. static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = {
  446. .suspend = ohci_hcd_pxa27x_drv_suspend,
  447. .resume = ohci_hcd_pxa27x_drv_resume,
  448. };
  449. #endif
  450. static struct platform_driver ohci_hcd_pxa27x_driver = {
  451. .probe = ohci_hcd_pxa27x_drv_probe,
  452. .remove = ohci_hcd_pxa27x_drv_remove,
  453. .shutdown = usb_hcd_platform_shutdown,
  454. .driver = {
  455. .name = "pxa27x-ohci",
  456. .owner = THIS_MODULE,
  457. .of_match_table = of_match_ptr(pxa_ohci_dt_ids),
  458. #ifdef CONFIG_PM
  459. .pm = &ohci_hcd_pxa27x_pm_ops,
  460. #endif
  461. },
  462. };
  463. static const struct ohci_driver_overrides pxa27x_overrides __initconst = {
  464. .extra_priv_size = sizeof(struct pxa27x_ohci),
  465. };
  466. static int __init ohci_pxa27x_init(void)
  467. {
  468. if (usb_disabled())
  469. return -ENODEV;
  470. pr_info("%s: " DRIVER_DESC "\n", hcd_name);
  471. ohci_init_driver(&ohci_pxa27x_hc_driver, &pxa27x_overrides);
  472. return platform_driver_register(&ohci_hcd_pxa27x_driver);
  473. }
  474. module_init(ohci_pxa27x_init);
  475. static void __exit ohci_pxa27x_cleanup(void)
  476. {
  477. platform_driver_unregister(&ohci_hcd_pxa27x_driver);
  478. }
  479. module_exit(ohci_pxa27x_cleanup);
  480. MODULE_DESCRIPTION(DRIVER_DESC);
  481. MODULE_LICENSE("GPL");
  482. MODULE_ALIAS("platform:pxa27x-ohci");