skge.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "0.6"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define MAX_RX_RING_SIZE 4096
  48. #define PHY_RETRIES 1000
  49. #define ETH_JUMBO_MTU 9000
  50. #define TX_WATCHDOG (5 * HZ)
  51. #define NAPI_WEIGHT 64
  52. #define BLINK_HZ (HZ/4)
  53. #define LINK_POLL_HZ (HZ/10)
  54. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  55. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(DRV_VERSION);
  58. static const u32 default_msg
  59. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  60. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  61. static int debug = -1; /* defaults above */
  62. module_param(debug, int, 0);
  63. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  64. static const struct pci_device_id skge_id_table[] = {
  65. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  66. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  67. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  68. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  70. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  71. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  73. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1032) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  76. { 0 }
  77. };
  78. MODULE_DEVICE_TABLE(pci, skge_id_table);
  79. static int skge_up(struct net_device *dev);
  80. static int skge_down(struct net_device *dev);
  81. static void skge_tx_clean(struct skge_port *skge);
  82. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  83. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  84. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  85. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  86. static void yukon_init(struct skge_hw *hw, int port);
  87. static void yukon_reset(struct skge_hw *hw, int port);
  88. static void genesis_mac_init(struct skge_hw *hw, int port);
  89. static void genesis_reset(struct skge_hw *hw, int port);
  90. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  91. static const int rxqaddr[] = { Q_R1, Q_R2 };
  92. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  93. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  94. /* Don't need to look at whole 16K.
  95. * last interesting register is descriptor poll timer.
  96. */
  97. #define SKGE_REGS_LEN (29*128)
  98. static int skge_get_regs_len(struct net_device *dev)
  99. {
  100. return SKGE_REGS_LEN;
  101. }
  102. /*
  103. * Returns copy of control register region
  104. * I/O region is divided into banks and certain regions are unreadable
  105. */
  106. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  107. void *p)
  108. {
  109. const struct skge_port *skge = netdev_priv(dev);
  110. unsigned long offs;
  111. const void __iomem *io = skge->hw->regs;
  112. static const unsigned long bankmap
  113. = (1<<0) | (1<<2) | (1<<8) | (1<<9)
  114. | (1<<12) | (1<<13) | (1<<14) | (1<<15) | (1<<16)
  115. | (1<<17) | (1<<20) | (1<<21) | (1<<22) | (1<<23)
  116. | (1<<24) | (1<<25) | (1<<26) | (1<<27) | (1<<28);
  117. regs->version = 1;
  118. for (offs = 0; offs < regs->len; offs += 128) {
  119. u32 len = min_t(u32, 128, regs->len - offs);
  120. if (bankmap & (1<<(offs/128)))
  121. memcpy_fromio(p + offs, io + offs, len);
  122. else
  123. memset(p + offs, 0, len);
  124. }
  125. }
  126. /* Wake on Lan only supported on Yukon chps with rev 1 or above */
  127. static int wol_supported(const struct skge_hw *hw)
  128. {
  129. return !((hw->chip_id == CHIP_ID_GENESIS ||
  130. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  131. }
  132. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  133. {
  134. struct skge_port *skge = netdev_priv(dev);
  135. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  136. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  137. }
  138. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  139. {
  140. struct skge_port *skge = netdev_priv(dev);
  141. struct skge_hw *hw = skge->hw;
  142. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  143. return -EOPNOTSUPP;
  144. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  145. return -EOPNOTSUPP;
  146. skge->wol = wol->wolopts == WAKE_MAGIC;
  147. if (skge->wol) {
  148. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  149. skge_write16(hw, WOL_CTRL_STAT,
  150. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  151. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  152. } else
  153. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  154. return 0;
  155. }
  156. static int skge_get_settings(struct net_device *dev,
  157. struct ethtool_cmd *ecmd)
  158. {
  159. struct skge_port *skge = netdev_priv(dev);
  160. struct skge_hw *hw = skge->hw;
  161. ecmd->transceiver = XCVR_INTERNAL;
  162. if (iscopper(hw)) {
  163. if (hw->chip_id == CHIP_ID_GENESIS)
  164. ecmd->supported = SUPPORTED_1000baseT_Full
  165. | SUPPORTED_1000baseT_Half
  166. | SUPPORTED_Autoneg | SUPPORTED_TP;
  167. else {
  168. ecmd->supported = SUPPORTED_10baseT_Half
  169. | SUPPORTED_10baseT_Full
  170. | SUPPORTED_100baseT_Half
  171. | SUPPORTED_100baseT_Full
  172. | SUPPORTED_1000baseT_Half
  173. | SUPPORTED_1000baseT_Full
  174. | SUPPORTED_Autoneg| SUPPORTED_TP;
  175. if (hw->chip_id == CHIP_ID_YUKON)
  176. ecmd->supported &= ~SUPPORTED_1000baseT_Half;
  177. else if (hw->chip_id == CHIP_ID_YUKON_FE)
  178. ecmd->supported &= ~(SUPPORTED_1000baseT_Half
  179. | SUPPORTED_1000baseT_Full);
  180. }
  181. ecmd->port = PORT_TP;
  182. ecmd->phy_address = hw->phy_addr;
  183. } else {
  184. ecmd->supported = SUPPORTED_1000baseT_Full
  185. | SUPPORTED_FIBRE
  186. | SUPPORTED_Autoneg;
  187. ecmd->port = PORT_FIBRE;
  188. }
  189. ecmd->advertising = skge->advertising;
  190. ecmd->autoneg = skge->autoneg;
  191. ecmd->speed = skge->speed;
  192. ecmd->duplex = skge->duplex;
  193. return 0;
  194. }
  195. static u32 skge_modes(const struct skge_hw *hw)
  196. {
  197. u32 modes = ADVERTISED_Autoneg
  198. | ADVERTISED_1000baseT_Full | ADVERTISED_1000baseT_Half
  199. | ADVERTISED_100baseT_Full | ADVERTISED_100baseT_Half
  200. | ADVERTISED_10baseT_Full | ADVERTISED_10baseT_Half;
  201. if (iscopper(hw)) {
  202. modes |= ADVERTISED_TP;
  203. switch (hw->chip_id) {
  204. case CHIP_ID_GENESIS:
  205. modes &= ~(ADVERTISED_100baseT_Full
  206. | ADVERTISED_100baseT_Half
  207. | ADVERTISED_10baseT_Full
  208. | ADVERTISED_10baseT_Half);
  209. break;
  210. case CHIP_ID_YUKON:
  211. modes &= ~ADVERTISED_1000baseT_Half;
  212. break;
  213. case CHIP_ID_YUKON_FE:
  214. modes &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  215. break;
  216. }
  217. } else {
  218. modes |= ADVERTISED_FIBRE;
  219. modes &= ~ADVERTISED_1000baseT_Half;
  220. }
  221. return modes;
  222. }
  223. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  224. {
  225. struct skge_port *skge = netdev_priv(dev);
  226. const struct skge_hw *hw = skge->hw;
  227. if (ecmd->autoneg == AUTONEG_ENABLE) {
  228. if (ecmd->advertising & skge_modes(hw))
  229. return -EINVAL;
  230. } else {
  231. switch (ecmd->speed) {
  232. case SPEED_1000:
  233. if (hw->chip_id == CHIP_ID_YUKON_FE)
  234. return -EINVAL;
  235. break;
  236. case SPEED_100:
  237. case SPEED_10:
  238. if (iscopper(hw) || hw->chip_id == CHIP_ID_GENESIS)
  239. return -EINVAL;
  240. break;
  241. default:
  242. return -EINVAL;
  243. }
  244. }
  245. skge->autoneg = ecmd->autoneg;
  246. skge->speed = ecmd->speed;
  247. skge->duplex = ecmd->duplex;
  248. skge->advertising = ecmd->advertising;
  249. if (netif_running(dev)) {
  250. skge_down(dev);
  251. skge_up(dev);
  252. }
  253. return (0);
  254. }
  255. static void skge_get_drvinfo(struct net_device *dev,
  256. struct ethtool_drvinfo *info)
  257. {
  258. struct skge_port *skge = netdev_priv(dev);
  259. strcpy(info->driver, DRV_NAME);
  260. strcpy(info->version, DRV_VERSION);
  261. strcpy(info->fw_version, "N/A");
  262. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  263. }
  264. static const struct skge_stat {
  265. char name[ETH_GSTRING_LEN];
  266. u16 xmac_offset;
  267. u16 gma_offset;
  268. } skge_stats[] = {
  269. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  270. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  271. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  272. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  273. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  274. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  275. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  276. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  277. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  278. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  279. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  280. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  281. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  282. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  283. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  284. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  285. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  286. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  287. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  288. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  289. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  290. };
  291. static int skge_get_stats_count(struct net_device *dev)
  292. {
  293. return ARRAY_SIZE(skge_stats);
  294. }
  295. static void skge_get_ethtool_stats(struct net_device *dev,
  296. struct ethtool_stats *stats, u64 *data)
  297. {
  298. struct skge_port *skge = netdev_priv(dev);
  299. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  300. genesis_get_stats(skge, data);
  301. else
  302. yukon_get_stats(skge, data);
  303. }
  304. /* Use hardware MIB variables for critical path statistics and
  305. * transmit feedback not reported at interrupt.
  306. * Other errors are accounted for in interrupt handler.
  307. */
  308. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  309. {
  310. struct skge_port *skge = netdev_priv(dev);
  311. u64 data[ARRAY_SIZE(skge_stats)];
  312. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  313. genesis_get_stats(skge, data);
  314. else
  315. yukon_get_stats(skge, data);
  316. skge->net_stats.tx_bytes = data[0];
  317. skge->net_stats.rx_bytes = data[1];
  318. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  319. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  320. skge->net_stats.multicast = data[5] + data[7];
  321. skge->net_stats.collisions = data[10];
  322. skge->net_stats.tx_aborted_errors = data[12];
  323. return &skge->net_stats;
  324. }
  325. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  326. {
  327. int i;
  328. switch (stringset) {
  329. case ETH_SS_STATS:
  330. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  331. memcpy(data + i * ETH_GSTRING_LEN,
  332. skge_stats[i].name, ETH_GSTRING_LEN);
  333. break;
  334. }
  335. }
  336. static void skge_get_ring_param(struct net_device *dev,
  337. struct ethtool_ringparam *p)
  338. {
  339. struct skge_port *skge = netdev_priv(dev);
  340. p->rx_max_pending = MAX_RX_RING_SIZE;
  341. p->tx_max_pending = MAX_TX_RING_SIZE;
  342. p->rx_mini_max_pending = 0;
  343. p->rx_jumbo_max_pending = 0;
  344. p->rx_pending = skge->rx_ring.count;
  345. p->tx_pending = skge->tx_ring.count;
  346. p->rx_mini_pending = 0;
  347. p->rx_jumbo_pending = 0;
  348. }
  349. static int skge_set_ring_param(struct net_device *dev,
  350. struct ethtool_ringparam *p)
  351. {
  352. struct skge_port *skge = netdev_priv(dev);
  353. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  354. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  355. return -EINVAL;
  356. skge->rx_ring.count = p->rx_pending;
  357. skge->tx_ring.count = p->tx_pending;
  358. if (netif_running(dev)) {
  359. skge_down(dev);
  360. skge_up(dev);
  361. }
  362. return 0;
  363. }
  364. static u32 skge_get_msglevel(struct net_device *netdev)
  365. {
  366. struct skge_port *skge = netdev_priv(netdev);
  367. return skge->msg_enable;
  368. }
  369. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  370. {
  371. struct skge_port *skge = netdev_priv(netdev);
  372. skge->msg_enable = value;
  373. }
  374. static int skge_nway_reset(struct net_device *dev)
  375. {
  376. struct skge_port *skge = netdev_priv(dev);
  377. struct skge_hw *hw = skge->hw;
  378. int port = skge->port;
  379. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  380. return -EINVAL;
  381. spin_lock_bh(&hw->phy_lock);
  382. if (hw->chip_id == CHIP_ID_GENESIS) {
  383. genesis_reset(hw, port);
  384. genesis_mac_init(hw, port);
  385. } else {
  386. yukon_reset(hw, port);
  387. yukon_init(hw, port);
  388. }
  389. spin_unlock_bh(&hw->phy_lock);
  390. return 0;
  391. }
  392. static int skge_set_sg(struct net_device *dev, u32 data)
  393. {
  394. struct skge_port *skge = netdev_priv(dev);
  395. struct skge_hw *hw = skge->hw;
  396. if (hw->chip_id == CHIP_ID_GENESIS && data)
  397. return -EOPNOTSUPP;
  398. return ethtool_op_set_sg(dev, data);
  399. }
  400. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  401. {
  402. struct skge_port *skge = netdev_priv(dev);
  403. struct skge_hw *hw = skge->hw;
  404. if (hw->chip_id == CHIP_ID_GENESIS && data)
  405. return -EOPNOTSUPP;
  406. return ethtool_op_set_tx_csum(dev, data);
  407. }
  408. static u32 skge_get_rx_csum(struct net_device *dev)
  409. {
  410. struct skge_port *skge = netdev_priv(dev);
  411. return skge->rx_csum;
  412. }
  413. /* Only Yukon supports checksum offload. */
  414. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  415. {
  416. struct skge_port *skge = netdev_priv(dev);
  417. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  418. return -EOPNOTSUPP;
  419. skge->rx_csum = data;
  420. return 0;
  421. }
  422. static void skge_get_pauseparam(struct net_device *dev,
  423. struct ethtool_pauseparam *ecmd)
  424. {
  425. struct skge_port *skge = netdev_priv(dev);
  426. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  427. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  428. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  429. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  430. ecmd->autoneg = skge->autoneg;
  431. }
  432. static int skge_set_pauseparam(struct net_device *dev,
  433. struct ethtool_pauseparam *ecmd)
  434. {
  435. struct skge_port *skge = netdev_priv(dev);
  436. skge->autoneg = ecmd->autoneg;
  437. if (ecmd->rx_pause && ecmd->tx_pause)
  438. skge->flow_control = FLOW_MODE_SYMMETRIC;
  439. else if (ecmd->rx_pause && !ecmd->tx_pause)
  440. skge->flow_control = FLOW_MODE_REM_SEND;
  441. else if (!ecmd->rx_pause && ecmd->tx_pause)
  442. skge->flow_control = FLOW_MODE_LOC_SEND;
  443. else
  444. skge->flow_control = FLOW_MODE_NONE;
  445. if (netif_running(dev)) {
  446. skge_down(dev);
  447. skge_up(dev);
  448. }
  449. return 0;
  450. }
  451. /* Chip internal frequency for clock calculations */
  452. static inline u32 hwkhz(const struct skge_hw *hw)
  453. {
  454. if (hw->chip_id == CHIP_ID_GENESIS)
  455. return 53215; /* or: 53.125 MHz */
  456. else if (hw->chip_id == CHIP_ID_YUKON_EC)
  457. return 125000; /* or: 125.000 MHz */
  458. else
  459. return 78215; /* or: 78.125 MHz */
  460. }
  461. /* Chip hz to microseconds */
  462. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  463. {
  464. return (ticks * 1000) / hwkhz(hw);
  465. }
  466. /* Microseconds to chip hz */
  467. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  468. {
  469. return hwkhz(hw) * usec / 1000;
  470. }
  471. static int skge_get_coalesce(struct net_device *dev,
  472. struct ethtool_coalesce *ecmd)
  473. {
  474. struct skge_port *skge = netdev_priv(dev);
  475. struct skge_hw *hw = skge->hw;
  476. int port = skge->port;
  477. ecmd->rx_coalesce_usecs = 0;
  478. ecmd->tx_coalesce_usecs = 0;
  479. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  480. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  481. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  482. if (msk & rxirqmask[port])
  483. ecmd->rx_coalesce_usecs = delay;
  484. if (msk & txirqmask[port])
  485. ecmd->tx_coalesce_usecs = delay;
  486. }
  487. return 0;
  488. }
  489. /* Note: interrupt timer is per board, but can turn on/off per port */
  490. static int skge_set_coalesce(struct net_device *dev,
  491. struct ethtool_coalesce *ecmd)
  492. {
  493. struct skge_port *skge = netdev_priv(dev);
  494. struct skge_hw *hw = skge->hw;
  495. int port = skge->port;
  496. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  497. u32 delay = 25;
  498. if (ecmd->rx_coalesce_usecs == 0)
  499. msk &= ~rxirqmask[port];
  500. else if (ecmd->rx_coalesce_usecs < 25 ||
  501. ecmd->rx_coalesce_usecs > 33333)
  502. return -EINVAL;
  503. else {
  504. msk |= rxirqmask[port];
  505. delay = ecmd->rx_coalesce_usecs;
  506. }
  507. if (ecmd->tx_coalesce_usecs == 0)
  508. msk &= ~txirqmask[port];
  509. else if (ecmd->tx_coalesce_usecs < 25 ||
  510. ecmd->tx_coalesce_usecs > 33333)
  511. return -EINVAL;
  512. else {
  513. msk |= txirqmask[port];
  514. delay = min(delay, ecmd->rx_coalesce_usecs);
  515. }
  516. skge_write32(hw, B2_IRQM_MSK, msk);
  517. if (msk == 0)
  518. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  519. else {
  520. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  521. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  522. }
  523. return 0;
  524. }
  525. static void skge_led_on(struct skge_hw *hw, int port)
  526. {
  527. if (hw->chip_id == CHIP_ID_GENESIS) {
  528. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  529. skge_write8(hw, B0_LED, LED_STAT_ON);
  530. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  531. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  532. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  533. switch (hw->phy_type) {
  534. case SK_PHY_BCOM:
  535. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL,
  536. PHY_B_PEC_LED_ON);
  537. break;
  538. default:
  539. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  540. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  541. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  542. }
  543. } else {
  544. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  545. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  546. PHY_M_LED_MO_DUP(MO_LED_ON) |
  547. PHY_M_LED_MO_10(MO_LED_ON) |
  548. PHY_M_LED_MO_100(MO_LED_ON) |
  549. PHY_M_LED_MO_1000(MO_LED_ON) |
  550. PHY_M_LED_MO_RX(MO_LED_ON));
  551. }
  552. }
  553. static void skge_led_off(struct skge_hw *hw, int port)
  554. {
  555. if (hw->chip_id == CHIP_ID_GENESIS) {
  556. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  557. skge_write8(hw, B0_LED, LED_STAT_OFF);
  558. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  559. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  560. switch (hw->phy_type) {
  561. case SK_PHY_BCOM:
  562. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL,
  563. PHY_B_PEC_LED_OFF);
  564. break;
  565. default:
  566. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  567. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  568. }
  569. } else {
  570. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  571. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  572. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  573. PHY_M_LED_MO_10(MO_LED_OFF) |
  574. PHY_M_LED_MO_100(MO_LED_OFF) |
  575. PHY_M_LED_MO_1000(MO_LED_OFF) |
  576. PHY_M_LED_MO_RX(MO_LED_OFF));
  577. }
  578. }
  579. static void skge_blink_timer(unsigned long data)
  580. {
  581. struct skge_port *skge = (struct skge_port *) data;
  582. struct skge_hw *hw = skge->hw;
  583. unsigned long flags;
  584. spin_lock_irqsave(&hw->phy_lock, flags);
  585. if (skge->blink_on)
  586. skge_led_on(hw, skge->port);
  587. else
  588. skge_led_off(hw, skge->port);
  589. spin_unlock_irqrestore(&hw->phy_lock, flags);
  590. skge->blink_on = !skge->blink_on;
  591. mod_timer(&skge->led_blink, jiffies + BLINK_HZ);
  592. }
  593. /* blink LED's for finding board */
  594. static int skge_phys_id(struct net_device *dev, u32 data)
  595. {
  596. struct skge_port *skge = netdev_priv(dev);
  597. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  598. data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
  599. /* start blinking */
  600. skge->blink_on = 1;
  601. mod_timer(&skge->led_blink, jiffies+1);
  602. msleep_interruptible(data * 1000);
  603. del_timer_sync(&skge->led_blink);
  604. skge_led_off(skge->hw, skge->port);
  605. return 0;
  606. }
  607. static struct ethtool_ops skge_ethtool_ops = {
  608. .get_settings = skge_get_settings,
  609. .set_settings = skge_set_settings,
  610. .get_drvinfo = skge_get_drvinfo,
  611. .get_regs_len = skge_get_regs_len,
  612. .get_regs = skge_get_regs,
  613. .get_wol = skge_get_wol,
  614. .set_wol = skge_set_wol,
  615. .get_msglevel = skge_get_msglevel,
  616. .set_msglevel = skge_set_msglevel,
  617. .nway_reset = skge_nway_reset,
  618. .get_link = ethtool_op_get_link,
  619. .get_ringparam = skge_get_ring_param,
  620. .set_ringparam = skge_set_ring_param,
  621. .get_pauseparam = skge_get_pauseparam,
  622. .set_pauseparam = skge_set_pauseparam,
  623. .get_coalesce = skge_get_coalesce,
  624. .set_coalesce = skge_set_coalesce,
  625. .get_sg = ethtool_op_get_sg,
  626. .set_sg = skge_set_sg,
  627. .get_tx_csum = ethtool_op_get_tx_csum,
  628. .set_tx_csum = skge_set_tx_csum,
  629. .get_rx_csum = skge_get_rx_csum,
  630. .set_rx_csum = skge_set_rx_csum,
  631. .get_strings = skge_get_strings,
  632. .phys_id = skge_phys_id,
  633. .get_stats_count = skge_get_stats_count,
  634. .get_ethtool_stats = skge_get_ethtool_stats,
  635. };
  636. /*
  637. * Allocate ring elements and chain them together
  638. * One-to-one association of board descriptors with ring elements
  639. */
  640. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  641. {
  642. struct skge_tx_desc *d;
  643. struct skge_element *e;
  644. int i;
  645. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  646. if (!ring->start)
  647. return -ENOMEM;
  648. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  649. e->desc = d;
  650. if (i == ring->count - 1) {
  651. e->next = ring->start;
  652. d->next_offset = base;
  653. } else {
  654. e->next = e + 1;
  655. d->next_offset = base + (i+1) * sizeof(*d);
  656. }
  657. }
  658. ring->to_use = ring->to_clean = ring->start;
  659. return 0;
  660. }
  661. /* Setup buffer for receiving */
  662. static inline int skge_rx_alloc(struct skge_port *skge,
  663. struct skge_element *e)
  664. {
  665. unsigned long bufsize = skge->netdev->mtu + ETH_HLEN; /* VLAN? */
  666. struct skge_rx_desc *rd = e->desc;
  667. struct sk_buff *skb;
  668. u64 map;
  669. skb = dev_alloc_skb(bufsize + NET_IP_ALIGN);
  670. if (unlikely(!skb)) {
  671. printk(KERN_DEBUG PFX "%s: out of memory for receive\n",
  672. skge->netdev->name);
  673. return -ENOMEM;
  674. }
  675. skb->dev = skge->netdev;
  676. skb_reserve(skb, NET_IP_ALIGN);
  677. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  678. PCI_DMA_FROMDEVICE);
  679. rd->dma_lo = map;
  680. rd->dma_hi = map >> 32;
  681. e->skb = skb;
  682. rd->csum1_start = ETH_HLEN;
  683. rd->csum2_start = ETH_HLEN;
  684. rd->csum1 = 0;
  685. rd->csum2 = 0;
  686. wmb();
  687. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  688. pci_unmap_addr_set(e, mapaddr, map);
  689. pci_unmap_len_set(e, maplen, bufsize);
  690. return 0;
  691. }
  692. /* Free all unused buffers in receive ring, assumes receiver stopped */
  693. static void skge_rx_clean(struct skge_port *skge)
  694. {
  695. struct skge_hw *hw = skge->hw;
  696. struct skge_ring *ring = &skge->rx_ring;
  697. struct skge_element *e;
  698. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  699. struct skge_rx_desc *rd = e->desc;
  700. rd->control = 0;
  701. pci_unmap_single(hw->pdev,
  702. pci_unmap_addr(e, mapaddr),
  703. pci_unmap_len(e, maplen),
  704. PCI_DMA_FROMDEVICE);
  705. dev_kfree_skb(e->skb);
  706. e->skb = NULL;
  707. }
  708. ring->to_clean = e;
  709. }
  710. /* Allocate buffers for receive ring
  711. * For receive: to_use is refill location
  712. * to_clean is next received frame.
  713. *
  714. * if (to_use == to_clean)
  715. * then ring all frames in ring need buffers
  716. * if (to_use->next == to_clean)
  717. * then ring all frames in ring have buffers
  718. */
  719. static int skge_rx_fill(struct skge_port *skge)
  720. {
  721. struct skge_ring *ring = &skge->rx_ring;
  722. struct skge_element *e;
  723. int ret = 0;
  724. for (e = ring->to_use; e->next != ring->to_clean; e = e->next) {
  725. if (skge_rx_alloc(skge, e)) {
  726. ret = 1;
  727. break;
  728. }
  729. }
  730. ring->to_use = e;
  731. return ret;
  732. }
  733. static void skge_link_up(struct skge_port *skge)
  734. {
  735. netif_carrier_on(skge->netdev);
  736. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  737. netif_wake_queue(skge->netdev);
  738. if (netif_msg_link(skge))
  739. printk(KERN_INFO PFX
  740. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  741. skge->netdev->name, skge->speed,
  742. skge->duplex == DUPLEX_FULL ? "full" : "half",
  743. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  744. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  745. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  746. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  747. "unknown");
  748. }
  749. static void skge_link_down(struct skge_port *skge)
  750. {
  751. netif_carrier_off(skge->netdev);
  752. netif_stop_queue(skge->netdev);
  753. if (netif_msg_link(skge))
  754. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  755. }
  756. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  757. {
  758. int i;
  759. u16 v;
  760. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  761. v = xm_read16(hw, port, XM_PHY_DATA);
  762. if (hw->phy_type != SK_PHY_XMAC) {
  763. for (i = 0; i < PHY_RETRIES; i++) {
  764. udelay(1);
  765. if (xm_read16(hw, port, XM_MMU_CMD)
  766. & XM_MMU_PHY_RDY)
  767. goto ready;
  768. }
  769. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  770. hw->dev[port]->name);
  771. return 0;
  772. ready:
  773. v = xm_read16(hw, port, XM_PHY_DATA);
  774. }
  775. return v;
  776. }
  777. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  778. {
  779. int i;
  780. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  781. for (i = 0; i < PHY_RETRIES; i++) {
  782. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  783. goto ready;
  784. cpu_relax();
  785. }
  786. printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
  787. hw->dev[port]->name);
  788. ready:
  789. xm_write16(hw, port, XM_PHY_DATA, val);
  790. for (i = 0; i < PHY_RETRIES; i++) {
  791. udelay(1);
  792. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  793. return;
  794. }
  795. printk(KERN_WARNING PFX "%s: phy write timed out\n",
  796. hw->dev[port]->name);
  797. }
  798. static void genesis_init(struct skge_hw *hw)
  799. {
  800. /* set blink source counter */
  801. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  802. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  803. /* configure mac arbiter */
  804. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  805. /* configure mac arbiter timeout values */
  806. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  807. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  808. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  809. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  810. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  811. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  812. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  813. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  814. /* configure packet arbiter timeout */
  815. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  816. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  817. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  818. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  819. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  820. }
  821. static void genesis_reset(struct skge_hw *hw, int port)
  822. {
  823. int i;
  824. u64 zero = 0;
  825. /* reset the statistics module */
  826. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  827. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  828. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  829. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  830. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  831. /* disable all PHY IRQs */
  832. if (hw->phy_type == SK_PHY_BCOM)
  833. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  834. xm_outhash(hw, port, XM_HSM, (u8 *) &zero);
  835. for (i = 0; i < 15; i++)
  836. xm_outaddr(hw, port, XM_EXM(i), (u8 *) &zero);
  837. xm_outhash(hw, port, XM_SRC_CHK, (u8 *) &zero);
  838. }
  839. static void genesis_mac_init(struct skge_hw *hw, int port)
  840. {
  841. struct skge_port *skge = netdev_priv(hw->dev[port]);
  842. int i;
  843. u32 r;
  844. u16 id1;
  845. u16 ctrl1, ctrl2, ctrl3, ctrl4, ctrl5;
  846. /* magic workaround patterns for Broadcom */
  847. static const struct {
  848. u16 reg;
  849. u16 val;
  850. } A1hack[] = {
  851. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  852. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  853. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  854. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  855. }, C0hack[] = {
  856. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  857. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  858. };
  859. /* initialize Rx, Tx and Link LED */
  860. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  861. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  862. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  863. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  864. /* Unreset the XMAC. */
  865. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  866. /*
  867. * Perform additional initialization for external PHYs,
  868. * namely for the 1000baseTX cards that use the XMAC's
  869. * GMII mode.
  870. */
  871. spin_lock_bh(&hw->phy_lock);
  872. if (hw->phy_type != SK_PHY_XMAC) {
  873. /* Take PHY out of reset. */
  874. r = skge_read32(hw, B2_GP_IO);
  875. if (port == 0)
  876. r |= GP_DIR_0|GP_IO_0;
  877. else
  878. r |= GP_DIR_2|GP_IO_2;
  879. skge_write32(hw, B2_GP_IO, r);
  880. skge_read32(hw, B2_GP_IO);
  881. /* Enable GMII mode on the XMAC. */
  882. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  883. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  884. /* Optimize MDIO transfer by suppressing preamble. */
  885. xm_write16(hw, port, XM_MMU_CMD,
  886. xm_read16(hw, port, XM_MMU_CMD)
  887. | XM_MMU_NO_PRE);
  888. if (id1 == PHY_BCOM_ID1_C0) {
  889. /*
  890. * Workaround BCOM Errata for the C0 type.
  891. * Write magic patterns to reserved registers.
  892. */
  893. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  894. xm_phy_write(hw, port,
  895. C0hack[i].reg, C0hack[i].val);
  896. } else if (id1 == PHY_BCOM_ID1_A1) {
  897. /*
  898. * Workaround BCOM Errata for the A1 type.
  899. * Write magic patterns to reserved registers.
  900. */
  901. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  902. xm_phy_write(hw, port,
  903. A1hack[i].reg, A1hack[i].val);
  904. }
  905. /*
  906. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  907. * Disable Power Management after reset.
  908. */
  909. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  910. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r | PHY_B_AC_DIS_PM);
  911. }
  912. /* Dummy read */
  913. xm_read16(hw, port, XM_ISRC);
  914. r = xm_read32(hw, port, XM_MODE);
  915. xm_write32(hw, port, XM_MODE, r|XM_MD_CSA);
  916. /* We don't need the FCS appended to the packet. */
  917. r = xm_read16(hw, port, XM_RX_CMD);
  918. xm_write16(hw, port, XM_RX_CMD, r | XM_RX_STRIP_FCS);
  919. /* We want short frames padded to 60 bytes. */
  920. r = xm_read16(hw, port, XM_TX_CMD);
  921. xm_write16(hw, port, XM_TX_CMD, r | XM_TX_AUTO_PAD);
  922. /*
  923. * Enable the reception of all error frames. This is is
  924. * a necessary evil due to the design of the XMAC. The
  925. * XMAC's receive FIFO is only 8K in size, however jumbo
  926. * frames can be up to 9000 bytes in length. When bad
  927. * frame filtering is enabled, the XMAC's RX FIFO operates
  928. * in 'store and forward' mode. For this to work, the
  929. * entire frame has to fit into the FIFO, but that means
  930. * that jumbo frames larger than 8192 bytes will be
  931. * truncated. Disabling all bad frame filtering causes
  932. * the RX FIFO to operate in streaming mode, in which
  933. * case the XMAC will start transfering frames out of the
  934. * RX FIFO as soon as the FIFO threshold is reached.
  935. */
  936. r = xm_read32(hw, port, XM_MODE);
  937. xm_write32(hw, port, XM_MODE,
  938. XM_MD_RX_CRCE|XM_MD_RX_LONG|XM_MD_RX_RUNT|
  939. XM_MD_RX_ERR|XM_MD_RX_IRLE);
  940. xm_outaddr(hw, port, XM_SA, hw->dev[port]->dev_addr);
  941. xm_outaddr(hw, port, XM_EXM(0), hw->dev[port]->dev_addr);
  942. /*
  943. * Bump up the transmit threshold. This helps hold off transmit
  944. * underruns when we're blasting traffic from both ports at once.
  945. */
  946. xm_write16(hw, port, XM_TX_THR, 512);
  947. /* Configure MAC arbiter */
  948. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  949. /* configure timeout values */
  950. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  951. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  952. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  953. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  954. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  955. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  956. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  957. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  958. /* Configure Rx MAC FIFO */
  959. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  960. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  961. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  962. /* Configure Tx MAC FIFO */
  963. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  964. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  965. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  966. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  967. /* Enable frame flushing if jumbo frames used */
  968. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  969. } else {
  970. /* enable timeout timers if normal frames */
  971. skge_write16(hw, B3_PA_CTRL,
  972. port == 0 ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  973. }
  974. r = xm_read16(hw, port, XM_RX_CMD);
  975. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  976. xm_write16(hw, port, XM_RX_CMD, r | XM_RX_BIG_PK_OK);
  977. else
  978. xm_write16(hw, port, XM_RX_CMD, r & ~(XM_RX_BIG_PK_OK));
  979. switch (hw->phy_type) {
  980. case SK_PHY_XMAC:
  981. if (skge->autoneg == AUTONEG_ENABLE) {
  982. ctrl1 = PHY_X_AN_FD | PHY_X_AN_HD;
  983. switch (skge->flow_control) {
  984. case FLOW_MODE_NONE:
  985. ctrl1 |= PHY_X_P_NO_PAUSE;
  986. break;
  987. case FLOW_MODE_LOC_SEND:
  988. ctrl1 |= PHY_X_P_ASYM_MD;
  989. break;
  990. case FLOW_MODE_SYMMETRIC:
  991. ctrl1 |= PHY_X_P_SYM_MD;
  992. break;
  993. case FLOW_MODE_REM_SEND:
  994. ctrl1 |= PHY_X_P_BOTH_MD;
  995. break;
  996. }
  997. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl1);
  998. ctrl2 = PHY_CT_ANE | PHY_CT_RE_CFG;
  999. } else {
  1000. ctrl2 = 0;
  1001. if (skge->duplex == DUPLEX_FULL)
  1002. ctrl2 |= PHY_CT_DUP_MD;
  1003. }
  1004. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl2);
  1005. break;
  1006. case SK_PHY_BCOM:
  1007. ctrl1 = PHY_CT_SP1000;
  1008. ctrl2 = 0;
  1009. ctrl3 = PHY_AN_CSMA;
  1010. ctrl4 = PHY_B_PEC_EN_LTR;
  1011. ctrl5 = PHY_B_AC_TX_TST;
  1012. if (skge->autoneg == AUTONEG_ENABLE) {
  1013. /*
  1014. * Workaround BCOM Errata #1 for the C5 type.
  1015. * 1000Base-T Link Acquisition Failure in Slave Mode
  1016. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1017. */
  1018. ctrl2 |= PHY_B_1000C_RD;
  1019. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1020. ctrl2 |= PHY_B_1000C_AHD;
  1021. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1022. ctrl2 |= PHY_B_1000C_AFD;
  1023. /* Set Flow-control capabilities */
  1024. switch (skge->flow_control) {
  1025. case FLOW_MODE_NONE:
  1026. ctrl3 |= PHY_B_P_NO_PAUSE;
  1027. break;
  1028. case FLOW_MODE_LOC_SEND:
  1029. ctrl3 |= PHY_B_P_ASYM_MD;
  1030. break;
  1031. case FLOW_MODE_SYMMETRIC:
  1032. ctrl3 |= PHY_B_P_SYM_MD;
  1033. break;
  1034. case FLOW_MODE_REM_SEND:
  1035. ctrl3 |= PHY_B_P_BOTH_MD;
  1036. break;
  1037. }
  1038. /* Restart Auto-negotiation */
  1039. ctrl1 |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1040. } else {
  1041. if (skge->duplex == DUPLEX_FULL)
  1042. ctrl1 |= PHY_CT_DUP_MD;
  1043. ctrl2 |= PHY_B_1000C_MSE; /* set it to Slave */
  1044. }
  1045. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, ctrl2);
  1046. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV, ctrl3);
  1047. if (skge->netdev->mtu > ETH_DATA_LEN) {
  1048. ctrl4 |= PHY_B_PEC_HIGH_LA;
  1049. ctrl5 |= PHY_B_AC_LONG_PACK;
  1050. xm_phy_write(hw, port,PHY_BCOM_AUX_CTRL, ctrl5);
  1051. }
  1052. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ctrl4);
  1053. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctrl1);
  1054. break;
  1055. }
  1056. spin_unlock_bh(&hw->phy_lock);
  1057. /* Clear MIB counters */
  1058. xm_write16(hw, port, XM_STAT_CMD,
  1059. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1060. /* Clear two times according to Errata #3 */
  1061. xm_write16(hw, port, XM_STAT_CMD,
  1062. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1063. /* Start polling for link status */
  1064. mod_timer(&skge->link_check, jiffies + LINK_POLL_HZ);
  1065. }
  1066. static void genesis_stop(struct skge_port *skge)
  1067. {
  1068. struct skge_hw *hw = skge->hw;
  1069. int port = skge->port;
  1070. /* Clear Tx packet arbiter timeout IRQ */
  1071. skge_write16(hw, B3_PA_CTRL,
  1072. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1073. /*
  1074. * If the transfer stucks at the MAC the STOP command will not
  1075. * terminate if we don't flush the XMAC's transmit FIFO !
  1076. */
  1077. xm_write32(hw, port, XM_MODE,
  1078. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1079. /* Reset the MAC */
  1080. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1081. /* For external PHYs there must be special handling */
  1082. if (hw->phy_type != SK_PHY_XMAC) {
  1083. u32 reg = skge_read32(hw, B2_GP_IO);
  1084. if (port == 0) {
  1085. reg |= GP_DIR_0;
  1086. reg &= ~GP_IO_0;
  1087. } else {
  1088. reg |= GP_DIR_2;
  1089. reg &= ~GP_IO_2;
  1090. }
  1091. skge_write32(hw, B2_GP_IO, reg);
  1092. skge_read32(hw, B2_GP_IO);
  1093. }
  1094. xm_write16(hw, port, XM_MMU_CMD,
  1095. xm_read16(hw, port, XM_MMU_CMD)
  1096. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1097. xm_read16(hw, port, XM_MMU_CMD);
  1098. }
  1099. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1100. {
  1101. struct skge_hw *hw = skge->hw;
  1102. int port = skge->port;
  1103. int i;
  1104. unsigned long timeout = jiffies + HZ;
  1105. xm_write16(hw, port,
  1106. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1107. /* wait for update to complete */
  1108. while (xm_read16(hw, port, XM_STAT_CMD)
  1109. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1110. if (time_after(jiffies, timeout))
  1111. break;
  1112. udelay(10);
  1113. }
  1114. /* special case for 64 bit octet counter */
  1115. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1116. | xm_read32(hw, port, XM_TXO_OK_LO);
  1117. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1118. | xm_read32(hw, port, XM_RXO_OK_LO);
  1119. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1120. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1121. }
  1122. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1123. {
  1124. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1125. u16 status = xm_read16(hw, port, XM_ISRC);
  1126. pr_debug("genesis_intr status %x\n", status);
  1127. if (hw->phy_type == SK_PHY_XMAC) {
  1128. /* LInk down, start polling for state change */
  1129. if (status & XM_IS_INP_ASS) {
  1130. xm_write16(hw, port, XM_IMSK,
  1131. xm_read16(hw, port, XM_IMSK) | XM_IS_INP_ASS);
  1132. mod_timer(&skge->link_check, jiffies + LINK_POLL_HZ);
  1133. }
  1134. else if (status & XM_IS_AND)
  1135. mod_timer(&skge->link_check, jiffies + LINK_POLL_HZ);
  1136. }
  1137. if (status & XM_IS_TXF_UR) {
  1138. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1139. ++skge->net_stats.tx_fifo_errors;
  1140. }
  1141. if (status & XM_IS_RXF_OV) {
  1142. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1143. ++skge->net_stats.rx_fifo_errors;
  1144. }
  1145. }
  1146. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1147. {
  1148. int i;
  1149. gma_write16(hw, port, GM_SMI_DATA, val);
  1150. gma_write16(hw, port, GM_SMI_CTRL,
  1151. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1152. for (i = 0; i < PHY_RETRIES; i++) {
  1153. udelay(1);
  1154. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1155. break;
  1156. }
  1157. }
  1158. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1159. {
  1160. int i;
  1161. gma_write16(hw, port, GM_SMI_CTRL,
  1162. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1163. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1164. for (i = 0; i < PHY_RETRIES; i++) {
  1165. udelay(1);
  1166. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1167. goto ready;
  1168. }
  1169. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1170. hw->dev[port]->name);
  1171. return 0;
  1172. ready:
  1173. return gma_read16(hw, port, GM_SMI_DATA);
  1174. }
  1175. static void genesis_link_down(struct skge_port *skge)
  1176. {
  1177. struct skge_hw *hw = skge->hw;
  1178. int port = skge->port;
  1179. pr_debug("genesis_link_down\n");
  1180. xm_write16(hw, port, XM_MMU_CMD,
  1181. xm_read16(hw, port, XM_MMU_CMD)
  1182. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1183. /* dummy read to ensure writing */
  1184. (void) xm_read16(hw, port, XM_MMU_CMD);
  1185. skge_link_down(skge);
  1186. }
  1187. static void genesis_link_up(struct skge_port *skge)
  1188. {
  1189. struct skge_hw *hw = skge->hw;
  1190. int port = skge->port;
  1191. u16 cmd;
  1192. u32 mode, msk;
  1193. pr_debug("genesis_link_up\n");
  1194. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1195. /*
  1196. * enabling pause frame reception is required for 1000BT
  1197. * because the XMAC is not reset if the link is going down
  1198. */
  1199. if (skge->flow_control == FLOW_MODE_NONE ||
  1200. skge->flow_control == FLOW_MODE_LOC_SEND)
  1201. cmd |= XM_MMU_IGN_PF;
  1202. else
  1203. /* Enable Pause Frame Reception */
  1204. cmd &= ~XM_MMU_IGN_PF;
  1205. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1206. mode = xm_read32(hw, port, XM_MODE);
  1207. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1208. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1209. /*
  1210. * Configure Pause Frame Generation
  1211. * Use internal and external Pause Frame Generation.
  1212. * Sending pause frames is edge triggered.
  1213. * Send a Pause frame with the maximum pause time if
  1214. * internal oder external FIFO full condition occurs.
  1215. * Send a zero pause time frame to re-start transmission.
  1216. */
  1217. /* XM_PAUSE_DA = '010000C28001' (default) */
  1218. /* XM_MAC_PTIME = 0xffff (maximum) */
  1219. /* remember this value is defined in big endian (!) */
  1220. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1221. mode |= XM_PAUSE_MODE;
  1222. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1223. } else {
  1224. /*
  1225. * disable pause frame generation is required for 1000BT
  1226. * because the XMAC is not reset if the link is going down
  1227. */
  1228. /* Disable Pause Mode in Mode Register */
  1229. mode &= ~XM_PAUSE_MODE;
  1230. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1231. }
  1232. xm_write32(hw, port, XM_MODE, mode);
  1233. msk = XM_DEF_MSK;
  1234. if (hw->phy_type != SK_PHY_XMAC)
  1235. msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
  1236. xm_write16(hw, port, XM_IMSK, msk);
  1237. xm_read16(hw, port, XM_ISRC);
  1238. /* get MMU Command Reg. */
  1239. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1240. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1241. cmd |= XM_MMU_GMII_FD;
  1242. if (hw->phy_type == SK_PHY_BCOM) {
  1243. /*
  1244. * Workaround BCOM Errata (#10523) for all BCom Phys
  1245. * Enable Power Management after link up
  1246. */
  1247. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1248. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1249. & ~PHY_B_AC_DIS_PM);
  1250. xm_phy_write(hw, port, PHY_BCOM_INT_MASK,
  1251. PHY_B_DEF_MSK);
  1252. }
  1253. /* enable Rx/Tx */
  1254. xm_write16(hw, port, XM_MMU_CMD,
  1255. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1256. skge_link_up(skge);
  1257. }
  1258. static void genesis_bcom_intr(struct skge_port *skge)
  1259. {
  1260. struct skge_hw *hw = skge->hw;
  1261. int port = skge->port;
  1262. u16 stat = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1263. pr_debug("genesis_bcom intr stat=%x\n", stat);
  1264. /* Workaround BCom Errata:
  1265. * enable and disable loopback mode if "NO HCD" occurs.
  1266. */
  1267. if (stat & PHY_B_IS_NO_HDCL) {
  1268. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1269. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1270. ctrl | PHY_CT_LOOP);
  1271. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1272. ctrl & ~PHY_CT_LOOP);
  1273. }
  1274. stat = xm_phy_read(hw, port, PHY_BCOM_STAT);
  1275. if (stat & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE)) {
  1276. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  1277. if ( !(aux & PHY_B_AS_LS) && netif_carrier_ok(skge->netdev))
  1278. genesis_link_down(skge);
  1279. else if (stat & PHY_B_IS_LST_CHANGE) {
  1280. if (aux & PHY_B_AS_AN_C) {
  1281. switch (aux & PHY_B_AS_AN_RES_MSK) {
  1282. case PHY_B_RES_1000FD:
  1283. skge->duplex = DUPLEX_FULL;
  1284. break;
  1285. case PHY_B_RES_1000HD:
  1286. skge->duplex = DUPLEX_HALF;
  1287. break;
  1288. }
  1289. switch (aux & PHY_B_AS_PAUSE_MSK) {
  1290. case PHY_B_AS_PAUSE_MSK:
  1291. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1292. break;
  1293. case PHY_B_AS_PRR:
  1294. skge->flow_control = FLOW_MODE_REM_SEND;
  1295. break;
  1296. case PHY_B_AS_PRT:
  1297. skge->flow_control = FLOW_MODE_LOC_SEND;
  1298. break;
  1299. default:
  1300. skge->flow_control = FLOW_MODE_NONE;
  1301. }
  1302. skge->speed = SPEED_1000;
  1303. }
  1304. genesis_link_up(skge);
  1305. }
  1306. else
  1307. mod_timer(&skge->link_check, jiffies + LINK_POLL_HZ);
  1308. }
  1309. }
  1310. /* Perodic poll of phy status to check for link transistion */
  1311. static void skge_link_timer(unsigned long __arg)
  1312. {
  1313. struct skge_port *skge = (struct skge_port *) __arg;
  1314. struct skge_hw *hw = skge->hw;
  1315. int port = skge->port;
  1316. if (hw->chip_id != CHIP_ID_GENESIS || !netif_running(skge->netdev))
  1317. return;
  1318. spin_lock_bh(&hw->phy_lock);
  1319. if (hw->phy_type == SK_PHY_BCOM)
  1320. genesis_bcom_intr(skge);
  1321. else {
  1322. int i;
  1323. for (i = 0; i < 3; i++)
  1324. if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
  1325. break;
  1326. if (i == 3)
  1327. mod_timer(&skge->link_check, jiffies + LINK_POLL_HZ);
  1328. else
  1329. genesis_link_up(skge);
  1330. }
  1331. spin_unlock_bh(&hw->phy_lock);
  1332. }
  1333. /* Marvell Phy Initailization */
  1334. static void yukon_init(struct skge_hw *hw, int port)
  1335. {
  1336. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1337. u16 ctrl, ct1000, adv;
  1338. u16 ledctrl, ledover;
  1339. pr_debug("yukon_init\n");
  1340. if (skge->autoneg == AUTONEG_ENABLE) {
  1341. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1342. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1343. PHY_M_EC_MAC_S_MSK);
  1344. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1345. /* on PHY 88E1111 there is a change for downshift control */
  1346. if (hw->chip_id == CHIP_ID_YUKON_EC)
  1347. ectrl |= PHY_M_EC_M_DSC_2(0) | PHY_M_EC_DOWN_S_ENA;
  1348. else
  1349. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1350. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1351. }
  1352. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1353. if (skge->autoneg == AUTONEG_DISABLE)
  1354. ctrl &= ~PHY_CT_ANE;
  1355. ctrl |= PHY_CT_RESET;
  1356. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1357. ctrl = 0;
  1358. ct1000 = 0;
  1359. adv = PHY_AN_CSMA;
  1360. if (skge->autoneg == AUTONEG_ENABLE) {
  1361. if (iscopper(hw)) {
  1362. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1363. ct1000 |= PHY_M_1000C_AFD;
  1364. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1365. ct1000 |= PHY_M_1000C_AHD;
  1366. if (skge->advertising & ADVERTISED_100baseT_Full)
  1367. adv |= PHY_M_AN_100_FD;
  1368. if (skge->advertising & ADVERTISED_100baseT_Half)
  1369. adv |= PHY_M_AN_100_HD;
  1370. if (skge->advertising & ADVERTISED_10baseT_Full)
  1371. adv |= PHY_M_AN_10_FD;
  1372. if (skge->advertising & ADVERTISED_10baseT_Half)
  1373. adv |= PHY_M_AN_10_HD;
  1374. /* Set Flow-control capabilities */
  1375. switch (skge->flow_control) {
  1376. case FLOW_MODE_NONE:
  1377. adv |= PHY_B_P_NO_PAUSE;
  1378. break;
  1379. case FLOW_MODE_LOC_SEND:
  1380. adv |= PHY_B_P_ASYM_MD;
  1381. break;
  1382. case FLOW_MODE_SYMMETRIC:
  1383. adv |= PHY_B_P_SYM_MD;
  1384. break;
  1385. case FLOW_MODE_REM_SEND:
  1386. adv |= PHY_B_P_BOTH_MD;
  1387. break;
  1388. }
  1389. } else { /* special defines for FIBER (88E1011S only) */
  1390. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1391. /* Set Flow-control capabilities */
  1392. switch (skge->flow_control) {
  1393. case FLOW_MODE_NONE:
  1394. adv |= PHY_M_P_NO_PAUSE_X;
  1395. break;
  1396. case FLOW_MODE_LOC_SEND:
  1397. adv |= PHY_M_P_ASYM_MD_X;
  1398. break;
  1399. case FLOW_MODE_SYMMETRIC:
  1400. adv |= PHY_M_P_SYM_MD_X;
  1401. break;
  1402. case FLOW_MODE_REM_SEND:
  1403. adv |= PHY_M_P_BOTH_MD_X;
  1404. break;
  1405. }
  1406. }
  1407. /* Restart Auto-negotiation */
  1408. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1409. } else {
  1410. /* forced speed/duplex settings */
  1411. ct1000 = PHY_M_1000C_MSE;
  1412. if (skge->duplex == DUPLEX_FULL)
  1413. ctrl |= PHY_CT_DUP_MD;
  1414. switch (skge->speed) {
  1415. case SPEED_1000:
  1416. ctrl |= PHY_CT_SP1000;
  1417. break;
  1418. case SPEED_100:
  1419. ctrl |= PHY_CT_SP100;
  1420. break;
  1421. }
  1422. ctrl |= PHY_CT_RESET;
  1423. }
  1424. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1425. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1426. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1427. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1428. /* Setup Phy LED's */
  1429. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  1430. ledover = 0;
  1431. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  1432. /* on 88E3082 these bits are at 11..9 (shifted left) */
  1433. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  1434. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR,
  1435. ((gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR)
  1436. & ~PHY_M_FELP_LED1_MSK)
  1437. | PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL)));
  1438. } else {
  1439. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  1440. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  1441. /* turn off the Rx LED (LED_RX) */
  1442. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  1443. }
  1444. /* disable blink mode (LED_DUPLEX) on collisions */
  1445. ctrl |= PHY_M_LEDC_DP_CTRL;
  1446. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  1447. if (skge->autoneg == AUTONEG_DISABLE || skge->speed == SPEED_100) {
  1448. /* turn on 100 Mbps LED (LED_LINK100) */
  1449. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  1450. }
  1451. if (ledover)
  1452. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  1453. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1454. if (skge->autoneg == AUTONEG_ENABLE)
  1455. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  1456. else
  1457. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1458. }
  1459. static void yukon_reset(struct skge_hw *hw, int port)
  1460. {
  1461. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1462. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1463. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1464. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1465. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1466. gma_write16(hw, port, GM_RX_CTRL,
  1467. gma_read16(hw, port, GM_RX_CTRL)
  1468. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1469. }
  1470. static void yukon_mac_init(struct skge_hw *hw, int port)
  1471. {
  1472. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1473. int i;
  1474. u32 reg;
  1475. const u8 *addr = hw->dev[port]->dev_addr;
  1476. /* WA code for COMA mode -- set PHY reset */
  1477. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1478. hw->chip_rev == CHIP_REV_YU_LITE_A3)
  1479. skge_write32(hw, B2_GP_IO,
  1480. (skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9));
  1481. /* hard reset */
  1482. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1483. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1484. /* WA code for COMA mode -- clear PHY reset */
  1485. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1486. hw->chip_rev == CHIP_REV_YU_LITE_A3)
  1487. skge_write32(hw, B2_GP_IO,
  1488. (skge_read32(hw, B2_GP_IO) | GP_DIR_9)
  1489. & ~GP_IO_9);
  1490. /* Set hardware config mode */
  1491. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1492. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1493. reg |= iscopper(hw) ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1494. /* Clear GMC reset */
  1495. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1496. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1497. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1498. if (skge->autoneg == AUTONEG_DISABLE) {
  1499. reg = GM_GPCR_AU_ALL_DIS;
  1500. gma_write16(hw, port, GM_GP_CTRL,
  1501. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1502. switch (skge->speed) {
  1503. case SPEED_1000:
  1504. reg |= GM_GPCR_SPEED_1000;
  1505. /* fallthru */
  1506. case SPEED_100:
  1507. reg |= GM_GPCR_SPEED_100;
  1508. }
  1509. if (skge->duplex == DUPLEX_FULL)
  1510. reg |= GM_GPCR_DUP_FULL;
  1511. } else
  1512. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1513. switch (skge->flow_control) {
  1514. case FLOW_MODE_NONE:
  1515. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1516. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1517. break;
  1518. case FLOW_MODE_LOC_SEND:
  1519. /* disable Rx flow-control */
  1520. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1521. }
  1522. gma_write16(hw, port, GM_GP_CTRL, reg);
  1523. skge_read16(hw, GMAC_IRQ_SRC);
  1524. spin_lock_bh(&hw->phy_lock);
  1525. yukon_init(hw, port);
  1526. spin_unlock_bh(&hw->phy_lock);
  1527. /* MIB clear */
  1528. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1529. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1530. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1531. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1532. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1533. /* transmit control */
  1534. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1535. /* receive control reg: unicast + multicast + no FCS */
  1536. gma_write16(hw, port, GM_RX_CTRL,
  1537. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1538. /* transmit flow control */
  1539. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1540. /* transmit parameter */
  1541. gma_write16(hw, port, GM_TX_PARAM,
  1542. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1543. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1544. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1545. /* serial mode register */
  1546. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1547. if (hw->dev[port]->mtu > 1500)
  1548. reg |= GM_SMOD_JUMBO_ENA;
  1549. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1550. /* physical address: used for pause frames */
  1551. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1552. /* virtual address for data */
  1553. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1554. /* enable interrupt mask for counter overflows */
  1555. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1556. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1557. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1558. /* Initialize Mac Fifo */
  1559. /* Configure Rx MAC FIFO */
  1560. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1561. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1562. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1563. hw->chip_rev == CHIP_REV_YU_LITE_A3)
  1564. reg &= ~GMF_RX_F_FL_ON;
  1565. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1566. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1567. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  1568. /* Configure Tx MAC FIFO */
  1569. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1570. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1571. }
  1572. static void yukon_stop(struct skge_port *skge)
  1573. {
  1574. struct skge_hw *hw = skge->hw;
  1575. int port = skge->port;
  1576. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1577. hw->chip_rev == CHIP_REV_YU_LITE_A3) {
  1578. skge_write32(hw, B2_GP_IO,
  1579. skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9);
  1580. }
  1581. gma_write16(hw, port, GM_GP_CTRL,
  1582. gma_read16(hw, port, GM_GP_CTRL)
  1583. & ~(GM_GPCR_RX_ENA|GM_GPCR_RX_ENA));
  1584. gma_read16(hw, port, GM_GP_CTRL);
  1585. /* set GPHY Control reset */
  1586. gma_write32(hw, port, GPHY_CTRL, GPC_RST_SET);
  1587. gma_write32(hw, port, GMAC_CTRL, GMC_RST_SET);
  1588. }
  1589. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1590. {
  1591. struct skge_hw *hw = skge->hw;
  1592. int port = skge->port;
  1593. int i;
  1594. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1595. | gma_read32(hw, port, GM_TXO_OK_LO);
  1596. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1597. | gma_read32(hw, port, GM_RXO_OK_LO);
  1598. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1599. data[i] = gma_read32(hw, port,
  1600. skge_stats[i].gma_offset);
  1601. }
  1602. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1603. {
  1604. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1605. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1606. pr_debug("yukon_intr status %x\n", status);
  1607. if (status & GM_IS_RX_FF_OR) {
  1608. ++skge->net_stats.rx_fifo_errors;
  1609. gma_write8(hw, port, RX_GMF_CTRL_T, GMF_CLI_RX_FO);
  1610. }
  1611. if (status & GM_IS_TX_FF_UR) {
  1612. ++skge->net_stats.tx_fifo_errors;
  1613. gma_write8(hw, port, TX_GMF_CTRL_T, GMF_CLI_TX_FU);
  1614. }
  1615. }
  1616. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1617. {
  1618. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1619. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1620. switch (aux & PHY_M_PS_SPEED_MSK) {
  1621. case PHY_M_PS_SPEED_1000:
  1622. return SPEED_1000;
  1623. case PHY_M_PS_SPEED_100:
  1624. return SPEED_100;
  1625. default:
  1626. return SPEED_10;
  1627. }
  1628. }
  1629. static void yukon_link_up(struct skge_port *skge)
  1630. {
  1631. struct skge_hw *hw = skge->hw;
  1632. int port = skge->port;
  1633. u16 reg;
  1634. pr_debug("yukon_link_up\n");
  1635. /* Enable Transmit FIFO Underrun */
  1636. skge_write8(hw, GMAC_IRQ_MSK, GMAC_DEF_MSK);
  1637. reg = gma_read16(hw, port, GM_GP_CTRL);
  1638. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1639. reg |= GM_GPCR_DUP_FULL;
  1640. /* enable Rx/Tx */
  1641. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1642. gma_write16(hw, port, GM_GP_CTRL, reg);
  1643. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1644. skge_link_up(skge);
  1645. }
  1646. static void yukon_link_down(struct skge_port *skge)
  1647. {
  1648. struct skge_hw *hw = skge->hw;
  1649. int port = skge->port;
  1650. pr_debug("yukon_link_down\n");
  1651. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1652. gm_phy_write(hw, port, GM_GP_CTRL,
  1653. gm_phy_read(hw, port, GM_GP_CTRL)
  1654. & ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA));
  1655. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1656. skge->flow_control == FLOW_MODE_REM_SEND) {
  1657. /* restore Asymmetric Pause bit */
  1658. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1659. gm_phy_read(hw, port,
  1660. PHY_MARV_AUNE_ADV)
  1661. | PHY_M_AN_ASP);
  1662. }
  1663. yukon_reset(hw, port);
  1664. skge_link_down(skge);
  1665. yukon_init(hw, port);
  1666. }
  1667. static void yukon_phy_intr(struct skge_port *skge)
  1668. {
  1669. struct skge_hw *hw = skge->hw;
  1670. int port = skge->port;
  1671. const char *reason = NULL;
  1672. u16 istatus, phystat;
  1673. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1674. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1675. pr_debug("yukon phy intr istat=%x phy_stat=%x\n", istatus, phystat);
  1676. if (istatus & PHY_M_IS_AN_COMPL) {
  1677. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1678. & PHY_M_AN_RF) {
  1679. reason = "remote fault";
  1680. goto failed;
  1681. }
  1682. if (!(hw->chip_id == CHIP_ID_YUKON_FE || hw->chip_id == CHIP_ID_YUKON_EC)
  1683. && (gm_phy_read(hw, port, PHY_MARV_1000T_STAT)
  1684. & PHY_B_1000S_MSF)) {
  1685. reason = "master/slave fault";
  1686. goto failed;
  1687. }
  1688. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1689. reason = "speed/duplex";
  1690. goto failed;
  1691. }
  1692. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1693. ? DUPLEX_FULL : DUPLEX_HALF;
  1694. skge->speed = yukon_speed(hw, phystat);
  1695. /* Tx & Rx Pause Enabled bits are at 9..8 */
  1696. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1697. phystat >>= 6;
  1698. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1699. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1700. case PHY_M_PS_PAUSE_MSK:
  1701. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1702. break;
  1703. case PHY_M_PS_RX_P_EN:
  1704. skge->flow_control = FLOW_MODE_REM_SEND;
  1705. break;
  1706. case PHY_M_PS_TX_P_EN:
  1707. skge->flow_control = FLOW_MODE_LOC_SEND;
  1708. break;
  1709. default:
  1710. skge->flow_control = FLOW_MODE_NONE;
  1711. }
  1712. if (skge->flow_control == FLOW_MODE_NONE ||
  1713. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1714. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1715. else
  1716. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1717. yukon_link_up(skge);
  1718. return;
  1719. }
  1720. if (istatus & PHY_M_IS_LSP_CHANGE)
  1721. skge->speed = yukon_speed(hw, phystat);
  1722. if (istatus & PHY_M_IS_DUP_CHANGE)
  1723. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1724. if (istatus & PHY_M_IS_LST_CHANGE) {
  1725. if (phystat & PHY_M_PS_LINK_UP)
  1726. yukon_link_up(skge);
  1727. else
  1728. yukon_link_down(skge);
  1729. }
  1730. return;
  1731. failed:
  1732. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1733. skge->netdev->name, reason);
  1734. /* XXX restart autonegotiation? */
  1735. }
  1736. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1737. {
  1738. u32 end;
  1739. start /= 8;
  1740. len /= 8;
  1741. end = start + len - 1;
  1742. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1743. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1744. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1745. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1746. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1747. if (q == Q_R1 || q == Q_R2) {
  1748. /* Set thresholds on receive queue's */
  1749. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1750. start + (2*len)/3);
  1751. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1752. start + (len/3));
  1753. } else {
  1754. /* Enable store & forward on Tx queue's because
  1755. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1756. */
  1757. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1758. }
  1759. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1760. }
  1761. /* Setup Bus Memory Interface */
  1762. static void skge_qset(struct skge_port *skge, u16 q,
  1763. const struct skge_element *e)
  1764. {
  1765. struct skge_hw *hw = skge->hw;
  1766. u32 watermark = 0x600;
  1767. u64 base = skge->dma + (e->desc - skge->mem);
  1768. /* optimization to reduce window on 32bit/33mhz */
  1769. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1770. watermark /= 2;
  1771. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1772. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1773. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1774. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1775. }
  1776. static int skge_up(struct net_device *dev)
  1777. {
  1778. struct skge_port *skge = netdev_priv(dev);
  1779. struct skge_hw *hw = skge->hw;
  1780. int port = skge->port;
  1781. u32 chunk, ram_addr;
  1782. size_t rx_size, tx_size;
  1783. int err;
  1784. if (netif_msg_ifup(skge))
  1785. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1786. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1787. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1788. skge->mem_size = tx_size + rx_size;
  1789. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1790. if (!skge->mem)
  1791. return -ENOMEM;
  1792. memset(skge->mem, 0, skge->mem_size);
  1793. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1794. goto free_pci_mem;
  1795. if (skge_rx_fill(skge))
  1796. goto free_rx_ring;
  1797. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1798. skge->dma + rx_size)))
  1799. goto free_rx_ring;
  1800. skge->tx_avail = skge->tx_ring.count - 1;
  1801. /* Initialze MAC */
  1802. if (hw->chip_id == CHIP_ID_GENESIS)
  1803. genesis_mac_init(hw, port);
  1804. else
  1805. yukon_mac_init(hw, port);
  1806. /* Configure RAMbuffers */
  1807. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1808. ram_addr = hw->ram_offset + 2 * chunk * port;
  1809. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1810. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1811. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1812. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1813. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1814. /* Start receiver BMU */
  1815. wmb();
  1816. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1817. pr_debug("skge_up completed\n");
  1818. return 0;
  1819. free_rx_ring:
  1820. skge_rx_clean(skge);
  1821. kfree(skge->rx_ring.start);
  1822. free_pci_mem:
  1823. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1824. return err;
  1825. }
  1826. static int skge_down(struct net_device *dev)
  1827. {
  1828. struct skge_port *skge = netdev_priv(dev);
  1829. struct skge_hw *hw = skge->hw;
  1830. int port = skge->port;
  1831. if (netif_msg_ifdown(skge))
  1832. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1833. netif_stop_queue(dev);
  1834. del_timer_sync(&skge->led_blink);
  1835. del_timer_sync(&skge->link_check);
  1836. /* Stop transmitter */
  1837. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1838. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1839. RB_RST_SET|RB_DIS_OP_MD);
  1840. if (hw->chip_id == CHIP_ID_GENESIS)
  1841. genesis_stop(skge);
  1842. else
  1843. yukon_stop(skge);
  1844. /* Disable Force Sync bit and Enable Alloc bit */
  1845. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1846. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1847. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1848. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1849. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1850. /* Reset PCI FIFO */
  1851. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1852. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1853. /* Reset the RAM Buffer async Tx queue */
  1854. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1855. /* stop receiver */
  1856. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1857. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1858. RB_RST_SET|RB_DIS_OP_MD);
  1859. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1860. if (hw->chip_id == CHIP_ID_GENESIS) {
  1861. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1862. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1863. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_STOP);
  1864. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_STOP);
  1865. } else {
  1866. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1867. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1868. }
  1869. /* turn off led's */
  1870. skge_write16(hw, B0_LED, LED_STAT_OFF);
  1871. skge_tx_clean(skge);
  1872. skge_rx_clean(skge);
  1873. kfree(skge->rx_ring.start);
  1874. kfree(skge->tx_ring.start);
  1875. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1876. return 0;
  1877. }
  1878. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1879. {
  1880. struct skge_port *skge = netdev_priv(dev);
  1881. struct skge_hw *hw = skge->hw;
  1882. struct skge_ring *ring = &skge->tx_ring;
  1883. struct skge_element *e;
  1884. struct skge_tx_desc *td;
  1885. int i;
  1886. u32 control, len;
  1887. u64 map;
  1888. unsigned long flags;
  1889. skb = skb_padto(skb, ETH_ZLEN);
  1890. if (!skb)
  1891. return NETDEV_TX_OK;
  1892. local_irq_save(flags);
  1893. if (!spin_trylock(&skge->tx_lock)) {
  1894. /* Collision - tell upper layer to requeue */
  1895. local_irq_restore(flags);
  1896. return NETDEV_TX_LOCKED;
  1897. }
  1898. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1899. netif_stop_queue(dev);
  1900. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1901. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1902. dev->name);
  1903. return NETDEV_TX_BUSY;
  1904. }
  1905. e = ring->to_use;
  1906. td = e->desc;
  1907. e->skb = skb;
  1908. len = skb_headlen(skb);
  1909. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1910. pci_unmap_addr_set(e, mapaddr, map);
  1911. pci_unmap_len_set(e, maplen, len);
  1912. td->dma_lo = map;
  1913. td->dma_hi = map >> 32;
  1914. if (skb->ip_summed == CHECKSUM_HW) {
  1915. const struct iphdr *ip
  1916. = (const struct iphdr *) (skb->data + ETH_HLEN);
  1917. int offset = skb->h.raw - skb->data;
  1918. /* This seems backwards, but it is what the sk98lin
  1919. * does. Looks like hardware is wrong?
  1920. */
  1921. if (ip->protocol == IPPROTO_UDP
  1922. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1923. control = BMU_TCP_CHECK;
  1924. else
  1925. control = BMU_UDP_CHECK;
  1926. td->csum_offs = 0;
  1927. td->csum_start = offset;
  1928. td->csum_write = offset + skb->csum;
  1929. } else
  1930. control = BMU_CHECK;
  1931. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1932. control |= BMU_EOF| BMU_IRQ_EOF;
  1933. else {
  1934. struct skge_tx_desc *tf = td;
  1935. control |= BMU_STFWD;
  1936. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1937. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1938. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1939. frag->size, PCI_DMA_TODEVICE);
  1940. e = e->next;
  1941. e->skb = NULL;
  1942. tf = e->desc;
  1943. tf->dma_lo = map;
  1944. tf->dma_hi = (u64) map >> 32;
  1945. pci_unmap_addr_set(e, mapaddr, map);
  1946. pci_unmap_len_set(e, maplen, frag->size);
  1947. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1948. }
  1949. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1950. }
  1951. /* Make sure all the descriptors written */
  1952. wmb();
  1953. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1954. wmb();
  1955. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1956. if (netif_msg_tx_queued(skge))
  1957. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1958. dev->name, e - ring->start, skb->len);
  1959. ring->to_use = e->next;
  1960. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1961. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1962. pr_debug("%s: transmit queue full\n", dev->name);
  1963. netif_stop_queue(dev);
  1964. }
  1965. dev->trans_start = jiffies;
  1966. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1967. return NETDEV_TX_OK;
  1968. }
  1969. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1970. {
  1971. if (e->skb) {
  1972. pci_unmap_single(hw->pdev,
  1973. pci_unmap_addr(e, mapaddr),
  1974. pci_unmap_len(e, maplen),
  1975. PCI_DMA_TODEVICE);
  1976. dev_kfree_skb_any(e->skb);
  1977. e->skb = NULL;
  1978. } else {
  1979. pci_unmap_page(hw->pdev,
  1980. pci_unmap_addr(e, mapaddr),
  1981. pci_unmap_len(e, maplen),
  1982. PCI_DMA_TODEVICE);
  1983. }
  1984. }
  1985. static void skge_tx_clean(struct skge_port *skge)
  1986. {
  1987. struct skge_ring *ring = &skge->tx_ring;
  1988. struct skge_element *e;
  1989. unsigned long flags;
  1990. spin_lock_irqsave(&skge->tx_lock, flags);
  1991. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  1992. ++skge->tx_avail;
  1993. skge_tx_free(skge->hw, e);
  1994. }
  1995. ring->to_clean = e;
  1996. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1997. }
  1998. static void skge_tx_timeout(struct net_device *dev)
  1999. {
  2000. struct skge_port *skge = netdev_priv(dev);
  2001. if (netif_msg_timer(skge))
  2002. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2003. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2004. skge_tx_clean(skge);
  2005. }
  2006. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2007. {
  2008. int err = 0;
  2009. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2010. return -EINVAL;
  2011. dev->mtu = new_mtu;
  2012. if (netif_running(dev)) {
  2013. skge_down(dev);
  2014. skge_up(dev);
  2015. }
  2016. return err;
  2017. }
  2018. static void genesis_set_multicast(struct net_device *dev)
  2019. {
  2020. struct skge_port *skge = netdev_priv(dev);
  2021. struct skge_hw *hw = skge->hw;
  2022. int port = skge->port;
  2023. int i, count = dev->mc_count;
  2024. struct dev_mc_list *list = dev->mc_list;
  2025. u32 mode;
  2026. u8 filter[8];
  2027. mode = xm_read32(hw, port, XM_MODE);
  2028. mode |= XM_MD_ENA_HASH;
  2029. if (dev->flags & IFF_PROMISC)
  2030. mode |= XM_MD_ENA_PROM;
  2031. else
  2032. mode &= ~XM_MD_ENA_PROM;
  2033. if (dev->flags & IFF_ALLMULTI)
  2034. memset(filter, 0xff, sizeof(filter));
  2035. else {
  2036. memset(filter, 0, sizeof(filter));
  2037. for (i = 0; list && i < count; i++, list = list->next) {
  2038. u32 crc = crc32_le(~0, list->dmi_addr, ETH_ALEN);
  2039. u8 bit = 63 - (crc & 63);
  2040. filter[bit/8] |= 1 << (bit%8);
  2041. }
  2042. }
  2043. xm_outhash(hw, port, XM_HSM, filter);
  2044. xm_write32(hw, port, XM_MODE, mode);
  2045. }
  2046. static void yukon_set_multicast(struct net_device *dev)
  2047. {
  2048. struct skge_port *skge = netdev_priv(dev);
  2049. struct skge_hw *hw = skge->hw;
  2050. int port = skge->port;
  2051. struct dev_mc_list *list = dev->mc_list;
  2052. u16 reg;
  2053. u8 filter[8];
  2054. memset(filter, 0, sizeof(filter));
  2055. reg = gma_read16(hw, port, GM_RX_CTRL);
  2056. reg |= GM_RXCR_UCF_ENA;
  2057. if (dev->flags & IFF_PROMISC) /* promiscious */
  2058. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2059. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2060. memset(filter, 0xff, sizeof(filter));
  2061. else if (dev->mc_count == 0) /* no multicast */
  2062. reg &= ~GM_RXCR_MCF_ENA;
  2063. else {
  2064. int i;
  2065. reg |= GM_RXCR_MCF_ENA;
  2066. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2067. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2068. filter[bit/8] |= 1 << (bit%8);
  2069. }
  2070. }
  2071. gma_write16(hw, port, GM_MC_ADDR_H1,
  2072. (u16)filter[0] | ((u16)filter[1] << 8));
  2073. gma_write16(hw, port, GM_MC_ADDR_H2,
  2074. (u16)filter[2] | ((u16)filter[3] << 8));
  2075. gma_write16(hw, port, GM_MC_ADDR_H3,
  2076. (u16)filter[4] | ((u16)filter[5] << 8));
  2077. gma_write16(hw, port, GM_MC_ADDR_H4,
  2078. (u16)filter[6] | ((u16)filter[7] << 8));
  2079. gma_write16(hw, port, GM_RX_CTRL, reg);
  2080. }
  2081. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2082. {
  2083. if (hw->chip_id == CHIP_ID_GENESIS)
  2084. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2085. else
  2086. return (status & GMR_FS_ANY_ERR) ||
  2087. (status & GMR_FS_RX_OK) == 0;
  2088. }
  2089. static void skge_rx_error(struct skge_port *skge, int slot,
  2090. u32 control, u32 status)
  2091. {
  2092. if (netif_msg_rx_err(skge))
  2093. printk(KERN_DEBUG PFX "%s: rx err, slot %d control 0x%x status 0x%x\n",
  2094. skge->netdev->name, slot, control, status);
  2095. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
  2096. || (control & BMU_BBC) > skge->netdev->mtu + VLAN_ETH_HLEN)
  2097. skge->net_stats.rx_length_errors++;
  2098. else {
  2099. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2100. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2101. skge->net_stats.rx_length_errors++;
  2102. if (status & XMR_FS_FRA_ERR)
  2103. skge->net_stats.rx_frame_errors++;
  2104. if (status & XMR_FS_FCS_ERR)
  2105. skge->net_stats.rx_crc_errors++;
  2106. } else {
  2107. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2108. skge->net_stats.rx_length_errors++;
  2109. if (status & GMR_FS_FRAGMENT)
  2110. skge->net_stats.rx_frame_errors++;
  2111. if (status & GMR_FS_CRC_ERR)
  2112. skge->net_stats.rx_crc_errors++;
  2113. }
  2114. }
  2115. }
  2116. static int skge_poll(struct net_device *dev, int *budget)
  2117. {
  2118. struct skge_port *skge = netdev_priv(dev);
  2119. struct skge_hw *hw = skge->hw;
  2120. struct skge_ring *ring = &skge->rx_ring;
  2121. struct skge_element *e;
  2122. unsigned int to_do = min(dev->quota, *budget);
  2123. unsigned int work_done = 0;
  2124. int done;
  2125. static const u32 irqmask[] = { IS_PORT_1, IS_PORT_2 };
  2126. for (e = ring->to_clean; e != ring->to_use && work_done < to_do;
  2127. e = e->next) {
  2128. struct skge_rx_desc *rd = e->desc;
  2129. struct sk_buff *skb = e->skb;
  2130. u32 control, len, status;
  2131. rmb();
  2132. control = rd->control;
  2133. if (control & BMU_OWN)
  2134. break;
  2135. len = control & BMU_BBC;
  2136. e->skb = NULL;
  2137. pci_unmap_single(hw->pdev,
  2138. pci_unmap_addr(e, mapaddr),
  2139. pci_unmap_len(e, maplen),
  2140. PCI_DMA_FROMDEVICE);
  2141. status = rd->status;
  2142. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
  2143. || len > dev->mtu + VLAN_ETH_HLEN
  2144. || bad_phy_status(hw, status)) {
  2145. skge_rx_error(skge, e - ring->start, control, status);
  2146. dev_kfree_skb(skb);
  2147. continue;
  2148. }
  2149. if (netif_msg_rx_status(skge))
  2150. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2151. dev->name, e - ring->start, rd->status, len);
  2152. skb_put(skb, len);
  2153. skb->protocol = eth_type_trans(skb, dev);
  2154. if (skge->rx_csum) {
  2155. skb->csum = le16_to_cpu(rd->csum2);
  2156. skb->ip_summed = CHECKSUM_HW;
  2157. }
  2158. dev->last_rx = jiffies;
  2159. netif_receive_skb(skb);
  2160. ++work_done;
  2161. }
  2162. ring->to_clean = e;
  2163. *budget -= work_done;
  2164. dev->quota -= work_done;
  2165. done = work_done < to_do;
  2166. if (skge_rx_fill(skge))
  2167. done = 0;
  2168. /* restart receiver */
  2169. wmb();
  2170. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
  2171. CSR_START | CSR_IRQ_CL_F);
  2172. if (done) {
  2173. local_irq_disable();
  2174. hw->intr_mask |= irqmask[skge->port];
  2175. /* Order is important since data can get interrupted */
  2176. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2177. __netif_rx_complete(dev);
  2178. local_irq_enable();
  2179. }
  2180. return !done;
  2181. }
  2182. static inline void skge_tx_intr(struct net_device *dev)
  2183. {
  2184. struct skge_port *skge = netdev_priv(dev);
  2185. struct skge_hw *hw = skge->hw;
  2186. struct skge_ring *ring = &skge->tx_ring;
  2187. struct skge_element *e;
  2188. spin_lock(&skge->tx_lock);
  2189. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2190. struct skge_tx_desc *td = e->desc;
  2191. u32 control;
  2192. rmb();
  2193. control = td->control;
  2194. if (control & BMU_OWN)
  2195. break;
  2196. if (unlikely(netif_msg_tx_done(skge)))
  2197. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2198. dev->name, e - ring->start, td->status);
  2199. skge_tx_free(hw, e);
  2200. e->skb = NULL;
  2201. ++skge->tx_avail;
  2202. }
  2203. ring->to_clean = e;
  2204. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2205. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2206. netif_wake_queue(dev);
  2207. spin_unlock(&skge->tx_lock);
  2208. }
  2209. static void skge_mac_parity(struct skge_hw *hw, int port)
  2210. {
  2211. printk(KERN_ERR PFX "%s: mac data parity error\n",
  2212. hw->dev[port] ? hw->dev[port]->name
  2213. : (port == 0 ? "(port A)": "(port B"));
  2214. if (hw->chip_id == CHIP_ID_GENESIS)
  2215. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2216. MFF_CLR_PERR);
  2217. else
  2218. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2219. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2220. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2221. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2222. }
  2223. static void skge_pci_clear(struct skge_hw *hw)
  2224. {
  2225. u16 status;
  2226. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2227. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2228. pci_write_config_word(hw->pdev, PCI_STATUS,
  2229. status | PCI_STATUS_ERROR_BITS);
  2230. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2231. }
  2232. static void skge_mac_intr(struct skge_hw *hw, int port)
  2233. {
  2234. if (hw->chip_id == CHIP_ID_GENESIS)
  2235. genesis_mac_intr(hw, port);
  2236. else
  2237. yukon_mac_intr(hw, port);
  2238. }
  2239. /* Handle device specific framing and timeout interrupts */
  2240. static void skge_error_irq(struct skge_hw *hw)
  2241. {
  2242. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2243. if (hw->chip_id == CHIP_ID_GENESIS) {
  2244. /* clear xmac errors */
  2245. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2246. skge_write16(hw, SK_REG(0, RX_MFF_CTRL1), MFF_CLR_INSTAT);
  2247. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2248. skge_write16(hw, SK_REG(0, RX_MFF_CTRL2), MFF_CLR_INSTAT);
  2249. } else {
  2250. /* Timestamp (unused) overflow */
  2251. if (hwstatus & IS_IRQ_TIST_OV)
  2252. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2253. if (hwstatus & IS_IRQ_SENSOR) {
  2254. /* no sensors on 32-bit Yukon */
  2255. if (!(skge_read16(hw, B0_CTST) & CS_BUS_SLOT_SZ)) {
  2256. printk(KERN_ERR PFX "ignoring bogus sensor interrups\n");
  2257. skge_write32(hw, B0_HWE_IMSK,
  2258. IS_ERR_MSK & ~IS_IRQ_SENSOR);
  2259. } else
  2260. printk(KERN_WARNING PFX "sensor interrupt\n");
  2261. }
  2262. }
  2263. if (hwstatus & IS_RAM_RD_PAR) {
  2264. printk(KERN_ERR PFX "Ram read data parity error\n");
  2265. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2266. }
  2267. if (hwstatus & IS_RAM_WR_PAR) {
  2268. printk(KERN_ERR PFX "Ram write data parity error\n");
  2269. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2270. }
  2271. if (hwstatus & IS_M1_PAR_ERR)
  2272. skge_mac_parity(hw, 0);
  2273. if (hwstatus & IS_M2_PAR_ERR)
  2274. skge_mac_parity(hw, 1);
  2275. if (hwstatus & IS_R1_PAR_ERR)
  2276. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2277. if (hwstatus & IS_R2_PAR_ERR)
  2278. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2279. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2280. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2281. hwstatus);
  2282. skge_pci_clear(hw);
  2283. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2284. if (hwstatus & IS_IRQ_STAT) {
  2285. printk(KERN_WARNING PFX "IRQ status %x: still set ignoring hardware errors\n",
  2286. hwstatus);
  2287. hw->intr_mask &= ~IS_HW_ERR;
  2288. }
  2289. }
  2290. }
  2291. /*
  2292. * Interrrupt from PHY are handled in tasklet (soft irq)
  2293. * because accessing phy registers requires spin wait which might
  2294. * cause excess interrupt latency.
  2295. */
  2296. static void skge_extirq(unsigned long data)
  2297. {
  2298. struct skge_hw *hw = (struct skge_hw *) data;
  2299. int port;
  2300. spin_lock(&hw->phy_lock);
  2301. for (port = 0; port < 2; port++) {
  2302. struct net_device *dev = hw->dev[port];
  2303. if (dev && netif_running(dev)) {
  2304. struct skge_port *skge = netdev_priv(dev);
  2305. if (hw->chip_id != CHIP_ID_GENESIS)
  2306. yukon_phy_intr(skge);
  2307. else if (hw->phy_type == SK_PHY_BCOM)
  2308. genesis_bcom_intr(skge);
  2309. }
  2310. }
  2311. spin_unlock(&hw->phy_lock);
  2312. local_irq_disable();
  2313. hw->intr_mask |= IS_EXT_REG;
  2314. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2315. local_irq_enable();
  2316. }
  2317. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2318. {
  2319. struct skge_hw *hw = dev_id;
  2320. u32 status = skge_read32(hw, B0_SP_ISRC);
  2321. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2322. return IRQ_NONE;
  2323. status &= hw->intr_mask;
  2324. if ((status & IS_R1_F) && netif_rx_schedule_prep(hw->dev[0])) {
  2325. status &= ~IS_R1_F;
  2326. hw->intr_mask &= ~IS_R1_F;
  2327. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2328. __netif_rx_schedule(hw->dev[0]);
  2329. }
  2330. if ((status & IS_R2_F) && netif_rx_schedule_prep(hw->dev[1])) {
  2331. status &= ~IS_R2_F;
  2332. hw->intr_mask &= ~IS_R2_F;
  2333. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2334. __netif_rx_schedule(hw->dev[1]);
  2335. }
  2336. if (status & IS_XA1_F)
  2337. skge_tx_intr(hw->dev[0]);
  2338. if (status & IS_XA2_F)
  2339. skge_tx_intr(hw->dev[1]);
  2340. if (status & IS_MAC1)
  2341. skge_mac_intr(hw, 0);
  2342. if (status & IS_MAC2)
  2343. skge_mac_intr(hw, 1);
  2344. if (status & IS_HW_ERR)
  2345. skge_error_irq(hw);
  2346. if (status & IS_EXT_REG) {
  2347. hw->intr_mask &= ~IS_EXT_REG;
  2348. tasklet_schedule(&hw->ext_tasklet);
  2349. }
  2350. if (status)
  2351. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2352. return IRQ_HANDLED;
  2353. }
  2354. #ifdef CONFIG_NET_POLL_CONTROLLER
  2355. static void skge_netpoll(struct net_device *dev)
  2356. {
  2357. struct skge_port *skge = netdev_priv(dev);
  2358. disable_irq(dev->irq);
  2359. skge_intr(dev->irq, skge->hw, NULL);
  2360. enable_irq(dev->irq);
  2361. }
  2362. #endif
  2363. static int skge_set_mac_address(struct net_device *dev, void *p)
  2364. {
  2365. struct skge_port *skge = netdev_priv(dev);
  2366. struct sockaddr *addr = p;
  2367. int err = 0;
  2368. if (!is_valid_ether_addr(addr->sa_data))
  2369. return -EADDRNOTAVAIL;
  2370. skge_down(dev);
  2371. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2372. memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
  2373. dev->dev_addr, ETH_ALEN);
  2374. memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
  2375. dev->dev_addr, ETH_ALEN);
  2376. if (dev->flags & IFF_UP)
  2377. err = skge_up(dev);
  2378. return err;
  2379. }
  2380. static const struct {
  2381. u8 id;
  2382. const char *name;
  2383. } skge_chips[] = {
  2384. { CHIP_ID_GENESIS, "Genesis" },
  2385. { CHIP_ID_YUKON, "Yukon" },
  2386. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2387. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2388. { CHIP_ID_YUKON_XL, "Yukon-2 XL"},
  2389. { CHIP_ID_YUKON_EC, "YUKON-2 EC"},
  2390. { CHIP_ID_YUKON_FE, "YUKON-2 FE"},
  2391. };
  2392. static const char *skge_board_name(const struct skge_hw *hw)
  2393. {
  2394. int i;
  2395. static char buf[16];
  2396. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2397. if (skge_chips[i].id == hw->chip_id)
  2398. return skge_chips[i].name;
  2399. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2400. return buf;
  2401. }
  2402. /*
  2403. * Setup the board data structure, but don't bring up
  2404. * the port(s)
  2405. */
  2406. static int skge_reset(struct skge_hw *hw)
  2407. {
  2408. u16 ctst;
  2409. u8 t8, mac_cfg;
  2410. int i;
  2411. ctst = skge_read16(hw, B0_CTST);
  2412. /* do a SW reset */
  2413. skge_write8(hw, B0_CTST, CS_RST_SET);
  2414. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2415. /* clear PCI errors, if any */
  2416. skge_pci_clear(hw);
  2417. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2418. /* restore CLK_RUN bits (for Yukon-Lite) */
  2419. skge_write16(hw, B0_CTST,
  2420. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2421. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2422. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2423. hw->pmd_type = skge_read8(hw, B2_PMD_TYP);
  2424. switch (hw->chip_id) {
  2425. case CHIP_ID_GENESIS:
  2426. switch (hw->phy_type) {
  2427. case SK_PHY_XMAC:
  2428. hw->phy_addr = PHY_ADDR_XMAC;
  2429. break;
  2430. case SK_PHY_BCOM:
  2431. hw->phy_addr = PHY_ADDR_BCOM;
  2432. break;
  2433. default:
  2434. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2435. pci_name(hw->pdev), hw->phy_type);
  2436. return -EOPNOTSUPP;
  2437. }
  2438. break;
  2439. case CHIP_ID_YUKON:
  2440. case CHIP_ID_YUKON_LITE:
  2441. case CHIP_ID_YUKON_LP:
  2442. if (hw->phy_type < SK_PHY_MARV_COPPER && hw->pmd_type != 'S')
  2443. hw->phy_type = SK_PHY_MARV_COPPER;
  2444. hw->phy_addr = PHY_ADDR_MARV;
  2445. if (!iscopper(hw))
  2446. hw->phy_type = SK_PHY_MARV_FIBER;
  2447. break;
  2448. default:
  2449. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2450. pci_name(hw->pdev), hw->chip_id);
  2451. return -EOPNOTSUPP;
  2452. }
  2453. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2454. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2455. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2456. /* read the adapters RAM size */
  2457. t8 = skge_read8(hw, B2_E_0);
  2458. if (hw->chip_id == CHIP_ID_GENESIS) {
  2459. if (t8 == 3) {
  2460. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2461. hw->ram_size = 0x100000;
  2462. hw->ram_offset = 0x80000;
  2463. } else
  2464. hw->ram_size = t8 * 512;
  2465. }
  2466. else if (t8 == 0)
  2467. hw->ram_size = 0x20000;
  2468. else
  2469. hw->ram_size = t8 * 4096;
  2470. if (hw->chip_id == CHIP_ID_GENESIS)
  2471. genesis_init(hw);
  2472. else {
  2473. /* switch power to VCC (WA for VAUX problem) */
  2474. skge_write8(hw, B0_POWER_CTRL,
  2475. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2476. for (i = 0; i < hw->ports; i++) {
  2477. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2478. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2479. }
  2480. }
  2481. /* turn off hardware timer (unused) */
  2482. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2483. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2484. skge_write8(hw, B0_LED, LED_STAT_ON);
  2485. /* enable the Tx Arbiters */
  2486. for (i = 0; i < hw->ports; i++)
  2487. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2488. /* Initialize ram interface */
  2489. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2490. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2491. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2492. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2493. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2494. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2495. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2496. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2497. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2498. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2499. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2500. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2501. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2502. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2503. /* Set interrupt moderation for Transmit only
  2504. * Receive interrupts avoided by NAPI
  2505. */
  2506. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2507. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2508. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2509. hw->intr_mask = IS_HW_ERR | IS_EXT_REG | IS_PORT_1;
  2510. if (hw->ports > 1)
  2511. hw->intr_mask |= IS_PORT_2;
  2512. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2513. if (hw->chip_id != CHIP_ID_GENESIS)
  2514. skge_write8(hw, GMAC_IRQ_MSK, 0);
  2515. spin_lock_bh(&hw->phy_lock);
  2516. for (i = 0; i < hw->ports; i++) {
  2517. if (hw->chip_id == CHIP_ID_GENESIS)
  2518. genesis_reset(hw, i);
  2519. else
  2520. yukon_reset(hw, i);
  2521. }
  2522. spin_unlock_bh(&hw->phy_lock);
  2523. return 0;
  2524. }
  2525. /* Initialize network device */
  2526. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2527. int highmem)
  2528. {
  2529. struct skge_port *skge;
  2530. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2531. if (!dev) {
  2532. printk(KERN_ERR "skge etherdev alloc failed");
  2533. return NULL;
  2534. }
  2535. SET_MODULE_OWNER(dev);
  2536. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2537. dev->open = skge_up;
  2538. dev->stop = skge_down;
  2539. dev->hard_start_xmit = skge_xmit_frame;
  2540. dev->get_stats = skge_get_stats;
  2541. if (hw->chip_id == CHIP_ID_GENESIS)
  2542. dev->set_multicast_list = genesis_set_multicast;
  2543. else
  2544. dev->set_multicast_list = yukon_set_multicast;
  2545. dev->set_mac_address = skge_set_mac_address;
  2546. dev->change_mtu = skge_change_mtu;
  2547. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2548. dev->tx_timeout = skge_tx_timeout;
  2549. dev->watchdog_timeo = TX_WATCHDOG;
  2550. dev->poll = skge_poll;
  2551. dev->weight = NAPI_WEIGHT;
  2552. #ifdef CONFIG_NET_POLL_CONTROLLER
  2553. dev->poll_controller = skge_netpoll;
  2554. #endif
  2555. dev->irq = hw->pdev->irq;
  2556. dev->features = NETIF_F_LLTX;
  2557. if (highmem)
  2558. dev->features |= NETIF_F_HIGHDMA;
  2559. skge = netdev_priv(dev);
  2560. skge->netdev = dev;
  2561. skge->hw = hw;
  2562. skge->msg_enable = netif_msg_init(debug, default_msg);
  2563. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2564. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2565. /* Auto speed and flow control */
  2566. skge->autoneg = AUTONEG_ENABLE;
  2567. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2568. skge->duplex = -1;
  2569. skge->speed = -1;
  2570. skge->advertising = skge_modes(hw);
  2571. hw->dev[port] = dev;
  2572. skge->port = port;
  2573. spin_lock_init(&skge->tx_lock);
  2574. init_timer(&skge->link_check);
  2575. skge->link_check.function = skge_link_timer;
  2576. skge->link_check.data = (unsigned long) skge;
  2577. init_timer(&skge->led_blink);
  2578. skge->led_blink.function = skge_blink_timer;
  2579. skge->led_blink.data = (unsigned long) skge;
  2580. if (hw->chip_id != CHIP_ID_GENESIS) {
  2581. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2582. skge->rx_csum = 1;
  2583. }
  2584. /* read the mac address */
  2585. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2586. /* device is off until link detection */
  2587. netif_carrier_off(dev);
  2588. netif_stop_queue(dev);
  2589. return dev;
  2590. }
  2591. static void __devinit skge_show_addr(struct net_device *dev)
  2592. {
  2593. const struct skge_port *skge = netdev_priv(dev);
  2594. if (netif_msg_probe(skge))
  2595. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2596. dev->name,
  2597. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2598. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2599. }
  2600. static int __devinit skge_probe(struct pci_dev *pdev,
  2601. const struct pci_device_id *ent)
  2602. {
  2603. struct net_device *dev, *dev1;
  2604. struct skge_hw *hw;
  2605. int err, using_dac = 0;
  2606. if ((err = pci_enable_device(pdev))) {
  2607. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2608. pci_name(pdev));
  2609. goto err_out;
  2610. }
  2611. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2612. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2613. pci_name(pdev));
  2614. goto err_out_disable_pdev;
  2615. }
  2616. pci_set_master(pdev);
  2617. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
  2618. using_dac = 1;
  2619. else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2620. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2621. pci_name(pdev));
  2622. goto err_out_free_regions;
  2623. }
  2624. #ifdef __BIG_ENDIAN
  2625. /* byte swap decriptors in hardware */
  2626. {
  2627. u32 reg;
  2628. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2629. reg |= PCI_REV_DESC;
  2630. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2631. }
  2632. #endif
  2633. err = -ENOMEM;
  2634. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2635. if (!hw) {
  2636. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2637. pci_name(pdev));
  2638. goto err_out_free_regions;
  2639. }
  2640. memset(hw, 0, sizeof(*hw));
  2641. hw->pdev = pdev;
  2642. spin_lock_init(&hw->phy_lock);
  2643. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2644. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2645. if (!hw->regs) {
  2646. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2647. pci_name(pdev));
  2648. goto err_out_free_hw;
  2649. }
  2650. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2651. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2652. pci_name(pdev), pdev->irq);
  2653. goto err_out_iounmap;
  2654. }
  2655. pci_set_drvdata(pdev, hw);
  2656. err = skge_reset(hw);
  2657. if (err)
  2658. goto err_out_free_irq;
  2659. printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
  2660. pci_resource_start(pdev, 0), pdev->irq,
  2661. skge_board_name(hw), hw->chip_rev);
  2662. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2663. goto err_out_led_off;
  2664. if ((err = register_netdev(dev))) {
  2665. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2666. pci_name(pdev));
  2667. goto err_out_free_netdev;
  2668. }
  2669. skge_show_addr(dev);
  2670. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2671. if (register_netdev(dev1) == 0)
  2672. skge_show_addr(dev1);
  2673. else {
  2674. /* Failure to register second port need not be fatal */
  2675. printk(KERN_WARNING PFX "register of second port failed\n");
  2676. hw->dev[1] = NULL;
  2677. free_netdev(dev1);
  2678. }
  2679. }
  2680. return 0;
  2681. err_out_free_netdev:
  2682. free_netdev(dev);
  2683. err_out_led_off:
  2684. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2685. err_out_free_irq:
  2686. free_irq(pdev->irq, hw);
  2687. err_out_iounmap:
  2688. iounmap(hw->regs);
  2689. err_out_free_hw:
  2690. kfree(hw);
  2691. err_out_free_regions:
  2692. pci_release_regions(pdev);
  2693. err_out_disable_pdev:
  2694. pci_disable_device(pdev);
  2695. pci_set_drvdata(pdev, NULL);
  2696. err_out:
  2697. return err;
  2698. }
  2699. static void __devexit skge_remove(struct pci_dev *pdev)
  2700. {
  2701. struct skge_hw *hw = pci_get_drvdata(pdev);
  2702. struct net_device *dev0, *dev1;
  2703. if (!hw)
  2704. return;
  2705. if ((dev1 = hw->dev[1]))
  2706. unregister_netdev(dev1);
  2707. dev0 = hw->dev[0];
  2708. unregister_netdev(dev0);
  2709. tasklet_kill(&hw->ext_tasklet);
  2710. free_irq(pdev->irq, hw);
  2711. pci_release_regions(pdev);
  2712. pci_disable_device(pdev);
  2713. if (dev1)
  2714. free_netdev(dev1);
  2715. free_netdev(dev0);
  2716. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2717. iounmap(hw->regs);
  2718. kfree(hw);
  2719. pci_set_drvdata(pdev, NULL);
  2720. }
  2721. #ifdef CONFIG_PM
  2722. static int skge_suspend(struct pci_dev *pdev, u32 state)
  2723. {
  2724. struct skge_hw *hw = pci_get_drvdata(pdev);
  2725. int i, wol = 0;
  2726. for (i = 0; i < 2; i++) {
  2727. struct net_device *dev = hw->dev[i];
  2728. if (dev) {
  2729. struct skge_port *skge = netdev_priv(dev);
  2730. if (netif_running(dev)) {
  2731. netif_carrier_off(dev);
  2732. skge_down(dev);
  2733. }
  2734. netif_device_detach(dev);
  2735. wol |= skge->wol;
  2736. }
  2737. }
  2738. pci_save_state(pdev);
  2739. pci_enable_wake(pdev, state, wol);
  2740. pci_disable_device(pdev);
  2741. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2742. return 0;
  2743. }
  2744. static int skge_resume(struct pci_dev *pdev)
  2745. {
  2746. struct skge_hw *hw = pci_get_drvdata(pdev);
  2747. int i;
  2748. pci_set_power_state(pdev, PCI_D0);
  2749. pci_restore_state(pdev);
  2750. pci_enable_wake(pdev, PCI_D0, 0);
  2751. skge_reset(hw);
  2752. for (i = 0; i < 2; i++) {
  2753. struct net_device *dev = hw->dev[i];
  2754. if (dev) {
  2755. netif_device_attach(dev);
  2756. if (netif_running(dev))
  2757. skge_up(dev);
  2758. }
  2759. }
  2760. return 0;
  2761. }
  2762. #endif
  2763. static struct pci_driver skge_driver = {
  2764. .name = DRV_NAME,
  2765. .id_table = skge_id_table,
  2766. .probe = skge_probe,
  2767. .remove = __devexit_p(skge_remove),
  2768. #ifdef CONFIG_PM
  2769. .suspend = skge_suspend,
  2770. .resume = skge_resume,
  2771. #endif
  2772. };
  2773. static int __init skge_init_module(void)
  2774. {
  2775. return pci_module_init(&skge_driver);
  2776. }
  2777. static void __exit skge_cleanup_module(void)
  2778. {
  2779. pci_unregister_driver(&skge_driver);
  2780. }
  2781. module_init(skge_init_module);
  2782. module_exit(skge_cleanup_module);