i915_drv.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. int i915_enable_psr __read_mostly = 0;
  105. module_param_named(enable_psr, i915_enable_psr, int, 0600);
  106. MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
  107. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  108. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  109. MODULE_PARM_DESC(preliminary_hw_support,
  110. "Enable preliminary hardware support. (default: false)");
  111. int i915_disable_power_well __read_mostly = 1;
  112. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  113. MODULE_PARM_DESC(disable_power_well,
  114. "Disable the power well when possible (default: true)");
  115. int i915_enable_ips __read_mostly = 1;
  116. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  117. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  118. bool i915_fastboot __read_mostly = 0;
  119. module_param_named(fastboot, i915_fastboot, bool, 0600);
  120. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  121. "(default: false)");
  122. bool i915_prefault_disable __read_mostly;
  123. module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
  124. MODULE_PARM_DESC(prefault_disable,
  125. "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
  126. static struct drm_driver driver;
  127. extern int intel_agp_enabled;
  128. #define INTEL_VGA_DEVICE(id, info) { \
  129. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  130. .class_mask = 0xff0000, \
  131. .vendor = 0x8086, \
  132. .device = id, \
  133. .subvendor = PCI_ANY_ID, \
  134. .subdevice = PCI_ANY_ID, \
  135. .driver_data = (unsigned long) info }
  136. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  137. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  138. .class_mask = 0xff0000, \
  139. .vendor = 0x8086, \
  140. .device = 0x16a, \
  141. .subvendor = 0x152d, \
  142. .subdevice = 0x8990, \
  143. .driver_data = (unsigned long) info }
  144. static const struct intel_device_info intel_i830_info = {
  145. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  146. .has_overlay = 1, .overlay_needs_physical = 1,
  147. };
  148. static const struct intel_device_info intel_845g_info = {
  149. .gen = 2, .num_pipes = 1,
  150. .has_overlay = 1, .overlay_needs_physical = 1,
  151. };
  152. static const struct intel_device_info intel_i85x_info = {
  153. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  154. .cursor_needs_physical = 1,
  155. .has_overlay = 1, .overlay_needs_physical = 1,
  156. };
  157. static const struct intel_device_info intel_i865g_info = {
  158. .gen = 2, .num_pipes = 1,
  159. .has_overlay = 1, .overlay_needs_physical = 1,
  160. };
  161. static const struct intel_device_info intel_i915g_info = {
  162. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  163. .has_overlay = 1, .overlay_needs_physical = 1,
  164. };
  165. static const struct intel_device_info intel_i915gm_info = {
  166. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  167. .cursor_needs_physical = 1,
  168. .has_overlay = 1, .overlay_needs_physical = 1,
  169. .supports_tv = 1,
  170. };
  171. static const struct intel_device_info intel_i945g_info = {
  172. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  173. .has_overlay = 1, .overlay_needs_physical = 1,
  174. };
  175. static const struct intel_device_info intel_i945gm_info = {
  176. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  177. .has_hotplug = 1, .cursor_needs_physical = 1,
  178. .has_overlay = 1, .overlay_needs_physical = 1,
  179. .supports_tv = 1,
  180. };
  181. static const struct intel_device_info intel_i965g_info = {
  182. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  183. .has_hotplug = 1,
  184. .has_overlay = 1,
  185. };
  186. static const struct intel_device_info intel_i965gm_info = {
  187. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  188. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  189. .has_overlay = 1,
  190. .supports_tv = 1,
  191. };
  192. static const struct intel_device_info intel_g33_info = {
  193. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  194. .need_gfx_hws = 1, .has_hotplug = 1,
  195. .has_overlay = 1,
  196. };
  197. static const struct intel_device_info intel_g45_info = {
  198. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  199. .has_pipe_cxsr = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. };
  202. static const struct intel_device_info intel_gm45_info = {
  203. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  204. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  205. .has_pipe_cxsr = 1, .has_hotplug = 1,
  206. .supports_tv = 1,
  207. .has_bsd_ring = 1,
  208. };
  209. static const struct intel_device_info intel_pineview_info = {
  210. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_overlay = 1,
  213. };
  214. static const struct intel_device_info intel_ironlake_d_info = {
  215. .gen = 5, .num_pipes = 2,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. };
  219. static const struct intel_device_info intel_ironlake_m_info = {
  220. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  221. .need_gfx_hws = 1, .has_hotplug = 1,
  222. .has_fbc = 1,
  223. .has_bsd_ring = 1,
  224. };
  225. static const struct intel_device_info intel_sandybridge_d_info = {
  226. .gen = 6, .num_pipes = 2,
  227. .need_gfx_hws = 1, .has_hotplug = 1,
  228. .has_bsd_ring = 1,
  229. .has_blt_ring = 1,
  230. .has_llc = 1,
  231. .has_force_wake = 1,
  232. };
  233. static const struct intel_device_info intel_sandybridge_m_info = {
  234. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  235. .need_gfx_hws = 1, .has_hotplug = 1,
  236. .has_fbc = 1,
  237. .has_bsd_ring = 1,
  238. .has_blt_ring = 1,
  239. .has_llc = 1,
  240. .has_force_wake = 1,
  241. };
  242. #define GEN7_FEATURES \
  243. .gen = 7, .num_pipes = 3, \
  244. .need_gfx_hws = 1, .has_hotplug = 1, \
  245. .has_bsd_ring = 1, \
  246. .has_blt_ring = 1, \
  247. .has_llc = 1, \
  248. .has_force_wake = 1
  249. static const struct intel_device_info intel_ivybridge_d_info = {
  250. GEN7_FEATURES,
  251. .is_ivybridge = 1,
  252. };
  253. static const struct intel_device_info intel_ivybridge_m_info = {
  254. GEN7_FEATURES,
  255. .is_ivybridge = 1,
  256. .is_mobile = 1,
  257. .has_fbc = 1,
  258. };
  259. static const struct intel_device_info intel_ivybridge_q_info = {
  260. GEN7_FEATURES,
  261. .is_ivybridge = 1,
  262. .num_pipes = 0, /* legal, last one wins */
  263. };
  264. static const struct intel_device_info intel_valleyview_m_info = {
  265. GEN7_FEATURES,
  266. .is_mobile = 1,
  267. .num_pipes = 2,
  268. .is_valleyview = 1,
  269. .display_mmio_offset = VLV_DISPLAY_BASE,
  270. .has_llc = 0, /* legal, last one wins */
  271. };
  272. static const struct intel_device_info intel_valleyview_d_info = {
  273. GEN7_FEATURES,
  274. .num_pipes = 2,
  275. .is_valleyview = 1,
  276. .display_mmio_offset = VLV_DISPLAY_BASE,
  277. .has_llc = 0, /* legal, last one wins */
  278. };
  279. static const struct intel_device_info intel_haswell_d_info = {
  280. GEN7_FEATURES,
  281. .is_haswell = 1,
  282. .has_ddi = 1,
  283. .has_fpga_dbg = 1,
  284. .has_vebox_ring = 1,
  285. };
  286. static const struct intel_device_info intel_haswell_m_info = {
  287. GEN7_FEATURES,
  288. .is_haswell = 1,
  289. .is_mobile = 1,
  290. .has_ddi = 1,
  291. .has_fpga_dbg = 1,
  292. .has_fbc = 1,
  293. .has_vebox_ring = 1,
  294. };
  295. static const struct pci_device_id pciidlist[] = { /* aka */
  296. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  297. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  298. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  299. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  300. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  301. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  302. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  303. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  304. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  305. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  306. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  307. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  308. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  309. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  310. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  311. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  312. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  313. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  314. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  315. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  316. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  317. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  318. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  319. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  320. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  321. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  322. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  323. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  324. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  325. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  326. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  327. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  328. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  329. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  330. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  331. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  332. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  333. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  334. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  335. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  336. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  337. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  338. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  339. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  340. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  341. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  342. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  343. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
  344. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  345. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  346. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
  347. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  348. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  349. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  350. INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
  351. INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
  352. INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
  353. INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
  354. INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
  355. INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
  356. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  357. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  358. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
  359. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  360. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  361. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
  362. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  363. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  364. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
  365. INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
  366. INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
  367. INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
  368. INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
  369. INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
  370. INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
  371. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  372. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  373. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
  374. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  375. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  376. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
  377. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  378. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  379. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
  380. INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
  381. INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
  382. INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
  383. INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
  384. INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
  385. INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
  386. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  387. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  388. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
  389. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  390. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  391. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
  392. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  393. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  394. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
  395. INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
  396. INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
  397. INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
  398. INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
  399. INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
  400. INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
  401. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  402. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  403. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  404. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  405. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  406. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  407. {0, 0, 0}
  408. };
  409. #if defined(CONFIG_DRM_I915_KMS)
  410. MODULE_DEVICE_TABLE(pci, pciidlist);
  411. #endif
  412. void intel_detect_pch(struct drm_device *dev)
  413. {
  414. struct drm_i915_private *dev_priv = dev->dev_private;
  415. struct pci_dev *pch;
  416. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  417. * (which really amounts to a PCH but no South Display).
  418. */
  419. if (INTEL_INFO(dev)->num_pipes == 0) {
  420. dev_priv->pch_type = PCH_NOP;
  421. return;
  422. }
  423. /*
  424. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  425. * make graphics device passthrough work easy for VMM, that only
  426. * need to expose ISA bridge to let driver know the real hardware
  427. * underneath. This is a requirement from virtualization team.
  428. *
  429. * In some virtualized environments (e.g. XEN), there is irrelevant
  430. * ISA bridge in the system. To work reliably, we should scan trhough
  431. * all the ISA bridge devices and check for the first match, instead
  432. * of only checking the first one.
  433. */
  434. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  435. while (pch) {
  436. struct pci_dev *curr = pch;
  437. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  438. unsigned short id;
  439. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  440. dev_priv->pch_id = id;
  441. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  442. dev_priv->pch_type = PCH_IBX;
  443. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  444. WARN_ON(!IS_GEN5(dev));
  445. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  446. dev_priv->pch_type = PCH_CPT;
  447. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  448. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  449. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  450. /* PantherPoint is CPT compatible */
  451. dev_priv->pch_type = PCH_CPT;
  452. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  453. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  454. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  455. dev_priv->pch_type = PCH_LPT;
  456. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  457. WARN_ON(!IS_HASWELL(dev));
  458. WARN_ON(IS_ULT(dev));
  459. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  460. dev_priv->pch_type = PCH_LPT;
  461. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  462. WARN_ON(!IS_HASWELL(dev));
  463. WARN_ON(!IS_ULT(dev));
  464. } else {
  465. goto check_next;
  466. }
  467. pci_dev_put(pch);
  468. break;
  469. }
  470. check_next:
  471. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  472. pci_dev_put(curr);
  473. }
  474. if (!pch)
  475. DRM_DEBUG_KMS("No PCH found?\n");
  476. }
  477. bool i915_semaphore_is_enabled(struct drm_device *dev)
  478. {
  479. if (INTEL_INFO(dev)->gen < 6)
  480. return 0;
  481. if (i915_semaphores >= 0)
  482. return i915_semaphores;
  483. #ifdef CONFIG_INTEL_IOMMU
  484. /* Enable semaphores on SNB when IO remapping is off */
  485. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  486. return false;
  487. #endif
  488. return 1;
  489. }
  490. static int i915_drm_freeze(struct drm_device *dev)
  491. {
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. struct drm_crtc *crtc;
  494. /* ignore lid events during suspend */
  495. mutex_lock(&dev_priv->modeset_restore_lock);
  496. dev_priv->modeset_restore = MODESET_SUSPENDED;
  497. mutex_unlock(&dev_priv->modeset_restore_lock);
  498. intel_set_power_well(dev, true);
  499. drm_kms_helper_poll_disable(dev);
  500. pci_save_state(dev->pdev);
  501. /* If KMS is active, we do the leavevt stuff here */
  502. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  503. int error;
  504. mutex_lock(&dev->struct_mutex);
  505. error = i915_gem_idle(dev);
  506. mutex_unlock(&dev->struct_mutex);
  507. if (error) {
  508. dev_err(&dev->pdev->dev,
  509. "GEM idle failed, resume might fail\n");
  510. return error;
  511. }
  512. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  513. drm_irq_uninstall(dev);
  514. dev_priv->enable_hotplug_processing = false;
  515. /*
  516. * Disable CRTCs directly since we want to preserve sw state
  517. * for _thaw.
  518. */
  519. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  520. dev_priv->display.crtc_disable(crtc);
  521. intel_modeset_suspend_hw(dev);
  522. }
  523. i915_save_state(dev);
  524. intel_opregion_fini(dev);
  525. console_lock();
  526. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  527. console_unlock();
  528. return 0;
  529. }
  530. int i915_suspend(struct drm_device *dev, pm_message_t state)
  531. {
  532. int error;
  533. if (!dev || !dev->dev_private) {
  534. DRM_ERROR("dev: %p\n", dev);
  535. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  536. return -ENODEV;
  537. }
  538. if (state.event == PM_EVENT_PRETHAW)
  539. return 0;
  540. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  541. return 0;
  542. error = i915_drm_freeze(dev);
  543. if (error)
  544. return error;
  545. if (state.event == PM_EVENT_SUSPEND) {
  546. /* Shut down the device */
  547. pci_disable_device(dev->pdev);
  548. pci_set_power_state(dev->pdev, PCI_D3hot);
  549. }
  550. return 0;
  551. }
  552. void intel_console_resume(struct work_struct *work)
  553. {
  554. struct drm_i915_private *dev_priv =
  555. container_of(work, struct drm_i915_private,
  556. console_resume_work);
  557. struct drm_device *dev = dev_priv->dev;
  558. console_lock();
  559. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  560. console_unlock();
  561. }
  562. static void intel_resume_hotplug(struct drm_device *dev)
  563. {
  564. struct drm_mode_config *mode_config = &dev->mode_config;
  565. struct intel_encoder *encoder;
  566. mutex_lock(&mode_config->mutex);
  567. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  568. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  569. if (encoder->hot_plug)
  570. encoder->hot_plug(encoder);
  571. mutex_unlock(&mode_config->mutex);
  572. /* Just fire off a uevent and let userspace tell us what to do */
  573. drm_helper_hpd_irq_event(dev);
  574. }
  575. static int __i915_drm_thaw(struct drm_device *dev)
  576. {
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. int error = 0;
  579. i915_restore_state(dev);
  580. intel_opregion_setup(dev);
  581. /* KMS EnterVT equivalent */
  582. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  583. intel_init_pch_refclk(dev);
  584. mutex_lock(&dev->struct_mutex);
  585. error = i915_gem_init_hw(dev);
  586. mutex_unlock(&dev->struct_mutex);
  587. /* We need working interrupts for modeset enabling ... */
  588. drm_irq_install(dev);
  589. intel_modeset_init_hw(dev);
  590. drm_modeset_lock_all(dev);
  591. intel_modeset_setup_hw_state(dev, true);
  592. drm_modeset_unlock_all(dev);
  593. /*
  594. * ... but also need to make sure that hotplug processing
  595. * doesn't cause havoc. Like in the driver load code we don't
  596. * bother with the tiny race here where we might loose hotplug
  597. * notifications.
  598. * */
  599. intel_hpd_init(dev);
  600. dev_priv->enable_hotplug_processing = true;
  601. /* Config may have changed between suspend and resume */
  602. intel_resume_hotplug(dev);
  603. }
  604. intel_opregion_init(dev);
  605. /*
  606. * The console lock can be pretty contented on resume due
  607. * to all the printk activity. Try to keep it out of the hot
  608. * path of resume if possible.
  609. */
  610. if (console_trylock()) {
  611. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  612. console_unlock();
  613. } else {
  614. schedule_work(&dev_priv->console_resume_work);
  615. }
  616. mutex_lock(&dev_priv->modeset_restore_lock);
  617. dev_priv->modeset_restore = MODESET_DONE;
  618. mutex_unlock(&dev_priv->modeset_restore_lock);
  619. return error;
  620. }
  621. static int i915_drm_thaw(struct drm_device *dev)
  622. {
  623. int error = 0;
  624. intel_uncore_sanitize(dev);
  625. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  626. mutex_lock(&dev->struct_mutex);
  627. i915_gem_restore_gtt_mappings(dev);
  628. mutex_unlock(&dev->struct_mutex);
  629. }
  630. __i915_drm_thaw(dev);
  631. return error;
  632. }
  633. int i915_resume(struct drm_device *dev)
  634. {
  635. struct drm_i915_private *dev_priv = dev->dev_private;
  636. int ret;
  637. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  638. return 0;
  639. if (pci_enable_device(dev->pdev))
  640. return -EIO;
  641. pci_set_master(dev->pdev);
  642. intel_uncore_sanitize(dev);
  643. /*
  644. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  645. * earlier) need this since the BIOS might clear all our scratch PTEs.
  646. */
  647. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  648. !dev_priv->opregion.header) {
  649. mutex_lock(&dev->struct_mutex);
  650. i915_gem_restore_gtt_mappings(dev);
  651. mutex_unlock(&dev->struct_mutex);
  652. }
  653. ret = __i915_drm_thaw(dev);
  654. if (ret)
  655. return ret;
  656. drm_kms_helper_poll_enable(dev);
  657. return 0;
  658. }
  659. /**
  660. * i915_reset - reset chip after a hang
  661. * @dev: drm device to reset
  662. *
  663. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  664. * reset or otherwise an error code.
  665. *
  666. * Procedure is fairly simple:
  667. * - reset the chip using the reset reg
  668. * - re-init context state
  669. * - re-init hardware status page
  670. * - re-init ring buffer
  671. * - re-init interrupt state
  672. * - re-init display
  673. */
  674. int i915_reset(struct drm_device *dev)
  675. {
  676. drm_i915_private_t *dev_priv = dev->dev_private;
  677. bool simulated;
  678. int ret;
  679. if (!i915_try_reset)
  680. return 0;
  681. mutex_lock(&dev->struct_mutex);
  682. i915_gem_reset(dev);
  683. simulated = dev_priv->gpu_error.stop_rings != 0;
  684. if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
  685. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  686. ret = -ENODEV;
  687. } else {
  688. ret = intel_gpu_reset(dev);
  689. /* Also reset the gpu hangman. */
  690. if (simulated) {
  691. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  692. dev_priv->gpu_error.stop_rings = 0;
  693. if (ret == -ENODEV) {
  694. DRM_ERROR("Reset not implemented, but ignoring "
  695. "error for simulated gpu hangs\n");
  696. ret = 0;
  697. }
  698. } else
  699. dev_priv->gpu_error.last_reset = get_seconds();
  700. }
  701. if (ret) {
  702. DRM_ERROR("Failed to reset chip.\n");
  703. mutex_unlock(&dev->struct_mutex);
  704. return ret;
  705. }
  706. /* Ok, now get things going again... */
  707. /*
  708. * Everything depends on having the GTT running, so we need to start
  709. * there. Fortunately we don't need to do this unless we reset the
  710. * chip at a PCI level.
  711. *
  712. * Next we need to restore the context, but we don't use those
  713. * yet either...
  714. *
  715. * Ring buffer needs to be re-initialized in the KMS case, or if X
  716. * was running at the time of the reset (i.e. we weren't VT
  717. * switched away).
  718. */
  719. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  720. !dev_priv->ums.mm_suspended) {
  721. struct intel_ring_buffer *ring;
  722. int i;
  723. dev_priv->ums.mm_suspended = 0;
  724. i915_gem_init_swizzling(dev);
  725. for_each_ring(ring, dev_priv, i)
  726. ring->init(ring);
  727. i915_gem_context_init(dev);
  728. if (dev_priv->mm.aliasing_ppgtt) {
  729. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  730. if (ret)
  731. i915_gem_cleanup_aliasing_ppgtt(dev);
  732. }
  733. /*
  734. * It would make sense to re-init all the other hw state, at
  735. * least the rps/rc6/emon init done within modeset_init_hw. For
  736. * some unknown reason, this blows up my ilk, so don't.
  737. */
  738. mutex_unlock(&dev->struct_mutex);
  739. drm_irq_uninstall(dev);
  740. drm_irq_install(dev);
  741. intel_hpd_init(dev);
  742. } else {
  743. mutex_unlock(&dev->struct_mutex);
  744. }
  745. return 0;
  746. }
  747. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  748. {
  749. struct intel_device_info *intel_info =
  750. (struct intel_device_info *) ent->driver_data;
  751. /* Only bind to function 0 of the device. Early generations
  752. * used function 1 as a placeholder for multi-head. This causes
  753. * us confusion instead, especially on the systems where both
  754. * functions have the same PCI-ID!
  755. */
  756. if (PCI_FUNC(pdev->devfn))
  757. return -ENODEV;
  758. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  759. * implementation for gen3 (and only gen3) that used legacy drm maps
  760. * (gasp!) to share buffers between X and the client. Hence we need to
  761. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  762. if (intel_info->gen != 3) {
  763. driver.driver_features &=
  764. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  765. } else if (!intel_agp_enabled) {
  766. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  767. return -ENODEV;
  768. }
  769. return drm_get_pci_dev(pdev, ent, &driver);
  770. }
  771. static void
  772. i915_pci_remove(struct pci_dev *pdev)
  773. {
  774. struct drm_device *dev = pci_get_drvdata(pdev);
  775. drm_put_dev(dev);
  776. }
  777. static int i915_pm_suspend(struct device *dev)
  778. {
  779. struct pci_dev *pdev = to_pci_dev(dev);
  780. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  781. int error;
  782. if (!drm_dev || !drm_dev->dev_private) {
  783. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  784. return -ENODEV;
  785. }
  786. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  787. return 0;
  788. error = i915_drm_freeze(drm_dev);
  789. if (error)
  790. return error;
  791. pci_disable_device(pdev);
  792. pci_set_power_state(pdev, PCI_D3hot);
  793. return 0;
  794. }
  795. static int i915_pm_resume(struct device *dev)
  796. {
  797. struct pci_dev *pdev = to_pci_dev(dev);
  798. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  799. return i915_resume(drm_dev);
  800. }
  801. static int i915_pm_freeze(struct device *dev)
  802. {
  803. struct pci_dev *pdev = to_pci_dev(dev);
  804. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  805. if (!drm_dev || !drm_dev->dev_private) {
  806. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  807. return -ENODEV;
  808. }
  809. return i915_drm_freeze(drm_dev);
  810. }
  811. static int i915_pm_thaw(struct device *dev)
  812. {
  813. struct pci_dev *pdev = to_pci_dev(dev);
  814. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  815. return i915_drm_thaw(drm_dev);
  816. }
  817. static int i915_pm_poweroff(struct device *dev)
  818. {
  819. struct pci_dev *pdev = to_pci_dev(dev);
  820. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  821. return i915_drm_freeze(drm_dev);
  822. }
  823. static const struct dev_pm_ops i915_pm_ops = {
  824. .suspend = i915_pm_suspend,
  825. .resume = i915_pm_resume,
  826. .freeze = i915_pm_freeze,
  827. .thaw = i915_pm_thaw,
  828. .poweroff = i915_pm_poweroff,
  829. .restore = i915_pm_resume,
  830. };
  831. static const struct vm_operations_struct i915_gem_vm_ops = {
  832. .fault = i915_gem_fault,
  833. .open = drm_gem_vm_open,
  834. .close = drm_gem_vm_close,
  835. };
  836. static const struct file_operations i915_driver_fops = {
  837. .owner = THIS_MODULE,
  838. .open = drm_open,
  839. .release = drm_release,
  840. .unlocked_ioctl = drm_ioctl,
  841. .mmap = drm_gem_mmap,
  842. .poll = drm_poll,
  843. .read = drm_read,
  844. #ifdef CONFIG_COMPAT
  845. .compat_ioctl = i915_compat_ioctl,
  846. #endif
  847. .llseek = noop_llseek,
  848. };
  849. static struct drm_driver driver = {
  850. /* Don't use MTRRs here; the Xserver or userspace app should
  851. * deal with them for Intel hardware.
  852. */
  853. .driver_features =
  854. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  855. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  856. .load = i915_driver_load,
  857. .unload = i915_driver_unload,
  858. .open = i915_driver_open,
  859. .lastclose = i915_driver_lastclose,
  860. .preclose = i915_driver_preclose,
  861. .postclose = i915_driver_postclose,
  862. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  863. .suspend = i915_suspend,
  864. .resume = i915_resume,
  865. .device_is_agp = i915_driver_device_is_agp,
  866. .master_create = i915_master_create,
  867. .master_destroy = i915_master_destroy,
  868. #if defined(CONFIG_DEBUG_FS)
  869. .debugfs_init = i915_debugfs_init,
  870. .debugfs_cleanup = i915_debugfs_cleanup,
  871. #endif
  872. .gem_init_object = i915_gem_init_object,
  873. .gem_free_object = i915_gem_free_object,
  874. .gem_vm_ops = &i915_gem_vm_ops,
  875. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  876. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  877. .gem_prime_export = i915_gem_prime_export,
  878. .gem_prime_import = i915_gem_prime_import,
  879. .dumb_create = i915_gem_dumb_create,
  880. .dumb_map_offset = i915_gem_mmap_gtt,
  881. .dumb_destroy = drm_gem_dumb_destroy,
  882. .ioctls = i915_ioctls,
  883. .fops = &i915_driver_fops,
  884. .name = DRIVER_NAME,
  885. .desc = DRIVER_DESC,
  886. .date = DRIVER_DATE,
  887. .major = DRIVER_MAJOR,
  888. .minor = DRIVER_MINOR,
  889. .patchlevel = DRIVER_PATCHLEVEL,
  890. };
  891. static struct pci_driver i915_pci_driver = {
  892. .name = DRIVER_NAME,
  893. .id_table = pciidlist,
  894. .probe = i915_pci_probe,
  895. .remove = i915_pci_remove,
  896. .driver.pm = &i915_pm_ops,
  897. };
  898. static int __init i915_init(void)
  899. {
  900. driver.num_ioctls = i915_max_ioctl;
  901. /*
  902. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  903. * explicitly disabled with the module pararmeter.
  904. *
  905. * Otherwise, just follow the parameter (defaulting to off).
  906. *
  907. * Allow optional vga_text_mode_force boot option to override
  908. * the default behavior.
  909. */
  910. #if defined(CONFIG_DRM_I915_KMS)
  911. if (i915_modeset != 0)
  912. driver.driver_features |= DRIVER_MODESET;
  913. #endif
  914. if (i915_modeset == 1)
  915. driver.driver_features |= DRIVER_MODESET;
  916. #ifdef CONFIG_VGA_CONSOLE
  917. if (vgacon_text_force() && i915_modeset == -1)
  918. driver.driver_features &= ~DRIVER_MODESET;
  919. #endif
  920. if (!(driver.driver_features & DRIVER_MODESET))
  921. driver.get_vblank_timestamp = NULL;
  922. return drm_pci_init(&driver, &i915_pci_driver);
  923. }
  924. static void __exit i915_exit(void)
  925. {
  926. drm_pci_exit(&driver, &i915_pci_driver);
  927. }
  928. module_init(i915_init);
  929. module_exit(i915_exit);
  930. MODULE_AUTHOR(DRIVER_AUTHOR);
  931. MODULE_DESCRIPTION(DRIVER_DESC);
  932. MODULE_LICENSE("GPL and additional rights");