hdmi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define OMAP_HDMI_TIMINGS_NB 34
  56. #define HDMI_DEFAULT_REGN 16
  57. #define HDMI_DEFAULT_REGM2 1
  58. static struct {
  59. struct mutex lock;
  60. struct omap_display_platform_data *pdata;
  61. struct platform_device *pdev;
  62. struct hdmi_ip_data ip_data;
  63. int code;
  64. int mode;
  65. struct clk *sys_clk;
  66. } hdmi;
  67. /*
  68. * Logic for the below structure :
  69. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  70. * There is a correspondence between CEA/VESA timing and code, please
  71. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  72. *
  73. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  74. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  75. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  76. * with code_vesa. Code_index is used for back mapping, that is once EDID
  77. * is read from the TV, EDID is parsed to find the timing values and then
  78. * map it to corresponding CEA or VESA index.
  79. */
  80. static const struct hdmi_timings cea_vesa_timings[OMAP_HDMI_TIMINGS_NB] = {
  81. { {640, 480, 25200, 96, 16, 48, 2, 10, 33} , 0 , 0},
  82. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20}, 1, 1},
  83. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1},
  84. { {720, 480, 27027, 62, 16, 60, 6, 9, 30}, 0, 0},
  85. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39}, 0, 0},
  86. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15}, 0, 0},
  87. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19}, 0, 0},
  88. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15}, 1, 1},
  89. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15}, 1, 1},
  90. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36}, 1, 1},
  91. { {720, 576, 27000, 64, 12, 68, 5, 5, 39}, 0, 0},
  92. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39}, 0, 0},
  93. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36}, 1, 1},
  94. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30}, 0, 0},
  95. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36}, 1, 1},
  96. /* VESA From Here */
  97. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31}, 0, 0},
  98. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23}, 1, 1},
  99. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23}, 1, 1},
  100. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20}, 1, 0},
  101. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22}, 1, 0},
  102. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18}, 1, 1},
  103. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36}, 1, 1},
  104. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38}, 1, 1},
  105. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29}, 0, 0},
  106. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32}, 1, 0},
  107. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25}, 1, 0},
  108. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30}, 1, 0},
  109. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24}, 1, 1},
  110. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36}, 1, 1},
  111. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12}, 0, 1},
  112. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23}, 0, 1},
  113. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21}, 0, 1},
  114. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14}, 0, 1},
  115. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1}
  116. };
  117. /*
  118. * This is a static mapping array which maps the timing values
  119. * with corresponding CEA / VESA code
  120. */
  121. static const int code_index[OMAP_HDMI_TIMINGS_NB] = {
  122. 1, 19, 4, 2, 37, 6, 21, 20, 5, 16, 17, 29, 31, 35, 32,
  123. /* <--15 CEA 17--> vesa*/
  124. 4, 9, 0xE, 0x17, 0x1C, 0x27, 0x20, 0x23, 0x10, 0x2A,
  125. 0X2F, 0x3A, 0X51, 0X52, 0x16, 0x29, 0x39, 0x1B
  126. };
  127. /*
  128. * This is reverse static mapping which maps the CEA / VESA code
  129. * to the corresponding timing values
  130. */
  131. static const int code_cea[39] = {
  132. -1, 0, 3, 3, 2, 8, 5, 5, -1, -1,
  133. -1, -1, -1, -1, -1, -1, 9, 10, 10, 1,
  134. 7, 6, 6, -1, -1, -1, -1, -1, -1, 11,
  135. 11, 12, 14, -1, -1, 13, 13, 4, 4
  136. };
  137. static const int code_vesa[85] = {
  138. -1, -1, -1, -1, 15, -1, -1, -1, -1, 16,
  139. -1, -1, -1, -1, 17, -1, 23, -1, -1, -1,
  140. -1, -1, 29, 18, -1, -1, -1, 32, 19, -1,
  141. -1, -1, 21, -1, -1, 22, -1, -1, -1, 20,
  142. -1, 30, 24, -1, -1, -1, -1, 25, -1, -1,
  143. -1, -1, -1, -1, -1, -1, -1, 31, 26, -1,
  144. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  145. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  146. -1, 27, 28, -1, 33};
  147. static int hdmi_runtime_get(void)
  148. {
  149. int r;
  150. DSSDBG("hdmi_runtime_get\n");
  151. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  152. WARN_ON(r < 0);
  153. return r < 0 ? r : 0;
  154. }
  155. static void hdmi_runtime_put(void)
  156. {
  157. int r;
  158. DSSDBG("hdmi_runtime_put\n");
  159. r = pm_runtime_put(&hdmi.pdev->dev);
  160. WARN_ON(r < 0);
  161. }
  162. int hdmi_init_display(struct omap_dss_device *dssdev)
  163. {
  164. DSSDBG("init_display\n");
  165. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  166. return 0;
  167. }
  168. static int get_timings_index(void)
  169. {
  170. int code;
  171. if (hdmi.mode == 0)
  172. code = code_vesa[hdmi.code];
  173. else
  174. code = code_cea[hdmi.code];
  175. if (code == -1) {
  176. /* HDMI code 4 corresponds to 640 * 480 VGA */
  177. hdmi.code = 4;
  178. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  179. hdmi.mode = HDMI_DVI;
  180. code = code_vesa[hdmi.code];
  181. }
  182. return code;
  183. }
  184. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  185. {
  186. int i = 0, code = -1, temp_vsync = 0, temp_hsync = 0;
  187. int timing_vsync = 0, timing_hsync = 0;
  188. struct hdmi_video_timings temp;
  189. struct hdmi_cm cm = {-1};
  190. DSSDBG("hdmi_get_code\n");
  191. for (i = 0; i < OMAP_HDMI_TIMINGS_NB; i++) {
  192. temp = cea_vesa_timings[i].timings;
  193. if ((temp.pixel_clock == timing->pixel_clock) &&
  194. (temp.x_res == timing->x_res) &&
  195. (temp.y_res == timing->y_res)) {
  196. temp_hsync = temp.hfp + temp.hsw + temp.hbp;
  197. timing_hsync = timing->hfp + timing->hsw + timing->hbp;
  198. temp_vsync = temp.vfp + temp.vsw + temp.vbp;
  199. timing_vsync = timing->vfp + timing->vsw + timing->vbp;
  200. DSSDBG("temp_hsync = %d , temp_vsync = %d"
  201. "timing_hsync = %d, timing_vsync = %d\n",
  202. temp_hsync, temp_hsync,
  203. timing_hsync, timing_vsync);
  204. if ((temp_hsync == timing_hsync) &&
  205. (temp_vsync == timing_vsync)) {
  206. code = i;
  207. cm.code = code_index[i];
  208. if (code < 14)
  209. cm.mode = HDMI_HDMI;
  210. else
  211. cm.mode = HDMI_DVI;
  212. DSSDBG("Hdmi_code = %d mode = %d\n",
  213. cm.code, cm.mode);
  214. break;
  215. }
  216. }
  217. }
  218. return cm;
  219. }
  220. static void update_hdmi_timings(struct hdmi_config *cfg,
  221. struct omap_video_timings *timings, int code)
  222. {
  223. cfg->timings.timings.x_res = timings->x_res;
  224. cfg->timings.timings.y_res = timings->y_res;
  225. cfg->timings.timings.hbp = timings->hbp;
  226. cfg->timings.timings.hfp = timings->hfp;
  227. cfg->timings.timings.hsw = timings->hsw;
  228. cfg->timings.timings.vbp = timings->vbp;
  229. cfg->timings.timings.vfp = timings->vfp;
  230. cfg->timings.timings.vsw = timings->vsw;
  231. cfg->timings.timings.pixel_clock = timings->pixel_clock;
  232. cfg->timings.vsync_pol = cea_vesa_timings[code].vsync_pol;
  233. cfg->timings.hsync_pol = cea_vesa_timings[code].hsync_pol;
  234. }
  235. unsigned long hdmi_get_pixel_clock(void)
  236. {
  237. /* HDMI Pixel Clock in Mhz */
  238. return hdmi.ip_data.cfg.timings.timings.pixel_clock * 1000;
  239. }
  240. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  241. struct hdmi_pll_info *pi)
  242. {
  243. unsigned long clkin, refclk;
  244. u32 mf;
  245. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  246. /*
  247. * Input clock is predivided by N + 1
  248. * out put of which is reference clk
  249. */
  250. if (dssdev->clocks.hdmi.regn == 0)
  251. pi->regn = HDMI_DEFAULT_REGN;
  252. else
  253. pi->regn = dssdev->clocks.hdmi.regn;
  254. refclk = clkin / pi->regn;
  255. /*
  256. * multiplier is pixel_clk/ref_clk
  257. * Multiplying by 100 to avoid fractional part removal
  258. */
  259. pi->regm = (phy * 100 / (refclk)) / 100;
  260. if (dssdev->clocks.hdmi.regm2 == 0)
  261. pi->regm2 = HDMI_DEFAULT_REGM2;
  262. else
  263. pi->regm2 = dssdev->clocks.hdmi.regm2;
  264. /*
  265. * fractional multiplier is remainder of the difference between
  266. * multiplier and actual phy(required pixel clock thus should be
  267. * multiplied by 2^18(262144) divided by the reference clock
  268. */
  269. mf = (phy - pi->regm * refclk) * 262144;
  270. pi->regmf = mf / (refclk);
  271. /*
  272. * Dcofreq should be set to 1 if required pixel clock
  273. * is greater than 1000MHz
  274. */
  275. pi->dcofreq = phy > 1000 * 100;
  276. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  277. /* Set the reference clock to sysclk reference */
  278. pi->refsel = HDMI_REFSEL_SYSCLK;
  279. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  280. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  281. }
  282. static int hdmi_power_on(struct omap_dss_device *dssdev)
  283. {
  284. int r, code = 0;
  285. struct omap_video_timings *p;
  286. unsigned long phy;
  287. r = hdmi_runtime_get();
  288. if (r)
  289. return r;
  290. dss_mgr_disable(dssdev->manager);
  291. p = &dssdev->panel.timings;
  292. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  293. dssdev->panel.timings.x_res,
  294. dssdev->panel.timings.y_res);
  295. code = get_timings_index();
  296. update_hdmi_timings(&hdmi.ip_data.cfg, p, code);
  297. phy = p->pixel_clock;
  298. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  299. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  300. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  301. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  302. if (r) {
  303. DSSDBG("Failed to lock PLL\n");
  304. goto err;
  305. }
  306. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  307. if (r) {
  308. DSSDBG("Failed to start PHY\n");
  309. goto err;
  310. }
  311. hdmi.ip_data.cfg.cm.mode = hdmi.mode;
  312. hdmi.ip_data.cfg.cm.code = hdmi.code;
  313. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  314. /* Make selection of HDMI in DSS */
  315. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  316. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  317. * DSI PLL source as the clock selected by DSI PLL might not be
  318. * sufficient for the resolution selected / that can be changed
  319. * dynamically by user. This can be moved to single location , say
  320. * Boardfile.
  321. */
  322. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  323. /* bypass TV gamma table */
  324. dispc_enable_gamma_table(0);
  325. /* tv size */
  326. dispc_set_digit_size(dssdev->panel.timings.x_res,
  327. dssdev->panel.timings.y_res);
  328. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  329. r = dss_mgr_enable(dssdev->manager);
  330. if (r)
  331. goto err_mgr_enable;
  332. return 0;
  333. err_mgr_enable:
  334. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  335. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  336. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  337. err:
  338. hdmi_runtime_put();
  339. return -EIO;
  340. }
  341. static void hdmi_power_off(struct omap_dss_device *dssdev)
  342. {
  343. dss_mgr_disable(dssdev->manager);
  344. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  345. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  346. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  347. hdmi_runtime_put();
  348. }
  349. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  350. struct omap_video_timings *timings)
  351. {
  352. struct hdmi_cm cm;
  353. cm = hdmi_get_code(timings);
  354. if (cm.code == -1) {
  355. return -EINVAL;
  356. }
  357. return 0;
  358. }
  359. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  360. {
  361. struct hdmi_cm cm;
  362. cm = hdmi_get_code(&dssdev->panel.timings);
  363. hdmi.code = cm.code;
  364. hdmi.mode = cm.mode;
  365. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  366. int r;
  367. hdmi_power_off(dssdev);
  368. r = hdmi_power_on(dssdev);
  369. if (r)
  370. DSSERR("failed to power on device\n");
  371. }
  372. }
  373. void hdmi_dump_regs(struct seq_file *s)
  374. {
  375. mutex_lock(&hdmi.lock);
  376. if (hdmi_runtime_get())
  377. return;
  378. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  379. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  380. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  381. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  382. hdmi_runtime_put();
  383. mutex_unlock(&hdmi.lock);
  384. }
  385. int omapdss_hdmi_read_edid(u8 *buf, int len)
  386. {
  387. int r;
  388. mutex_lock(&hdmi.lock);
  389. r = hdmi_runtime_get();
  390. BUG_ON(r);
  391. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  392. hdmi_runtime_put();
  393. mutex_unlock(&hdmi.lock);
  394. return r;
  395. }
  396. bool omapdss_hdmi_detect(void)
  397. {
  398. int r;
  399. mutex_lock(&hdmi.lock);
  400. r = hdmi_runtime_get();
  401. BUG_ON(r);
  402. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  403. hdmi_runtime_put();
  404. mutex_unlock(&hdmi.lock);
  405. return r == 1;
  406. }
  407. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  408. {
  409. int r = 0;
  410. DSSDBG("ENTER hdmi_display_enable\n");
  411. mutex_lock(&hdmi.lock);
  412. if (dssdev->manager == NULL) {
  413. DSSERR("failed to enable display: no manager\n");
  414. r = -ENODEV;
  415. goto err0;
  416. }
  417. r = omap_dss_start_device(dssdev);
  418. if (r) {
  419. DSSERR("failed to start device\n");
  420. goto err0;
  421. }
  422. if (dssdev->platform_enable) {
  423. r = dssdev->platform_enable(dssdev);
  424. if (r) {
  425. DSSERR("failed to enable GPIO's\n");
  426. goto err1;
  427. }
  428. }
  429. r = hdmi_power_on(dssdev);
  430. if (r) {
  431. DSSERR("failed to power on device\n");
  432. goto err2;
  433. }
  434. mutex_unlock(&hdmi.lock);
  435. return 0;
  436. err2:
  437. if (dssdev->platform_disable)
  438. dssdev->platform_disable(dssdev);
  439. err1:
  440. omap_dss_stop_device(dssdev);
  441. err0:
  442. mutex_unlock(&hdmi.lock);
  443. return r;
  444. }
  445. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  446. {
  447. DSSDBG("Enter hdmi_display_disable\n");
  448. mutex_lock(&hdmi.lock);
  449. hdmi_power_off(dssdev);
  450. if (dssdev->platform_disable)
  451. dssdev->platform_disable(dssdev);
  452. omap_dss_stop_device(dssdev);
  453. mutex_unlock(&hdmi.lock);
  454. }
  455. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  456. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  457. static int hdmi_audio_hw_params(struct hdmi_ip_data *ip_data,
  458. struct snd_pcm_substream *substream,
  459. struct snd_pcm_hw_params *params,
  460. struct snd_soc_dai *dai)
  461. {
  462. struct hdmi_audio_format audio_format;
  463. struct hdmi_audio_dma audio_dma;
  464. struct hdmi_core_audio_config core_cfg;
  465. struct hdmi_core_infoframe_audio aud_if_cfg;
  466. int err, n, cts;
  467. enum hdmi_core_audio_sample_freq sample_freq;
  468. switch (params_format(params)) {
  469. case SNDRV_PCM_FORMAT_S16_LE:
  470. core_cfg.i2s_cfg.word_max_length =
  471. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  472. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  473. core_cfg.i2s_cfg.in_length_bits =
  474. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  475. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  476. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  477. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  478. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  479. audio_dma.transfer_size = 0x10;
  480. break;
  481. case SNDRV_PCM_FORMAT_S24_LE:
  482. core_cfg.i2s_cfg.word_max_length =
  483. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  484. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  485. core_cfg.i2s_cfg.in_length_bits =
  486. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  487. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  488. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  489. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  490. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  491. audio_dma.transfer_size = 0x20;
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. switch (params_rate(params)) {
  497. case 32000:
  498. sample_freq = HDMI_AUDIO_FS_32000;
  499. break;
  500. case 44100:
  501. sample_freq = HDMI_AUDIO_FS_44100;
  502. break;
  503. case 48000:
  504. sample_freq = HDMI_AUDIO_FS_48000;
  505. break;
  506. default:
  507. return -EINVAL;
  508. }
  509. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  510. if (err < 0)
  511. return err;
  512. /* Audio wrapper config */
  513. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  514. audio_format.active_chnnls_msk = 0x03;
  515. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  516. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  517. /* Disable start/stop signals of IEC 60958 blocks */
  518. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  519. audio_dma.block_size = 0xC0;
  520. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  521. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  522. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  523. hdmi_wp_audio_config_format(ip_data, &audio_format);
  524. /*
  525. * I2S config
  526. */
  527. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  528. /* Only used with high bitrate audio */
  529. core_cfg.i2s_cfg.cbit_order = false;
  530. /* Serial data and word select should change on sck rising edge */
  531. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  532. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  533. /* Set I2S word select polarity */
  534. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  535. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  536. /* Set serial data to word select shift. See Phillips spec. */
  537. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  538. /* Enable one of the four available serial data channels */
  539. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  540. /* Core audio config */
  541. core_cfg.freq_sample = sample_freq;
  542. core_cfg.n = n;
  543. core_cfg.cts = cts;
  544. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  545. core_cfg.aud_par_busclk = 0;
  546. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  547. core_cfg.use_mclk = false;
  548. } else {
  549. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  550. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  551. core_cfg.use_mclk = true;
  552. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  553. }
  554. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  555. core_cfg.en_spdif = false;
  556. /* Use sample frequency from channel status word */
  557. core_cfg.fs_override = true;
  558. /* Enable ACR packets */
  559. core_cfg.en_acr_pkt = true;
  560. /* Disable direct streaming digital audio */
  561. core_cfg.en_dsd_audio = false;
  562. /* Use parallel audio interface */
  563. core_cfg.en_parallel_aud_input = true;
  564. hdmi_core_audio_config(ip_data, &core_cfg);
  565. /*
  566. * Configure packet
  567. * info frame audio see doc CEA861-D page 74
  568. */
  569. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  570. aud_if_cfg.db1_channel_count = 2;
  571. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  572. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  573. aud_if_cfg.db4_channel_alloc = 0x00;
  574. aud_if_cfg.db5_downmix_inh = false;
  575. aud_if_cfg.db5_lsv = 0;
  576. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  577. return 0;
  578. }
  579. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  580. struct snd_soc_dai *dai)
  581. {
  582. if (!hdmi.mode) {
  583. pr_err("Current video settings do not support audio.\n");
  584. return -EIO;
  585. }
  586. return 0;
  587. }
  588. static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
  589. {
  590. struct hdmi_ip_data *priv = &hdmi.ip_data;
  591. snd_soc_codec_set_drvdata(codec, priv);
  592. return 0;
  593. }
  594. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  595. .probe = hdmi_audio_codec_probe,
  596. };
  597. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  598. .hw_params = hdmi_audio_hw_params,
  599. .trigger = hdmi_audio_trigger,
  600. .startup = hdmi_audio_startup,
  601. };
  602. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  603. .name = "hdmi-audio-codec",
  604. .playback = {
  605. .channels_min = 2,
  606. .channels_max = 2,
  607. .rates = SNDRV_PCM_RATE_32000 |
  608. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  609. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  610. SNDRV_PCM_FMTBIT_S24_LE,
  611. },
  612. .ops = &hdmi_audio_codec_ops,
  613. };
  614. #endif
  615. static int hdmi_get_clocks(struct platform_device *pdev)
  616. {
  617. struct clk *clk;
  618. clk = clk_get(&pdev->dev, "sys_clk");
  619. if (IS_ERR(clk)) {
  620. DSSERR("can't get sys_clk\n");
  621. return PTR_ERR(clk);
  622. }
  623. hdmi.sys_clk = clk;
  624. return 0;
  625. }
  626. static void hdmi_put_clocks(void)
  627. {
  628. if (hdmi.sys_clk)
  629. clk_put(hdmi.sys_clk);
  630. }
  631. /* HDMI HW IP initialisation */
  632. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  633. {
  634. struct resource *hdmi_mem;
  635. int r;
  636. hdmi.pdata = pdev->dev.platform_data;
  637. hdmi.pdev = pdev;
  638. mutex_init(&hdmi.lock);
  639. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  640. if (!hdmi_mem) {
  641. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  642. return -EINVAL;
  643. }
  644. /* Base address taken from platform */
  645. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  646. resource_size(hdmi_mem));
  647. if (!hdmi.ip_data.base_wp) {
  648. DSSERR("can't ioremap WP\n");
  649. return -ENOMEM;
  650. }
  651. r = hdmi_get_clocks(pdev);
  652. if (r) {
  653. iounmap(hdmi.ip_data.base_wp);
  654. return r;
  655. }
  656. pm_runtime_enable(&pdev->dev);
  657. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  658. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  659. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  660. hdmi.ip_data.phy_offset = HDMI_PHY;
  661. hdmi_panel_init();
  662. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  663. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  664. /* Register ASoC codec DAI */
  665. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  666. &hdmi_codec_dai_drv, 1);
  667. if (r) {
  668. DSSERR("can't register ASoC HDMI audio codec\n");
  669. return r;
  670. }
  671. #endif
  672. return 0;
  673. }
  674. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  675. {
  676. hdmi_panel_exit();
  677. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  678. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  679. snd_soc_unregister_codec(&pdev->dev);
  680. #endif
  681. pm_runtime_disable(&pdev->dev);
  682. hdmi_put_clocks();
  683. iounmap(hdmi.ip_data.base_wp);
  684. return 0;
  685. }
  686. static int hdmi_runtime_suspend(struct device *dev)
  687. {
  688. clk_disable(hdmi.sys_clk);
  689. dispc_runtime_put();
  690. dss_runtime_put();
  691. return 0;
  692. }
  693. static int hdmi_runtime_resume(struct device *dev)
  694. {
  695. int r;
  696. r = dss_runtime_get();
  697. if (r < 0)
  698. goto err_get_dss;
  699. r = dispc_runtime_get();
  700. if (r < 0)
  701. goto err_get_dispc;
  702. clk_enable(hdmi.sys_clk);
  703. return 0;
  704. err_get_dispc:
  705. dss_runtime_put();
  706. err_get_dss:
  707. return r;
  708. }
  709. static const struct dev_pm_ops hdmi_pm_ops = {
  710. .runtime_suspend = hdmi_runtime_suspend,
  711. .runtime_resume = hdmi_runtime_resume,
  712. };
  713. static struct platform_driver omapdss_hdmihw_driver = {
  714. .probe = omapdss_hdmihw_probe,
  715. .remove = omapdss_hdmihw_remove,
  716. .driver = {
  717. .name = "omapdss_hdmi",
  718. .owner = THIS_MODULE,
  719. .pm = &hdmi_pm_ops,
  720. },
  721. };
  722. int hdmi_init_platform_driver(void)
  723. {
  724. return platform_driver_register(&omapdss_hdmihw_driver);
  725. }
  726. void hdmi_uninit_platform_driver(void)
  727. {
  728. return platform_driver_unregister(&omapdss_hdmihw_driver);
  729. }