emulate.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcMask (0xf<<4)
  70. /* Generic ModRM decode. */
  71. #define ModRM (1<<8)
  72. /* Destination is only written; never read. */
  73. #define Mov (1<<9)
  74. #define BitOp (1<<10)
  75. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  76. #define String (1<<12) /* String instruction (rep capable) */
  77. #define Stack (1<<13) /* Stack instruction (push/pop) */
  78. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  79. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  80. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  81. /* Misc flags */
  82. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  83. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  84. #define No64 (1<<28)
  85. /* Source 2 operand type */
  86. #define Src2None (0<<29)
  87. #define Src2CL (1<<29)
  88. #define Src2ImmByte (2<<29)
  89. #define Src2One (3<<29)
  90. #define Src2Mask (7<<29)
  91. enum {
  92. Group1_80, Group1_81, Group1_82, Group1_83,
  93. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  94. Group8, Group9,
  95. };
  96. static u32 opcode_table[256] = {
  97. /* 0x00 - 0x07 */
  98. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  101. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  102. /* 0x08 - 0x0F */
  103. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  106. ImplicitOps | Stack | No64, 0,
  107. /* 0x10 - 0x17 */
  108. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  111. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  112. /* 0x18 - 0x1F */
  113. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  116. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  117. /* 0x20 - 0x27 */
  118. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  121. /* 0x28 - 0x2F */
  122. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  125. /* 0x30 - 0x37 */
  126. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  127. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  128. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  129. /* 0x38 - 0x3F */
  130. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  131. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  132. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  133. 0, 0,
  134. /* 0x40 - 0x47 */
  135. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  136. /* 0x48 - 0x4F */
  137. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  138. /* 0x50 - 0x57 */
  139. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  140. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  141. /* 0x58 - 0x5F */
  142. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  143. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  144. /* 0x60 - 0x67 */
  145. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  146. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  147. 0, 0, 0, 0,
  148. /* 0x68 - 0x6F */
  149. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  150. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  151. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  152. /* 0x70 - 0x77 */
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. /* 0x78 - 0x7F */
  156. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  157. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  158. /* 0x80 - 0x87 */
  159. Group | Group1_80, Group | Group1_81,
  160. Group | Group1_82, Group | Group1_83,
  161. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  162. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  163. /* 0x88 - 0x8F */
  164. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  165. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  166. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  167. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  168. /* 0x90 - 0x97 */
  169. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  170. /* 0x98 - 0x9F */
  171. 0, 0, SrcImmFAddr | No64, 0,
  172. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  173. /* 0xA0 - 0xA7 */
  174. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  175. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  176. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  177. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  178. /* 0xA8 - 0xAF */
  179. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  180. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  181. ByteOp | DstDI | String, DstDI | String,
  182. /* 0xB0 - 0xB7 */
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  187. /* 0xB8 - 0xBF */
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  192. /* 0xC0 - 0xC7 */
  193. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  194. 0, ImplicitOps | Stack, 0, 0,
  195. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  196. /* 0xC8 - 0xCF */
  197. 0, 0, 0, ImplicitOps | Stack,
  198. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  199. /* 0xD0 - 0xD7 */
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  202. 0, 0, 0, 0,
  203. /* 0xD8 - 0xDF */
  204. 0, 0, 0, 0, 0, 0, 0, 0,
  205. /* 0xE0 - 0xE7 */
  206. 0, 0, 0, 0,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  209. /* 0xE8 - 0xEF */
  210. SrcImm | Stack, SrcImm | ImplicitOps,
  211. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  214. /* 0xF0 - 0xF7 */
  215. 0, 0, 0, 0,
  216. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  217. /* 0xF8 - 0xFF */
  218. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  219. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  220. };
  221. static u32 twobyte_table[256] = {
  222. /* 0x00 - 0x0F */
  223. 0, Group | GroupDual | Group7, 0, 0,
  224. 0, ImplicitOps, ImplicitOps | Priv, 0,
  225. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  226. 0, ImplicitOps | ModRM, 0, 0,
  227. /* 0x10 - 0x1F */
  228. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x20 - 0x2F */
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. ModRM | ImplicitOps | Priv, ModRM | Priv,
  232. 0, 0, 0, 0,
  233. 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x30 - 0x3F */
  235. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  236. ImplicitOps, ImplicitOps | Priv, 0, 0,
  237. 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x40 - 0x47 */
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. /* 0x48 - 0x4F */
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  248. /* 0x50 - 0x5F */
  249. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  250. /* 0x60 - 0x6F */
  251. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  252. /* 0x70 - 0x7F */
  253. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  254. /* 0x80 - 0x8F */
  255. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  256. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  257. /* 0x90 - 0x9F */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xA0 - 0xA7 */
  260. ImplicitOps | Stack, ImplicitOps | Stack,
  261. 0, DstMem | SrcReg | ModRM | BitOp,
  262. DstMem | SrcReg | Src2ImmByte | ModRM,
  263. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  264. /* 0xA8 - 0xAF */
  265. ImplicitOps | Stack, ImplicitOps | Stack,
  266. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  267. DstMem | SrcReg | Src2ImmByte | ModRM,
  268. DstMem | SrcReg | Src2CL | ModRM,
  269. ModRM, 0,
  270. /* 0xB0 - 0xB7 */
  271. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  272. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  273. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  274. DstReg | SrcMem16 | ModRM | Mov,
  275. /* 0xB8 - 0xBF */
  276. 0, 0,
  277. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  278. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  279. DstReg | SrcMem16 | ModRM | Mov,
  280. /* 0xC0 - 0xCF */
  281. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  282. 0, 0, 0, Group | GroupDual | Group9,
  283. 0, 0, 0, 0, 0, 0, 0, 0,
  284. /* 0xD0 - 0xDF */
  285. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  286. /* 0xE0 - 0xEF */
  287. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  288. /* 0xF0 - 0xFF */
  289. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  290. };
  291. static u32 group_table[] = {
  292. [Group1_80*8] =
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM,
  301. [Group1_81*8] =
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM | Lock,
  309. DstMem | SrcImm | ModRM,
  310. [Group1_82*8] =
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  318. ByteOp | DstMem | SrcImm | ModRM | No64,
  319. [Group1_83*8] =
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM | Lock,
  327. DstMem | SrcImmByte | ModRM,
  328. [Group1A*8] =
  329. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  330. [Group3_Byte*8] =
  331. ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
  332. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  333. 0, 0, 0, 0,
  334. [Group3*8] =
  335. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  336. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  337. 0, 0, 0, 0,
  338. [Group4*8] =
  339. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  340. 0, 0, 0, 0, 0, 0,
  341. [Group5*8] =
  342. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  343. SrcMem | ModRM | Stack, 0,
  344. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  345. SrcMem | ModRM | Stack, 0,
  346. [Group7*8] =
  347. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  348. SrcNone | ModRM | DstMem | Mov, 0,
  349. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  350. [Group8*8] =
  351. 0, 0, 0, 0,
  352. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  353. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  354. [Group9*8] =
  355. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  356. };
  357. static u32 group2_table[] = {
  358. [Group7*8] =
  359. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  360. SrcNone | ModRM | DstMem | Mov, 0,
  361. SrcMem16 | ModRM | Mov | Priv, 0,
  362. [Group9*8] =
  363. 0, 0, 0, 0, 0, 0, 0, 0,
  364. };
  365. /* EFLAGS bit definitions. */
  366. #define EFLG_ID (1<<21)
  367. #define EFLG_VIP (1<<20)
  368. #define EFLG_VIF (1<<19)
  369. #define EFLG_AC (1<<18)
  370. #define EFLG_VM (1<<17)
  371. #define EFLG_RF (1<<16)
  372. #define EFLG_IOPL (3<<12)
  373. #define EFLG_NT (1<<14)
  374. #define EFLG_OF (1<<11)
  375. #define EFLG_DF (1<<10)
  376. #define EFLG_IF (1<<9)
  377. #define EFLG_TF (1<<8)
  378. #define EFLG_SF (1<<7)
  379. #define EFLG_ZF (1<<6)
  380. #define EFLG_AF (1<<4)
  381. #define EFLG_PF (1<<2)
  382. #define EFLG_CF (1<<0)
  383. /*
  384. * Instruction emulation:
  385. * Most instructions are emulated directly via a fragment of inline assembly
  386. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  387. * any modified flags.
  388. */
  389. #if defined(CONFIG_X86_64)
  390. #define _LO32 "k" /* force 32-bit operand */
  391. #define _STK "%%rsp" /* stack pointer */
  392. #elif defined(__i386__)
  393. #define _LO32 "" /* force 32-bit operand */
  394. #define _STK "%%esp" /* stack pointer */
  395. #endif
  396. /*
  397. * These EFLAGS bits are restored from saved value during emulation, and
  398. * any changes are written back to the saved value after emulation.
  399. */
  400. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  401. /* Before executing instruction: restore necessary bits in EFLAGS. */
  402. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  403. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  404. "movl %"_sav",%"_LO32 _tmp"; " \
  405. "push %"_tmp"; " \
  406. "push %"_tmp"; " \
  407. "movl %"_msk",%"_LO32 _tmp"; " \
  408. "andl %"_LO32 _tmp",("_STK"); " \
  409. "pushf; " \
  410. "notl %"_LO32 _tmp"; " \
  411. "andl %"_LO32 _tmp",("_STK"); " \
  412. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  413. "pop %"_tmp"; " \
  414. "orl %"_LO32 _tmp",("_STK"); " \
  415. "popf; " \
  416. "pop %"_sav"; "
  417. /* After executing instruction: write-back necessary bits in EFLAGS. */
  418. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  419. /* _sav |= EFLAGS & _msk; */ \
  420. "pushf; " \
  421. "pop %"_tmp"; " \
  422. "andl %"_msk",%"_LO32 _tmp"; " \
  423. "orl %"_LO32 _tmp",%"_sav"; "
  424. #ifdef CONFIG_X86_64
  425. #define ON64(x) x
  426. #else
  427. #define ON64(x)
  428. #endif
  429. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  430. do { \
  431. __asm__ __volatile__ ( \
  432. _PRE_EFLAGS("0", "4", "2") \
  433. _op _suffix " %"_x"3,%1; " \
  434. _POST_EFLAGS("0", "4", "2") \
  435. : "=m" (_eflags), "=m" ((_dst).val), \
  436. "=&r" (_tmp) \
  437. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  438. } while (0)
  439. /* Raw emulation: instruction has two explicit operands. */
  440. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  441. do { \
  442. unsigned long _tmp; \
  443. \
  444. switch ((_dst).bytes) { \
  445. case 2: \
  446. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  447. break; \
  448. case 4: \
  449. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  450. break; \
  451. case 8: \
  452. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  453. break; \
  454. } \
  455. } while (0)
  456. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  457. do { \
  458. unsigned long _tmp; \
  459. switch ((_dst).bytes) { \
  460. case 1: \
  461. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  462. break; \
  463. default: \
  464. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  465. _wx, _wy, _lx, _ly, _qx, _qy); \
  466. break; \
  467. } \
  468. } while (0)
  469. /* Source operand is byte-sized and may be restricted to just %cl. */
  470. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  471. __emulate_2op(_op, _src, _dst, _eflags, \
  472. "b", "c", "b", "c", "b", "c", "b", "c")
  473. /* Source operand is byte, word, long or quad sized. */
  474. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  475. __emulate_2op(_op, _src, _dst, _eflags, \
  476. "b", "q", "w", "r", _LO32, "r", "", "r")
  477. /* Source operand is word, long or quad sized. */
  478. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  479. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  480. "w", "r", _LO32, "r", "", "r")
  481. /* Instruction has three operands and one operand is stored in ECX register */
  482. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  483. do { \
  484. unsigned long _tmp; \
  485. _type _clv = (_cl).val; \
  486. _type _srcv = (_src).val; \
  487. _type _dstv = (_dst).val; \
  488. \
  489. __asm__ __volatile__ ( \
  490. _PRE_EFLAGS("0", "5", "2") \
  491. _op _suffix " %4,%1 \n" \
  492. _POST_EFLAGS("0", "5", "2") \
  493. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  494. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  495. ); \
  496. \
  497. (_cl).val = (unsigned long) _clv; \
  498. (_src).val = (unsigned long) _srcv; \
  499. (_dst).val = (unsigned long) _dstv; \
  500. } while (0)
  501. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  502. do { \
  503. switch ((_dst).bytes) { \
  504. case 2: \
  505. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  506. "w", unsigned short); \
  507. break; \
  508. case 4: \
  509. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  510. "l", unsigned int); \
  511. break; \
  512. case 8: \
  513. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  514. "q", unsigned long)); \
  515. break; \
  516. } \
  517. } while (0)
  518. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  519. do { \
  520. unsigned long _tmp; \
  521. \
  522. __asm__ __volatile__ ( \
  523. _PRE_EFLAGS("0", "3", "2") \
  524. _op _suffix " %1; " \
  525. _POST_EFLAGS("0", "3", "2") \
  526. : "=m" (_eflags), "+m" ((_dst).val), \
  527. "=&r" (_tmp) \
  528. : "i" (EFLAGS_MASK)); \
  529. } while (0)
  530. /* Instruction has only one explicit operand (no source operand). */
  531. #define emulate_1op(_op, _dst, _eflags) \
  532. do { \
  533. switch ((_dst).bytes) { \
  534. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  535. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  536. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  537. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  538. } \
  539. } while (0)
  540. /* Fetch next part of the instruction being emulated. */
  541. #define insn_fetch(_type, _size, _eip) \
  542. ({ unsigned long _x; \
  543. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  544. if (rc != X86EMUL_CONTINUE) \
  545. goto done; \
  546. (_eip) += (_size); \
  547. (_type)_x; \
  548. })
  549. #define insn_fetch_arr(_arr, _size, _eip) \
  550. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  551. if (rc != X86EMUL_CONTINUE) \
  552. goto done; \
  553. (_eip) += (_size); \
  554. })
  555. static inline unsigned long ad_mask(struct decode_cache *c)
  556. {
  557. return (1UL << (c->ad_bytes << 3)) - 1;
  558. }
  559. /* Access/update address held in a register, based on addressing mode. */
  560. static inline unsigned long
  561. address_mask(struct decode_cache *c, unsigned long reg)
  562. {
  563. if (c->ad_bytes == sizeof(unsigned long))
  564. return reg;
  565. else
  566. return reg & ad_mask(c);
  567. }
  568. static inline unsigned long
  569. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  570. {
  571. return base + address_mask(c, reg);
  572. }
  573. static inline void
  574. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  575. {
  576. if (c->ad_bytes == sizeof(unsigned long))
  577. *reg += inc;
  578. else
  579. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  580. }
  581. static inline void jmp_rel(struct decode_cache *c, int rel)
  582. {
  583. register_address_increment(c, &c->eip, rel);
  584. }
  585. static void set_seg_override(struct decode_cache *c, int seg)
  586. {
  587. c->has_seg_override = true;
  588. c->seg_override = seg;
  589. }
  590. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  591. struct x86_emulate_ops *ops, int seg)
  592. {
  593. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  594. return 0;
  595. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  596. }
  597. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  598. struct x86_emulate_ops *ops,
  599. struct decode_cache *c)
  600. {
  601. if (!c->has_seg_override)
  602. return 0;
  603. return seg_base(ctxt, ops, c->seg_override);
  604. }
  605. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  606. struct x86_emulate_ops *ops)
  607. {
  608. return seg_base(ctxt, ops, VCPU_SREG_ES);
  609. }
  610. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  611. struct x86_emulate_ops *ops)
  612. {
  613. return seg_base(ctxt, ops, VCPU_SREG_SS);
  614. }
  615. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  616. u32 error, bool valid)
  617. {
  618. ctxt->exception = vec;
  619. ctxt->error_code = error;
  620. ctxt->error_code_valid = valid;
  621. ctxt->restart = false;
  622. }
  623. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  624. {
  625. emulate_exception(ctxt, GP_VECTOR, err, true);
  626. }
  627. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  628. int err)
  629. {
  630. ctxt->cr2 = addr;
  631. emulate_exception(ctxt, PF_VECTOR, err, true);
  632. }
  633. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  634. {
  635. emulate_exception(ctxt, UD_VECTOR, 0, false);
  636. }
  637. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  638. {
  639. emulate_exception(ctxt, TS_VECTOR, err, true);
  640. }
  641. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  642. struct x86_emulate_ops *ops,
  643. unsigned long eip, u8 *dest)
  644. {
  645. struct fetch_cache *fc = &ctxt->decode.fetch;
  646. int rc;
  647. int size, cur_size;
  648. if (eip == fc->end) {
  649. cur_size = fc->end - fc->start;
  650. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  651. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  652. size, ctxt->vcpu, NULL);
  653. if (rc != X86EMUL_CONTINUE)
  654. return rc;
  655. fc->end += size;
  656. }
  657. *dest = fc->data[eip - fc->start];
  658. return X86EMUL_CONTINUE;
  659. }
  660. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  661. struct x86_emulate_ops *ops,
  662. unsigned long eip, void *dest, unsigned size)
  663. {
  664. int rc;
  665. /* x86 instructions are limited to 15 bytes. */
  666. if (eip + size - ctxt->eip > 15)
  667. return X86EMUL_UNHANDLEABLE;
  668. while (size--) {
  669. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  670. if (rc != X86EMUL_CONTINUE)
  671. return rc;
  672. }
  673. return X86EMUL_CONTINUE;
  674. }
  675. /*
  676. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  677. * pointer into the block that addresses the relevant register.
  678. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  679. */
  680. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  681. int highbyte_regs)
  682. {
  683. void *p;
  684. p = &regs[modrm_reg];
  685. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  686. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  687. return p;
  688. }
  689. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  690. struct x86_emulate_ops *ops,
  691. void *ptr,
  692. u16 *size, unsigned long *address, int op_bytes)
  693. {
  694. int rc;
  695. if (op_bytes == 2)
  696. op_bytes = 3;
  697. *address = 0;
  698. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  699. ctxt->vcpu, NULL);
  700. if (rc != X86EMUL_CONTINUE)
  701. return rc;
  702. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  703. ctxt->vcpu, NULL);
  704. return rc;
  705. }
  706. static int test_cc(unsigned int condition, unsigned int flags)
  707. {
  708. int rc = 0;
  709. switch ((condition & 15) >> 1) {
  710. case 0: /* o */
  711. rc |= (flags & EFLG_OF);
  712. break;
  713. case 1: /* b/c/nae */
  714. rc |= (flags & EFLG_CF);
  715. break;
  716. case 2: /* z/e */
  717. rc |= (flags & EFLG_ZF);
  718. break;
  719. case 3: /* be/na */
  720. rc |= (flags & (EFLG_CF|EFLG_ZF));
  721. break;
  722. case 4: /* s */
  723. rc |= (flags & EFLG_SF);
  724. break;
  725. case 5: /* p/pe */
  726. rc |= (flags & EFLG_PF);
  727. break;
  728. case 7: /* le/ng */
  729. rc |= (flags & EFLG_ZF);
  730. /* fall through */
  731. case 6: /* l/nge */
  732. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  733. break;
  734. }
  735. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  736. return (!!rc ^ (condition & 1));
  737. }
  738. static void decode_register_operand(struct operand *op,
  739. struct decode_cache *c,
  740. int inhibit_bytereg)
  741. {
  742. unsigned reg = c->modrm_reg;
  743. int highbyte_regs = c->rex_prefix == 0;
  744. if (!(c->d & ModRM))
  745. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  746. op->type = OP_REG;
  747. if ((c->d & ByteOp) && !inhibit_bytereg) {
  748. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  749. op->val = *(u8 *)op->ptr;
  750. op->bytes = 1;
  751. } else {
  752. op->ptr = decode_register(reg, c->regs, 0);
  753. op->bytes = c->op_bytes;
  754. switch (op->bytes) {
  755. case 2:
  756. op->val = *(u16 *)op->ptr;
  757. break;
  758. case 4:
  759. op->val = *(u32 *)op->ptr;
  760. break;
  761. case 8:
  762. op->val = *(u64 *) op->ptr;
  763. break;
  764. }
  765. }
  766. op->orig_val = op->val;
  767. }
  768. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops)
  770. {
  771. struct decode_cache *c = &ctxt->decode;
  772. u8 sib;
  773. int index_reg = 0, base_reg = 0, scale;
  774. int rc = X86EMUL_CONTINUE;
  775. if (c->rex_prefix) {
  776. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  777. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  778. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  779. }
  780. c->modrm = insn_fetch(u8, 1, c->eip);
  781. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  782. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  783. c->modrm_rm |= (c->modrm & 0x07);
  784. c->modrm_ea = 0;
  785. c->use_modrm_ea = 1;
  786. if (c->modrm_mod == 3) {
  787. c->modrm_ptr = decode_register(c->modrm_rm,
  788. c->regs, c->d & ByteOp);
  789. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  790. return rc;
  791. }
  792. if (c->ad_bytes == 2) {
  793. unsigned bx = c->regs[VCPU_REGS_RBX];
  794. unsigned bp = c->regs[VCPU_REGS_RBP];
  795. unsigned si = c->regs[VCPU_REGS_RSI];
  796. unsigned di = c->regs[VCPU_REGS_RDI];
  797. /* 16-bit ModR/M decode. */
  798. switch (c->modrm_mod) {
  799. case 0:
  800. if (c->modrm_rm == 6)
  801. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  802. break;
  803. case 1:
  804. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  805. break;
  806. case 2:
  807. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  808. break;
  809. }
  810. switch (c->modrm_rm) {
  811. case 0:
  812. c->modrm_ea += bx + si;
  813. break;
  814. case 1:
  815. c->modrm_ea += bx + di;
  816. break;
  817. case 2:
  818. c->modrm_ea += bp + si;
  819. break;
  820. case 3:
  821. c->modrm_ea += bp + di;
  822. break;
  823. case 4:
  824. c->modrm_ea += si;
  825. break;
  826. case 5:
  827. c->modrm_ea += di;
  828. break;
  829. case 6:
  830. if (c->modrm_mod != 0)
  831. c->modrm_ea += bp;
  832. break;
  833. case 7:
  834. c->modrm_ea += bx;
  835. break;
  836. }
  837. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  838. (c->modrm_rm == 6 && c->modrm_mod != 0))
  839. if (!c->has_seg_override)
  840. set_seg_override(c, VCPU_SREG_SS);
  841. c->modrm_ea = (u16)c->modrm_ea;
  842. } else {
  843. /* 32/64-bit ModR/M decode. */
  844. if ((c->modrm_rm & 7) == 4) {
  845. sib = insn_fetch(u8, 1, c->eip);
  846. index_reg |= (sib >> 3) & 7;
  847. base_reg |= sib & 7;
  848. scale = sib >> 6;
  849. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  850. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  851. else
  852. c->modrm_ea += c->regs[base_reg];
  853. if (index_reg != 4)
  854. c->modrm_ea += c->regs[index_reg] << scale;
  855. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  856. if (ctxt->mode == X86EMUL_MODE_PROT64)
  857. c->rip_relative = 1;
  858. } else
  859. c->modrm_ea += c->regs[c->modrm_rm];
  860. switch (c->modrm_mod) {
  861. case 0:
  862. if (c->modrm_rm == 5)
  863. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  864. break;
  865. case 1:
  866. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  867. break;
  868. case 2:
  869. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  870. break;
  871. }
  872. }
  873. done:
  874. return rc;
  875. }
  876. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  877. struct x86_emulate_ops *ops)
  878. {
  879. struct decode_cache *c = &ctxt->decode;
  880. int rc = X86EMUL_CONTINUE;
  881. switch (c->ad_bytes) {
  882. case 2:
  883. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  884. break;
  885. case 4:
  886. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  887. break;
  888. case 8:
  889. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  890. break;
  891. }
  892. done:
  893. return rc;
  894. }
  895. int
  896. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  897. {
  898. struct decode_cache *c = &ctxt->decode;
  899. int rc = X86EMUL_CONTINUE;
  900. int mode = ctxt->mode;
  901. int def_op_bytes, def_ad_bytes, group;
  902. /* we cannot decode insn before we complete previous rep insn */
  903. WARN_ON(ctxt->restart);
  904. c->eip = ctxt->eip;
  905. c->fetch.start = c->fetch.end = c->eip;
  906. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  907. switch (mode) {
  908. case X86EMUL_MODE_REAL:
  909. case X86EMUL_MODE_VM86:
  910. case X86EMUL_MODE_PROT16:
  911. def_op_bytes = def_ad_bytes = 2;
  912. break;
  913. case X86EMUL_MODE_PROT32:
  914. def_op_bytes = def_ad_bytes = 4;
  915. break;
  916. #ifdef CONFIG_X86_64
  917. case X86EMUL_MODE_PROT64:
  918. def_op_bytes = 4;
  919. def_ad_bytes = 8;
  920. break;
  921. #endif
  922. default:
  923. return -1;
  924. }
  925. c->op_bytes = def_op_bytes;
  926. c->ad_bytes = def_ad_bytes;
  927. /* Legacy prefixes. */
  928. for (;;) {
  929. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  930. case 0x66: /* operand-size override */
  931. /* switch between 2/4 bytes */
  932. c->op_bytes = def_op_bytes ^ 6;
  933. break;
  934. case 0x67: /* address-size override */
  935. if (mode == X86EMUL_MODE_PROT64)
  936. /* switch between 4/8 bytes */
  937. c->ad_bytes = def_ad_bytes ^ 12;
  938. else
  939. /* switch between 2/4 bytes */
  940. c->ad_bytes = def_ad_bytes ^ 6;
  941. break;
  942. case 0x26: /* ES override */
  943. case 0x2e: /* CS override */
  944. case 0x36: /* SS override */
  945. case 0x3e: /* DS override */
  946. set_seg_override(c, (c->b >> 3) & 3);
  947. break;
  948. case 0x64: /* FS override */
  949. case 0x65: /* GS override */
  950. set_seg_override(c, c->b & 7);
  951. break;
  952. case 0x40 ... 0x4f: /* REX */
  953. if (mode != X86EMUL_MODE_PROT64)
  954. goto done_prefixes;
  955. c->rex_prefix = c->b;
  956. continue;
  957. case 0xf0: /* LOCK */
  958. c->lock_prefix = 1;
  959. break;
  960. case 0xf2: /* REPNE/REPNZ */
  961. c->rep_prefix = REPNE_PREFIX;
  962. break;
  963. case 0xf3: /* REP/REPE/REPZ */
  964. c->rep_prefix = REPE_PREFIX;
  965. break;
  966. default:
  967. goto done_prefixes;
  968. }
  969. /* Any legacy prefix after a REX prefix nullifies its effect. */
  970. c->rex_prefix = 0;
  971. }
  972. done_prefixes:
  973. /* REX prefix. */
  974. if (c->rex_prefix)
  975. if (c->rex_prefix & 8)
  976. c->op_bytes = 8; /* REX.W */
  977. /* Opcode byte(s). */
  978. c->d = opcode_table[c->b];
  979. if (c->d == 0) {
  980. /* Two-byte opcode? */
  981. if (c->b == 0x0f) {
  982. c->twobyte = 1;
  983. c->b = insn_fetch(u8, 1, c->eip);
  984. c->d = twobyte_table[c->b];
  985. }
  986. }
  987. if (c->d & Group) {
  988. group = c->d & GroupMask;
  989. c->modrm = insn_fetch(u8, 1, c->eip);
  990. --c->eip;
  991. group = (group << 3) + ((c->modrm >> 3) & 7);
  992. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  993. c->d = group2_table[group];
  994. else
  995. c->d = group_table[group];
  996. }
  997. /* Unrecognised? */
  998. if (c->d == 0) {
  999. DPRINTF("Cannot emulate %02x\n", c->b);
  1000. return -1;
  1001. }
  1002. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  1003. c->op_bytes = 8;
  1004. /* ModRM and SIB bytes. */
  1005. if (c->d & ModRM)
  1006. rc = decode_modrm(ctxt, ops);
  1007. else if (c->d & MemAbs)
  1008. rc = decode_abs(ctxt, ops);
  1009. if (rc != X86EMUL_CONTINUE)
  1010. goto done;
  1011. if (!c->has_seg_override)
  1012. set_seg_override(c, VCPU_SREG_DS);
  1013. if (!(!c->twobyte && c->b == 0x8d))
  1014. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1015. if (c->ad_bytes != 8)
  1016. c->modrm_ea = (u32)c->modrm_ea;
  1017. if (c->rip_relative)
  1018. c->modrm_ea += c->eip;
  1019. /*
  1020. * Decode and fetch the source operand: register, memory
  1021. * or immediate.
  1022. */
  1023. switch (c->d & SrcMask) {
  1024. case SrcNone:
  1025. break;
  1026. case SrcReg:
  1027. decode_register_operand(&c->src, c, 0);
  1028. break;
  1029. case SrcMem16:
  1030. c->src.bytes = 2;
  1031. goto srcmem_common;
  1032. case SrcMem32:
  1033. c->src.bytes = 4;
  1034. goto srcmem_common;
  1035. case SrcMem:
  1036. c->src.bytes = (c->d & ByteOp) ? 1 :
  1037. c->op_bytes;
  1038. /* Don't fetch the address for invlpg: it could be unmapped. */
  1039. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1040. break;
  1041. srcmem_common:
  1042. /*
  1043. * For instructions with a ModR/M byte, switch to register
  1044. * access if Mod = 3.
  1045. */
  1046. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1047. c->src.type = OP_REG;
  1048. c->src.val = c->modrm_val;
  1049. c->src.ptr = c->modrm_ptr;
  1050. break;
  1051. }
  1052. c->src.type = OP_MEM;
  1053. c->src.ptr = (unsigned long *)c->modrm_ea;
  1054. c->src.val = 0;
  1055. break;
  1056. case SrcImm:
  1057. case SrcImmU:
  1058. c->src.type = OP_IMM;
  1059. c->src.ptr = (unsigned long *)c->eip;
  1060. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1061. if (c->src.bytes == 8)
  1062. c->src.bytes = 4;
  1063. /* NB. Immediates are sign-extended as necessary. */
  1064. switch (c->src.bytes) {
  1065. case 1:
  1066. c->src.val = insn_fetch(s8, 1, c->eip);
  1067. break;
  1068. case 2:
  1069. c->src.val = insn_fetch(s16, 2, c->eip);
  1070. break;
  1071. case 4:
  1072. c->src.val = insn_fetch(s32, 4, c->eip);
  1073. break;
  1074. }
  1075. if ((c->d & SrcMask) == SrcImmU) {
  1076. switch (c->src.bytes) {
  1077. case 1:
  1078. c->src.val &= 0xff;
  1079. break;
  1080. case 2:
  1081. c->src.val &= 0xffff;
  1082. break;
  1083. case 4:
  1084. c->src.val &= 0xffffffff;
  1085. break;
  1086. }
  1087. }
  1088. break;
  1089. case SrcImmByte:
  1090. case SrcImmUByte:
  1091. c->src.type = OP_IMM;
  1092. c->src.ptr = (unsigned long *)c->eip;
  1093. c->src.bytes = 1;
  1094. if ((c->d & SrcMask) == SrcImmByte)
  1095. c->src.val = insn_fetch(s8, 1, c->eip);
  1096. else
  1097. c->src.val = insn_fetch(u8, 1, c->eip);
  1098. break;
  1099. case SrcOne:
  1100. c->src.bytes = 1;
  1101. c->src.val = 1;
  1102. break;
  1103. case SrcSI:
  1104. c->src.type = OP_MEM;
  1105. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1106. c->src.ptr = (unsigned long *)
  1107. register_address(c, seg_override_base(ctxt, ops, c),
  1108. c->regs[VCPU_REGS_RSI]);
  1109. c->src.val = 0;
  1110. break;
  1111. case SrcImmFAddr:
  1112. c->src.type = OP_IMM;
  1113. c->src.ptr = (unsigned long *)c->eip;
  1114. c->src.bytes = c->op_bytes + 2;
  1115. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1116. break;
  1117. case SrcMemFAddr:
  1118. c->src.type = OP_MEM;
  1119. c->src.ptr = (unsigned long *)c->modrm_ea;
  1120. c->src.bytes = c->op_bytes + 2;
  1121. break;
  1122. }
  1123. /*
  1124. * Decode and fetch the second source operand: register, memory
  1125. * or immediate.
  1126. */
  1127. switch (c->d & Src2Mask) {
  1128. case Src2None:
  1129. break;
  1130. case Src2CL:
  1131. c->src2.bytes = 1;
  1132. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1133. break;
  1134. case Src2ImmByte:
  1135. c->src2.type = OP_IMM;
  1136. c->src2.ptr = (unsigned long *)c->eip;
  1137. c->src2.bytes = 1;
  1138. c->src2.val = insn_fetch(u8, 1, c->eip);
  1139. break;
  1140. case Src2One:
  1141. c->src2.bytes = 1;
  1142. c->src2.val = 1;
  1143. break;
  1144. }
  1145. /* Decode and fetch the destination operand: register or memory. */
  1146. switch (c->d & DstMask) {
  1147. case ImplicitOps:
  1148. /* Special instructions do their own operand decoding. */
  1149. return 0;
  1150. case DstReg:
  1151. decode_register_operand(&c->dst, c,
  1152. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1153. break;
  1154. case DstMem:
  1155. case DstMem64:
  1156. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1157. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1158. c->dst.type = OP_REG;
  1159. c->dst.val = c->dst.orig_val = c->modrm_val;
  1160. c->dst.ptr = c->modrm_ptr;
  1161. break;
  1162. }
  1163. c->dst.type = OP_MEM;
  1164. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1165. if ((c->d & DstMask) == DstMem64)
  1166. c->dst.bytes = 8;
  1167. else
  1168. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1169. c->dst.val = 0;
  1170. if (c->d & BitOp) {
  1171. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1172. c->dst.ptr = (void *)c->dst.ptr +
  1173. (c->src.val & mask) / 8;
  1174. }
  1175. break;
  1176. case DstAcc:
  1177. c->dst.type = OP_REG;
  1178. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1179. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1180. switch (c->dst.bytes) {
  1181. case 1:
  1182. c->dst.val = *(u8 *)c->dst.ptr;
  1183. break;
  1184. case 2:
  1185. c->dst.val = *(u16 *)c->dst.ptr;
  1186. break;
  1187. case 4:
  1188. c->dst.val = *(u32 *)c->dst.ptr;
  1189. break;
  1190. case 8:
  1191. c->dst.val = *(u64 *)c->dst.ptr;
  1192. break;
  1193. }
  1194. c->dst.orig_val = c->dst.val;
  1195. break;
  1196. case DstDI:
  1197. c->dst.type = OP_MEM;
  1198. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1199. c->dst.ptr = (unsigned long *)
  1200. register_address(c, es_base(ctxt, ops),
  1201. c->regs[VCPU_REGS_RDI]);
  1202. c->dst.val = 0;
  1203. break;
  1204. }
  1205. done:
  1206. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1207. }
  1208. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops *ops,
  1210. unsigned long addr, void *dest, unsigned size)
  1211. {
  1212. int rc;
  1213. struct read_cache *mc = &ctxt->decode.mem_read;
  1214. u32 err;
  1215. while (size) {
  1216. int n = min(size, 8u);
  1217. size -= n;
  1218. if (mc->pos < mc->end)
  1219. goto read_cached;
  1220. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1221. ctxt->vcpu);
  1222. if (rc == X86EMUL_PROPAGATE_FAULT)
  1223. emulate_pf(ctxt, addr, err);
  1224. if (rc != X86EMUL_CONTINUE)
  1225. return rc;
  1226. mc->end += n;
  1227. read_cached:
  1228. memcpy(dest, mc->data + mc->pos, n);
  1229. mc->pos += n;
  1230. dest += n;
  1231. addr += n;
  1232. }
  1233. return X86EMUL_CONTINUE;
  1234. }
  1235. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1236. struct x86_emulate_ops *ops,
  1237. unsigned int size, unsigned short port,
  1238. void *dest)
  1239. {
  1240. struct read_cache *rc = &ctxt->decode.io_read;
  1241. if (rc->pos == rc->end) { /* refill pio read ahead */
  1242. struct decode_cache *c = &ctxt->decode;
  1243. unsigned int in_page, n;
  1244. unsigned int count = c->rep_prefix ?
  1245. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1246. in_page = (ctxt->eflags & EFLG_DF) ?
  1247. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1248. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1249. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1250. count);
  1251. if (n == 0)
  1252. n = 1;
  1253. rc->pos = rc->end = 0;
  1254. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1255. return 0;
  1256. rc->end = n * size;
  1257. }
  1258. memcpy(dest, rc->data + rc->pos, size);
  1259. rc->pos += size;
  1260. return 1;
  1261. }
  1262. static u32 desc_limit_scaled(struct desc_struct *desc)
  1263. {
  1264. u32 limit = get_desc_limit(desc);
  1265. return desc->g ? (limit << 12) | 0xfff : limit;
  1266. }
  1267. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1268. struct x86_emulate_ops *ops,
  1269. u16 selector, struct desc_ptr *dt)
  1270. {
  1271. if (selector & 1 << 2) {
  1272. struct desc_struct desc;
  1273. memset (dt, 0, sizeof *dt);
  1274. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1275. return;
  1276. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1277. dt->address = get_desc_base(&desc);
  1278. } else
  1279. ops->get_gdt(dt, ctxt->vcpu);
  1280. }
  1281. /* allowed just for 8 bytes segments */
  1282. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1283. struct x86_emulate_ops *ops,
  1284. u16 selector, struct desc_struct *desc)
  1285. {
  1286. struct desc_ptr dt;
  1287. u16 index = selector >> 3;
  1288. int ret;
  1289. u32 err;
  1290. ulong addr;
  1291. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1292. if (dt.size < index * 8 + 7) {
  1293. emulate_gp(ctxt, selector & 0xfffc);
  1294. return X86EMUL_PROPAGATE_FAULT;
  1295. }
  1296. addr = dt.address + index * 8;
  1297. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1298. if (ret == X86EMUL_PROPAGATE_FAULT)
  1299. emulate_pf(ctxt, addr, err);
  1300. return ret;
  1301. }
  1302. /* allowed just for 8 bytes segments */
  1303. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops,
  1305. u16 selector, struct desc_struct *desc)
  1306. {
  1307. struct desc_ptr dt;
  1308. u16 index = selector >> 3;
  1309. u32 err;
  1310. ulong addr;
  1311. int ret;
  1312. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1313. if (dt.size < index * 8 + 7) {
  1314. emulate_gp(ctxt, selector & 0xfffc);
  1315. return X86EMUL_PROPAGATE_FAULT;
  1316. }
  1317. addr = dt.address + index * 8;
  1318. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1319. if (ret == X86EMUL_PROPAGATE_FAULT)
  1320. emulate_pf(ctxt, addr, err);
  1321. return ret;
  1322. }
  1323. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops,
  1325. u16 selector, int seg)
  1326. {
  1327. struct desc_struct seg_desc;
  1328. u8 dpl, rpl, cpl;
  1329. unsigned err_vec = GP_VECTOR;
  1330. u32 err_code = 0;
  1331. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1332. int ret;
  1333. memset(&seg_desc, 0, sizeof seg_desc);
  1334. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1335. || ctxt->mode == X86EMUL_MODE_REAL) {
  1336. /* set real mode segment descriptor */
  1337. set_desc_base(&seg_desc, selector << 4);
  1338. set_desc_limit(&seg_desc, 0xffff);
  1339. seg_desc.type = 3;
  1340. seg_desc.p = 1;
  1341. seg_desc.s = 1;
  1342. goto load;
  1343. }
  1344. /* NULL selector is not valid for TR, CS and SS */
  1345. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1346. && null_selector)
  1347. goto exception;
  1348. /* TR should be in GDT only */
  1349. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1350. goto exception;
  1351. if (null_selector) /* for NULL selector skip all following checks */
  1352. goto load;
  1353. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1354. if (ret != X86EMUL_CONTINUE)
  1355. return ret;
  1356. err_code = selector & 0xfffc;
  1357. err_vec = GP_VECTOR;
  1358. /* can't load system descriptor into segment selecor */
  1359. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1360. goto exception;
  1361. if (!seg_desc.p) {
  1362. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1363. goto exception;
  1364. }
  1365. rpl = selector & 3;
  1366. dpl = seg_desc.dpl;
  1367. cpl = ops->cpl(ctxt->vcpu);
  1368. switch (seg) {
  1369. case VCPU_SREG_SS:
  1370. /*
  1371. * segment is not a writable data segment or segment
  1372. * selector's RPL != CPL or segment selector's RPL != CPL
  1373. */
  1374. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1375. goto exception;
  1376. break;
  1377. case VCPU_SREG_CS:
  1378. if (!(seg_desc.type & 8))
  1379. goto exception;
  1380. if (seg_desc.type & 4) {
  1381. /* conforming */
  1382. if (dpl > cpl)
  1383. goto exception;
  1384. } else {
  1385. /* nonconforming */
  1386. if (rpl > cpl || dpl != cpl)
  1387. goto exception;
  1388. }
  1389. /* CS(RPL) <- CPL */
  1390. selector = (selector & 0xfffc) | cpl;
  1391. break;
  1392. case VCPU_SREG_TR:
  1393. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1394. goto exception;
  1395. break;
  1396. case VCPU_SREG_LDTR:
  1397. if (seg_desc.s || seg_desc.type != 2)
  1398. goto exception;
  1399. break;
  1400. default: /* DS, ES, FS, or GS */
  1401. /*
  1402. * segment is not a data or readable code segment or
  1403. * ((segment is a data or nonconforming code segment)
  1404. * and (both RPL and CPL > DPL))
  1405. */
  1406. if ((seg_desc.type & 0xa) == 0x8 ||
  1407. (((seg_desc.type & 0xc) != 0xc) &&
  1408. (rpl > dpl && cpl > dpl)))
  1409. goto exception;
  1410. break;
  1411. }
  1412. if (seg_desc.s) {
  1413. /* mark segment as accessed */
  1414. seg_desc.type |= 1;
  1415. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1416. if (ret != X86EMUL_CONTINUE)
  1417. return ret;
  1418. }
  1419. load:
  1420. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1421. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1422. return X86EMUL_CONTINUE;
  1423. exception:
  1424. emulate_exception(ctxt, err_vec, err_code, true);
  1425. return X86EMUL_PROPAGATE_FAULT;
  1426. }
  1427. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1428. struct x86_emulate_ops *ops)
  1429. {
  1430. int rc;
  1431. struct decode_cache *c = &ctxt->decode;
  1432. u32 err;
  1433. switch (c->dst.type) {
  1434. case OP_REG:
  1435. /* The 4-byte case *is* correct:
  1436. * in 64-bit mode we zero-extend.
  1437. */
  1438. switch (c->dst.bytes) {
  1439. case 1:
  1440. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1441. break;
  1442. case 2:
  1443. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1444. break;
  1445. case 4:
  1446. *c->dst.ptr = (u32)c->dst.val;
  1447. break; /* 64b: zero-ext */
  1448. case 8:
  1449. *c->dst.ptr = c->dst.val;
  1450. break;
  1451. }
  1452. break;
  1453. case OP_MEM:
  1454. if (c->lock_prefix)
  1455. rc = ops->cmpxchg_emulated(
  1456. (unsigned long)c->dst.ptr,
  1457. &c->dst.orig_val,
  1458. &c->dst.val,
  1459. c->dst.bytes,
  1460. &err,
  1461. ctxt->vcpu);
  1462. else
  1463. rc = ops->write_emulated(
  1464. (unsigned long)c->dst.ptr,
  1465. &c->dst.val,
  1466. c->dst.bytes,
  1467. &err,
  1468. ctxt->vcpu);
  1469. if (rc == X86EMUL_PROPAGATE_FAULT)
  1470. emulate_pf(ctxt,
  1471. (unsigned long)c->dst.ptr, err);
  1472. if (rc != X86EMUL_CONTINUE)
  1473. return rc;
  1474. break;
  1475. case OP_NONE:
  1476. /* no writeback */
  1477. break;
  1478. default:
  1479. break;
  1480. }
  1481. return X86EMUL_CONTINUE;
  1482. }
  1483. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1484. struct x86_emulate_ops *ops)
  1485. {
  1486. struct decode_cache *c = &ctxt->decode;
  1487. c->dst.type = OP_MEM;
  1488. c->dst.bytes = c->op_bytes;
  1489. c->dst.val = c->src.val;
  1490. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1491. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1492. c->regs[VCPU_REGS_RSP]);
  1493. }
  1494. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1495. struct x86_emulate_ops *ops,
  1496. void *dest, int len)
  1497. {
  1498. struct decode_cache *c = &ctxt->decode;
  1499. int rc;
  1500. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1501. c->regs[VCPU_REGS_RSP]),
  1502. dest, len);
  1503. if (rc != X86EMUL_CONTINUE)
  1504. return rc;
  1505. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1506. return rc;
  1507. }
  1508. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1509. struct x86_emulate_ops *ops,
  1510. void *dest, int len)
  1511. {
  1512. int rc;
  1513. unsigned long val, change_mask;
  1514. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1515. int cpl = ops->cpl(ctxt->vcpu);
  1516. rc = emulate_pop(ctxt, ops, &val, len);
  1517. if (rc != X86EMUL_CONTINUE)
  1518. return rc;
  1519. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1520. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1521. switch(ctxt->mode) {
  1522. case X86EMUL_MODE_PROT64:
  1523. case X86EMUL_MODE_PROT32:
  1524. case X86EMUL_MODE_PROT16:
  1525. if (cpl == 0)
  1526. change_mask |= EFLG_IOPL;
  1527. if (cpl <= iopl)
  1528. change_mask |= EFLG_IF;
  1529. break;
  1530. case X86EMUL_MODE_VM86:
  1531. if (iopl < 3) {
  1532. emulate_gp(ctxt, 0);
  1533. return X86EMUL_PROPAGATE_FAULT;
  1534. }
  1535. change_mask |= EFLG_IF;
  1536. break;
  1537. default: /* real mode */
  1538. change_mask |= (EFLG_IOPL | EFLG_IF);
  1539. break;
  1540. }
  1541. *(unsigned long *)dest =
  1542. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1543. return rc;
  1544. }
  1545. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1546. struct x86_emulate_ops *ops, int seg)
  1547. {
  1548. struct decode_cache *c = &ctxt->decode;
  1549. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1550. emulate_push(ctxt, ops);
  1551. }
  1552. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1553. struct x86_emulate_ops *ops, int seg)
  1554. {
  1555. struct decode_cache *c = &ctxt->decode;
  1556. unsigned long selector;
  1557. int rc;
  1558. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1559. if (rc != X86EMUL_CONTINUE)
  1560. return rc;
  1561. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1562. return rc;
  1563. }
  1564. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1565. struct x86_emulate_ops *ops)
  1566. {
  1567. struct decode_cache *c = &ctxt->decode;
  1568. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1569. int rc = X86EMUL_CONTINUE;
  1570. int reg = VCPU_REGS_RAX;
  1571. while (reg <= VCPU_REGS_RDI) {
  1572. (reg == VCPU_REGS_RSP) ?
  1573. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1574. emulate_push(ctxt, ops);
  1575. rc = writeback(ctxt, ops);
  1576. if (rc != X86EMUL_CONTINUE)
  1577. return rc;
  1578. ++reg;
  1579. }
  1580. /* Disable writeback. */
  1581. c->dst.type = OP_NONE;
  1582. return rc;
  1583. }
  1584. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1585. struct x86_emulate_ops *ops)
  1586. {
  1587. struct decode_cache *c = &ctxt->decode;
  1588. int rc = X86EMUL_CONTINUE;
  1589. int reg = VCPU_REGS_RDI;
  1590. while (reg >= VCPU_REGS_RAX) {
  1591. if (reg == VCPU_REGS_RSP) {
  1592. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1593. c->op_bytes);
  1594. --reg;
  1595. }
  1596. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1597. if (rc != X86EMUL_CONTINUE)
  1598. break;
  1599. --reg;
  1600. }
  1601. return rc;
  1602. }
  1603. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1604. struct x86_emulate_ops *ops)
  1605. {
  1606. struct decode_cache *c = &ctxt->decode;
  1607. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1608. }
  1609. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1610. {
  1611. struct decode_cache *c = &ctxt->decode;
  1612. switch (c->modrm_reg) {
  1613. case 0: /* rol */
  1614. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1615. break;
  1616. case 1: /* ror */
  1617. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1618. break;
  1619. case 2: /* rcl */
  1620. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1621. break;
  1622. case 3: /* rcr */
  1623. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1624. break;
  1625. case 4: /* sal/shl */
  1626. case 6: /* sal/shl */
  1627. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1628. break;
  1629. case 5: /* shr */
  1630. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1631. break;
  1632. case 7: /* sar */
  1633. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1634. break;
  1635. }
  1636. }
  1637. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1638. struct x86_emulate_ops *ops)
  1639. {
  1640. struct decode_cache *c = &ctxt->decode;
  1641. switch (c->modrm_reg) {
  1642. case 0 ... 1: /* test */
  1643. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1644. break;
  1645. case 2: /* not */
  1646. c->dst.val = ~c->dst.val;
  1647. break;
  1648. case 3: /* neg */
  1649. emulate_1op("neg", c->dst, ctxt->eflags);
  1650. break;
  1651. default:
  1652. return 0;
  1653. }
  1654. return 1;
  1655. }
  1656. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1657. struct x86_emulate_ops *ops)
  1658. {
  1659. struct decode_cache *c = &ctxt->decode;
  1660. switch (c->modrm_reg) {
  1661. case 0: /* inc */
  1662. emulate_1op("inc", c->dst, ctxt->eflags);
  1663. break;
  1664. case 1: /* dec */
  1665. emulate_1op("dec", c->dst, ctxt->eflags);
  1666. break;
  1667. case 2: /* call near abs */ {
  1668. long int old_eip;
  1669. old_eip = c->eip;
  1670. c->eip = c->src.val;
  1671. c->src.val = old_eip;
  1672. emulate_push(ctxt, ops);
  1673. break;
  1674. }
  1675. case 4: /* jmp abs */
  1676. c->eip = c->src.val;
  1677. break;
  1678. case 6: /* push */
  1679. emulate_push(ctxt, ops);
  1680. break;
  1681. }
  1682. return X86EMUL_CONTINUE;
  1683. }
  1684. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1685. struct x86_emulate_ops *ops)
  1686. {
  1687. struct decode_cache *c = &ctxt->decode;
  1688. u64 old = c->dst.orig_val;
  1689. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1690. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1691. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1692. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1693. ctxt->eflags &= ~EFLG_ZF;
  1694. } else {
  1695. c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1696. (u32) c->regs[VCPU_REGS_RBX];
  1697. ctxt->eflags |= EFLG_ZF;
  1698. }
  1699. return X86EMUL_CONTINUE;
  1700. }
  1701. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1702. struct x86_emulate_ops *ops)
  1703. {
  1704. struct decode_cache *c = &ctxt->decode;
  1705. int rc;
  1706. unsigned long cs;
  1707. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. return rc;
  1710. if (c->op_bytes == 4)
  1711. c->eip = (u32)c->eip;
  1712. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1716. return rc;
  1717. }
  1718. static inline void
  1719. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1720. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1721. struct desc_struct *ss)
  1722. {
  1723. memset(cs, 0, sizeof(struct desc_struct));
  1724. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1725. memset(ss, 0, sizeof(struct desc_struct));
  1726. cs->l = 0; /* will be adjusted later */
  1727. set_desc_base(cs, 0); /* flat segment */
  1728. cs->g = 1; /* 4kb granularity */
  1729. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1730. cs->type = 0x0b; /* Read, Execute, Accessed */
  1731. cs->s = 1;
  1732. cs->dpl = 0; /* will be adjusted later */
  1733. cs->p = 1;
  1734. cs->d = 1;
  1735. set_desc_base(ss, 0); /* flat segment */
  1736. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1737. ss->g = 1; /* 4kb granularity */
  1738. ss->s = 1;
  1739. ss->type = 0x03; /* Read/Write, Accessed */
  1740. ss->d = 1; /* 32bit stack segment */
  1741. ss->dpl = 0;
  1742. ss->p = 1;
  1743. }
  1744. static int
  1745. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1746. {
  1747. struct decode_cache *c = &ctxt->decode;
  1748. struct desc_struct cs, ss;
  1749. u64 msr_data;
  1750. u16 cs_sel, ss_sel;
  1751. /* syscall is not available in real mode */
  1752. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1753. ctxt->mode == X86EMUL_MODE_VM86) {
  1754. emulate_ud(ctxt);
  1755. return X86EMUL_PROPAGATE_FAULT;
  1756. }
  1757. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1758. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1759. msr_data >>= 32;
  1760. cs_sel = (u16)(msr_data & 0xfffc);
  1761. ss_sel = (u16)(msr_data + 8);
  1762. if (is_long_mode(ctxt->vcpu)) {
  1763. cs.d = 0;
  1764. cs.l = 1;
  1765. }
  1766. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1767. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1768. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1769. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1770. c->regs[VCPU_REGS_RCX] = c->eip;
  1771. if (is_long_mode(ctxt->vcpu)) {
  1772. #ifdef CONFIG_X86_64
  1773. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1774. ops->get_msr(ctxt->vcpu,
  1775. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1776. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1777. c->eip = msr_data;
  1778. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1779. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1780. #endif
  1781. } else {
  1782. /* legacy mode */
  1783. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1784. c->eip = (u32)msr_data;
  1785. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1786. }
  1787. return X86EMUL_CONTINUE;
  1788. }
  1789. static int
  1790. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1791. {
  1792. struct decode_cache *c = &ctxt->decode;
  1793. struct desc_struct cs, ss;
  1794. u64 msr_data;
  1795. u16 cs_sel, ss_sel;
  1796. /* inject #GP if in real mode */
  1797. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1798. emulate_gp(ctxt, 0);
  1799. return X86EMUL_PROPAGATE_FAULT;
  1800. }
  1801. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1802. * Therefore, we inject an #UD.
  1803. */
  1804. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1805. emulate_ud(ctxt);
  1806. return X86EMUL_PROPAGATE_FAULT;
  1807. }
  1808. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1809. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1810. switch (ctxt->mode) {
  1811. case X86EMUL_MODE_PROT32:
  1812. if ((msr_data & 0xfffc) == 0x0) {
  1813. emulate_gp(ctxt, 0);
  1814. return X86EMUL_PROPAGATE_FAULT;
  1815. }
  1816. break;
  1817. case X86EMUL_MODE_PROT64:
  1818. if (msr_data == 0x0) {
  1819. emulate_gp(ctxt, 0);
  1820. return X86EMUL_PROPAGATE_FAULT;
  1821. }
  1822. break;
  1823. }
  1824. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1825. cs_sel = (u16)msr_data;
  1826. cs_sel &= ~SELECTOR_RPL_MASK;
  1827. ss_sel = cs_sel + 8;
  1828. ss_sel &= ~SELECTOR_RPL_MASK;
  1829. if (ctxt->mode == X86EMUL_MODE_PROT64
  1830. || is_long_mode(ctxt->vcpu)) {
  1831. cs.d = 0;
  1832. cs.l = 1;
  1833. }
  1834. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1835. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1836. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1837. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1838. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1839. c->eip = msr_data;
  1840. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1841. c->regs[VCPU_REGS_RSP] = msr_data;
  1842. return X86EMUL_CONTINUE;
  1843. }
  1844. static int
  1845. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1846. {
  1847. struct decode_cache *c = &ctxt->decode;
  1848. struct desc_struct cs, ss;
  1849. u64 msr_data;
  1850. int usermode;
  1851. u16 cs_sel, ss_sel;
  1852. /* inject #GP if in real mode or Virtual 8086 mode */
  1853. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1854. ctxt->mode == X86EMUL_MODE_VM86) {
  1855. emulate_gp(ctxt, 0);
  1856. return X86EMUL_PROPAGATE_FAULT;
  1857. }
  1858. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1859. if ((c->rex_prefix & 0x8) != 0x0)
  1860. usermode = X86EMUL_MODE_PROT64;
  1861. else
  1862. usermode = X86EMUL_MODE_PROT32;
  1863. cs.dpl = 3;
  1864. ss.dpl = 3;
  1865. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1866. switch (usermode) {
  1867. case X86EMUL_MODE_PROT32:
  1868. cs_sel = (u16)(msr_data + 16);
  1869. if ((msr_data & 0xfffc) == 0x0) {
  1870. emulate_gp(ctxt, 0);
  1871. return X86EMUL_PROPAGATE_FAULT;
  1872. }
  1873. ss_sel = (u16)(msr_data + 24);
  1874. break;
  1875. case X86EMUL_MODE_PROT64:
  1876. cs_sel = (u16)(msr_data + 32);
  1877. if (msr_data == 0x0) {
  1878. emulate_gp(ctxt, 0);
  1879. return X86EMUL_PROPAGATE_FAULT;
  1880. }
  1881. ss_sel = cs_sel + 8;
  1882. cs.d = 0;
  1883. cs.l = 1;
  1884. break;
  1885. }
  1886. cs_sel |= SELECTOR_RPL_MASK;
  1887. ss_sel |= SELECTOR_RPL_MASK;
  1888. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1889. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1890. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1891. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1892. c->eip = c->regs[VCPU_REGS_RDX];
  1893. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1894. return X86EMUL_CONTINUE;
  1895. }
  1896. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1897. struct x86_emulate_ops *ops)
  1898. {
  1899. int iopl;
  1900. if (ctxt->mode == X86EMUL_MODE_REAL)
  1901. return false;
  1902. if (ctxt->mode == X86EMUL_MODE_VM86)
  1903. return true;
  1904. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1905. return ops->cpl(ctxt->vcpu) > iopl;
  1906. }
  1907. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1908. struct x86_emulate_ops *ops,
  1909. u16 port, u16 len)
  1910. {
  1911. struct desc_struct tr_seg;
  1912. int r;
  1913. u16 io_bitmap_ptr;
  1914. u8 perm, bit_idx = port & 0x7;
  1915. unsigned mask = (1 << len) - 1;
  1916. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1917. if (!tr_seg.p)
  1918. return false;
  1919. if (desc_limit_scaled(&tr_seg) < 103)
  1920. return false;
  1921. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1922. ctxt->vcpu, NULL);
  1923. if (r != X86EMUL_CONTINUE)
  1924. return false;
  1925. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1926. return false;
  1927. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1928. &perm, 1, ctxt->vcpu, NULL);
  1929. if (r != X86EMUL_CONTINUE)
  1930. return false;
  1931. if ((perm >> bit_idx) & mask)
  1932. return false;
  1933. return true;
  1934. }
  1935. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1936. struct x86_emulate_ops *ops,
  1937. u16 port, u16 len)
  1938. {
  1939. if (emulator_bad_iopl(ctxt, ops))
  1940. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1941. return false;
  1942. return true;
  1943. }
  1944. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1945. struct x86_emulate_ops *ops,
  1946. struct tss_segment_16 *tss)
  1947. {
  1948. struct decode_cache *c = &ctxt->decode;
  1949. tss->ip = c->eip;
  1950. tss->flag = ctxt->eflags;
  1951. tss->ax = c->regs[VCPU_REGS_RAX];
  1952. tss->cx = c->regs[VCPU_REGS_RCX];
  1953. tss->dx = c->regs[VCPU_REGS_RDX];
  1954. tss->bx = c->regs[VCPU_REGS_RBX];
  1955. tss->sp = c->regs[VCPU_REGS_RSP];
  1956. tss->bp = c->regs[VCPU_REGS_RBP];
  1957. tss->si = c->regs[VCPU_REGS_RSI];
  1958. tss->di = c->regs[VCPU_REGS_RDI];
  1959. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1960. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1961. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1962. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1963. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1964. }
  1965. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1966. struct x86_emulate_ops *ops,
  1967. struct tss_segment_16 *tss)
  1968. {
  1969. struct decode_cache *c = &ctxt->decode;
  1970. int ret;
  1971. c->eip = tss->ip;
  1972. ctxt->eflags = tss->flag | 2;
  1973. c->regs[VCPU_REGS_RAX] = tss->ax;
  1974. c->regs[VCPU_REGS_RCX] = tss->cx;
  1975. c->regs[VCPU_REGS_RDX] = tss->dx;
  1976. c->regs[VCPU_REGS_RBX] = tss->bx;
  1977. c->regs[VCPU_REGS_RSP] = tss->sp;
  1978. c->regs[VCPU_REGS_RBP] = tss->bp;
  1979. c->regs[VCPU_REGS_RSI] = tss->si;
  1980. c->regs[VCPU_REGS_RDI] = tss->di;
  1981. /*
  1982. * SDM says that segment selectors are loaded before segment
  1983. * descriptors
  1984. */
  1985. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1986. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1987. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1988. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1989. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1990. /*
  1991. * Now load segment descriptors. If fault happenes at this stage
  1992. * it is handled in a context of new task
  1993. */
  1994. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1995. if (ret != X86EMUL_CONTINUE)
  1996. return ret;
  1997. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2004. if (ret != X86EMUL_CONTINUE)
  2005. return ret;
  2006. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2007. if (ret != X86EMUL_CONTINUE)
  2008. return ret;
  2009. return X86EMUL_CONTINUE;
  2010. }
  2011. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2012. struct x86_emulate_ops *ops,
  2013. u16 tss_selector, u16 old_tss_sel,
  2014. ulong old_tss_base, struct desc_struct *new_desc)
  2015. {
  2016. struct tss_segment_16 tss_seg;
  2017. int ret;
  2018. u32 err, new_tss_base = get_desc_base(new_desc);
  2019. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2020. &err);
  2021. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2022. /* FIXME: need to provide precise fault address */
  2023. emulate_pf(ctxt, old_tss_base, err);
  2024. return ret;
  2025. }
  2026. save_state_to_tss16(ctxt, ops, &tss_seg);
  2027. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2028. &err);
  2029. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2030. /* FIXME: need to provide precise fault address */
  2031. emulate_pf(ctxt, old_tss_base, err);
  2032. return ret;
  2033. }
  2034. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2035. &err);
  2036. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2037. /* FIXME: need to provide precise fault address */
  2038. emulate_pf(ctxt, new_tss_base, err);
  2039. return ret;
  2040. }
  2041. if (old_tss_sel != 0xffff) {
  2042. tss_seg.prev_task_link = old_tss_sel;
  2043. ret = ops->write_std(new_tss_base,
  2044. &tss_seg.prev_task_link,
  2045. sizeof tss_seg.prev_task_link,
  2046. ctxt->vcpu, &err);
  2047. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2048. /* FIXME: need to provide precise fault address */
  2049. emulate_pf(ctxt, new_tss_base, err);
  2050. return ret;
  2051. }
  2052. }
  2053. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2054. }
  2055. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2056. struct x86_emulate_ops *ops,
  2057. struct tss_segment_32 *tss)
  2058. {
  2059. struct decode_cache *c = &ctxt->decode;
  2060. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2061. tss->eip = c->eip;
  2062. tss->eflags = ctxt->eflags;
  2063. tss->eax = c->regs[VCPU_REGS_RAX];
  2064. tss->ecx = c->regs[VCPU_REGS_RCX];
  2065. tss->edx = c->regs[VCPU_REGS_RDX];
  2066. tss->ebx = c->regs[VCPU_REGS_RBX];
  2067. tss->esp = c->regs[VCPU_REGS_RSP];
  2068. tss->ebp = c->regs[VCPU_REGS_RBP];
  2069. tss->esi = c->regs[VCPU_REGS_RSI];
  2070. tss->edi = c->regs[VCPU_REGS_RDI];
  2071. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2072. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2073. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2074. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2075. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2076. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2077. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2078. }
  2079. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2080. struct x86_emulate_ops *ops,
  2081. struct tss_segment_32 *tss)
  2082. {
  2083. struct decode_cache *c = &ctxt->decode;
  2084. int ret;
  2085. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2086. emulate_gp(ctxt, 0);
  2087. return X86EMUL_PROPAGATE_FAULT;
  2088. }
  2089. c->eip = tss->eip;
  2090. ctxt->eflags = tss->eflags | 2;
  2091. c->regs[VCPU_REGS_RAX] = tss->eax;
  2092. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2093. c->regs[VCPU_REGS_RDX] = tss->edx;
  2094. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2095. c->regs[VCPU_REGS_RSP] = tss->esp;
  2096. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2097. c->regs[VCPU_REGS_RSI] = tss->esi;
  2098. c->regs[VCPU_REGS_RDI] = tss->edi;
  2099. /*
  2100. * SDM says that segment selectors are loaded before segment
  2101. * descriptors
  2102. */
  2103. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2104. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2105. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2106. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2107. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2108. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2109. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2110. /*
  2111. * Now load segment descriptors. If fault happenes at this stage
  2112. * it is handled in a context of new task
  2113. */
  2114. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2115. if (ret != X86EMUL_CONTINUE)
  2116. return ret;
  2117. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2118. if (ret != X86EMUL_CONTINUE)
  2119. return ret;
  2120. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2121. if (ret != X86EMUL_CONTINUE)
  2122. return ret;
  2123. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2124. if (ret != X86EMUL_CONTINUE)
  2125. return ret;
  2126. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2127. if (ret != X86EMUL_CONTINUE)
  2128. return ret;
  2129. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2130. if (ret != X86EMUL_CONTINUE)
  2131. return ret;
  2132. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. return ret;
  2135. return X86EMUL_CONTINUE;
  2136. }
  2137. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2138. struct x86_emulate_ops *ops,
  2139. u16 tss_selector, u16 old_tss_sel,
  2140. ulong old_tss_base, struct desc_struct *new_desc)
  2141. {
  2142. struct tss_segment_32 tss_seg;
  2143. int ret;
  2144. u32 err, new_tss_base = get_desc_base(new_desc);
  2145. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2146. &err);
  2147. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2148. /* FIXME: need to provide precise fault address */
  2149. emulate_pf(ctxt, old_tss_base, err);
  2150. return ret;
  2151. }
  2152. save_state_to_tss32(ctxt, ops, &tss_seg);
  2153. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2154. &err);
  2155. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2156. /* FIXME: need to provide precise fault address */
  2157. emulate_pf(ctxt, old_tss_base, err);
  2158. return ret;
  2159. }
  2160. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2161. &err);
  2162. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2163. /* FIXME: need to provide precise fault address */
  2164. emulate_pf(ctxt, new_tss_base, err);
  2165. return ret;
  2166. }
  2167. if (old_tss_sel != 0xffff) {
  2168. tss_seg.prev_task_link = old_tss_sel;
  2169. ret = ops->write_std(new_tss_base,
  2170. &tss_seg.prev_task_link,
  2171. sizeof tss_seg.prev_task_link,
  2172. ctxt->vcpu, &err);
  2173. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2174. /* FIXME: need to provide precise fault address */
  2175. emulate_pf(ctxt, new_tss_base, err);
  2176. return ret;
  2177. }
  2178. }
  2179. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2180. }
  2181. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2182. struct x86_emulate_ops *ops,
  2183. u16 tss_selector, int reason,
  2184. bool has_error_code, u32 error_code)
  2185. {
  2186. struct desc_struct curr_tss_desc, next_tss_desc;
  2187. int ret;
  2188. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2189. ulong old_tss_base =
  2190. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2191. u32 desc_limit;
  2192. /* FIXME: old_tss_base == ~0 ? */
  2193. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2194. if (ret != X86EMUL_CONTINUE)
  2195. return ret;
  2196. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2197. if (ret != X86EMUL_CONTINUE)
  2198. return ret;
  2199. /* FIXME: check that next_tss_desc is tss */
  2200. if (reason != TASK_SWITCH_IRET) {
  2201. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2202. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2203. emulate_gp(ctxt, 0);
  2204. return X86EMUL_PROPAGATE_FAULT;
  2205. }
  2206. }
  2207. desc_limit = desc_limit_scaled(&next_tss_desc);
  2208. if (!next_tss_desc.p ||
  2209. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2210. desc_limit < 0x2b)) {
  2211. emulate_ts(ctxt, tss_selector & 0xfffc);
  2212. return X86EMUL_PROPAGATE_FAULT;
  2213. }
  2214. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2215. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2216. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2217. &curr_tss_desc);
  2218. }
  2219. if (reason == TASK_SWITCH_IRET)
  2220. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2221. /* set back link to prev task only if NT bit is set in eflags
  2222. note that old_tss_sel is not used afetr this point */
  2223. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2224. old_tss_sel = 0xffff;
  2225. if (next_tss_desc.type & 8)
  2226. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2227. old_tss_base, &next_tss_desc);
  2228. else
  2229. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2230. old_tss_base, &next_tss_desc);
  2231. if (ret != X86EMUL_CONTINUE)
  2232. return ret;
  2233. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2234. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2235. if (reason != TASK_SWITCH_IRET) {
  2236. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2237. write_segment_descriptor(ctxt, ops, tss_selector,
  2238. &next_tss_desc);
  2239. }
  2240. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2241. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2242. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2243. if (has_error_code) {
  2244. struct decode_cache *c = &ctxt->decode;
  2245. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2246. c->lock_prefix = 0;
  2247. c->src.val = (unsigned long) error_code;
  2248. emulate_push(ctxt, ops);
  2249. }
  2250. return ret;
  2251. }
  2252. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2253. struct x86_emulate_ops *ops,
  2254. u16 tss_selector, int reason,
  2255. bool has_error_code, u32 error_code)
  2256. {
  2257. struct decode_cache *c = &ctxt->decode;
  2258. int rc;
  2259. c->eip = ctxt->eip;
  2260. c->dst.type = OP_NONE;
  2261. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2262. has_error_code, error_code);
  2263. if (rc == X86EMUL_CONTINUE) {
  2264. rc = writeback(ctxt, ops);
  2265. if (rc == X86EMUL_CONTINUE)
  2266. ctxt->eip = c->eip;
  2267. }
  2268. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2269. }
  2270. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2271. int reg, struct operand *op)
  2272. {
  2273. struct decode_cache *c = &ctxt->decode;
  2274. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2275. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2276. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2277. }
  2278. int
  2279. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2280. {
  2281. u64 msr_data;
  2282. struct decode_cache *c = &ctxt->decode;
  2283. int rc = X86EMUL_CONTINUE;
  2284. int saved_dst_type = c->dst.type;
  2285. ctxt->decode.mem_read.pos = 0;
  2286. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2287. emulate_ud(ctxt);
  2288. goto done;
  2289. }
  2290. /* LOCK prefix is allowed only with some instructions */
  2291. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2292. emulate_ud(ctxt);
  2293. goto done;
  2294. }
  2295. /* Privileged instruction can be executed only in CPL=0 */
  2296. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2297. emulate_gp(ctxt, 0);
  2298. goto done;
  2299. }
  2300. if (c->rep_prefix && (c->d & String)) {
  2301. ctxt->restart = true;
  2302. /* All REP prefixes have the same first termination condition */
  2303. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2304. string_done:
  2305. ctxt->restart = false;
  2306. ctxt->eip = c->eip;
  2307. goto done;
  2308. }
  2309. /* The second termination condition only applies for REPE
  2310. * and REPNE. Test if the repeat string operation prefix is
  2311. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2312. * corresponding termination condition according to:
  2313. * - if REPE/REPZ and ZF = 0 then done
  2314. * - if REPNE/REPNZ and ZF = 1 then done
  2315. */
  2316. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2317. (c->b == 0xae) || (c->b == 0xaf)) {
  2318. if ((c->rep_prefix == REPE_PREFIX) &&
  2319. ((ctxt->eflags & EFLG_ZF) == 0))
  2320. goto string_done;
  2321. if ((c->rep_prefix == REPNE_PREFIX) &&
  2322. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2323. goto string_done;
  2324. }
  2325. c->eip = ctxt->eip;
  2326. }
  2327. if (c->src.type == OP_MEM) {
  2328. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2329. c->src.valptr, c->src.bytes);
  2330. if (rc != X86EMUL_CONTINUE)
  2331. goto done;
  2332. c->src.orig_val = c->src.val;
  2333. }
  2334. if (c->src2.type == OP_MEM) {
  2335. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2336. &c->src2.val, c->src2.bytes);
  2337. if (rc != X86EMUL_CONTINUE)
  2338. goto done;
  2339. }
  2340. if ((c->d & DstMask) == ImplicitOps)
  2341. goto special_insn;
  2342. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2343. /* optimisation - avoid slow emulated read if Mov */
  2344. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2345. &c->dst.val, c->dst.bytes);
  2346. if (rc != X86EMUL_CONTINUE)
  2347. goto done;
  2348. }
  2349. c->dst.orig_val = c->dst.val;
  2350. special_insn:
  2351. if (c->twobyte)
  2352. goto twobyte_insn;
  2353. switch (c->b) {
  2354. case 0x00 ... 0x05:
  2355. add: /* add */
  2356. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2357. break;
  2358. case 0x06: /* push es */
  2359. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2360. break;
  2361. case 0x07: /* pop es */
  2362. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2363. if (rc != X86EMUL_CONTINUE)
  2364. goto done;
  2365. break;
  2366. case 0x08 ... 0x0d:
  2367. or: /* or */
  2368. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2369. break;
  2370. case 0x0e: /* push cs */
  2371. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2372. break;
  2373. case 0x10 ... 0x15:
  2374. adc: /* adc */
  2375. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2376. break;
  2377. case 0x16: /* push ss */
  2378. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2379. break;
  2380. case 0x17: /* pop ss */
  2381. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2382. if (rc != X86EMUL_CONTINUE)
  2383. goto done;
  2384. break;
  2385. case 0x18 ... 0x1d:
  2386. sbb: /* sbb */
  2387. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2388. break;
  2389. case 0x1e: /* push ds */
  2390. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2391. break;
  2392. case 0x1f: /* pop ds */
  2393. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2394. if (rc != X86EMUL_CONTINUE)
  2395. goto done;
  2396. break;
  2397. case 0x20 ... 0x25:
  2398. and: /* and */
  2399. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2400. break;
  2401. case 0x28 ... 0x2d:
  2402. sub: /* sub */
  2403. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2404. break;
  2405. case 0x30 ... 0x35:
  2406. xor: /* xor */
  2407. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2408. break;
  2409. case 0x38 ... 0x3d:
  2410. cmp: /* cmp */
  2411. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2412. break;
  2413. case 0x40 ... 0x47: /* inc r16/r32 */
  2414. emulate_1op("inc", c->dst, ctxt->eflags);
  2415. break;
  2416. case 0x48 ... 0x4f: /* dec r16/r32 */
  2417. emulate_1op("dec", c->dst, ctxt->eflags);
  2418. break;
  2419. case 0x50 ... 0x57: /* push reg */
  2420. emulate_push(ctxt, ops);
  2421. break;
  2422. case 0x58 ... 0x5f: /* pop reg */
  2423. pop_instruction:
  2424. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2425. if (rc != X86EMUL_CONTINUE)
  2426. goto done;
  2427. break;
  2428. case 0x60: /* pusha */
  2429. rc = emulate_pusha(ctxt, ops);
  2430. if (rc != X86EMUL_CONTINUE)
  2431. goto done;
  2432. break;
  2433. case 0x61: /* popa */
  2434. rc = emulate_popa(ctxt, ops);
  2435. if (rc != X86EMUL_CONTINUE)
  2436. goto done;
  2437. break;
  2438. case 0x63: /* movsxd */
  2439. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2440. goto cannot_emulate;
  2441. c->dst.val = (s32) c->src.val;
  2442. break;
  2443. case 0x68: /* push imm */
  2444. case 0x6a: /* push imm8 */
  2445. emulate_push(ctxt, ops);
  2446. break;
  2447. case 0x6c: /* insb */
  2448. case 0x6d: /* insw/insd */
  2449. c->dst.bytes = min(c->dst.bytes, 4u);
  2450. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2451. c->dst.bytes)) {
  2452. emulate_gp(ctxt, 0);
  2453. goto done;
  2454. }
  2455. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2456. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2457. goto done; /* IO is needed, skip writeback */
  2458. break;
  2459. case 0x6e: /* outsb */
  2460. case 0x6f: /* outsw/outsd */
  2461. c->src.bytes = min(c->src.bytes, 4u);
  2462. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2463. c->src.bytes)) {
  2464. emulate_gp(ctxt, 0);
  2465. goto done;
  2466. }
  2467. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2468. &c->src.val, 1, ctxt->vcpu);
  2469. c->dst.type = OP_NONE; /* nothing to writeback */
  2470. break;
  2471. case 0x70 ... 0x7f: /* jcc (short) */
  2472. if (test_cc(c->b, ctxt->eflags))
  2473. jmp_rel(c, c->src.val);
  2474. break;
  2475. case 0x80 ... 0x83: /* Grp1 */
  2476. switch (c->modrm_reg) {
  2477. case 0:
  2478. goto add;
  2479. case 1:
  2480. goto or;
  2481. case 2:
  2482. goto adc;
  2483. case 3:
  2484. goto sbb;
  2485. case 4:
  2486. goto and;
  2487. case 5:
  2488. goto sub;
  2489. case 6:
  2490. goto xor;
  2491. case 7:
  2492. goto cmp;
  2493. }
  2494. break;
  2495. case 0x84 ... 0x85:
  2496. test:
  2497. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2498. break;
  2499. case 0x86 ... 0x87: /* xchg */
  2500. xchg:
  2501. /* Write back the register source. */
  2502. switch (c->dst.bytes) {
  2503. case 1:
  2504. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2505. break;
  2506. case 2:
  2507. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2508. break;
  2509. case 4:
  2510. *c->src.ptr = (u32) c->dst.val;
  2511. break; /* 64b reg: zero-extend */
  2512. case 8:
  2513. *c->src.ptr = c->dst.val;
  2514. break;
  2515. }
  2516. /*
  2517. * Write back the memory destination with implicit LOCK
  2518. * prefix.
  2519. */
  2520. c->dst.val = c->src.val;
  2521. c->lock_prefix = 1;
  2522. break;
  2523. case 0x88 ... 0x8b: /* mov */
  2524. goto mov;
  2525. case 0x8c: /* mov r/m, sreg */
  2526. if (c->modrm_reg > VCPU_SREG_GS) {
  2527. emulate_ud(ctxt);
  2528. goto done;
  2529. }
  2530. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2531. break;
  2532. case 0x8d: /* lea r16/r32, m */
  2533. c->dst.val = c->modrm_ea;
  2534. break;
  2535. case 0x8e: { /* mov seg, r/m16 */
  2536. uint16_t sel;
  2537. sel = c->src.val;
  2538. if (c->modrm_reg == VCPU_SREG_CS ||
  2539. c->modrm_reg > VCPU_SREG_GS) {
  2540. emulate_ud(ctxt);
  2541. goto done;
  2542. }
  2543. if (c->modrm_reg == VCPU_SREG_SS)
  2544. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2545. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2546. c->dst.type = OP_NONE; /* Disable writeback. */
  2547. break;
  2548. }
  2549. case 0x8f: /* pop (sole member of Grp1a) */
  2550. rc = emulate_grp1a(ctxt, ops);
  2551. if (rc != X86EMUL_CONTINUE)
  2552. goto done;
  2553. break;
  2554. case 0x90: /* nop / xchg r8,rax */
  2555. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2556. c->dst.type = OP_NONE; /* nop */
  2557. break;
  2558. }
  2559. case 0x91 ... 0x97: /* xchg reg,rax */
  2560. c->src.type = OP_REG;
  2561. c->src.bytes = c->op_bytes;
  2562. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2563. c->src.val = *(c->src.ptr);
  2564. goto xchg;
  2565. case 0x9c: /* pushf */
  2566. c->src.val = (unsigned long) ctxt->eflags;
  2567. emulate_push(ctxt, ops);
  2568. break;
  2569. case 0x9d: /* popf */
  2570. c->dst.type = OP_REG;
  2571. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2572. c->dst.bytes = c->op_bytes;
  2573. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2574. if (rc != X86EMUL_CONTINUE)
  2575. goto done;
  2576. break;
  2577. case 0xa0 ... 0xa1: /* mov */
  2578. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2579. c->dst.val = c->src.val;
  2580. break;
  2581. case 0xa2 ... 0xa3: /* mov */
  2582. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2583. break;
  2584. case 0xa4 ... 0xa5: /* movs */
  2585. goto mov;
  2586. case 0xa6 ... 0xa7: /* cmps */
  2587. c->dst.type = OP_NONE; /* Disable writeback. */
  2588. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2589. goto cmp;
  2590. case 0xa8 ... 0xa9: /* test ax, imm */
  2591. goto test;
  2592. case 0xaa ... 0xab: /* stos */
  2593. c->dst.val = c->regs[VCPU_REGS_RAX];
  2594. break;
  2595. case 0xac ... 0xad: /* lods */
  2596. goto mov;
  2597. case 0xae ... 0xaf: /* scas */
  2598. DPRINTF("Urk! I don't handle SCAS.\n");
  2599. goto cannot_emulate;
  2600. case 0xb0 ... 0xbf: /* mov r, imm */
  2601. goto mov;
  2602. case 0xc0 ... 0xc1:
  2603. emulate_grp2(ctxt);
  2604. break;
  2605. case 0xc3: /* ret */
  2606. c->dst.type = OP_REG;
  2607. c->dst.ptr = &c->eip;
  2608. c->dst.bytes = c->op_bytes;
  2609. goto pop_instruction;
  2610. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2611. mov:
  2612. c->dst.val = c->src.val;
  2613. break;
  2614. case 0xcb: /* ret far */
  2615. rc = emulate_ret_far(ctxt, ops);
  2616. if (rc != X86EMUL_CONTINUE)
  2617. goto done;
  2618. break;
  2619. case 0xd0 ... 0xd1: /* Grp2 */
  2620. c->src.val = 1;
  2621. emulate_grp2(ctxt);
  2622. break;
  2623. case 0xd2 ... 0xd3: /* Grp2 */
  2624. c->src.val = c->regs[VCPU_REGS_RCX];
  2625. emulate_grp2(ctxt);
  2626. break;
  2627. case 0xe4: /* inb */
  2628. case 0xe5: /* in */
  2629. goto do_io_in;
  2630. case 0xe6: /* outb */
  2631. case 0xe7: /* out */
  2632. goto do_io_out;
  2633. case 0xe8: /* call (near) */ {
  2634. long int rel = c->src.val;
  2635. c->src.val = (unsigned long) c->eip;
  2636. jmp_rel(c, rel);
  2637. emulate_push(ctxt, ops);
  2638. break;
  2639. }
  2640. case 0xe9: /* jmp rel */
  2641. goto jmp;
  2642. case 0xea: { /* jmp far */
  2643. unsigned short sel;
  2644. jump_far:
  2645. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2646. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2647. goto done;
  2648. c->eip = 0;
  2649. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2650. break;
  2651. }
  2652. case 0xeb:
  2653. jmp: /* jmp rel short */
  2654. jmp_rel(c, c->src.val);
  2655. c->dst.type = OP_NONE; /* Disable writeback. */
  2656. break;
  2657. case 0xec: /* in al,dx */
  2658. case 0xed: /* in (e/r)ax,dx */
  2659. c->src.val = c->regs[VCPU_REGS_RDX];
  2660. do_io_in:
  2661. c->dst.bytes = min(c->dst.bytes, 4u);
  2662. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2663. emulate_gp(ctxt, 0);
  2664. goto done;
  2665. }
  2666. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2667. &c->dst.val))
  2668. goto done; /* IO is needed */
  2669. break;
  2670. case 0xee: /* out dx,al */
  2671. case 0xef: /* out dx,(e/r)ax */
  2672. c->src.val = c->regs[VCPU_REGS_RDX];
  2673. do_io_out:
  2674. c->dst.bytes = min(c->dst.bytes, 4u);
  2675. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2676. emulate_gp(ctxt, 0);
  2677. goto done;
  2678. }
  2679. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2680. ctxt->vcpu);
  2681. c->dst.type = OP_NONE; /* Disable writeback. */
  2682. break;
  2683. case 0xf4: /* hlt */
  2684. ctxt->vcpu->arch.halt_request = 1;
  2685. break;
  2686. case 0xf5: /* cmc */
  2687. /* complement carry flag from eflags reg */
  2688. ctxt->eflags ^= EFLG_CF;
  2689. c->dst.type = OP_NONE; /* Disable writeback. */
  2690. break;
  2691. case 0xf6 ... 0xf7: /* Grp3 */
  2692. if (!emulate_grp3(ctxt, ops))
  2693. goto cannot_emulate;
  2694. break;
  2695. case 0xf8: /* clc */
  2696. ctxt->eflags &= ~EFLG_CF;
  2697. c->dst.type = OP_NONE; /* Disable writeback. */
  2698. break;
  2699. case 0xfa: /* cli */
  2700. if (emulator_bad_iopl(ctxt, ops))
  2701. emulate_gp(ctxt, 0);
  2702. else {
  2703. ctxt->eflags &= ~X86_EFLAGS_IF;
  2704. c->dst.type = OP_NONE; /* Disable writeback. */
  2705. }
  2706. break;
  2707. case 0xfb: /* sti */
  2708. if (emulator_bad_iopl(ctxt, ops))
  2709. emulate_gp(ctxt, 0);
  2710. else {
  2711. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2712. ctxt->eflags |= X86_EFLAGS_IF;
  2713. c->dst.type = OP_NONE; /* Disable writeback. */
  2714. }
  2715. break;
  2716. case 0xfc: /* cld */
  2717. ctxt->eflags &= ~EFLG_DF;
  2718. c->dst.type = OP_NONE; /* Disable writeback. */
  2719. break;
  2720. case 0xfd: /* std */
  2721. ctxt->eflags |= EFLG_DF;
  2722. c->dst.type = OP_NONE; /* Disable writeback. */
  2723. break;
  2724. case 0xfe: /* Grp4 */
  2725. grp45:
  2726. rc = emulate_grp45(ctxt, ops);
  2727. if (rc != X86EMUL_CONTINUE)
  2728. goto done;
  2729. break;
  2730. case 0xff: /* Grp5 */
  2731. if (c->modrm_reg == 5)
  2732. goto jump_far;
  2733. goto grp45;
  2734. }
  2735. writeback:
  2736. rc = writeback(ctxt, ops);
  2737. if (rc != X86EMUL_CONTINUE)
  2738. goto done;
  2739. /*
  2740. * restore dst type in case the decoding will be reused
  2741. * (happens for string instruction )
  2742. */
  2743. c->dst.type = saved_dst_type;
  2744. if ((c->d & SrcMask) == SrcSI)
  2745. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2746. VCPU_REGS_RSI, &c->src);
  2747. if ((c->d & DstMask) == DstDI)
  2748. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2749. &c->dst);
  2750. if (c->rep_prefix && (c->d & String)) {
  2751. struct read_cache *rc = &ctxt->decode.io_read;
  2752. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2753. /*
  2754. * Re-enter guest when pio read ahead buffer is empty or,
  2755. * if it is not used, after each 1024 iteration.
  2756. */
  2757. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2758. (rc->end != 0 && rc->end == rc->pos))
  2759. ctxt->restart = false;
  2760. }
  2761. /*
  2762. * reset read cache here in case string instruction is restared
  2763. * without decoding
  2764. */
  2765. ctxt->decode.mem_read.end = 0;
  2766. ctxt->eip = c->eip;
  2767. done:
  2768. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2769. twobyte_insn:
  2770. switch (c->b) {
  2771. case 0x01: /* lgdt, lidt, lmsw */
  2772. switch (c->modrm_reg) {
  2773. u16 size;
  2774. unsigned long address;
  2775. case 0: /* vmcall */
  2776. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2777. goto cannot_emulate;
  2778. rc = kvm_fix_hypercall(ctxt->vcpu);
  2779. if (rc != X86EMUL_CONTINUE)
  2780. goto done;
  2781. /* Let the processor re-execute the fixed hypercall */
  2782. c->eip = ctxt->eip;
  2783. /* Disable writeback. */
  2784. c->dst.type = OP_NONE;
  2785. break;
  2786. case 2: /* lgdt */
  2787. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2788. &size, &address, c->op_bytes);
  2789. if (rc != X86EMUL_CONTINUE)
  2790. goto done;
  2791. realmode_lgdt(ctxt->vcpu, size, address);
  2792. /* Disable writeback. */
  2793. c->dst.type = OP_NONE;
  2794. break;
  2795. case 3: /* lidt/vmmcall */
  2796. if (c->modrm_mod == 3) {
  2797. switch (c->modrm_rm) {
  2798. case 1:
  2799. rc = kvm_fix_hypercall(ctxt->vcpu);
  2800. if (rc != X86EMUL_CONTINUE)
  2801. goto done;
  2802. break;
  2803. default:
  2804. goto cannot_emulate;
  2805. }
  2806. } else {
  2807. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2808. &size, &address,
  2809. c->op_bytes);
  2810. if (rc != X86EMUL_CONTINUE)
  2811. goto done;
  2812. realmode_lidt(ctxt->vcpu, size, address);
  2813. }
  2814. /* Disable writeback. */
  2815. c->dst.type = OP_NONE;
  2816. break;
  2817. case 4: /* smsw */
  2818. c->dst.bytes = 2;
  2819. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2820. break;
  2821. case 6: /* lmsw */
  2822. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2823. (c->src.val & 0x0f), ctxt->vcpu);
  2824. c->dst.type = OP_NONE;
  2825. break;
  2826. case 5: /* not defined */
  2827. emulate_ud(ctxt);
  2828. goto done;
  2829. case 7: /* invlpg*/
  2830. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2831. /* Disable writeback. */
  2832. c->dst.type = OP_NONE;
  2833. break;
  2834. default:
  2835. goto cannot_emulate;
  2836. }
  2837. break;
  2838. case 0x05: /* syscall */
  2839. rc = emulate_syscall(ctxt, ops);
  2840. if (rc != X86EMUL_CONTINUE)
  2841. goto done;
  2842. else
  2843. goto writeback;
  2844. break;
  2845. case 0x06:
  2846. emulate_clts(ctxt->vcpu);
  2847. c->dst.type = OP_NONE;
  2848. break;
  2849. case 0x09: /* wbinvd */
  2850. kvm_emulate_wbinvd(ctxt->vcpu);
  2851. c->dst.type = OP_NONE;
  2852. break;
  2853. case 0x08: /* invd */
  2854. case 0x0d: /* GrpP (prefetch) */
  2855. case 0x18: /* Grp16 (prefetch/nop) */
  2856. c->dst.type = OP_NONE;
  2857. break;
  2858. case 0x20: /* mov cr, reg */
  2859. switch (c->modrm_reg) {
  2860. case 1:
  2861. case 5 ... 7:
  2862. case 9 ... 15:
  2863. emulate_ud(ctxt);
  2864. goto done;
  2865. }
  2866. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2867. c->dst.type = OP_NONE; /* no writeback */
  2868. break;
  2869. case 0x21: /* mov from dr to reg */
  2870. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2871. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2872. emulate_ud(ctxt);
  2873. goto done;
  2874. }
  2875. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2876. c->dst.type = OP_NONE; /* no writeback */
  2877. break;
  2878. case 0x22: /* mov reg, cr */
  2879. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2880. emulate_gp(ctxt, 0);
  2881. goto done;
  2882. }
  2883. c->dst.type = OP_NONE;
  2884. break;
  2885. case 0x23: /* mov from reg to dr */
  2886. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2887. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2888. emulate_ud(ctxt);
  2889. goto done;
  2890. }
  2891. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2892. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2893. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2894. /* #UD condition is already handled by the code above */
  2895. emulate_gp(ctxt, 0);
  2896. goto done;
  2897. }
  2898. c->dst.type = OP_NONE; /* no writeback */
  2899. break;
  2900. case 0x30:
  2901. /* wrmsr */
  2902. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2903. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2904. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2905. emulate_gp(ctxt, 0);
  2906. goto done;
  2907. }
  2908. rc = X86EMUL_CONTINUE;
  2909. c->dst.type = OP_NONE;
  2910. break;
  2911. case 0x32:
  2912. /* rdmsr */
  2913. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2914. emulate_gp(ctxt, 0);
  2915. goto done;
  2916. } else {
  2917. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2918. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2919. }
  2920. rc = X86EMUL_CONTINUE;
  2921. c->dst.type = OP_NONE;
  2922. break;
  2923. case 0x34: /* sysenter */
  2924. rc = emulate_sysenter(ctxt, ops);
  2925. if (rc != X86EMUL_CONTINUE)
  2926. goto done;
  2927. else
  2928. goto writeback;
  2929. break;
  2930. case 0x35: /* sysexit */
  2931. rc = emulate_sysexit(ctxt, ops);
  2932. if (rc != X86EMUL_CONTINUE)
  2933. goto done;
  2934. else
  2935. goto writeback;
  2936. break;
  2937. case 0x40 ... 0x4f: /* cmov */
  2938. c->dst.val = c->dst.orig_val = c->src.val;
  2939. if (!test_cc(c->b, ctxt->eflags))
  2940. c->dst.type = OP_NONE; /* no writeback */
  2941. break;
  2942. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2943. if (test_cc(c->b, ctxt->eflags))
  2944. jmp_rel(c, c->src.val);
  2945. c->dst.type = OP_NONE;
  2946. break;
  2947. case 0xa0: /* push fs */
  2948. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2949. break;
  2950. case 0xa1: /* pop fs */
  2951. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2952. if (rc != X86EMUL_CONTINUE)
  2953. goto done;
  2954. break;
  2955. case 0xa3:
  2956. bt: /* bt */
  2957. c->dst.type = OP_NONE;
  2958. /* only subword offset */
  2959. c->src.val &= (c->dst.bytes << 3) - 1;
  2960. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2961. break;
  2962. case 0xa4: /* shld imm8, r, r/m */
  2963. case 0xa5: /* shld cl, r, r/m */
  2964. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2965. break;
  2966. case 0xa8: /* push gs */
  2967. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2968. break;
  2969. case 0xa9: /* pop gs */
  2970. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2971. if (rc != X86EMUL_CONTINUE)
  2972. goto done;
  2973. break;
  2974. case 0xab:
  2975. bts: /* bts */
  2976. /* only subword offset */
  2977. c->src.val &= (c->dst.bytes << 3) - 1;
  2978. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2979. break;
  2980. case 0xac: /* shrd imm8, r, r/m */
  2981. case 0xad: /* shrd cl, r, r/m */
  2982. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2983. break;
  2984. case 0xae: /* clflush */
  2985. break;
  2986. case 0xb0 ... 0xb1: /* cmpxchg */
  2987. /*
  2988. * Save real source value, then compare EAX against
  2989. * destination.
  2990. */
  2991. c->src.orig_val = c->src.val;
  2992. c->src.val = c->regs[VCPU_REGS_RAX];
  2993. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2994. if (ctxt->eflags & EFLG_ZF) {
  2995. /* Success: write back to memory. */
  2996. c->dst.val = c->src.orig_val;
  2997. } else {
  2998. /* Failure: write the value we saw to EAX. */
  2999. c->dst.type = OP_REG;
  3000. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3001. }
  3002. break;
  3003. case 0xb3:
  3004. btr: /* btr */
  3005. /* only subword offset */
  3006. c->src.val &= (c->dst.bytes << 3) - 1;
  3007. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3008. break;
  3009. case 0xb6 ... 0xb7: /* movzx */
  3010. c->dst.bytes = c->op_bytes;
  3011. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3012. : (u16) c->src.val;
  3013. break;
  3014. case 0xba: /* Grp8 */
  3015. switch (c->modrm_reg & 3) {
  3016. case 0:
  3017. goto bt;
  3018. case 1:
  3019. goto bts;
  3020. case 2:
  3021. goto btr;
  3022. case 3:
  3023. goto btc;
  3024. }
  3025. break;
  3026. case 0xbb:
  3027. btc: /* btc */
  3028. /* only subword offset */
  3029. c->src.val &= (c->dst.bytes << 3) - 1;
  3030. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3031. break;
  3032. case 0xbe ... 0xbf: /* movsx */
  3033. c->dst.bytes = c->op_bytes;
  3034. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3035. (s16) c->src.val;
  3036. break;
  3037. case 0xc3: /* movnti */
  3038. c->dst.bytes = c->op_bytes;
  3039. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3040. (u64) c->src.val;
  3041. break;
  3042. case 0xc7: /* Grp9 (cmpxchg8b) */
  3043. rc = emulate_grp9(ctxt, ops);
  3044. if (rc != X86EMUL_CONTINUE)
  3045. goto done;
  3046. break;
  3047. }
  3048. goto writeback;
  3049. cannot_emulate:
  3050. DPRINTF("Cannot emulate %02x\n", c->b);
  3051. return -1;
  3052. }