dmtimer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/module.h>
  39. #include <linux/io.h>
  40. #include <linux/device.h>
  41. #include <linux/err.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/of.h>
  44. #include <linux/of_device.h>
  45. #include <plat/dmtimer.h>
  46. static u32 omap_reserved_systimers;
  47. static LIST_HEAD(omap_timer_list);
  48. static DEFINE_SPINLOCK(dm_timer_lock);
  49. /**
  50. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  51. * @timer: timer pointer over which read operation to perform
  52. * @reg: lowest byte holds the register offset
  53. *
  54. * The posted mode bit is encoded in reg. Note that in posted mode write
  55. * pending bit must be checked. Otherwise a read of a non completed write
  56. * will produce an error.
  57. */
  58. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  59. {
  60. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  61. return __omap_dm_timer_read(timer, reg, timer->posted);
  62. }
  63. /**
  64. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  65. * @timer: timer pointer over which write operation is to perform
  66. * @reg: lowest byte holds the register offset
  67. * @value: data to write into the register
  68. *
  69. * The posted mode bit is encoded in reg. Note that in posted mode the write
  70. * pending bit must be checked. Otherwise a write on a register which has a
  71. * pending write will be lost.
  72. */
  73. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  74. u32 value)
  75. {
  76. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  77. __omap_dm_timer_write(timer, reg, value, timer->posted);
  78. }
  79. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  80. {
  81. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  82. timer->context.twer);
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  84. timer->context.tcrr);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  86. timer->context.tldr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  88. timer->context.tmar);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  90. timer->context.tsicr);
  91. __raw_writel(timer->context.tier, timer->irq_ena);
  92. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  93. timer->context.tclr);
  94. }
  95. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  96. {
  97. int c;
  98. if (!timer->sys_stat)
  99. return;
  100. c = 0;
  101. while (!(__raw_readl(timer->sys_stat) & 1)) {
  102. c++;
  103. if (c > 100000) {
  104. printk(KERN_ERR "Timer failed to reset\n");
  105. return;
  106. }
  107. }
  108. }
  109. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  110. {
  111. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  112. omap_dm_timer_wait_for_reset(timer);
  113. __omap_dm_timer_reset(timer, 0, 0);
  114. }
  115. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  116. {
  117. /*
  118. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  119. * do not call clk_get() for these devices.
  120. */
  121. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  122. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  123. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  124. timer->fclk = NULL;
  125. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  126. return -EINVAL;
  127. }
  128. }
  129. omap_dm_timer_enable(timer);
  130. if (timer->capability & OMAP_TIMER_NEEDS_RESET)
  131. omap_dm_timer_reset(timer);
  132. __omap_dm_timer_enable_posted(timer);
  133. omap_dm_timer_disable(timer);
  134. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  135. }
  136. static inline u32 omap_dm_timer_reserved_systimer(int id)
  137. {
  138. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  139. }
  140. int omap_dm_timer_reserve_systimer(int id)
  141. {
  142. if (omap_dm_timer_reserved_systimer(id))
  143. return -ENODEV;
  144. omap_reserved_systimers |= (1 << (id - 1));
  145. return 0;
  146. }
  147. struct omap_dm_timer *omap_dm_timer_request(void)
  148. {
  149. struct omap_dm_timer *timer = NULL, *t;
  150. unsigned long flags;
  151. int ret = 0;
  152. spin_lock_irqsave(&dm_timer_lock, flags);
  153. list_for_each_entry(t, &omap_timer_list, node) {
  154. if (t->reserved)
  155. continue;
  156. timer = t;
  157. timer->reserved = 1;
  158. break;
  159. }
  160. spin_unlock_irqrestore(&dm_timer_lock, flags);
  161. if (timer) {
  162. ret = omap_dm_timer_prepare(timer);
  163. if (ret) {
  164. timer->reserved = 0;
  165. timer = NULL;
  166. }
  167. }
  168. if (!timer)
  169. pr_debug("%s: timer request failed!\n", __func__);
  170. return timer;
  171. }
  172. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  173. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  174. {
  175. struct omap_dm_timer *timer = NULL, *t;
  176. unsigned long flags;
  177. int ret = 0;
  178. /* Requesting timer by ID is not supported when device tree is used */
  179. if (of_have_populated_dt()) {
  180. pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
  181. __func__);
  182. return NULL;
  183. }
  184. spin_lock_irqsave(&dm_timer_lock, flags);
  185. list_for_each_entry(t, &omap_timer_list, node) {
  186. if (t->pdev->id == id && !t->reserved) {
  187. timer = t;
  188. timer->reserved = 1;
  189. break;
  190. }
  191. }
  192. spin_unlock_irqrestore(&dm_timer_lock, flags);
  193. if (timer) {
  194. ret = omap_dm_timer_prepare(timer);
  195. if (ret) {
  196. timer->reserved = 0;
  197. timer = NULL;
  198. }
  199. }
  200. if (!timer)
  201. pr_debug("%s: timer%d request failed!\n", __func__, id);
  202. return timer;
  203. }
  204. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  205. /**
  206. * omap_dm_timer_request_by_cap - Request a timer by capability
  207. * @cap: Bit mask of capabilities to match
  208. *
  209. * Find a timer based upon capabilities bit mask. Callers of this function
  210. * should use the definitions found in the plat/dmtimer.h file under the
  211. * comment "timer capabilities used in hwmod database". Returns pointer to
  212. * timer handle on success and a NULL pointer on failure.
  213. */
  214. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  215. {
  216. struct omap_dm_timer *timer = NULL, *t;
  217. unsigned long flags;
  218. if (!cap)
  219. return NULL;
  220. spin_lock_irqsave(&dm_timer_lock, flags);
  221. list_for_each_entry(t, &omap_timer_list, node) {
  222. if ((!t->reserved) && ((t->capability & cap) == cap)) {
  223. /*
  224. * If timer is not NULL, we have already found one timer
  225. * but it was not an exact match because it had more
  226. * capabilites that what was required. Therefore,
  227. * unreserve the last timer found and see if this one
  228. * is a better match.
  229. */
  230. if (timer)
  231. timer->reserved = 0;
  232. timer = t;
  233. timer->reserved = 1;
  234. /* Exit loop early if we find an exact match */
  235. if (t->capability == cap)
  236. break;
  237. }
  238. }
  239. spin_unlock_irqrestore(&dm_timer_lock, flags);
  240. if (timer && omap_dm_timer_prepare(timer)) {
  241. timer->reserved = 0;
  242. timer = NULL;
  243. }
  244. if (!timer)
  245. pr_debug("%s: timer request failed!\n", __func__);
  246. return timer;
  247. }
  248. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  249. int omap_dm_timer_free(struct omap_dm_timer *timer)
  250. {
  251. if (unlikely(!timer))
  252. return -EINVAL;
  253. clk_put(timer->fclk);
  254. WARN_ON(!timer->reserved);
  255. timer->reserved = 0;
  256. return 0;
  257. }
  258. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  259. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  260. {
  261. pm_runtime_get_sync(&timer->pdev->dev);
  262. }
  263. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  264. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  265. {
  266. pm_runtime_put_sync(&timer->pdev->dev);
  267. }
  268. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  269. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  270. {
  271. if (timer)
  272. return timer->irq;
  273. return -EINVAL;
  274. }
  275. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  276. #if defined(CONFIG_ARCH_OMAP1)
  277. #include <mach/hardware.h>
  278. /**
  279. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  280. * @inputmask: current value of idlect mask
  281. */
  282. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  283. {
  284. int i = 0;
  285. struct omap_dm_timer *timer = NULL;
  286. unsigned long flags;
  287. /* If ARMXOR cannot be idled this function call is unnecessary */
  288. if (!(inputmask & (1 << 1)))
  289. return inputmask;
  290. /* If any active timer is using ARMXOR return modified mask */
  291. spin_lock_irqsave(&dm_timer_lock, flags);
  292. list_for_each_entry(timer, &omap_timer_list, node) {
  293. u32 l;
  294. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  295. if (l & OMAP_TIMER_CTRL_ST) {
  296. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  297. inputmask &= ~(1 << 1);
  298. else
  299. inputmask &= ~(1 << 2);
  300. }
  301. i++;
  302. }
  303. spin_unlock_irqrestore(&dm_timer_lock, flags);
  304. return inputmask;
  305. }
  306. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  307. #else
  308. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  309. {
  310. if (timer)
  311. return timer->fclk;
  312. return NULL;
  313. }
  314. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  315. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  316. {
  317. BUG();
  318. return 0;
  319. }
  320. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  321. #endif
  322. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  323. {
  324. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  325. pr_err("%s: timer not available or enabled.\n", __func__);
  326. return -EINVAL;
  327. }
  328. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  329. return 0;
  330. }
  331. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  332. int omap_dm_timer_start(struct omap_dm_timer *timer)
  333. {
  334. u32 l;
  335. if (unlikely(!timer))
  336. return -EINVAL;
  337. omap_dm_timer_enable(timer);
  338. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  339. if (timer->get_context_loss_count &&
  340. timer->get_context_loss_count(&timer->pdev->dev) !=
  341. timer->ctx_loss_count)
  342. omap_timer_restore_context(timer);
  343. }
  344. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  345. if (!(l & OMAP_TIMER_CTRL_ST)) {
  346. l |= OMAP_TIMER_CTRL_ST;
  347. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  348. }
  349. /* Save the context */
  350. timer->context.tclr = l;
  351. return 0;
  352. }
  353. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  354. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  355. {
  356. unsigned long rate = 0;
  357. if (unlikely(!timer))
  358. return -EINVAL;
  359. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  360. rate = clk_get_rate(timer->fclk);
  361. __omap_dm_timer_stop(timer, timer->posted, rate);
  362. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  363. if (timer->get_context_loss_count)
  364. timer->ctx_loss_count =
  365. timer->get_context_loss_count(&timer->pdev->dev);
  366. }
  367. /*
  368. * Since the register values are computed and written within
  369. * __omap_dm_timer_stop, we need to use read to retrieve the
  370. * context.
  371. */
  372. timer->context.tclr =
  373. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  374. omap_dm_timer_disable(timer);
  375. return 0;
  376. }
  377. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  378. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  379. {
  380. int ret;
  381. char *parent_name = NULL;
  382. struct clk *parent;
  383. struct dmtimer_platform_data *pdata;
  384. if (unlikely(!timer))
  385. return -EINVAL;
  386. pdata = timer->pdev->dev.platform_data;
  387. if (source < 0 || source >= 3)
  388. return -EINVAL;
  389. /*
  390. * FIXME: Used for OMAP1 devices only because they do not currently
  391. * use the clock framework to set the parent clock. To be removed
  392. * once OMAP1 migrated to using clock framework for dmtimers
  393. */
  394. if (pdata && pdata->set_timer_src)
  395. return pdata->set_timer_src(timer->pdev, source);
  396. if (!timer->fclk)
  397. return -EINVAL;
  398. switch (source) {
  399. case OMAP_TIMER_SRC_SYS_CLK:
  400. parent_name = "timer_sys_ck";
  401. break;
  402. case OMAP_TIMER_SRC_32_KHZ:
  403. parent_name = "timer_32k_ck";
  404. break;
  405. case OMAP_TIMER_SRC_EXT_CLK:
  406. parent_name = "timer_ext_ck";
  407. break;
  408. }
  409. parent = clk_get(&timer->pdev->dev, parent_name);
  410. if (IS_ERR_OR_NULL(parent)) {
  411. pr_err("%s: %s not found\n", __func__, parent_name);
  412. return -EINVAL;
  413. }
  414. ret = clk_set_parent(timer->fclk, parent);
  415. if (IS_ERR_VALUE(ret))
  416. pr_err("%s: failed to set %s as parent\n", __func__,
  417. parent_name);
  418. clk_put(parent);
  419. return ret;
  420. }
  421. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  422. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  423. unsigned int load)
  424. {
  425. u32 l;
  426. if (unlikely(!timer))
  427. return -EINVAL;
  428. omap_dm_timer_enable(timer);
  429. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  430. if (autoreload)
  431. l |= OMAP_TIMER_CTRL_AR;
  432. else
  433. l &= ~OMAP_TIMER_CTRL_AR;
  434. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  435. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  436. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  437. /* Save the context */
  438. timer->context.tclr = l;
  439. timer->context.tldr = load;
  440. omap_dm_timer_disable(timer);
  441. return 0;
  442. }
  443. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  444. /* Optimized set_load which removes costly spin wait in timer_start */
  445. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  446. unsigned int load)
  447. {
  448. u32 l;
  449. if (unlikely(!timer))
  450. return -EINVAL;
  451. omap_dm_timer_enable(timer);
  452. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  453. if (timer->get_context_loss_count &&
  454. timer->get_context_loss_count(&timer->pdev->dev) !=
  455. timer->ctx_loss_count)
  456. omap_timer_restore_context(timer);
  457. }
  458. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  459. if (autoreload) {
  460. l |= OMAP_TIMER_CTRL_AR;
  461. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  462. } else {
  463. l &= ~OMAP_TIMER_CTRL_AR;
  464. }
  465. l |= OMAP_TIMER_CTRL_ST;
  466. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  467. /* Save the context */
  468. timer->context.tclr = l;
  469. timer->context.tldr = load;
  470. timer->context.tcrr = load;
  471. return 0;
  472. }
  473. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  474. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  475. unsigned int match)
  476. {
  477. u32 l;
  478. if (unlikely(!timer))
  479. return -EINVAL;
  480. omap_dm_timer_enable(timer);
  481. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  482. if (enable)
  483. l |= OMAP_TIMER_CTRL_CE;
  484. else
  485. l &= ~OMAP_TIMER_CTRL_CE;
  486. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  487. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  488. /* Save the context */
  489. timer->context.tclr = l;
  490. timer->context.tmar = match;
  491. omap_dm_timer_disable(timer);
  492. return 0;
  493. }
  494. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  495. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  496. int toggle, int trigger)
  497. {
  498. u32 l;
  499. if (unlikely(!timer))
  500. return -EINVAL;
  501. omap_dm_timer_enable(timer);
  502. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  503. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  504. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  505. if (def_on)
  506. l |= OMAP_TIMER_CTRL_SCPWM;
  507. if (toggle)
  508. l |= OMAP_TIMER_CTRL_PT;
  509. l |= trigger << 10;
  510. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  511. /* Save the context */
  512. timer->context.tclr = l;
  513. omap_dm_timer_disable(timer);
  514. return 0;
  515. }
  516. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  517. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  518. {
  519. u32 l;
  520. if (unlikely(!timer))
  521. return -EINVAL;
  522. omap_dm_timer_enable(timer);
  523. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  524. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  525. if (prescaler >= 0x00 && prescaler <= 0x07) {
  526. l |= OMAP_TIMER_CTRL_PRE;
  527. l |= prescaler << 2;
  528. }
  529. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  530. /* Save the context */
  531. timer->context.tclr = l;
  532. omap_dm_timer_disable(timer);
  533. return 0;
  534. }
  535. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  536. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  537. unsigned int value)
  538. {
  539. if (unlikely(!timer))
  540. return -EINVAL;
  541. omap_dm_timer_enable(timer);
  542. __omap_dm_timer_int_enable(timer, value);
  543. /* Save the context */
  544. timer->context.tier = value;
  545. timer->context.twer = value;
  546. omap_dm_timer_disable(timer);
  547. return 0;
  548. }
  549. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  550. /**
  551. * omap_dm_timer_set_int_disable - disable timer interrupts
  552. * @timer: pointer to timer handle
  553. * @mask: bit mask of interrupts to be disabled
  554. *
  555. * Disables the specified timer interrupts for a timer.
  556. */
  557. int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  558. {
  559. u32 l = mask;
  560. if (unlikely(!timer))
  561. return -EINVAL;
  562. omap_dm_timer_enable(timer);
  563. if (timer->revision == 1)
  564. l = __raw_readl(timer->irq_ena) & ~mask;
  565. __raw_writel(l, timer->irq_dis);
  566. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  567. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  568. /* Save the context */
  569. timer->context.tier &= ~mask;
  570. timer->context.twer &= ~mask;
  571. omap_dm_timer_disable(timer);
  572. return 0;
  573. }
  574. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
  575. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  576. {
  577. unsigned int l;
  578. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  579. pr_err("%s: timer not available or enabled.\n", __func__);
  580. return 0;
  581. }
  582. l = __raw_readl(timer->irq_stat);
  583. return l;
  584. }
  585. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  586. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  587. {
  588. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  589. return -EINVAL;
  590. __omap_dm_timer_write_status(timer, value);
  591. return 0;
  592. }
  593. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  594. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  595. {
  596. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  597. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  598. return 0;
  599. }
  600. return __omap_dm_timer_read_counter(timer, timer->posted);
  601. }
  602. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  603. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  604. {
  605. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  606. pr_err("%s: timer not available or enabled.\n", __func__);
  607. return -EINVAL;
  608. }
  609. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  610. /* Save the context */
  611. timer->context.tcrr = value;
  612. return 0;
  613. }
  614. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  615. int omap_dm_timers_active(void)
  616. {
  617. struct omap_dm_timer *timer;
  618. list_for_each_entry(timer, &omap_timer_list, node) {
  619. if (!timer->reserved)
  620. continue;
  621. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  622. OMAP_TIMER_CTRL_ST) {
  623. return 1;
  624. }
  625. }
  626. return 0;
  627. }
  628. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  629. /**
  630. * omap_dm_timer_probe - probe function called for every registered device
  631. * @pdev: pointer to current timer platform device
  632. *
  633. * Called by driver framework at the end of device registration for all
  634. * timer devices.
  635. */
  636. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  637. {
  638. unsigned long flags;
  639. struct omap_dm_timer *timer;
  640. struct resource *mem, *irq;
  641. struct device *dev = &pdev->dev;
  642. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  643. if (!pdata && !dev->of_node) {
  644. dev_err(dev, "%s: no platform data.\n", __func__);
  645. return -ENODEV;
  646. }
  647. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  648. if (unlikely(!irq)) {
  649. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  650. return -ENODEV;
  651. }
  652. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  653. if (unlikely(!mem)) {
  654. dev_err(dev, "%s: no memory resource.\n", __func__);
  655. return -ENODEV;
  656. }
  657. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  658. if (!timer) {
  659. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  660. return -ENOMEM;
  661. }
  662. timer->io_base = devm_request_and_ioremap(dev, mem);
  663. if (!timer->io_base) {
  664. dev_err(dev, "%s: region already claimed.\n", __func__);
  665. return -ENOMEM;
  666. }
  667. if (dev->of_node) {
  668. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  669. timer->capability |= OMAP_TIMER_ALWON;
  670. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  671. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  672. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  673. timer->capability |= OMAP_TIMER_HAS_PWM;
  674. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  675. timer->capability |= OMAP_TIMER_SECURE;
  676. } else {
  677. timer->id = pdev->id;
  678. timer->errata = pdata->timer_errata;
  679. timer->capability = pdata->timer_capability;
  680. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  681. timer->get_context_loss_count = pdata->get_context_loss_count;
  682. }
  683. timer->irq = irq->start;
  684. timer->pdev = pdev;
  685. /* Skip pm_runtime_enable for OMAP1 */
  686. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  687. pm_runtime_enable(dev);
  688. pm_runtime_irq_safe(dev);
  689. }
  690. if (!timer->reserved) {
  691. pm_runtime_get_sync(dev);
  692. __omap_dm_timer_init_regs(timer);
  693. pm_runtime_put(dev);
  694. }
  695. /* add the timer element to the list */
  696. spin_lock_irqsave(&dm_timer_lock, flags);
  697. list_add_tail(&timer->node, &omap_timer_list);
  698. spin_unlock_irqrestore(&dm_timer_lock, flags);
  699. dev_dbg(dev, "Device Probed.\n");
  700. return 0;
  701. }
  702. /**
  703. * omap_dm_timer_remove - cleanup a registered timer device
  704. * @pdev: pointer to current timer platform device
  705. *
  706. * Called by driver framework whenever a timer device is unregistered.
  707. * In addition to freeing platform resources it also deletes the timer
  708. * entry from the local list.
  709. */
  710. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  711. {
  712. struct omap_dm_timer *timer;
  713. unsigned long flags;
  714. int ret = -EINVAL;
  715. spin_lock_irqsave(&dm_timer_lock, flags);
  716. list_for_each_entry(timer, &omap_timer_list, node)
  717. if (!strcmp(dev_name(&timer->pdev->dev),
  718. dev_name(&pdev->dev))) {
  719. list_del(&timer->node);
  720. ret = 0;
  721. break;
  722. }
  723. spin_unlock_irqrestore(&dm_timer_lock, flags);
  724. return ret;
  725. }
  726. static const struct of_device_id omap_timer_match[] = {
  727. { .compatible = "ti,omap2-timer", },
  728. {},
  729. };
  730. MODULE_DEVICE_TABLE(of, omap_timer_match);
  731. static struct platform_driver omap_dm_timer_driver = {
  732. .probe = omap_dm_timer_probe,
  733. .remove = __devexit_p(omap_dm_timer_remove),
  734. .driver = {
  735. .name = "omap_timer",
  736. .of_match_table = of_match_ptr(omap_timer_match),
  737. },
  738. };
  739. static int __init omap_dm_timer_driver_init(void)
  740. {
  741. return platform_driver_register(&omap_dm_timer_driver);
  742. }
  743. static void __exit omap_dm_timer_driver_exit(void)
  744. {
  745. platform_driver_unregister(&omap_dm_timer_driver);
  746. }
  747. early_platform_init("earlytimer", &omap_dm_timer_driver);
  748. module_init(omap_dm_timer_driver_init);
  749. module_exit(omap_dm_timer_driver_exit);
  750. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  751. MODULE_LICENSE("GPL");
  752. MODULE_ALIAS("platform:" DRIVER_NAME);
  753. MODULE_AUTHOR("Texas Instruments Inc");